uvd_v5_0.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_5_0_d.h"
  30. #include "uvd/uvd_5_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "bif/bif_5_0_d.h"
  34. #include "vi.h"
  35. #include "smu/smu_7_1_2_d.h"
  36. #include "smu/smu_7_1_2_sh_mask.h"
  37. static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev);
  38. static void uvd_v5_0_set_irq_funcs(struct amdgpu_device *adev);
  39. static int uvd_v5_0_start(struct amdgpu_device *adev);
  40. static void uvd_v5_0_stop(struct amdgpu_device *adev);
  41. /**
  42. * uvd_v5_0_ring_get_rptr - get read pointer
  43. *
  44. * @ring: amdgpu_ring pointer
  45. *
  46. * Returns the current hardware read pointer
  47. */
  48. static uint32_t uvd_v5_0_ring_get_rptr(struct amdgpu_ring *ring)
  49. {
  50. struct amdgpu_device *adev = ring->adev;
  51. return RREG32(mmUVD_RBC_RB_RPTR);
  52. }
  53. /**
  54. * uvd_v5_0_ring_get_wptr - get write pointer
  55. *
  56. * @ring: amdgpu_ring pointer
  57. *
  58. * Returns the current hardware write pointer
  59. */
  60. static uint32_t uvd_v5_0_ring_get_wptr(struct amdgpu_ring *ring)
  61. {
  62. struct amdgpu_device *adev = ring->adev;
  63. return RREG32(mmUVD_RBC_RB_WPTR);
  64. }
  65. /**
  66. * uvd_v5_0_ring_set_wptr - set write pointer
  67. *
  68. * @ring: amdgpu_ring pointer
  69. *
  70. * Commits the write pointer to the hardware
  71. */
  72. static void uvd_v5_0_ring_set_wptr(struct amdgpu_ring *ring)
  73. {
  74. struct amdgpu_device *adev = ring->adev;
  75. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  76. }
  77. static int uvd_v5_0_early_init(void *handle)
  78. {
  79. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  80. uvd_v5_0_set_ring_funcs(adev);
  81. uvd_v5_0_set_irq_funcs(adev);
  82. return 0;
  83. }
  84. static int uvd_v5_0_sw_init(void *handle)
  85. {
  86. struct amdgpu_ring *ring;
  87. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  88. int r;
  89. /* UVD TRAP */
  90. r = amdgpu_irq_add_id(adev, 124, &adev->uvd.irq);
  91. if (r)
  92. return r;
  93. r = amdgpu_uvd_sw_init(adev);
  94. if (r)
  95. return r;
  96. r = amdgpu_uvd_resume(adev);
  97. if (r)
  98. return r;
  99. ring = &adev->uvd.ring;
  100. sprintf(ring->name, "uvd");
  101. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  102. return r;
  103. }
  104. static int uvd_v5_0_sw_fini(void *handle)
  105. {
  106. int r;
  107. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  108. r = amdgpu_uvd_suspend(adev);
  109. if (r)
  110. return r;
  111. r = amdgpu_uvd_sw_fini(adev);
  112. if (r)
  113. return r;
  114. return r;
  115. }
  116. /**
  117. * uvd_v5_0_hw_init - start and test UVD block
  118. *
  119. * @adev: amdgpu_device pointer
  120. *
  121. * Initialize the hardware, boot up the VCPU and do some testing
  122. */
  123. static int uvd_v5_0_hw_init(void *handle)
  124. {
  125. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  126. struct amdgpu_ring *ring = &adev->uvd.ring;
  127. uint32_t tmp;
  128. int r;
  129. /* raise clocks while booting up the VCPU */
  130. amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
  131. r = uvd_v5_0_start(adev);
  132. if (r)
  133. goto done;
  134. ring->ready = true;
  135. r = amdgpu_ring_test_ring(ring);
  136. if (r) {
  137. ring->ready = false;
  138. goto done;
  139. }
  140. r = amdgpu_ring_alloc(ring, 10);
  141. if (r) {
  142. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  143. goto done;
  144. }
  145. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  146. amdgpu_ring_write(ring, tmp);
  147. amdgpu_ring_write(ring, 0xFFFFF);
  148. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  149. amdgpu_ring_write(ring, tmp);
  150. amdgpu_ring_write(ring, 0xFFFFF);
  151. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  152. amdgpu_ring_write(ring, tmp);
  153. amdgpu_ring_write(ring, 0xFFFFF);
  154. /* Clear timeout status bits */
  155. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  156. amdgpu_ring_write(ring, 0x8);
  157. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  158. amdgpu_ring_write(ring, 3);
  159. amdgpu_ring_commit(ring);
  160. done:
  161. /* lower clocks again */
  162. amdgpu_asic_set_uvd_clocks(adev, 0, 0);
  163. if (!r)
  164. DRM_INFO("UVD initialized successfully.\n");
  165. return r;
  166. }
  167. /**
  168. * uvd_v5_0_hw_fini - stop the hardware block
  169. *
  170. * @adev: amdgpu_device pointer
  171. *
  172. * Stop the UVD block, mark ring as not ready any more
  173. */
  174. static int uvd_v5_0_hw_fini(void *handle)
  175. {
  176. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  177. struct amdgpu_ring *ring = &adev->uvd.ring;
  178. uvd_v5_0_stop(adev);
  179. ring->ready = false;
  180. return 0;
  181. }
  182. static int uvd_v5_0_suspend(void *handle)
  183. {
  184. int r;
  185. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  186. r = uvd_v5_0_hw_fini(adev);
  187. if (r)
  188. return r;
  189. r = amdgpu_uvd_suspend(adev);
  190. if (r)
  191. return r;
  192. return r;
  193. }
  194. static int uvd_v5_0_resume(void *handle)
  195. {
  196. int r;
  197. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  198. r = amdgpu_uvd_resume(adev);
  199. if (r)
  200. return r;
  201. r = uvd_v5_0_hw_init(adev);
  202. if (r)
  203. return r;
  204. return r;
  205. }
  206. /**
  207. * uvd_v5_0_mc_resume - memory controller programming
  208. *
  209. * @adev: amdgpu_device pointer
  210. *
  211. * Let the UVD memory controller know it's offsets
  212. */
  213. static void uvd_v5_0_mc_resume(struct amdgpu_device *adev)
  214. {
  215. uint64_t offset;
  216. uint32_t size;
  217. /* programm memory controller bits 0-27 */
  218. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  219. lower_32_bits(adev->uvd.gpu_addr));
  220. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  221. upper_32_bits(adev->uvd.gpu_addr));
  222. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  223. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  224. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  225. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  226. offset += size;
  227. size = AMDGPU_UVD_HEAP_SIZE;
  228. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  229. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  230. offset += size;
  231. size = AMDGPU_UVD_STACK_SIZE +
  232. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  233. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  234. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  235. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  236. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  237. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  238. }
  239. /**
  240. * uvd_v5_0_start - start UVD block
  241. *
  242. * @adev: amdgpu_device pointer
  243. *
  244. * Setup and start the UVD block
  245. */
  246. static int uvd_v5_0_start(struct amdgpu_device *adev)
  247. {
  248. struct amdgpu_ring *ring = &adev->uvd.ring;
  249. uint32_t rb_bufsz, tmp;
  250. uint32_t lmi_swap_cntl;
  251. uint32_t mp_swap_cntl;
  252. int i, j, r;
  253. /*disable DPG */
  254. WREG32_P(mmUVD_POWER_STATUS, 0, ~(1 << 2));
  255. /* disable byte swapping */
  256. lmi_swap_cntl = 0;
  257. mp_swap_cntl = 0;
  258. uvd_v5_0_mc_resume(adev);
  259. /* disable clock gating */
  260. WREG32(mmUVD_CGC_GATE, 0);
  261. /* disable interupt */
  262. WREG32_P(mmUVD_MASTINT_EN, 0, ~(1 << 1));
  263. /* stall UMC and register bus before resetting VCPU */
  264. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  265. mdelay(1);
  266. /* put LMI, VCPU, RBC etc... into reset */
  267. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  268. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK | UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  269. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK | UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  270. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK | UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  271. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  272. mdelay(5);
  273. /* take UVD block out of reset */
  274. WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  275. mdelay(5);
  276. /* initialize UVD memory controller */
  277. WREG32(mmUVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
  278. (1 << 21) | (1 << 9) | (1 << 20));
  279. #ifdef __BIG_ENDIAN
  280. /* swap (8 in 32) RB and IB */
  281. lmi_swap_cntl = 0xa;
  282. mp_swap_cntl = 0;
  283. #endif
  284. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  285. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  286. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  287. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  288. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  289. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  290. WREG32(mmUVD_MPC_SET_ALU, 0);
  291. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  292. /* take all subblocks out of reset, except VCPU */
  293. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  294. mdelay(5);
  295. /* enable VCPU clock */
  296. WREG32(mmUVD_VCPU_CNTL, 1 << 9);
  297. /* enable UMC */
  298. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  299. /* boot up the VCPU */
  300. WREG32(mmUVD_SOFT_RESET, 0);
  301. mdelay(10);
  302. for (i = 0; i < 10; ++i) {
  303. uint32_t status;
  304. for (j = 0; j < 100; ++j) {
  305. status = RREG32(mmUVD_STATUS);
  306. if (status & 2)
  307. break;
  308. mdelay(10);
  309. }
  310. r = 0;
  311. if (status & 2)
  312. break;
  313. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  314. WREG32_P(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  315. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  316. mdelay(10);
  317. WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  318. mdelay(10);
  319. r = -1;
  320. }
  321. if (r) {
  322. DRM_ERROR("UVD not responding, giving up!!!\n");
  323. return r;
  324. }
  325. /* enable master interrupt */
  326. WREG32_P(mmUVD_MASTINT_EN, 3 << 1, ~(3 << 1));
  327. /* clear the bit 4 of UVD_STATUS */
  328. WREG32_P(mmUVD_STATUS, 0, ~(2 << 1));
  329. rb_bufsz = order_base_2(ring->ring_size);
  330. tmp = 0;
  331. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  332. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  333. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  334. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  335. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  336. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  337. /* force RBC into idle state */
  338. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  339. /* set the write pointer delay */
  340. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  341. /* set the wb address */
  342. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  343. /* programm the RB_BASE for ring buffer */
  344. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  345. lower_32_bits(ring->gpu_addr));
  346. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  347. upper_32_bits(ring->gpu_addr));
  348. /* Initialize the ring buffer's read and write pointers */
  349. WREG32(mmUVD_RBC_RB_RPTR, 0);
  350. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  351. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  352. WREG32_P(mmUVD_RBC_RB_CNTL, 0, ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  353. return 0;
  354. }
  355. /**
  356. * uvd_v5_0_stop - stop UVD block
  357. *
  358. * @adev: amdgpu_device pointer
  359. *
  360. * stop the UVD block
  361. */
  362. static void uvd_v5_0_stop(struct amdgpu_device *adev)
  363. {
  364. /* force RBC into idle state */
  365. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  366. /* Stall UMC and register bus before resetting VCPU */
  367. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  368. mdelay(1);
  369. /* put VCPU into reset */
  370. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  371. mdelay(5);
  372. /* disable VCPU clock */
  373. WREG32(mmUVD_VCPU_CNTL, 0x0);
  374. /* Unstall UMC and register bus */
  375. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  376. }
  377. /**
  378. * uvd_v5_0_ring_emit_fence - emit an fence & trap command
  379. *
  380. * @ring: amdgpu_ring pointer
  381. * @fence: fence to emit
  382. *
  383. * Write a fence and a trap command to the ring.
  384. */
  385. static void uvd_v5_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  386. unsigned flags)
  387. {
  388. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  389. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  390. amdgpu_ring_write(ring, seq);
  391. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  392. amdgpu_ring_write(ring, addr & 0xffffffff);
  393. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  394. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  395. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  396. amdgpu_ring_write(ring, 0);
  397. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  398. amdgpu_ring_write(ring, 0);
  399. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  400. amdgpu_ring_write(ring, 0);
  401. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  402. amdgpu_ring_write(ring, 2);
  403. }
  404. /**
  405. * uvd_v5_0_ring_emit_hdp_flush - emit an hdp flush
  406. *
  407. * @ring: amdgpu_ring pointer
  408. *
  409. * Emits an hdp flush.
  410. */
  411. static void uvd_v5_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  412. {
  413. amdgpu_ring_write(ring, PACKET0(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  414. amdgpu_ring_write(ring, 0);
  415. }
  416. /**
  417. * uvd_v5_0_ring_hdp_invalidate - emit an hdp invalidate
  418. *
  419. * @ring: amdgpu_ring pointer
  420. *
  421. * Emits an hdp invalidate.
  422. */
  423. static void uvd_v5_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  424. {
  425. amdgpu_ring_write(ring, PACKET0(mmHDP_DEBUG0, 0));
  426. amdgpu_ring_write(ring, 1);
  427. }
  428. /**
  429. * uvd_v5_0_ring_test_ring - register write test
  430. *
  431. * @ring: amdgpu_ring pointer
  432. *
  433. * Test if we can successfully write to the context register
  434. */
  435. static int uvd_v5_0_ring_test_ring(struct amdgpu_ring *ring)
  436. {
  437. struct amdgpu_device *adev = ring->adev;
  438. uint32_t tmp = 0;
  439. unsigned i;
  440. int r;
  441. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  442. r = amdgpu_ring_alloc(ring, 3);
  443. if (r) {
  444. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  445. ring->idx, r);
  446. return r;
  447. }
  448. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  449. amdgpu_ring_write(ring, 0xDEADBEEF);
  450. amdgpu_ring_commit(ring);
  451. for (i = 0; i < adev->usec_timeout; i++) {
  452. tmp = RREG32(mmUVD_CONTEXT_ID);
  453. if (tmp == 0xDEADBEEF)
  454. break;
  455. DRM_UDELAY(1);
  456. }
  457. if (i < adev->usec_timeout) {
  458. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  459. ring->idx, i);
  460. } else {
  461. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  462. ring->idx, tmp);
  463. r = -EINVAL;
  464. }
  465. return r;
  466. }
  467. /**
  468. * uvd_v5_0_ring_emit_ib - execute indirect buffer
  469. *
  470. * @ring: amdgpu_ring pointer
  471. * @ib: indirect buffer to execute
  472. *
  473. * Write ring commands to execute the indirect buffer
  474. */
  475. static void uvd_v5_0_ring_emit_ib(struct amdgpu_ring *ring,
  476. struct amdgpu_ib *ib,
  477. unsigned vm_id, bool ctx_switch)
  478. {
  479. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  480. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  481. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  482. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  483. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  484. amdgpu_ring_write(ring, ib->length_dw);
  485. }
  486. static bool uvd_v5_0_is_idle(void *handle)
  487. {
  488. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  489. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  490. }
  491. static int uvd_v5_0_wait_for_idle(void *handle)
  492. {
  493. unsigned i;
  494. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  495. for (i = 0; i < adev->usec_timeout; i++) {
  496. if (!(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK))
  497. return 0;
  498. }
  499. return -ETIMEDOUT;
  500. }
  501. static int uvd_v5_0_soft_reset(void *handle)
  502. {
  503. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  504. uvd_v5_0_stop(adev);
  505. WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK,
  506. ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  507. mdelay(5);
  508. return uvd_v5_0_start(adev);
  509. }
  510. static int uvd_v5_0_set_interrupt_state(struct amdgpu_device *adev,
  511. struct amdgpu_irq_src *source,
  512. unsigned type,
  513. enum amdgpu_interrupt_state state)
  514. {
  515. // TODO
  516. return 0;
  517. }
  518. static int uvd_v5_0_process_interrupt(struct amdgpu_device *adev,
  519. struct amdgpu_irq_src *source,
  520. struct amdgpu_iv_entry *entry)
  521. {
  522. DRM_DEBUG("IH: UVD TRAP\n");
  523. amdgpu_fence_process(&adev->uvd.ring);
  524. return 0;
  525. }
  526. static void uvd_v5_0_set_sw_clock_gating(struct amdgpu_device *adev)
  527. {
  528. uint32_t data, data1, data2, suvd_flags;
  529. data = RREG32(mmUVD_CGC_CTRL);
  530. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  531. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  532. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  533. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  534. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  535. UVD_SUVD_CGC_GATE__SIT_MASK |
  536. UVD_SUVD_CGC_GATE__SMP_MASK |
  537. UVD_SUVD_CGC_GATE__SCM_MASK |
  538. UVD_SUVD_CGC_GATE__SDB_MASK;
  539. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  540. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  541. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  542. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  543. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  544. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  545. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  546. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  547. UVD_CGC_CTRL__SYS_MODE_MASK |
  548. UVD_CGC_CTRL__UDEC_MODE_MASK |
  549. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  550. UVD_CGC_CTRL__REGS_MODE_MASK |
  551. UVD_CGC_CTRL__RBC_MODE_MASK |
  552. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  553. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  554. UVD_CGC_CTRL__IDCT_MODE_MASK |
  555. UVD_CGC_CTRL__MPRD_MODE_MASK |
  556. UVD_CGC_CTRL__MPC_MODE_MASK |
  557. UVD_CGC_CTRL__LBSI_MODE_MASK |
  558. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  559. UVD_CGC_CTRL__WCB_MODE_MASK |
  560. UVD_CGC_CTRL__VCPU_MODE_MASK |
  561. UVD_CGC_CTRL__JPEG_MODE_MASK |
  562. UVD_CGC_CTRL__SCPU_MODE_MASK);
  563. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  564. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  565. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  566. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  567. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  568. data1 |= suvd_flags;
  569. WREG32(mmUVD_CGC_CTRL, data);
  570. WREG32(mmUVD_CGC_GATE, 0);
  571. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  572. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  573. }
  574. #if 0
  575. static void uvd_v5_0_set_hw_clock_gating(struct amdgpu_device *adev)
  576. {
  577. uint32_t data, data1, cgc_flags, suvd_flags;
  578. data = RREG32(mmUVD_CGC_GATE);
  579. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  580. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  581. UVD_CGC_GATE__UDEC_MASK |
  582. UVD_CGC_GATE__MPEG2_MASK |
  583. UVD_CGC_GATE__RBC_MASK |
  584. UVD_CGC_GATE__LMI_MC_MASK |
  585. UVD_CGC_GATE__IDCT_MASK |
  586. UVD_CGC_GATE__MPRD_MASK |
  587. UVD_CGC_GATE__MPC_MASK |
  588. UVD_CGC_GATE__LBSI_MASK |
  589. UVD_CGC_GATE__LRBBM_MASK |
  590. UVD_CGC_GATE__UDEC_RE_MASK |
  591. UVD_CGC_GATE__UDEC_CM_MASK |
  592. UVD_CGC_GATE__UDEC_IT_MASK |
  593. UVD_CGC_GATE__UDEC_DB_MASK |
  594. UVD_CGC_GATE__UDEC_MP_MASK |
  595. UVD_CGC_GATE__WCB_MASK |
  596. UVD_CGC_GATE__VCPU_MASK |
  597. UVD_CGC_GATE__SCPU_MASK;
  598. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  599. UVD_SUVD_CGC_GATE__SIT_MASK |
  600. UVD_SUVD_CGC_GATE__SMP_MASK |
  601. UVD_SUVD_CGC_GATE__SCM_MASK |
  602. UVD_SUVD_CGC_GATE__SDB_MASK;
  603. data |= cgc_flags;
  604. data1 |= suvd_flags;
  605. WREG32(mmUVD_CGC_GATE, data);
  606. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  607. }
  608. #endif
  609. static void uvd_v5_0_set_bypass_mode(struct amdgpu_device *adev, bool enable)
  610. {
  611. u32 tmp = RREG32_SMC(ixGCK_DFS_BYPASS_CNTL);
  612. if (enable)
  613. tmp |= (GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  614. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  615. else
  616. tmp &= ~(GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  617. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  618. WREG32_SMC(ixGCK_DFS_BYPASS_CNTL, tmp);
  619. }
  620. static int uvd_v5_0_set_clockgating_state(void *handle,
  621. enum amd_clockgating_state state)
  622. {
  623. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  624. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  625. static int curstate = -1;
  626. uvd_v5_0_set_bypass_mode(adev, enable);
  627. if (!(adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG))
  628. return 0;
  629. if (curstate == state)
  630. return 0;
  631. curstate = state;
  632. if (enable) {
  633. /* disable HW gating and enable Sw gating */
  634. uvd_v5_0_set_sw_clock_gating(adev);
  635. } else {
  636. /* wait for STATUS to clear */
  637. if (uvd_v5_0_wait_for_idle(handle))
  638. return -EBUSY;
  639. /* enable HW gates because UVD is idle */
  640. /* uvd_v5_0_set_hw_clock_gating(adev); */
  641. }
  642. return 0;
  643. }
  644. static int uvd_v5_0_set_powergating_state(void *handle,
  645. enum amd_powergating_state state)
  646. {
  647. /* This doesn't actually powergate the UVD block.
  648. * That's done in the dpm code via the SMC. This
  649. * just re-inits the block as necessary. The actual
  650. * gating still happens in the dpm code. We should
  651. * revisit this when there is a cleaner line between
  652. * the smc and the hw blocks
  653. */
  654. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  655. if (!(adev->pg_flags & AMD_PG_SUPPORT_UVD))
  656. return 0;
  657. if (state == AMD_PG_STATE_GATE) {
  658. uvd_v5_0_stop(adev);
  659. return 0;
  660. } else {
  661. return uvd_v5_0_start(adev);
  662. }
  663. }
  664. static const struct amd_ip_funcs uvd_v5_0_ip_funcs = {
  665. .name = "uvd_v5_0",
  666. .early_init = uvd_v5_0_early_init,
  667. .late_init = NULL,
  668. .sw_init = uvd_v5_0_sw_init,
  669. .sw_fini = uvd_v5_0_sw_fini,
  670. .hw_init = uvd_v5_0_hw_init,
  671. .hw_fini = uvd_v5_0_hw_fini,
  672. .suspend = uvd_v5_0_suspend,
  673. .resume = uvd_v5_0_resume,
  674. .is_idle = uvd_v5_0_is_idle,
  675. .wait_for_idle = uvd_v5_0_wait_for_idle,
  676. .soft_reset = uvd_v5_0_soft_reset,
  677. .set_clockgating_state = uvd_v5_0_set_clockgating_state,
  678. .set_powergating_state = uvd_v5_0_set_powergating_state,
  679. };
  680. static const struct amdgpu_ring_funcs uvd_v5_0_ring_funcs = {
  681. .type = AMDGPU_RING_TYPE_UVD,
  682. .align_mask = 0xf,
  683. .nop = PACKET0(mmUVD_NO_OP, 0),
  684. .get_rptr = uvd_v5_0_ring_get_rptr,
  685. .get_wptr = uvd_v5_0_ring_get_wptr,
  686. .set_wptr = uvd_v5_0_ring_set_wptr,
  687. .parse_cs = amdgpu_uvd_ring_parse_cs,
  688. .emit_frame_size =
  689. 2 + /* uvd_v5_0_ring_emit_hdp_flush */
  690. 2 + /* uvd_v5_0_ring_emit_hdp_invalidate */
  691. 14, /* uvd_v5_0_ring_emit_fence x1 no user fence */
  692. .emit_ib_size = 6, /* uvd_v5_0_ring_emit_ib */
  693. .emit_ib = uvd_v5_0_ring_emit_ib,
  694. .emit_fence = uvd_v5_0_ring_emit_fence,
  695. .emit_hdp_flush = uvd_v5_0_ring_emit_hdp_flush,
  696. .emit_hdp_invalidate = uvd_v5_0_ring_emit_hdp_invalidate,
  697. .test_ring = uvd_v5_0_ring_test_ring,
  698. .test_ib = amdgpu_uvd_ring_test_ib,
  699. .insert_nop = amdgpu_ring_insert_nop,
  700. .pad_ib = amdgpu_ring_generic_pad_ib,
  701. .begin_use = amdgpu_uvd_ring_begin_use,
  702. .end_use = amdgpu_uvd_ring_end_use,
  703. };
  704. static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev)
  705. {
  706. adev->uvd.ring.funcs = &uvd_v5_0_ring_funcs;
  707. }
  708. static const struct amdgpu_irq_src_funcs uvd_v5_0_irq_funcs = {
  709. .set = uvd_v5_0_set_interrupt_state,
  710. .process = uvd_v5_0_process_interrupt,
  711. };
  712. static void uvd_v5_0_set_irq_funcs(struct amdgpu_device *adev)
  713. {
  714. adev->uvd.irq.num_types = 1;
  715. adev->uvd.irq.funcs = &uvd_v5_0_irq_funcs;
  716. }
  717. const struct amdgpu_ip_block_version uvd_v5_0_ip_block =
  718. {
  719. .type = AMD_IP_BLOCK_TYPE_UVD,
  720. .major = 5,
  721. .minor = 0,
  722. .rev = 0,
  723. .funcs = &uvd_v5_0_ip_funcs,
  724. };