gmc_v8_0.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "gmc_v8_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "gmc/gmc_8_1_d.h"
  29. #include "gmc/gmc_8_1_sh_mask.h"
  30. #include "bif/bif_5_0_d.h"
  31. #include "bif/bif_5_0_sh_mask.h"
  32. #include "oss/oss_3_0_d.h"
  33. #include "oss/oss_3_0_sh_mask.h"
  34. #include "vid.h"
  35. #include "vi.h"
  36. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev);
  37. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  38. static int gmc_v8_0_wait_for_idle(void *handle);
  39. MODULE_FIRMWARE("amdgpu/tonga_mc.bin");
  40. MODULE_FIRMWARE("amdgpu/polaris11_mc.bin");
  41. MODULE_FIRMWARE("amdgpu/polaris10_mc.bin");
  42. static const u32 golden_settings_tonga_a11[] =
  43. {
  44. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  45. mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
  46. mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
  47. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  48. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  49. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  50. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  51. };
  52. static const u32 tonga_mgcg_cgcg_init[] =
  53. {
  54. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  55. };
  56. static const u32 golden_settings_fiji_a10[] =
  57. {
  58. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  59. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  60. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  61. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  62. };
  63. static const u32 fiji_mgcg_cgcg_init[] =
  64. {
  65. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  66. };
  67. static const u32 golden_settings_polaris11_a11[] =
  68. {
  69. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  70. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  71. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  72. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  73. };
  74. static const u32 golden_settings_polaris10_a11[] =
  75. {
  76. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  77. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  78. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  79. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  80. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  81. };
  82. static const u32 cz_mgcg_cgcg_init[] =
  83. {
  84. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  85. };
  86. static const u32 stoney_mgcg_cgcg_init[] =
  87. {
  88. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  89. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  90. };
  91. static const u32 golden_settings_stoney_common[] =
  92. {
  93. mmMC_HUB_RDREQ_UVD, MC_HUB_RDREQ_UVD__PRESCALE_MASK, 0x00000004,
  94. mmMC_RD_GRP_OTH, MC_RD_GRP_OTH__UVD_MASK, 0x00600000
  95. };
  96. static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)
  97. {
  98. switch (adev->asic_type) {
  99. case CHIP_FIJI:
  100. amdgpu_program_register_sequence(adev,
  101. fiji_mgcg_cgcg_init,
  102. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  103. amdgpu_program_register_sequence(adev,
  104. golden_settings_fiji_a10,
  105. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  106. break;
  107. case CHIP_TONGA:
  108. amdgpu_program_register_sequence(adev,
  109. tonga_mgcg_cgcg_init,
  110. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  111. amdgpu_program_register_sequence(adev,
  112. golden_settings_tonga_a11,
  113. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  114. break;
  115. case CHIP_POLARIS11:
  116. amdgpu_program_register_sequence(adev,
  117. golden_settings_polaris11_a11,
  118. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  119. break;
  120. case CHIP_POLARIS10:
  121. amdgpu_program_register_sequence(adev,
  122. golden_settings_polaris10_a11,
  123. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  124. break;
  125. case CHIP_CARRIZO:
  126. amdgpu_program_register_sequence(adev,
  127. cz_mgcg_cgcg_init,
  128. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  129. break;
  130. case CHIP_STONEY:
  131. amdgpu_program_register_sequence(adev,
  132. stoney_mgcg_cgcg_init,
  133. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  134. amdgpu_program_register_sequence(adev,
  135. golden_settings_stoney_common,
  136. (const u32)ARRAY_SIZE(golden_settings_stoney_common));
  137. break;
  138. default:
  139. break;
  140. }
  141. }
  142. static void gmc_v8_0_mc_stop(struct amdgpu_device *adev,
  143. struct amdgpu_mode_mc_save *save)
  144. {
  145. u32 blackout;
  146. if (adev->mode_info.num_crtc)
  147. amdgpu_display_stop_mc_access(adev, save);
  148. gmc_v8_0_wait_for_idle(adev);
  149. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  150. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  151. /* Block CPU access */
  152. WREG32(mmBIF_FB_EN, 0);
  153. /* blackout the MC */
  154. blackout = REG_SET_FIELD(blackout,
  155. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 1);
  156. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  157. }
  158. /* wait for the MC to settle */
  159. udelay(100);
  160. }
  161. static void gmc_v8_0_mc_resume(struct amdgpu_device *adev,
  162. struct amdgpu_mode_mc_save *save)
  163. {
  164. u32 tmp;
  165. /* unblackout the MC */
  166. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  167. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  168. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  169. /* allow CPU access */
  170. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  171. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  172. WREG32(mmBIF_FB_EN, tmp);
  173. if (adev->mode_info.num_crtc)
  174. amdgpu_display_resume_mc_access(adev, save);
  175. }
  176. /**
  177. * gmc_v8_0_init_microcode - load ucode images from disk
  178. *
  179. * @adev: amdgpu_device pointer
  180. *
  181. * Use the firmware interface to load the ucode images into
  182. * the driver (not loaded into hw).
  183. * Returns 0 on success, error on failure.
  184. */
  185. static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)
  186. {
  187. const char *chip_name;
  188. char fw_name[30];
  189. int err;
  190. DRM_DEBUG("\n");
  191. switch (adev->asic_type) {
  192. case CHIP_TONGA:
  193. chip_name = "tonga";
  194. break;
  195. case CHIP_POLARIS11:
  196. chip_name = "polaris11";
  197. break;
  198. case CHIP_POLARIS10:
  199. chip_name = "polaris10";
  200. break;
  201. case CHIP_FIJI:
  202. case CHIP_CARRIZO:
  203. case CHIP_STONEY:
  204. return 0;
  205. default: BUG();
  206. }
  207. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  208. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  209. if (err)
  210. goto out;
  211. err = amdgpu_ucode_validate(adev->mc.fw);
  212. out:
  213. if (err) {
  214. printk(KERN_ERR
  215. "mc: Failed to load firmware \"%s\"\n",
  216. fw_name);
  217. release_firmware(adev->mc.fw);
  218. adev->mc.fw = NULL;
  219. }
  220. return err;
  221. }
  222. /**
  223. * gmc_v8_0_mc_load_microcode - load MC ucode into the hw
  224. *
  225. * @adev: amdgpu_device pointer
  226. *
  227. * Load the GDDR MC ucode into the hw (CIK).
  228. * Returns 0 on success, error on failure.
  229. */
  230. static int gmc_v8_0_mc_load_microcode(struct amdgpu_device *adev)
  231. {
  232. const struct mc_firmware_header_v1_0 *hdr;
  233. const __le32 *fw_data = NULL;
  234. const __le32 *io_mc_regs = NULL;
  235. u32 running;
  236. int i, ucode_size, regs_size;
  237. if (!adev->mc.fw)
  238. return -EINVAL;
  239. /* Skip MC ucode loading on SR-IOV capable boards.
  240. * vbios does this for us in asic_init in that case.
  241. * Skip MC ucode loading on VF, because hypervisor will do that
  242. * for this adaptor.
  243. */
  244. if (amdgpu_sriov_bios(adev))
  245. return 0;
  246. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  247. amdgpu_ucode_print_mc_hdr(&hdr->header);
  248. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  249. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  250. io_mc_regs = (const __le32 *)
  251. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  252. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  253. fw_data = (const __le32 *)
  254. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  255. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  256. if (running == 0) {
  257. /* reset the engine and set to writable */
  258. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  259. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  260. /* load mc io regs */
  261. for (i = 0; i < regs_size; i++) {
  262. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  263. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  264. }
  265. /* load the MC ucode */
  266. for (i = 0; i < ucode_size; i++)
  267. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  268. /* put the engine back into the active state */
  269. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  270. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  271. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  272. /* wait for training to complete */
  273. for (i = 0; i < adev->usec_timeout; i++) {
  274. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  275. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  276. break;
  277. udelay(1);
  278. }
  279. for (i = 0; i < adev->usec_timeout; i++) {
  280. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  281. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  282. break;
  283. udelay(1);
  284. }
  285. }
  286. return 0;
  287. }
  288. static void gmc_v8_0_vram_gtt_location(struct amdgpu_device *adev,
  289. struct amdgpu_mc *mc)
  290. {
  291. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  292. /* leave room for at least 1024M GTT */
  293. dev_warn(adev->dev, "limiting VRAM\n");
  294. mc->real_vram_size = 0xFFC0000000ULL;
  295. mc->mc_vram_size = 0xFFC0000000ULL;
  296. }
  297. amdgpu_vram_location(adev, &adev->mc, 0);
  298. adev->mc.gtt_base_align = 0;
  299. amdgpu_gtt_location(adev, mc);
  300. }
  301. /**
  302. * gmc_v8_0_mc_program - program the GPU memory controller
  303. *
  304. * @adev: amdgpu_device pointer
  305. *
  306. * Set the location of vram, gart, and AGP in the GPU's
  307. * physical address space (CIK).
  308. */
  309. static void gmc_v8_0_mc_program(struct amdgpu_device *adev)
  310. {
  311. struct amdgpu_mode_mc_save save;
  312. u32 tmp;
  313. int i, j;
  314. /* Initialize HDP */
  315. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  316. WREG32((0xb05 + j), 0x00000000);
  317. WREG32((0xb06 + j), 0x00000000);
  318. WREG32((0xb07 + j), 0x00000000);
  319. WREG32((0xb08 + j), 0x00000000);
  320. WREG32((0xb09 + j), 0x00000000);
  321. }
  322. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  323. if (adev->mode_info.num_crtc)
  324. amdgpu_display_set_vga_render_state(adev, false);
  325. gmc_v8_0_mc_stop(adev, &save);
  326. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  327. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  328. }
  329. /* Update configuration */
  330. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  331. adev->mc.vram_start >> 12);
  332. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  333. adev->mc.vram_end >> 12);
  334. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  335. adev->vram_scratch.gpu_addr >> 12);
  336. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  337. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  338. WREG32(mmMC_VM_FB_LOCATION, tmp);
  339. /* XXX double check these! */
  340. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  341. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  342. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  343. WREG32(mmMC_VM_AGP_BASE, 0);
  344. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  345. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  346. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  347. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  348. }
  349. gmc_v8_0_mc_resume(adev, &save);
  350. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  351. tmp = RREG32(mmHDP_MISC_CNTL);
  352. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  353. WREG32(mmHDP_MISC_CNTL, tmp);
  354. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  355. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  356. }
  357. /**
  358. * gmc_v8_0_mc_init - initialize the memory controller driver params
  359. *
  360. * @adev: amdgpu_device pointer
  361. *
  362. * Look up the amount of vram, vram width, and decide how to place
  363. * vram and gart within the GPU's physical address space (CIK).
  364. * Returns 0 for success.
  365. */
  366. static int gmc_v8_0_mc_init(struct amdgpu_device *adev)
  367. {
  368. u32 tmp;
  369. int chansize, numchan;
  370. /* Get VRAM informations */
  371. tmp = RREG32(mmMC_ARB_RAMCFG);
  372. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  373. chansize = 64;
  374. } else {
  375. chansize = 32;
  376. }
  377. tmp = RREG32(mmMC_SHARED_CHMAP);
  378. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  379. case 0:
  380. default:
  381. numchan = 1;
  382. break;
  383. case 1:
  384. numchan = 2;
  385. break;
  386. case 2:
  387. numchan = 4;
  388. break;
  389. case 3:
  390. numchan = 8;
  391. break;
  392. case 4:
  393. numchan = 3;
  394. break;
  395. case 5:
  396. numchan = 6;
  397. break;
  398. case 6:
  399. numchan = 10;
  400. break;
  401. case 7:
  402. numchan = 12;
  403. break;
  404. case 8:
  405. numchan = 16;
  406. break;
  407. }
  408. adev->mc.vram_width = numchan * chansize;
  409. /* Could aper size report 0 ? */
  410. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  411. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  412. /* size in MB on si */
  413. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  414. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  415. adev->mc.visible_vram_size = adev->mc.aper_size;
  416. /* In case the PCI BAR is larger than the actual amount of vram */
  417. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  418. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  419. /* unless the user had overridden it, set the gart
  420. * size equal to the 1024 or vram, whichever is larger.
  421. */
  422. if (amdgpu_gart_size == -1)
  423. adev->mc.gtt_size = amdgpu_ttm_get_gtt_mem_size(adev);
  424. else
  425. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  426. gmc_v8_0_vram_gtt_location(adev, &adev->mc);
  427. return 0;
  428. }
  429. /*
  430. * GART
  431. * VMID 0 is the physical GPU addresses as used by the kernel.
  432. * VMIDs 1-15 are used for userspace clients and are handled
  433. * by the amdgpu vm/hsa code.
  434. */
  435. /**
  436. * gmc_v8_0_gart_flush_gpu_tlb - gart tlb flush callback
  437. *
  438. * @adev: amdgpu_device pointer
  439. * @vmid: vm instance to flush
  440. *
  441. * Flush the TLB for the requested page table (CIK).
  442. */
  443. static void gmc_v8_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  444. uint32_t vmid)
  445. {
  446. /* flush hdp cache */
  447. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  448. /* bits 0-15 are the VM contexts0-15 */
  449. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  450. }
  451. /**
  452. * gmc_v8_0_gart_set_pte_pde - update the page tables using MMIO
  453. *
  454. * @adev: amdgpu_device pointer
  455. * @cpu_pt_addr: cpu address of the page table
  456. * @gpu_page_idx: entry in the page table to update
  457. * @addr: dst addr to write into pte/pde
  458. * @flags: access flags
  459. *
  460. * Update the page tables using the CPU.
  461. */
  462. static int gmc_v8_0_gart_set_pte_pde(struct amdgpu_device *adev,
  463. void *cpu_pt_addr,
  464. uint32_t gpu_page_idx,
  465. uint64_t addr,
  466. uint32_t flags)
  467. {
  468. void __iomem *ptr = (void *)cpu_pt_addr;
  469. uint64_t value;
  470. /*
  471. * PTE format on VI:
  472. * 63:40 reserved
  473. * 39:12 4k physical page base address
  474. * 11:7 fragment
  475. * 6 write
  476. * 5 read
  477. * 4 exe
  478. * 3 reserved
  479. * 2 snooped
  480. * 1 system
  481. * 0 valid
  482. *
  483. * PDE format on VI:
  484. * 63:59 block fragment size
  485. * 58:40 reserved
  486. * 39:1 physical base address of PTE
  487. * bits 5:1 must be 0.
  488. * 0 valid
  489. */
  490. value = addr & 0x000000FFFFFFF000ULL;
  491. value |= flags;
  492. writeq(value, ptr + (gpu_page_idx * 8));
  493. return 0;
  494. }
  495. /**
  496. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  497. *
  498. * @adev: amdgpu_device pointer
  499. * @value: true redirects VM faults to the default page
  500. */
  501. static void gmc_v8_0_set_fault_enable_default(struct amdgpu_device *adev,
  502. bool value)
  503. {
  504. u32 tmp;
  505. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  506. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  507. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  508. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  509. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  510. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  511. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  512. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  513. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  514. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  515. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  516. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  517. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  518. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  519. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  520. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  521. }
  522. /**
  523. * gmc_v8_0_gart_enable - gart enable
  524. *
  525. * @adev: amdgpu_device pointer
  526. *
  527. * This sets up the TLBs, programs the page tables for VMID0,
  528. * sets up the hw for VMIDs 1-15 which are allocated on
  529. * demand, and sets up the global locations for the LDS, GDS,
  530. * and GPUVM for FSA64 clients (CIK).
  531. * Returns 0 for success, errors for failure.
  532. */
  533. static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)
  534. {
  535. int r, i;
  536. u32 tmp;
  537. if (adev->gart.robj == NULL) {
  538. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  539. return -EINVAL;
  540. }
  541. r = amdgpu_gart_table_vram_pin(adev);
  542. if (r)
  543. return r;
  544. /* Setup TLB control */
  545. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  546. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  547. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  548. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  549. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  550. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  551. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  552. /* Setup L2 cache */
  553. tmp = RREG32(mmVM_L2_CNTL);
  554. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  555. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  556. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  557. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  558. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  559. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  560. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  561. WREG32(mmVM_L2_CNTL, tmp);
  562. tmp = RREG32(mmVM_L2_CNTL2);
  563. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  564. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  565. WREG32(mmVM_L2_CNTL2, tmp);
  566. tmp = RREG32(mmVM_L2_CNTL3);
  567. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  568. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  569. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  570. WREG32(mmVM_L2_CNTL3, tmp);
  571. /* XXX: set to enable PTE/PDE in system memory */
  572. tmp = RREG32(mmVM_L2_CNTL4);
  573. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_PHYSICAL, 0);
  574. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SHARED, 0);
  575. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SNOOP, 0);
  576. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_PHYSICAL, 0);
  577. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SHARED, 0);
  578. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SNOOP, 0);
  579. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_PHYSICAL, 0);
  580. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SHARED, 0);
  581. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SNOOP, 0);
  582. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_PHYSICAL, 0);
  583. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SHARED, 0);
  584. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SNOOP, 0);
  585. WREG32(mmVM_L2_CNTL4, tmp);
  586. /* setup context0 */
  587. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  588. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  589. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  590. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  591. (u32)(adev->dummy_page.addr >> 12));
  592. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  593. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  594. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  595. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  596. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  597. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  598. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR, 0);
  599. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR, 0);
  600. WREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET, 0);
  601. /* empty context1-15 */
  602. /* FIXME start with 4G, once using 2 level pt switch to full
  603. * vm size space
  604. */
  605. /* set vm size, must be a multiple of 4 */
  606. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  607. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  608. for (i = 1; i < 16; i++) {
  609. if (i < 8)
  610. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  611. adev->gart.table_addr >> 12);
  612. else
  613. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  614. adev->gart.table_addr >> 12);
  615. }
  616. /* enable context1-15 */
  617. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  618. (u32)(adev->dummy_page.addr >> 12));
  619. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  620. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  621. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  622. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  623. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  624. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  625. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  626. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  627. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  628. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  629. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  630. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  631. amdgpu_vm_block_size - 9);
  632. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  633. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  634. gmc_v8_0_set_fault_enable_default(adev, false);
  635. else
  636. gmc_v8_0_set_fault_enable_default(adev, true);
  637. gmc_v8_0_gart_flush_gpu_tlb(adev, 0);
  638. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  639. (unsigned)(adev->mc.gtt_size >> 20),
  640. (unsigned long long)adev->gart.table_addr);
  641. adev->gart.ready = true;
  642. return 0;
  643. }
  644. static int gmc_v8_0_gart_init(struct amdgpu_device *adev)
  645. {
  646. int r;
  647. if (adev->gart.robj) {
  648. WARN(1, "R600 PCIE GART already initialized\n");
  649. return 0;
  650. }
  651. /* Initialize common gart structure */
  652. r = amdgpu_gart_init(adev);
  653. if (r)
  654. return r;
  655. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  656. return amdgpu_gart_table_vram_alloc(adev);
  657. }
  658. /**
  659. * gmc_v8_0_gart_disable - gart disable
  660. *
  661. * @adev: amdgpu_device pointer
  662. *
  663. * This disables all VM page table (CIK).
  664. */
  665. static void gmc_v8_0_gart_disable(struct amdgpu_device *adev)
  666. {
  667. u32 tmp;
  668. /* Disable all tables */
  669. WREG32(mmVM_CONTEXT0_CNTL, 0);
  670. WREG32(mmVM_CONTEXT1_CNTL, 0);
  671. /* Setup TLB control */
  672. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  673. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  674. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  675. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  676. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  677. /* Setup L2 cache */
  678. tmp = RREG32(mmVM_L2_CNTL);
  679. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  680. WREG32(mmVM_L2_CNTL, tmp);
  681. WREG32(mmVM_L2_CNTL2, 0);
  682. amdgpu_gart_table_vram_unpin(adev);
  683. }
  684. /**
  685. * gmc_v8_0_gart_fini - vm fini callback
  686. *
  687. * @adev: amdgpu_device pointer
  688. *
  689. * Tears down the driver GART/VM setup (CIK).
  690. */
  691. static void gmc_v8_0_gart_fini(struct amdgpu_device *adev)
  692. {
  693. amdgpu_gart_table_vram_free(adev);
  694. amdgpu_gart_fini(adev);
  695. }
  696. /*
  697. * vm
  698. * VMID 0 is the physical GPU addresses as used by the kernel.
  699. * VMIDs 1-15 are used for userspace clients and are handled
  700. * by the amdgpu vm/hsa code.
  701. */
  702. /**
  703. * gmc_v8_0_vm_init - cik vm init callback
  704. *
  705. * @adev: amdgpu_device pointer
  706. *
  707. * Inits cik specific vm parameters (number of VMs, base of vram for
  708. * VMIDs 1-15) (CIK).
  709. * Returns 0 for success.
  710. */
  711. static int gmc_v8_0_vm_init(struct amdgpu_device *adev)
  712. {
  713. /*
  714. * number of VMs
  715. * VMID 0 is reserved for System
  716. * amdgpu graphics/compute will use VMIDs 1-7
  717. * amdkfd will use VMIDs 8-15
  718. */
  719. adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
  720. amdgpu_vm_manager_init(adev);
  721. /* base offset of vram pages */
  722. if (adev->flags & AMD_IS_APU) {
  723. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  724. tmp <<= 22;
  725. adev->vm_manager.vram_base_offset = tmp;
  726. } else
  727. adev->vm_manager.vram_base_offset = 0;
  728. return 0;
  729. }
  730. /**
  731. * gmc_v8_0_vm_fini - cik vm fini callback
  732. *
  733. * @adev: amdgpu_device pointer
  734. *
  735. * Tear down any asic specific VM setup (CIK).
  736. */
  737. static void gmc_v8_0_vm_fini(struct amdgpu_device *adev)
  738. {
  739. }
  740. /**
  741. * gmc_v8_0_vm_decode_fault - print human readable fault info
  742. *
  743. * @adev: amdgpu_device pointer
  744. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  745. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  746. *
  747. * Print human readable fault information (CIK).
  748. */
  749. static void gmc_v8_0_vm_decode_fault(struct amdgpu_device *adev,
  750. u32 status, u32 addr, u32 mc_client)
  751. {
  752. u32 mc_id;
  753. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  754. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  755. PROTECTIONS);
  756. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  757. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  758. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  759. MEMORY_CLIENT_ID);
  760. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  761. protections, vmid, addr,
  762. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  763. MEMORY_CLIENT_RW) ?
  764. "write" : "read", block, mc_client, mc_id);
  765. }
  766. static int gmc_v8_0_convert_vram_type(int mc_seq_vram_type)
  767. {
  768. switch (mc_seq_vram_type) {
  769. case MC_SEQ_MISC0__MT__GDDR1:
  770. return AMDGPU_VRAM_TYPE_GDDR1;
  771. case MC_SEQ_MISC0__MT__DDR2:
  772. return AMDGPU_VRAM_TYPE_DDR2;
  773. case MC_SEQ_MISC0__MT__GDDR3:
  774. return AMDGPU_VRAM_TYPE_GDDR3;
  775. case MC_SEQ_MISC0__MT__GDDR4:
  776. return AMDGPU_VRAM_TYPE_GDDR4;
  777. case MC_SEQ_MISC0__MT__GDDR5:
  778. return AMDGPU_VRAM_TYPE_GDDR5;
  779. case MC_SEQ_MISC0__MT__HBM:
  780. return AMDGPU_VRAM_TYPE_HBM;
  781. case MC_SEQ_MISC0__MT__DDR3:
  782. return AMDGPU_VRAM_TYPE_DDR3;
  783. default:
  784. return AMDGPU_VRAM_TYPE_UNKNOWN;
  785. }
  786. }
  787. static int gmc_v8_0_early_init(void *handle)
  788. {
  789. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  790. gmc_v8_0_set_gart_funcs(adev);
  791. gmc_v8_0_set_irq_funcs(adev);
  792. return 0;
  793. }
  794. static int gmc_v8_0_late_init(void *handle)
  795. {
  796. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  797. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  798. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  799. else
  800. return 0;
  801. }
  802. #define mmMC_SEQ_MISC0_FIJI 0xA71
  803. static int gmc_v8_0_sw_init(void *handle)
  804. {
  805. int r;
  806. int dma_bits;
  807. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  808. if (adev->flags & AMD_IS_APU) {
  809. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  810. } else {
  811. u32 tmp;
  812. if (adev->asic_type == CHIP_FIJI)
  813. tmp = RREG32(mmMC_SEQ_MISC0_FIJI);
  814. else
  815. tmp = RREG32(mmMC_SEQ_MISC0);
  816. tmp &= MC_SEQ_MISC0__MT__MASK;
  817. adev->mc.vram_type = gmc_v8_0_convert_vram_type(tmp);
  818. }
  819. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  820. if (r)
  821. return r;
  822. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  823. if (r)
  824. return r;
  825. /* Adjust VM size here.
  826. * Currently set to 4GB ((1 << 20) 4k pages).
  827. * Max GPUVM size for cayman and SI is 40 bits.
  828. */
  829. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  830. /* Set the internal MC address mask
  831. * This is the max address of the GPU's
  832. * internal address space.
  833. */
  834. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  835. /* set DMA mask + need_dma32 flags.
  836. * PCIE - can handle 40-bits.
  837. * IGP - can handle 40-bits
  838. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  839. */
  840. adev->need_dma32 = false;
  841. dma_bits = adev->need_dma32 ? 32 : 40;
  842. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  843. if (r) {
  844. adev->need_dma32 = true;
  845. dma_bits = 32;
  846. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  847. }
  848. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  849. if (r) {
  850. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  851. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  852. }
  853. r = gmc_v8_0_init_microcode(adev);
  854. if (r) {
  855. DRM_ERROR("Failed to load mc firmware!\n");
  856. return r;
  857. }
  858. r = amdgpu_ttm_global_init(adev);
  859. if (r) {
  860. return r;
  861. }
  862. r = gmc_v8_0_mc_init(adev);
  863. if (r)
  864. return r;
  865. /* Memory manager */
  866. r = amdgpu_bo_init(adev);
  867. if (r)
  868. return r;
  869. r = gmc_v8_0_gart_init(adev);
  870. if (r)
  871. return r;
  872. if (!adev->vm_manager.enabled) {
  873. r = gmc_v8_0_vm_init(adev);
  874. if (r) {
  875. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  876. return r;
  877. }
  878. adev->vm_manager.enabled = true;
  879. }
  880. return r;
  881. }
  882. static int gmc_v8_0_sw_fini(void *handle)
  883. {
  884. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  885. if (adev->vm_manager.enabled) {
  886. amdgpu_vm_manager_fini(adev);
  887. gmc_v8_0_vm_fini(adev);
  888. adev->vm_manager.enabled = false;
  889. }
  890. gmc_v8_0_gart_fini(adev);
  891. amdgpu_gem_force_release(adev);
  892. amdgpu_bo_fini(adev);
  893. return 0;
  894. }
  895. static int gmc_v8_0_hw_init(void *handle)
  896. {
  897. int r;
  898. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  899. gmc_v8_0_init_golden_registers(adev);
  900. gmc_v8_0_mc_program(adev);
  901. if (adev->asic_type == CHIP_TONGA) {
  902. r = gmc_v8_0_mc_load_microcode(adev);
  903. if (r) {
  904. DRM_ERROR("Failed to load MC firmware!\n");
  905. return r;
  906. }
  907. }
  908. r = gmc_v8_0_gart_enable(adev);
  909. if (r)
  910. return r;
  911. return r;
  912. }
  913. static int gmc_v8_0_hw_fini(void *handle)
  914. {
  915. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  916. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  917. gmc_v8_0_gart_disable(adev);
  918. return 0;
  919. }
  920. static int gmc_v8_0_suspend(void *handle)
  921. {
  922. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  923. if (adev->vm_manager.enabled) {
  924. gmc_v8_0_vm_fini(adev);
  925. adev->vm_manager.enabled = false;
  926. }
  927. gmc_v8_0_hw_fini(adev);
  928. return 0;
  929. }
  930. static int gmc_v8_0_resume(void *handle)
  931. {
  932. int r;
  933. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  934. r = gmc_v8_0_hw_init(adev);
  935. if (r)
  936. return r;
  937. if (!adev->vm_manager.enabled) {
  938. r = gmc_v8_0_vm_init(adev);
  939. if (r) {
  940. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  941. return r;
  942. }
  943. adev->vm_manager.enabled = true;
  944. }
  945. return r;
  946. }
  947. static bool gmc_v8_0_is_idle(void *handle)
  948. {
  949. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  950. u32 tmp = RREG32(mmSRBM_STATUS);
  951. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  952. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  953. return false;
  954. return true;
  955. }
  956. static int gmc_v8_0_wait_for_idle(void *handle)
  957. {
  958. unsigned i;
  959. u32 tmp;
  960. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  961. for (i = 0; i < adev->usec_timeout; i++) {
  962. /* read MC_STATUS */
  963. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  964. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  965. SRBM_STATUS__MCC_BUSY_MASK |
  966. SRBM_STATUS__MCD_BUSY_MASK |
  967. SRBM_STATUS__VMC_BUSY_MASK |
  968. SRBM_STATUS__VMC1_BUSY_MASK);
  969. if (!tmp)
  970. return 0;
  971. udelay(1);
  972. }
  973. return -ETIMEDOUT;
  974. }
  975. static bool gmc_v8_0_check_soft_reset(void *handle)
  976. {
  977. u32 srbm_soft_reset = 0;
  978. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  979. u32 tmp = RREG32(mmSRBM_STATUS);
  980. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  981. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  982. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  983. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  984. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  985. if (!(adev->flags & AMD_IS_APU))
  986. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  987. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  988. }
  989. if (srbm_soft_reset) {
  990. adev->mc.srbm_soft_reset = srbm_soft_reset;
  991. return true;
  992. } else {
  993. adev->mc.srbm_soft_reset = 0;
  994. return false;
  995. }
  996. }
  997. static int gmc_v8_0_pre_soft_reset(void *handle)
  998. {
  999. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1000. if (!adev->mc.srbm_soft_reset)
  1001. return 0;
  1002. gmc_v8_0_mc_stop(adev, &adev->mc.save);
  1003. if (gmc_v8_0_wait_for_idle(adev)) {
  1004. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1005. }
  1006. return 0;
  1007. }
  1008. static int gmc_v8_0_soft_reset(void *handle)
  1009. {
  1010. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1011. u32 srbm_soft_reset;
  1012. if (!adev->mc.srbm_soft_reset)
  1013. return 0;
  1014. srbm_soft_reset = adev->mc.srbm_soft_reset;
  1015. if (srbm_soft_reset) {
  1016. u32 tmp;
  1017. tmp = RREG32(mmSRBM_SOFT_RESET);
  1018. tmp |= srbm_soft_reset;
  1019. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1020. WREG32(mmSRBM_SOFT_RESET, tmp);
  1021. tmp = RREG32(mmSRBM_SOFT_RESET);
  1022. udelay(50);
  1023. tmp &= ~srbm_soft_reset;
  1024. WREG32(mmSRBM_SOFT_RESET, tmp);
  1025. tmp = RREG32(mmSRBM_SOFT_RESET);
  1026. /* Wait a little for things to settle down */
  1027. udelay(50);
  1028. }
  1029. return 0;
  1030. }
  1031. static int gmc_v8_0_post_soft_reset(void *handle)
  1032. {
  1033. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1034. if (!adev->mc.srbm_soft_reset)
  1035. return 0;
  1036. gmc_v8_0_mc_resume(adev, &adev->mc.save);
  1037. return 0;
  1038. }
  1039. static int gmc_v8_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1040. struct amdgpu_irq_src *src,
  1041. unsigned type,
  1042. enum amdgpu_interrupt_state state)
  1043. {
  1044. u32 tmp;
  1045. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1046. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1047. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1048. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1049. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1050. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1051. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1052. switch (state) {
  1053. case AMDGPU_IRQ_STATE_DISABLE:
  1054. /* system context */
  1055. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1056. tmp &= ~bits;
  1057. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1058. /* VMs */
  1059. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1060. tmp &= ~bits;
  1061. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1062. break;
  1063. case AMDGPU_IRQ_STATE_ENABLE:
  1064. /* system context */
  1065. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1066. tmp |= bits;
  1067. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1068. /* VMs */
  1069. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1070. tmp |= bits;
  1071. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1072. break;
  1073. default:
  1074. break;
  1075. }
  1076. return 0;
  1077. }
  1078. static int gmc_v8_0_process_interrupt(struct amdgpu_device *adev,
  1079. struct amdgpu_irq_src *source,
  1080. struct amdgpu_iv_entry *entry)
  1081. {
  1082. u32 addr, status, mc_client;
  1083. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1084. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1085. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1086. /* reset addr and status */
  1087. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1088. if (!addr && !status)
  1089. return 0;
  1090. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1091. gmc_v8_0_set_fault_enable_default(adev, false);
  1092. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1093. entry->src_id, entry->src_data);
  1094. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1095. addr);
  1096. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1097. status);
  1098. gmc_v8_0_vm_decode_fault(adev, status, addr, mc_client);
  1099. return 0;
  1100. }
  1101. static void fiji_update_mc_medium_grain_clock_gating(struct amdgpu_device *adev,
  1102. bool enable)
  1103. {
  1104. uint32_t data;
  1105. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  1106. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1107. data |= MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1108. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1109. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1110. data |= MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1111. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1112. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1113. data |= MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1114. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1115. data = RREG32(mmMC_XPB_CLK_GAT);
  1116. data |= MC_XPB_CLK_GAT__ENABLE_MASK;
  1117. WREG32(mmMC_XPB_CLK_GAT, data);
  1118. data = RREG32(mmATC_MISC_CG);
  1119. data |= ATC_MISC_CG__ENABLE_MASK;
  1120. WREG32(mmATC_MISC_CG, data);
  1121. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1122. data |= MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1123. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1124. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1125. data |= MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1126. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1127. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1128. data |= MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1129. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1130. data = RREG32(mmVM_L2_CG);
  1131. data |= VM_L2_CG__ENABLE_MASK;
  1132. WREG32(mmVM_L2_CG, data);
  1133. } else {
  1134. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1135. data &= ~MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1136. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1137. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1138. data &= ~MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1139. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1140. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1141. data &= ~MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1142. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1143. data = RREG32(mmMC_XPB_CLK_GAT);
  1144. data &= ~MC_XPB_CLK_GAT__ENABLE_MASK;
  1145. WREG32(mmMC_XPB_CLK_GAT, data);
  1146. data = RREG32(mmATC_MISC_CG);
  1147. data &= ~ATC_MISC_CG__ENABLE_MASK;
  1148. WREG32(mmATC_MISC_CG, data);
  1149. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1150. data &= ~MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1151. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1152. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1153. data &= ~MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1154. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1155. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1156. data &= ~MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1157. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1158. data = RREG32(mmVM_L2_CG);
  1159. data &= ~VM_L2_CG__ENABLE_MASK;
  1160. WREG32(mmVM_L2_CG, data);
  1161. }
  1162. }
  1163. static void fiji_update_mc_light_sleep(struct amdgpu_device *adev,
  1164. bool enable)
  1165. {
  1166. uint32_t data;
  1167. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) {
  1168. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1169. data |= MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1170. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1171. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1172. data |= MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1173. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1174. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1175. data |= MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1176. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1177. data = RREG32(mmMC_XPB_CLK_GAT);
  1178. data |= MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1179. WREG32(mmMC_XPB_CLK_GAT, data);
  1180. data = RREG32(mmATC_MISC_CG);
  1181. data |= ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1182. WREG32(mmATC_MISC_CG, data);
  1183. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1184. data |= MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1185. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1186. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1187. data |= MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1188. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1189. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1190. data |= MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1191. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1192. data = RREG32(mmVM_L2_CG);
  1193. data |= VM_L2_CG__MEM_LS_ENABLE_MASK;
  1194. WREG32(mmVM_L2_CG, data);
  1195. } else {
  1196. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1197. data &= ~MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1198. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1199. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1200. data &= ~MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1201. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1202. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1203. data &= ~MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1204. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1205. data = RREG32(mmMC_XPB_CLK_GAT);
  1206. data &= ~MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1207. WREG32(mmMC_XPB_CLK_GAT, data);
  1208. data = RREG32(mmATC_MISC_CG);
  1209. data &= ~ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1210. WREG32(mmATC_MISC_CG, data);
  1211. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1212. data &= ~MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1213. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1214. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1215. data &= ~MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1216. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1217. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1218. data &= ~MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1219. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1220. data = RREG32(mmVM_L2_CG);
  1221. data &= ~VM_L2_CG__MEM_LS_ENABLE_MASK;
  1222. WREG32(mmVM_L2_CG, data);
  1223. }
  1224. }
  1225. static int gmc_v8_0_set_clockgating_state(void *handle,
  1226. enum amd_clockgating_state state)
  1227. {
  1228. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1229. switch (adev->asic_type) {
  1230. case CHIP_FIJI:
  1231. fiji_update_mc_medium_grain_clock_gating(adev,
  1232. state == AMD_CG_STATE_GATE ? true : false);
  1233. fiji_update_mc_light_sleep(adev,
  1234. state == AMD_CG_STATE_GATE ? true : false);
  1235. break;
  1236. default:
  1237. break;
  1238. }
  1239. return 0;
  1240. }
  1241. static int gmc_v8_0_set_powergating_state(void *handle,
  1242. enum amd_powergating_state state)
  1243. {
  1244. return 0;
  1245. }
  1246. static const struct amd_ip_funcs gmc_v8_0_ip_funcs = {
  1247. .name = "gmc_v8_0",
  1248. .early_init = gmc_v8_0_early_init,
  1249. .late_init = gmc_v8_0_late_init,
  1250. .sw_init = gmc_v8_0_sw_init,
  1251. .sw_fini = gmc_v8_0_sw_fini,
  1252. .hw_init = gmc_v8_0_hw_init,
  1253. .hw_fini = gmc_v8_0_hw_fini,
  1254. .suspend = gmc_v8_0_suspend,
  1255. .resume = gmc_v8_0_resume,
  1256. .is_idle = gmc_v8_0_is_idle,
  1257. .wait_for_idle = gmc_v8_0_wait_for_idle,
  1258. .check_soft_reset = gmc_v8_0_check_soft_reset,
  1259. .pre_soft_reset = gmc_v8_0_pre_soft_reset,
  1260. .soft_reset = gmc_v8_0_soft_reset,
  1261. .post_soft_reset = gmc_v8_0_post_soft_reset,
  1262. .set_clockgating_state = gmc_v8_0_set_clockgating_state,
  1263. .set_powergating_state = gmc_v8_0_set_powergating_state,
  1264. };
  1265. static const struct amdgpu_gart_funcs gmc_v8_0_gart_funcs = {
  1266. .flush_gpu_tlb = gmc_v8_0_gart_flush_gpu_tlb,
  1267. .set_pte_pde = gmc_v8_0_gart_set_pte_pde,
  1268. };
  1269. static const struct amdgpu_irq_src_funcs gmc_v8_0_irq_funcs = {
  1270. .set = gmc_v8_0_vm_fault_interrupt_state,
  1271. .process = gmc_v8_0_process_interrupt,
  1272. };
  1273. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev)
  1274. {
  1275. if (adev->gart.gart_funcs == NULL)
  1276. adev->gart.gart_funcs = &gmc_v8_0_gart_funcs;
  1277. }
  1278. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  1279. {
  1280. adev->mc.vm_fault.num_types = 1;
  1281. adev->mc.vm_fault.funcs = &gmc_v8_0_irq_funcs;
  1282. }
  1283. const struct amdgpu_ip_block_version gmc_v8_0_ip_block =
  1284. {
  1285. .type = AMD_IP_BLOCK_TYPE_GMC,
  1286. .major = 8,
  1287. .minor = 0,
  1288. .rev = 0,
  1289. .funcs = &gmc_v8_0_ip_funcs,
  1290. };
  1291. const struct amdgpu_ip_block_version gmc_v8_1_ip_block =
  1292. {
  1293. .type = AMD_IP_BLOCK_TYPE_GMC,
  1294. .major = 8,
  1295. .minor = 1,
  1296. .rev = 0,
  1297. .funcs = &gmc_v8_0_ip_funcs,
  1298. };
  1299. const struct amdgpu_ip_block_version gmc_v8_5_ip_block =
  1300. {
  1301. .type = AMD_IP_BLOCK_TYPE_GMC,
  1302. .major = 8,
  1303. .minor = 5,
  1304. .rev = 0,
  1305. .funcs = &gmc_v8_0_ip_funcs,
  1306. };