gfx_v6_0.c 96 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_ih.h"
  26. #include "amdgpu_gfx.h"
  27. #include "amdgpu_ucode.h"
  28. #include "si/clearstate_si.h"
  29. #include "si/sid.h"
  30. #define GFX6_NUM_GFX_RINGS 1
  31. #define GFX6_NUM_COMPUTE_RINGS 2
  32. #define STATIC_PER_CU_PG_ENABLE (1 << 3)
  33. #define DYN_PER_CU_PG_ENABLE (1 << 2)
  34. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  35. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  36. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  37. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  38. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev);
  39. MODULE_FIRMWARE("radeon/tahiti_pfp.bin");
  40. MODULE_FIRMWARE("radeon/tahiti_me.bin");
  41. MODULE_FIRMWARE("radeon/tahiti_ce.bin");
  42. MODULE_FIRMWARE("radeon/tahiti_rlc.bin");
  43. MODULE_FIRMWARE("radeon/pitcairn_pfp.bin");
  44. MODULE_FIRMWARE("radeon/pitcairn_me.bin");
  45. MODULE_FIRMWARE("radeon/pitcairn_ce.bin");
  46. MODULE_FIRMWARE("radeon/pitcairn_rlc.bin");
  47. MODULE_FIRMWARE("radeon/verde_pfp.bin");
  48. MODULE_FIRMWARE("radeon/verde_me.bin");
  49. MODULE_FIRMWARE("radeon/verde_ce.bin");
  50. MODULE_FIRMWARE("radeon/verde_rlc.bin");
  51. MODULE_FIRMWARE("radeon/oland_pfp.bin");
  52. MODULE_FIRMWARE("radeon/oland_me.bin");
  53. MODULE_FIRMWARE("radeon/oland_ce.bin");
  54. MODULE_FIRMWARE("radeon/oland_rlc.bin");
  55. MODULE_FIRMWARE("radeon/hainan_pfp.bin");
  56. MODULE_FIRMWARE("radeon/hainan_me.bin");
  57. MODULE_FIRMWARE("radeon/hainan_ce.bin");
  58. MODULE_FIRMWARE("radeon/hainan_rlc.bin");
  59. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev);
  60. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  61. //static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev);
  62. static void gfx_v6_0_init_pg(struct amdgpu_device *adev);
  63. static const u32 verde_rlc_save_restore_register_list[] =
  64. {
  65. (0x8000 << 16) | (0x98f4 >> 2),
  66. 0x00000000,
  67. (0x8040 << 16) | (0x98f4 >> 2),
  68. 0x00000000,
  69. (0x8000 << 16) | (0xe80 >> 2),
  70. 0x00000000,
  71. (0x8040 << 16) | (0xe80 >> 2),
  72. 0x00000000,
  73. (0x8000 << 16) | (0x89bc >> 2),
  74. 0x00000000,
  75. (0x8040 << 16) | (0x89bc >> 2),
  76. 0x00000000,
  77. (0x8000 << 16) | (0x8c1c >> 2),
  78. 0x00000000,
  79. (0x8040 << 16) | (0x8c1c >> 2),
  80. 0x00000000,
  81. (0x9c00 << 16) | (0x98f0 >> 2),
  82. 0x00000000,
  83. (0x9c00 << 16) | (0xe7c >> 2),
  84. 0x00000000,
  85. (0x8000 << 16) | (0x9148 >> 2),
  86. 0x00000000,
  87. (0x8040 << 16) | (0x9148 >> 2),
  88. 0x00000000,
  89. (0x9c00 << 16) | (0x9150 >> 2),
  90. 0x00000000,
  91. (0x9c00 << 16) | (0x897c >> 2),
  92. 0x00000000,
  93. (0x9c00 << 16) | (0x8d8c >> 2),
  94. 0x00000000,
  95. (0x9c00 << 16) | (0xac54 >> 2),
  96. 0X00000000,
  97. 0x3,
  98. (0x9c00 << 16) | (0x98f8 >> 2),
  99. 0x00000000,
  100. (0x9c00 << 16) | (0x9910 >> 2),
  101. 0x00000000,
  102. (0x9c00 << 16) | (0x9914 >> 2),
  103. 0x00000000,
  104. (0x9c00 << 16) | (0x9918 >> 2),
  105. 0x00000000,
  106. (0x9c00 << 16) | (0x991c >> 2),
  107. 0x00000000,
  108. (0x9c00 << 16) | (0x9920 >> 2),
  109. 0x00000000,
  110. (0x9c00 << 16) | (0x9924 >> 2),
  111. 0x00000000,
  112. (0x9c00 << 16) | (0x9928 >> 2),
  113. 0x00000000,
  114. (0x9c00 << 16) | (0x992c >> 2),
  115. 0x00000000,
  116. (0x9c00 << 16) | (0x9930 >> 2),
  117. 0x00000000,
  118. (0x9c00 << 16) | (0x9934 >> 2),
  119. 0x00000000,
  120. (0x9c00 << 16) | (0x9938 >> 2),
  121. 0x00000000,
  122. (0x9c00 << 16) | (0x993c >> 2),
  123. 0x00000000,
  124. (0x9c00 << 16) | (0x9940 >> 2),
  125. 0x00000000,
  126. (0x9c00 << 16) | (0x9944 >> 2),
  127. 0x00000000,
  128. (0x9c00 << 16) | (0x9948 >> 2),
  129. 0x00000000,
  130. (0x9c00 << 16) | (0x994c >> 2),
  131. 0x00000000,
  132. (0x9c00 << 16) | (0x9950 >> 2),
  133. 0x00000000,
  134. (0x9c00 << 16) | (0x9954 >> 2),
  135. 0x00000000,
  136. (0x9c00 << 16) | (0x9958 >> 2),
  137. 0x00000000,
  138. (0x9c00 << 16) | (0x995c >> 2),
  139. 0x00000000,
  140. (0x9c00 << 16) | (0x9960 >> 2),
  141. 0x00000000,
  142. (0x9c00 << 16) | (0x9964 >> 2),
  143. 0x00000000,
  144. (0x9c00 << 16) | (0x9968 >> 2),
  145. 0x00000000,
  146. (0x9c00 << 16) | (0x996c >> 2),
  147. 0x00000000,
  148. (0x9c00 << 16) | (0x9970 >> 2),
  149. 0x00000000,
  150. (0x9c00 << 16) | (0x9974 >> 2),
  151. 0x00000000,
  152. (0x9c00 << 16) | (0x9978 >> 2),
  153. 0x00000000,
  154. (0x9c00 << 16) | (0x997c >> 2),
  155. 0x00000000,
  156. (0x9c00 << 16) | (0x9980 >> 2),
  157. 0x00000000,
  158. (0x9c00 << 16) | (0x9984 >> 2),
  159. 0x00000000,
  160. (0x9c00 << 16) | (0x9988 >> 2),
  161. 0x00000000,
  162. (0x9c00 << 16) | (0x998c >> 2),
  163. 0x00000000,
  164. (0x9c00 << 16) | (0x8c00 >> 2),
  165. 0x00000000,
  166. (0x9c00 << 16) | (0x8c14 >> 2),
  167. 0x00000000,
  168. (0x9c00 << 16) | (0x8c04 >> 2),
  169. 0x00000000,
  170. (0x9c00 << 16) | (0x8c08 >> 2),
  171. 0x00000000,
  172. (0x8000 << 16) | (0x9b7c >> 2),
  173. 0x00000000,
  174. (0x8040 << 16) | (0x9b7c >> 2),
  175. 0x00000000,
  176. (0x8000 << 16) | (0xe84 >> 2),
  177. 0x00000000,
  178. (0x8040 << 16) | (0xe84 >> 2),
  179. 0x00000000,
  180. (0x8000 << 16) | (0x89c0 >> 2),
  181. 0x00000000,
  182. (0x8040 << 16) | (0x89c0 >> 2),
  183. 0x00000000,
  184. (0x8000 << 16) | (0x914c >> 2),
  185. 0x00000000,
  186. (0x8040 << 16) | (0x914c >> 2),
  187. 0x00000000,
  188. (0x8000 << 16) | (0x8c20 >> 2),
  189. 0x00000000,
  190. (0x8040 << 16) | (0x8c20 >> 2),
  191. 0x00000000,
  192. (0x8000 << 16) | (0x9354 >> 2),
  193. 0x00000000,
  194. (0x8040 << 16) | (0x9354 >> 2),
  195. 0x00000000,
  196. (0x9c00 << 16) | (0x9060 >> 2),
  197. 0x00000000,
  198. (0x9c00 << 16) | (0x9364 >> 2),
  199. 0x00000000,
  200. (0x9c00 << 16) | (0x9100 >> 2),
  201. 0x00000000,
  202. (0x9c00 << 16) | (0x913c >> 2),
  203. 0x00000000,
  204. (0x8000 << 16) | (0x90e0 >> 2),
  205. 0x00000000,
  206. (0x8000 << 16) | (0x90e4 >> 2),
  207. 0x00000000,
  208. (0x8000 << 16) | (0x90e8 >> 2),
  209. 0x00000000,
  210. (0x8040 << 16) | (0x90e0 >> 2),
  211. 0x00000000,
  212. (0x8040 << 16) | (0x90e4 >> 2),
  213. 0x00000000,
  214. (0x8040 << 16) | (0x90e8 >> 2),
  215. 0x00000000,
  216. (0x9c00 << 16) | (0x8bcc >> 2),
  217. 0x00000000,
  218. (0x9c00 << 16) | (0x8b24 >> 2),
  219. 0x00000000,
  220. (0x9c00 << 16) | (0x88c4 >> 2),
  221. 0x00000000,
  222. (0x9c00 << 16) | (0x8e50 >> 2),
  223. 0x00000000,
  224. (0x9c00 << 16) | (0x8c0c >> 2),
  225. 0x00000000,
  226. (0x9c00 << 16) | (0x8e58 >> 2),
  227. 0x00000000,
  228. (0x9c00 << 16) | (0x8e5c >> 2),
  229. 0x00000000,
  230. (0x9c00 << 16) | (0x9508 >> 2),
  231. 0x00000000,
  232. (0x9c00 << 16) | (0x950c >> 2),
  233. 0x00000000,
  234. (0x9c00 << 16) | (0x9494 >> 2),
  235. 0x00000000,
  236. (0x9c00 << 16) | (0xac0c >> 2),
  237. 0x00000000,
  238. (0x9c00 << 16) | (0xac10 >> 2),
  239. 0x00000000,
  240. (0x9c00 << 16) | (0xac14 >> 2),
  241. 0x00000000,
  242. (0x9c00 << 16) | (0xae00 >> 2),
  243. 0x00000000,
  244. (0x9c00 << 16) | (0xac08 >> 2),
  245. 0x00000000,
  246. (0x9c00 << 16) | (0x88d4 >> 2),
  247. 0x00000000,
  248. (0x9c00 << 16) | (0x88c8 >> 2),
  249. 0x00000000,
  250. (0x9c00 << 16) | (0x88cc >> 2),
  251. 0x00000000,
  252. (0x9c00 << 16) | (0x89b0 >> 2),
  253. 0x00000000,
  254. (0x9c00 << 16) | (0x8b10 >> 2),
  255. 0x00000000,
  256. (0x9c00 << 16) | (0x8a14 >> 2),
  257. 0x00000000,
  258. (0x9c00 << 16) | (0x9830 >> 2),
  259. 0x00000000,
  260. (0x9c00 << 16) | (0x9834 >> 2),
  261. 0x00000000,
  262. (0x9c00 << 16) | (0x9838 >> 2),
  263. 0x00000000,
  264. (0x9c00 << 16) | (0x9a10 >> 2),
  265. 0x00000000,
  266. (0x8000 << 16) | (0x9870 >> 2),
  267. 0x00000000,
  268. (0x8000 << 16) | (0x9874 >> 2),
  269. 0x00000000,
  270. (0x8001 << 16) | (0x9870 >> 2),
  271. 0x00000000,
  272. (0x8001 << 16) | (0x9874 >> 2),
  273. 0x00000000,
  274. (0x8040 << 16) | (0x9870 >> 2),
  275. 0x00000000,
  276. (0x8040 << 16) | (0x9874 >> 2),
  277. 0x00000000,
  278. (0x8041 << 16) | (0x9870 >> 2),
  279. 0x00000000,
  280. (0x8041 << 16) | (0x9874 >> 2),
  281. 0x00000000,
  282. 0x00000000
  283. };
  284. static int gfx_v6_0_init_microcode(struct amdgpu_device *adev)
  285. {
  286. const char *chip_name;
  287. char fw_name[30];
  288. int err;
  289. const struct gfx_firmware_header_v1_0 *cp_hdr;
  290. const struct rlc_firmware_header_v1_0 *rlc_hdr;
  291. DRM_DEBUG("\n");
  292. switch (adev->asic_type) {
  293. case CHIP_TAHITI:
  294. chip_name = "tahiti";
  295. break;
  296. case CHIP_PITCAIRN:
  297. chip_name = "pitcairn";
  298. break;
  299. case CHIP_VERDE:
  300. chip_name = "verde";
  301. break;
  302. case CHIP_OLAND:
  303. chip_name = "oland";
  304. break;
  305. case CHIP_HAINAN:
  306. chip_name = "hainan";
  307. break;
  308. default: BUG();
  309. }
  310. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  311. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  312. if (err)
  313. goto out;
  314. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  315. if (err)
  316. goto out;
  317. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  318. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  319. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  320. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  321. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  322. if (err)
  323. goto out;
  324. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  325. if (err)
  326. goto out;
  327. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  328. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  329. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  330. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  331. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  332. if (err)
  333. goto out;
  334. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  335. if (err)
  336. goto out;
  337. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  338. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  339. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  340. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  341. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  342. if (err)
  343. goto out;
  344. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  345. rlc_hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  346. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  347. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  348. out:
  349. if (err) {
  350. printk(KERN_ERR
  351. "gfx6: Failed to load firmware \"%s\"\n",
  352. fw_name);
  353. release_firmware(adev->gfx.pfp_fw);
  354. adev->gfx.pfp_fw = NULL;
  355. release_firmware(adev->gfx.me_fw);
  356. adev->gfx.me_fw = NULL;
  357. release_firmware(adev->gfx.ce_fw);
  358. adev->gfx.ce_fw = NULL;
  359. release_firmware(adev->gfx.rlc_fw);
  360. adev->gfx.rlc_fw = NULL;
  361. }
  362. return err;
  363. }
  364. static void gfx_v6_0_tiling_mode_table_init(struct amdgpu_device *adev)
  365. {
  366. const u32 num_tile_mode_states = 32;
  367. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  368. switch (adev->gfx.config.mem_row_size_in_kb) {
  369. case 1:
  370. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  371. break;
  372. case 2:
  373. default:
  374. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  375. break;
  376. case 4:
  377. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  378. break;
  379. }
  380. if (adev->asic_type == CHIP_VERDE ||
  381. adev->asic_type == CHIP_OLAND ||
  382. adev->asic_type == CHIP_HAINAN) {
  383. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  384. switch (reg_offset) {
  385. case 0:
  386. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  387. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  388. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  389. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  390. NUM_BANKS(ADDR_SURF_16_BANK) |
  391. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  392. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  393. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  394. break;
  395. case 1:
  396. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  397. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  398. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  399. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  400. NUM_BANKS(ADDR_SURF_16_BANK) |
  401. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  402. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  403. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  404. break;
  405. case 2:
  406. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  407. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  408. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  409. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  410. NUM_BANKS(ADDR_SURF_16_BANK) |
  411. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  412. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  413. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  414. break;
  415. case 3:
  416. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  417. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  418. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  419. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  420. NUM_BANKS(ADDR_SURF_16_BANK) |
  421. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  422. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  423. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  424. break;
  425. case 4:
  426. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  427. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  428. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  429. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  430. NUM_BANKS(ADDR_SURF_16_BANK) |
  431. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  432. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  433. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  434. break;
  435. case 5:
  436. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  437. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  438. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  439. TILE_SPLIT(split_equal_to_row_size) |
  440. NUM_BANKS(ADDR_SURF_16_BANK) |
  441. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  442. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  443. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  444. break;
  445. case 6:
  446. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  447. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  448. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  449. TILE_SPLIT(split_equal_to_row_size) |
  450. NUM_BANKS(ADDR_SURF_16_BANK) |
  451. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  452. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  453. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  454. break;
  455. case 7:
  456. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  457. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  458. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  459. TILE_SPLIT(split_equal_to_row_size) |
  460. NUM_BANKS(ADDR_SURF_16_BANK) |
  461. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  462. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  463. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  464. break;
  465. case 8:
  466. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  467. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  468. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  469. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  470. NUM_BANKS(ADDR_SURF_16_BANK) |
  471. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  472. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  473. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  474. break;
  475. case 9:
  476. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  477. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  478. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  479. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  480. NUM_BANKS(ADDR_SURF_16_BANK) |
  481. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  482. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  483. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  484. break;
  485. case 10:
  486. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  487. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  488. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  489. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  490. NUM_BANKS(ADDR_SURF_16_BANK) |
  491. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  492. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  493. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  494. break;
  495. case 11:
  496. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  497. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  498. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  499. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  500. NUM_BANKS(ADDR_SURF_16_BANK) |
  501. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  502. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  503. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  504. break;
  505. case 12:
  506. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  507. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  508. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  509. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  510. NUM_BANKS(ADDR_SURF_16_BANK) |
  511. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  512. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  513. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  514. break;
  515. case 13:
  516. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  517. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  518. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  519. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  520. NUM_BANKS(ADDR_SURF_16_BANK) |
  521. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  522. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  523. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  524. break;
  525. case 14:
  526. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  527. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  528. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  529. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  530. NUM_BANKS(ADDR_SURF_16_BANK) |
  531. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  532. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  533. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  534. break;
  535. case 15:
  536. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  537. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  538. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  539. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  540. NUM_BANKS(ADDR_SURF_16_BANK) |
  541. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  542. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  543. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  544. break;
  545. case 16:
  546. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  547. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  548. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  549. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  550. NUM_BANKS(ADDR_SURF_16_BANK) |
  551. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  552. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  553. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  554. break;
  555. case 17:
  556. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  557. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  558. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  559. TILE_SPLIT(split_equal_to_row_size) |
  560. NUM_BANKS(ADDR_SURF_16_BANK) |
  561. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  562. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  563. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  564. break;
  565. case 21:
  566. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  567. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  568. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  569. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  570. NUM_BANKS(ADDR_SURF_16_BANK) |
  571. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  572. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  573. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  574. break;
  575. case 22:
  576. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  577. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  578. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  579. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  580. NUM_BANKS(ADDR_SURF_16_BANK) |
  581. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  582. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  583. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  584. break;
  585. case 23:
  586. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  587. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  588. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  589. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  590. NUM_BANKS(ADDR_SURF_16_BANK) |
  591. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  592. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  593. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  594. break;
  595. case 24:
  596. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  597. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  598. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  599. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  600. NUM_BANKS(ADDR_SURF_16_BANK) |
  601. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  602. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  603. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  604. break;
  605. case 25:
  606. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  607. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  608. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  609. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  610. NUM_BANKS(ADDR_SURF_8_BANK) |
  611. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  612. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  613. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  614. break;
  615. default:
  616. gb_tile_moden = 0;
  617. break;
  618. }
  619. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  620. WREG32(GB_TILE_MODE0 + reg_offset, gb_tile_moden);
  621. }
  622. } else if ((adev->asic_type == CHIP_TAHITI) || (adev->asic_type == CHIP_PITCAIRN)) {
  623. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  624. switch (reg_offset) {
  625. case 0: /* non-AA compressed depth or any compressed stencil */
  626. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  627. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  628. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  629. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  630. NUM_BANKS(ADDR_SURF_16_BANK) |
  631. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  634. break;
  635. case 1: /* 2xAA/4xAA compressed depth only */
  636. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  637. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  638. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  639. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  640. NUM_BANKS(ADDR_SURF_16_BANK) |
  641. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  642. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  643. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  644. break;
  645. case 2: /* 8xAA compressed depth only */
  646. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  647. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  648. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  649. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  650. NUM_BANKS(ADDR_SURF_16_BANK) |
  651. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  652. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  653. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  654. break;
  655. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  656. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  657. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  658. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  659. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  660. NUM_BANKS(ADDR_SURF_16_BANK) |
  661. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  662. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  663. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  664. break;
  665. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  666. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  667. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  668. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  669. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  670. NUM_BANKS(ADDR_SURF_16_BANK) |
  671. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  672. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  673. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  674. break;
  675. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  676. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  677. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  678. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  679. TILE_SPLIT(split_equal_to_row_size) |
  680. NUM_BANKS(ADDR_SURF_16_BANK) |
  681. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  682. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  683. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  684. break;
  685. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  686. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  687. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  688. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  689. TILE_SPLIT(split_equal_to_row_size) |
  690. NUM_BANKS(ADDR_SURF_16_BANK) |
  691. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  692. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  693. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  694. break;
  695. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  696. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  697. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  698. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  699. TILE_SPLIT(split_equal_to_row_size) |
  700. NUM_BANKS(ADDR_SURF_16_BANK) |
  701. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  702. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  703. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  704. break;
  705. case 8: /* 1D and 1D Array Surfaces */
  706. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  707. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  708. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  709. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  710. NUM_BANKS(ADDR_SURF_16_BANK) |
  711. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  712. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  713. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  714. break;
  715. case 9: /* Displayable maps. */
  716. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  717. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  718. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  719. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  720. NUM_BANKS(ADDR_SURF_16_BANK) |
  721. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  722. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  723. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  724. break;
  725. case 10: /* Display 8bpp. */
  726. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  727. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  728. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  729. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  730. NUM_BANKS(ADDR_SURF_16_BANK) |
  731. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  732. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  733. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  734. break;
  735. case 11: /* Display 16bpp. */
  736. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  737. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  738. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  739. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  740. NUM_BANKS(ADDR_SURF_16_BANK) |
  741. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  742. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  743. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  744. break;
  745. case 12: /* Display 32bpp. */
  746. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  747. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  748. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  749. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  750. NUM_BANKS(ADDR_SURF_16_BANK) |
  751. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  752. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  753. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  754. break;
  755. case 13: /* Thin. */
  756. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  757. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  758. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  759. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  760. NUM_BANKS(ADDR_SURF_16_BANK) |
  761. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  762. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  763. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  764. break;
  765. case 14: /* Thin 8 bpp. */
  766. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  767. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  768. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  769. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  770. NUM_BANKS(ADDR_SURF_16_BANK) |
  771. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  772. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  773. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  774. break;
  775. case 15: /* Thin 16 bpp. */
  776. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  777. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  778. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  779. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  780. NUM_BANKS(ADDR_SURF_16_BANK) |
  781. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  782. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  783. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  784. break;
  785. case 16: /* Thin 32 bpp. */
  786. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  787. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  788. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  789. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  790. NUM_BANKS(ADDR_SURF_16_BANK) |
  791. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  792. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  793. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  794. break;
  795. case 17: /* Thin 64 bpp. */
  796. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  797. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  798. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  799. TILE_SPLIT(split_equal_to_row_size) |
  800. NUM_BANKS(ADDR_SURF_16_BANK) |
  801. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  802. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  803. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  804. break;
  805. case 21: /* 8 bpp PRT. */
  806. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  807. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  808. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  809. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  810. NUM_BANKS(ADDR_SURF_16_BANK) |
  811. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  812. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  813. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  814. break;
  815. case 22: /* 16 bpp PRT */
  816. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  817. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  818. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  819. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  820. NUM_BANKS(ADDR_SURF_16_BANK) |
  821. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  822. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  823. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  824. break;
  825. case 23: /* 32 bpp PRT */
  826. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  827. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  828. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  829. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  830. NUM_BANKS(ADDR_SURF_16_BANK) |
  831. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  832. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  833. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  834. break;
  835. case 24: /* 64 bpp PRT */
  836. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  837. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  838. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  839. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  840. NUM_BANKS(ADDR_SURF_16_BANK) |
  841. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  842. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  843. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  844. break;
  845. case 25: /* 128 bpp PRT */
  846. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  847. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  848. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  849. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  850. NUM_BANKS(ADDR_SURF_8_BANK) |
  851. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  852. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  853. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  854. break;
  855. default:
  856. gb_tile_moden = 0;
  857. break;
  858. }
  859. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  860. WREG32(GB_TILE_MODE0 + reg_offset, gb_tile_moden);
  861. }
  862. } else{
  863. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  864. }
  865. }
  866. static void gfx_v6_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
  867. u32 sh_num, u32 instance)
  868. {
  869. u32 data;
  870. if (instance == 0xffffffff)
  871. data = INSTANCE_BROADCAST_WRITES;
  872. else
  873. data = INSTANCE_INDEX(instance);
  874. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  875. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  876. else if (se_num == 0xffffffff)
  877. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  878. else if (sh_num == 0xffffffff)
  879. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  880. else
  881. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  882. WREG32(GRBM_GFX_INDEX, data);
  883. }
  884. static u32 gfx_v6_0_create_bitmask(u32 bit_width)
  885. {
  886. return (u32)(((u64)1 << bit_width) - 1);
  887. }
  888. static u32 gfx_v6_0_get_rb_disabled(struct amdgpu_device *adev,
  889. u32 max_rb_num_per_se,
  890. u32 sh_per_se)
  891. {
  892. u32 data, mask;
  893. data = RREG32(CC_RB_BACKEND_DISABLE);
  894. data &= BACKEND_DISABLE_MASK;
  895. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  896. data >>= BACKEND_DISABLE_SHIFT;
  897. mask = gfx_v6_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  898. return data & mask;
  899. }
  900. static void gfx_v6_0_raster_config(struct amdgpu_device *adev, u32 *rconf)
  901. {
  902. switch (adev->asic_type) {
  903. case CHIP_TAHITI:
  904. case CHIP_PITCAIRN:
  905. *rconf |= RB_XSEL2(2) | RB_XSEL | PKR_MAP(2) | PKR_YSEL(1) |
  906. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(2);
  907. break;
  908. case CHIP_VERDE:
  909. *rconf |= RB_XSEL | PKR_MAP(2) | PKR_YSEL(1);
  910. break;
  911. case CHIP_OLAND:
  912. *rconf |= RB_YSEL;
  913. break;
  914. case CHIP_HAINAN:
  915. *rconf |= 0x0;
  916. break;
  917. default:
  918. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  919. break;
  920. }
  921. }
  922. static void gfx_v6_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  923. u32 raster_config, unsigned rb_mask,
  924. unsigned num_rb)
  925. {
  926. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  927. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  928. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  929. unsigned rb_per_se = num_rb / num_se;
  930. unsigned se_mask[4];
  931. unsigned se;
  932. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  933. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  934. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  935. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  936. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  937. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  938. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  939. for (se = 0; se < num_se; se++) {
  940. unsigned raster_config_se = raster_config;
  941. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  942. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  943. int idx = (se / 2) * 2;
  944. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  945. raster_config_se &= ~SE_MAP_MASK;
  946. if (!se_mask[idx]) {
  947. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  948. } else {
  949. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  950. }
  951. }
  952. pkr0_mask &= rb_mask;
  953. pkr1_mask &= rb_mask;
  954. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  955. raster_config_se &= ~PKR_MAP_MASK;
  956. if (!pkr0_mask) {
  957. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  958. } else {
  959. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  960. }
  961. }
  962. if (rb_per_se >= 2) {
  963. unsigned rb0_mask = 1 << (se * rb_per_se);
  964. unsigned rb1_mask = rb0_mask << 1;
  965. rb0_mask &= rb_mask;
  966. rb1_mask &= rb_mask;
  967. if (!rb0_mask || !rb1_mask) {
  968. raster_config_se &= ~RB_MAP_PKR0_MASK;
  969. if (!rb0_mask) {
  970. raster_config_se |=
  971. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  972. } else {
  973. raster_config_se |=
  974. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  975. }
  976. }
  977. if (rb_per_se > 2) {
  978. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  979. rb1_mask = rb0_mask << 1;
  980. rb0_mask &= rb_mask;
  981. rb1_mask &= rb_mask;
  982. if (!rb0_mask || !rb1_mask) {
  983. raster_config_se &= ~RB_MAP_PKR1_MASK;
  984. if (!rb0_mask) {
  985. raster_config_se |=
  986. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  987. } else {
  988. raster_config_se |=
  989. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  990. }
  991. }
  992. }
  993. }
  994. /* GRBM_GFX_INDEX has a different offset on SI */
  995. gfx_v6_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  996. WREG32(PA_SC_RASTER_CONFIG, raster_config_se);
  997. }
  998. /* GRBM_GFX_INDEX has a different offset on SI */
  999. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1000. }
  1001. static void gfx_v6_0_setup_rb(struct amdgpu_device *adev,
  1002. u32 se_num, u32 sh_per_se,
  1003. u32 max_rb_num_per_se)
  1004. {
  1005. int i, j;
  1006. u32 data, mask;
  1007. u32 disabled_rbs = 0;
  1008. u32 enabled_rbs = 0;
  1009. unsigned num_rb_pipes;
  1010. mutex_lock(&adev->grbm_idx_mutex);
  1011. for (i = 0; i < se_num; i++) {
  1012. for (j = 0; j < sh_per_se; j++) {
  1013. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1014. data = gfx_v6_0_get_rb_disabled(adev, max_rb_num_per_se, sh_per_se);
  1015. disabled_rbs |= data << ((i * sh_per_se + j) * TAHITI_RB_BITMAP_WIDTH_PER_SH);
  1016. }
  1017. }
  1018. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1019. mutex_unlock(&adev->grbm_idx_mutex);
  1020. mask = 1;
  1021. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  1022. if (!(disabled_rbs & mask))
  1023. enabled_rbs |= mask;
  1024. mask <<= 1;
  1025. }
  1026. adev->gfx.config.backend_enable_mask = enabled_rbs;
  1027. adev->gfx.config.num_rbs = hweight32(enabled_rbs);
  1028. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  1029. adev->gfx.config.max_shader_engines, 16);
  1030. mutex_lock(&adev->grbm_idx_mutex);
  1031. for (i = 0; i < se_num; i++) {
  1032. gfx_v6_0_select_se_sh(adev, i, 0xffffffff, 0xffffffff);
  1033. data = 0;
  1034. for (j = 0; j < sh_per_se; j++) {
  1035. switch (enabled_rbs & 3) {
  1036. case 1:
  1037. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1038. break;
  1039. case 2:
  1040. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1041. break;
  1042. case 3:
  1043. default:
  1044. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1045. break;
  1046. }
  1047. enabled_rbs >>= 2;
  1048. }
  1049. gfx_v6_0_raster_config(adev, &data);
  1050. if (!adev->gfx.config.backend_enable_mask ||
  1051. adev->gfx.config.num_rbs >= num_rb_pipes)
  1052. WREG32(PA_SC_RASTER_CONFIG, data);
  1053. else
  1054. gfx_v6_0_write_harvested_raster_configs(adev, data,
  1055. adev->gfx.config.backend_enable_mask,
  1056. num_rb_pipes);
  1057. }
  1058. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1059. mutex_unlock(&adev->grbm_idx_mutex);
  1060. }
  1061. /*
  1062. static void gmc_v6_0_init_compute_vmid(struct amdgpu_device *adev)
  1063. {
  1064. }
  1065. */
  1066. static u32 gfx_v6_0_get_cu_enabled(struct amdgpu_device *adev, u32 cu_per_sh)
  1067. {
  1068. u32 data, mask;
  1069. data = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  1070. data &= INACTIVE_CUS_MASK;
  1071. data |= RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  1072. data >>= INACTIVE_CUS_SHIFT;
  1073. mask = gfx_v6_0_create_bitmask(cu_per_sh);
  1074. return ~data & mask;
  1075. }
  1076. static void gfx_v6_0_setup_spi(struct amdgpu_device *adev,
  1077. u32 se_num, u32 sh_per_se,
  1078. u32 cu_per_sh)
  1079. {
  1080. int i, j, k;
  1081. u32 data, mask;
  1082. u32 active_cu = 0;
  1083. mutex_lock(&adev->grbm_idx_mutex);
  1084. for (i = 0; i < se_num; i++) {
  1085. for (j = 0; j < sh_per_se; j++) {
  1086. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1087. data = RREG32(SPI_STATIC_THREAD_MGMT_3);
  1088. active_cu = gfx_v6_0_get_cu_enabled(adev, cu_per_sh);
  1089. mask = 1;
  1090. for (k = 0; k < 16; k++) {
  1091. mask <<= k;
  1092. if (active_cu & mask) {
  1093. data &= ~mask;
  1094. WREG32(SPI_STATIC_THREAD_MGMT_3, data);
  1095. break;
  1096. }
  1097. }
  1098. }
  1099. }
  1100. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1101. mutex_unlock(&adev->grbm_idx_mutex);
  1102. }
  1103. static void gfx_v6_0_gpu_init(struct amdgpu_device *adev)
  1104. {
  1105. u32 gb_addr_config = 0;
  1106. u32 mc_shared_chmap, mc_arb_ramcfg;
  1107. u32 sx_debug_1;
  1108. u32 hdp_host_path_cntl;
  1109. u32 tmp;
  1110. switch (adev->asic_type) {
  1111. case CHIP_TAHITI:
  1112. adev->gfx.config.max_shader_engines = 2;
  1113. adev->gfx.config.max_tile_pipes = 12;
  1114. adev->gfx.config.max_cu_per_sh = 8;
  1115. adev->gfx.config.max_sh_per_se = 2;
  1116. adev->gfx.config.max_backends_per_se = 4;
  1117. adev->gfx.config.max_texture_channel_caches = 12;
  1118. adev->gfx.config.max_gprs = 256;
  1119. adev->gfx.config.max_gs_threads = 32;
  1120. adev->gfx.config.max_hw_contexts = 8;
  1121. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1122. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1123. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1124. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1125. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1126. break;
  1127. case CHIP_PITCAIRN:
  1128. adev->gfx.config.max_shader_engines = 2;
  1129. adev->gfx.config.max_tile_pipes = 8;
  1130. adev->gfx.config.max_cu_per_sh = 5;
  1131. adev->gfx.config.max_sh_per_se = 2;
  1132. adev->gfx.config.max_backends_per_se = 4;
  1133. adev->gfx.config.max_texture_channel_caches = 8;
  1134. adev->gfx.config.max_gprs = 256;
  1135. adev->gfx.config.max_gs_threads = 32;
  1136. adev->gfx.config.max_hw_contexts = 8;
  1137. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1138. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1139. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1140. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1141. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1142. break;
  1143. case CHIP_VERDE:
  1144. adev->gfx.config.max_shader_engines = 1;
  1145. adev->gfx.config.max_tile_pipes = 4;
  1146. adev->gfx.config.max_cu_per_sh = 5;
  1147. adev->gfx.config.max_sh_per_se = 2;
  1148. adev->gfx.config.max_backends_per_se = 4;
  1149. adev->gfx.config.max_texture_channel_caches = 4;
  1150. adev->gfx.config.max_gprs = 256;
  1151. adev->gfx.config.max_gs_threads = 32;
  1152. adev->gfx.config.max_hw_contexts = 8;
  1153. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1154. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1155. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1156. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1157. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1158. break;
  1159. case CHIP_OLAND:
  1160. adev->gfx.config.max_shader_engines = 1;
  1161. adev->gfx.config.max_tile_pipes = 4;
  1162. adev->gfx.config.max_cu_per_sh = 6;
  1163. adev->gfx.config.max_sh_per_se = 1;
  1164. adev->gfx.config.max_backends_per_se = 2;
  1165. adev->gfx.config.max_texture_channel_caches = 4;
  1166. adev->gfx.config.max_gprs = 256;
  1167. adev->gfx.config.max_gs_threads = 16;
  1168. adev->gfx.config.max_hw_contexts = 8;
  1169. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1170. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1171. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1172. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1173. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1174. break;
  1175. case CHIP_HAINAN:
  1176. adev->gfx.config.max_shader_engines = 1;
  1177. adev->gfx.config.max_tile_pipes = 4;
  1178. adev->gfx.config.max_cu_per_sh = 5;
  1179. adev->gfx.config.max_sh_per_se = 1;
  1180. adev->gfx.config.max_backends_per_se = 1;
  1181. adev->gfx.config.max_texture_channel_caches = 2;
  1182. adev->gfx.config.max_gprs = 256;
  1183. adev->gfx.config.max_gs_threads = 16;
  1184. adev->gfx.config.max_hw_contexts = 8;
  1185. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1186. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1187. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1188. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1189. gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN;
  1190. break;
  1191. default:
  1192. BUG();
  1193. break;
  1194. }
  1195. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1196. WREG32(SRBM_INT_CNTL, 1);
  1197. WREG32(SRBM_INT_ACK, 1);
  1198. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1199. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1200. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1201. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1202. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1203. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1204. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1205. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1206. adev->gfx.config.mem_row_size_in_kb = 4;
  1207. adev->gfx.config.shader_engine_tile_size = 32;
  1208. adev->gfx.config.num_gpus = 1;
  1209. adev->gfx.config.multi_gpu_tile_size = 64;
  1210. gb_addr_config &= ~ROW_SIZE_MASK;
  1211. switch (adev->gfx.config.mem_row_size_in_kb) {
  1212. case 1:
  1213. default:
  1214. gb_addr_config |= ROW_SIZE(0);
  1215. break;
  1216. case 2:
  1217. gb_addr_config |= ROW_SIZE(1);
  1218. break;
  1219. case 4:
  1220. gb_addr_config |= ROW_SIZE(2);
  1221. break;
  1222. }
  1223. adev->gfx.config.gb_addr_config = gb_addr_config;
  1224. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1225. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1226. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  1227. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1228. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1229. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1230. #if 0
  1231. if (adev->has_uvd) {
  1232. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1233. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1234. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1235. }
  1236. #endif
  1237. gfx_v6_0_tiling_mode_table_init(adev);
  1238. gfx_v6_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  1239. adev->gfx.config.max_sh_per_se,
  1240. adev->gfx.config.max_backends_per_se);
  1241. gfx_v6_0_setup_spi(adev, adev->gfx.config.max_shader_engines,
  1242. adev->gfx.config.max_sh_per_se,
  1243. adev->gfx.config.max_cu_per_sh);
  1244. gfx_v6_0_get_cu_info(adev);
  1245. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1246. ROQ_IB2_START(0x2b)));
  1247. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1248. sx_debug_1 = RREG32(SX_DEBUG_1);
  1249. WREG32(SX_DEBUG_1, sx_debug_1);
  1250. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1251. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(adev->gfx.config.sc_prim_fifo_size_frontend) |
  1252. SC_BACKEND_PRIM_FIFO_SIZE(adev->gfx.config.sc_prim_fifo_size_backend) |
  1253. SC_HIZ_TILE_FIFO_SIZE(adev->gfx.config.sc_hiz_tile_fifo_size) |
  1254. SC_EARLYZ_TILE_FIFO_SIZE(adev->gfx.config.sc_earlyz_tile_fifo_size)));
  1255. WREG32(VGT_NUM_INSTANCES, 1);
  1256. WREG32(CP_PERFMON_CNTL, 0);
  1257. WREG32(SQ_CONFIG, 0);
  1258. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1259. FORCE_EOV_MAX_REZ_CNT(255)));
  1260. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1261. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1262. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1263. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1264. WREG32(CB_PERFCOUNTER0_SELECT0, 0);
  1265. WREG32(CB_PERFCOUNTER0_SELECT1, 0);
  1266. WREG32(CB_PERFCOUNTER1_SELECT0, 0);
  1267. WREG32(CB_PERFCOUNTER1_SELECT1, 0);
  1268. WREG32(CB_PERFCOUNTER2_SELECT0, 0);
  1269. WREG32(CB_PERFCOUNTER2_SELECT1, 0);
  1270. WREG32(CB_PERFCOUNTER3_SELECT0, 0);
  1271. WREG32(CB_PERFCOUNTER3_SELECT1, 0);
  1272. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1273. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1274. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1275. udelay(50);
  1276. }
  1277. static void gfx_v6_0_scratch_init(struct amdgpu_device *adev)
  1278. {
  1279. int i;
  1280. adev->gfx.scratch.num_reg = 7;
  1281. adev->gfx.scratch.reg_base = SCRATCH_REG0;
  1282. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  1283. adev->gfx.scratch.free[i] = true;
  1284. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  1285. }
  1286. }
  1287. static int gfx_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  1288. {
  1289. struct amdgpu_device *adev = ring->adev;
  1290. uint32_t scratch;
  1291. uint32_t tmp = 0;
  1292. unsigned i;
  1293. int r;
  1294. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1295. if (r) {
  1296. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  1297. return r;
  1298. }
  1299. WREG32(scratch, 0xCAFEDEAD);
  1300. r = amdgpu_ring_alloc(ring, 3);
  1301. if (r) {
  1302. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1303. amdgpu_gfx_scratch_free(adev, scratch);
  1304. return r;
  1305. }
  1306. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1307. amdgpu_ring_write(ring, (scratch - PACKET3_SET_CONFIG_REG_START));
  1308. amdgpu_ring_write(ring, 0xDEADBEEF);
  1309. amdgpu_ring_commit(ring);
  1310. for (i = 0; i < adev->usec_timeout; i++) {
  1311. tmp = RREG32(scratch);
  1312. if (tmp == 0xDEADBEEF)
  1313. break;
  1314. DRM_UDELAY(1);
  1315. }
  1316. if (i < adev->usec_timeout) {
  1317. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1318. } else {
  1319. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1320. ring->idx, scratch, tmp);
  1321. r = -EINVAL;
  1322. }
  1323. amdgpu_gfx_scratch_free(adev, scratch);
  1324. return r;
  1325. }
  1326. static void gfx_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1327. {
  1328. /* flush hdp cache */
  1329. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1330. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1331. WRITE_DATA_DST_SEL(0)));
  1332. amdgpu_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL);
  1333. amdgpu_ring_write(ring, 0);
  1334. amdgpu_ring_write(ring, 0x1);
  1335. }
  1336. /**
  1337. * gfx_v6_0_ring_emit_hdp_invalidate - emit an hdp invalidate on the cp
  1338. *
  1339. * @adev: amdgpu_device pointer
  1340. * @ridx: amdgpu ring index
  1341. *
  1342. * Emits an hdp invalidate on the cp.
  1343. */
  1344. static void gfx_v6_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  1345. {
  1346. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1347. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1348. WRITE_DATA_DST_SEL(0)));
  1349. amdgpu_ring_write(ring, HDP_DEBUG0);
  1350. amdgpu_ring_write(ring, 0);
  1351. amdgpu_ring_write(ring, 0x1);
  1352. }
  1353. static void gfx_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  1354. u64 seq, unsigned flags)
  1355. {
  1356. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  1357. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  1358. /* flush read cache over gart */
  1359. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1360. amdgpu_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START));
  1361. amdgpu_ring_write(ring, 0);
  1362. amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1363. amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1364. PACKET3_TC_ACTION_ENA |
  1365. PACKET3_SH_KCACHE_ACTION_ENA |
  1366. PACKET3_SH_ICACHE_ACTION_ENA);
  1367. amdgpu_ring_write(ring, 0xFFFFFFFF);
  1368. amdgpu_ring_write(ring, 0);
  1369. amdgpu_ring_write(ring, 10); /* poll interval */
  1370. /* EVENT_WRITE_EOP - flush caches, send int */
  1371. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1372. amdgpu_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1373. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1374. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  1375. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  1376. amdgpu_ring_write(ring, lower_32_bits(seq));
  1377. amdgpu_ring_write(ring, upper_32_bits(seq));
  1378. }
  1379. static void gfx_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  1380. struct amdgpu_ib *ib,
  1381. unsigned vm_id, bool ctx_switch)
  1382. {
  1383. u32 header, control = 0;
  1384. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  1385. if (ctx_switch) {
  1386. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1387. amdgpu_ring_write(ring, 0);
  1388. }
  1389. if (ib->flags & AMDGPU_IB_FLAG_CE)
  1390. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1391. else
  1392. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1393. control |= ib->length_dw | (vm_id << 24);
  1394. amdgpu_ring_write(ring, header);
  1395. amdgpu_ring_write(ring,
  1396. #ifdef __BIG_ENDIAN
  1397. (2 << 0) |
  1398. #endif
  1399. (ib->gpu_addr & 0xFFFFFFFC));
  1400. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1401. amdgpu_ring_write(ring, control);
  1402. }
  1403. /**
  1404. * gfx_v6_0_ring_test_ib - basic ring IB test
  1405. *
  1406. * @ring: amdgpu_ring structure holding ring information
  1407. *
  1408. * Allocate an IB and execute it on the gfx ring (SI).
  1409. * Provides a basic gfx ring test to verify that IBs are working.
  1410. * Returns 0 on success, error on failure.
  1411. */
  1412. static int gfx_v6_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  1413. {
  1414. struct amdgpu_device *adev = ring->adev;
  1415. struct amdgpu_ib ib;
  1416. struct dma_fence *f = NULL;
  1417. uint32_t scratch;
  1418. uint32_t tmp = 0;
  1419. long r;
  1420. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1421. if (r) {
  1422. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  1423. return r;
  1424. }
  1425. WREG32(scratch, 0xCAFEDEAD);
  1426. memset(&ib, 0, sizeof(ib));
  1427. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  1428. if (r) {
  1429. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  1430. goto err1;
  1431. }
  1432. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1433. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_START));
  1434. ib.ptr[2] = 0xDEADBEEF;
  1435. ib.length_dw = 3;
  1436. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1437. if (r)
  1438. goto err2;
  1439. r = dma_fence_wait_timeout(f, false, timeout);
  1440. if (r == 0) {
  1441. DRM_ERROR("amdgpu: IB test timed out\n");
  1442. r = -ETIMEDOUT;
  1443. goto err2;
  1444. } else if (r < 0) {
  1445. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  1446. goto err2;
  1447. }
  1448. tmp = RREG32(scratch);
  1449. if (tmp == 0xDEADBEEF) {
  1450. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  1451. r = 0;
  1452. } else {
  1453. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  1454. scratch, tmp);
  1455. r = -EINVAL;
  1456. }
  1457. err2:
  1458. amdgpu_ib_free(adev, &ib, NULL);
  1459. dma_fence_put(f);
  1460. err1:
  1461. amdgpu_gfx_scratch_free(adev, scratch);
  1462. return r;
  1463. }
  1464. static void gfx_v6_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1465. {
  1466. int i;
  1467. if (enable)
  1468. WREG32(CP_ME_CNTL, 0);
  1469. else {
  1470. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  1471. WREG32(SCRATCH_UMSK, 0);
  1472. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1473. adev->gfx.gfx_ring[i].ready = false;
  1474. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1475. adev->gfx.compute_ring[i].ready = false;
  1476. }
  1477. udelay(50);
  1478. }
  1479. static int gfx_v6_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1480. {
  1481. unsigned i;
  1482. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1483. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1484. const struct gfx_firmware_header_v1_0 *me_hdr;
  1485. const __le32 *fw_data;
  1486. u32 fw_size;
  1487. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1488. return -EINVAL;
  1489. gfx_v6_0_cp_gfx_enable(adev, false);
  1490. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1491. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1492. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1493. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1494. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1495. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1496. /* PFP */
  1497. fw_data = (const __le32 *)
  1498. (adev->gfx.pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1499. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1500. WREG32(CP_PFP_UCODE_ADDR, 0);
  1501. for (i = 0; i < fw_size; i++)
  1502. WREG32(CP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1503. WREG32(CP_PFP_UCODE_ADDR, 0);
  1504. /* CE */
  1505. fw_data = (const __le32 *)
  1506. (adev->gfx.ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1507. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1508. WREG32(CP_CE_UCODE_ADDR, 0);
  1509. for (i = 0; i < fw_size; i++)
  1510. WREG32(CP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1511. WREG32(CP_CE_UCODE_ADDR, 0);
  1512. /* ME */
  1513. fw_data = (const __be32 *)
  1514. (adev->gfx.me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1515. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1516. WREG32(CP_ME_RAM_WADDR, 0);
  1517. for (i = 0; i < fw_size; i++)
  1518. WREG32(CP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1519. WREG32(CP_ME_RAM_WADDR, 0);
  1520. WREG32(CP_PFP_UCODE_ADDR, 0);
  1521. WREG32(CP_CE_UCODE_ADDR, 0);
  1522. WREG32(CP_ME_RAM_WADDR, 0);
  1523. WREG32(CP_ME_RAM_RADDR, 0);
  1524. return 0;
  1525. }
  1526. static int gfx_v6_0_cp_gfx_start(struct amdgpu_device *adev)
  1527. {
  1528. const struct cs_section_def *sect = NULL;
  1529. const struct cs_extent_def *ext = NULL;
  1530. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1531. int r, i;
  1532. r = amdgpu_ring_alloc(ring, 7 + 4);
  1533. if (r) {
  1534. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1535. return r;
  1536. }
  1537. amdgpu_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1538. amdgpu_ring_write(ring, 0x1);
  1539. amdgpu_ring_write(ring, 0x0);
  1540. amdgpu_ring_write(ring, adev->gfx.config.max_hw_contexts - 1);
  1541. amdgpu_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1542. amdgpu_ring_write(ring, 0);
  1543. amdgpu_ring_write(ring, 0);
  1544. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1545. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1546. amdgpu_ring_write(ring, 0xc000);
  1547. amdgpu_ring_write(ring, 0xe000);
  1548. amdgpu_ring_commit(ring);
  1549. gfx_v6_0_cp_gfx_enable(adev, true);
  1550. r = amdgpu_ring_alloc(ring, gfx_v6_0_get_csb_size(adev) + 10);
  1551. if (r) {
  1552. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1553. return r;
  1554. }
  1555. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1556. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1557. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1558. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1559. if (sect->id == SECT_CONTEXT) {
  1560. amdgpu_ring_write(ring,
  1561. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1562. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1563. for (i = 0; i < ext->reg_count; i++)
  1564. amdgpu_ring_write(ring, ext->extent[i]);
  1565. }
  1566. }
  1567. }
  1568. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1569. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1570. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1571. amdgpu_ring_write(ring, 0);
  1572. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1573. amdgpu_ring_write(ring, 0x00000316);
  1574. amdgpu_ring_write(ring, 0x0000000e);
  1575. amdgpu_ring_write(ring, 0x00000010);
  1576. amdgpu_ring_commit(ring);
  1577. return 0;
  1578. }
  1579. static int gfx_v6_0_cp_gfx_resume(struct amdgpu_device *adev)
  1580. {
  1581. struct amdgpu_ring *ring;
  1582. u32 tmp;
  1583. u32 rb_bufsz;
  1584. int r;
  1585. u64 rptr_addr;
  1586. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1587. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1588. /* Set the write pointer delay */
  1589. WREG32(CP_RB_WPTR_DELAY, 0);
  1590. WREG32(CP_DEBUG, 0);
  1591. WREG32(SCRATCH_ADDR, 0);
  1592. /* ring 0 - compute and gfx */
  1593. /* Set ring buffer size */
  1594. ring = &adev->gfx.gfx_ring[0];
  1595. rb_bufsz = order_base_2(ring->ring_size / 8);
  1596. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1597. #ifdef __BIG_ENDIAN
  1598. tmp |= BUF_SWAP_32BIT;
  1599. #endif
  1600. WREG32(CP_RB0_CNTL, tmp);
  1601. /* Initialize the ring buffer's read and write pointers */
  1602. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1603. ring->wptr = 0;
  1604. WREG32(CP_RB0_WPTR, ring->wptr);
  1605. /* set the wb address whether it's enabled or not */
  1606. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1607. WREG32(CP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1608. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1609. WREG32(SCRATCH_UMSK, 0);
  1610. mdelay(1);
  1611. WREG32(CP_RB0_CNTL, tmp);
  1612. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  1613. /* start the rings */
  1614. gfx_v6_0_cp_gfx_start(adev);
  1615. ring->ready = true;
  1616. r = amdgpu_ring_test_ring(ring);
  1617. if (r) {
  1618. ring->ready = false;
  1619. return r;
  1620. }
  1621. return 0;
  1622. }
  1623. static u32 gfx_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  1624. {
  1625. return ring->adev->wb.wb[ring->rptr_offs];
  1626. }
  1627. static u32 gfx_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  1628. {
  1629. struct amdgpu_device *adev = ring->adev;
  1630. if (ring == &adev->gfx.gfx_ring[0])
  1631. return RREG32(CP_RB0_WPTR);
  1632. else if (ring == &adev->gfx.compute_ring[0])
  1633. return RREG32(CP_RB1_WPTR);
  1634. else if (ring == &adev->gfx.compute_ring[1])
  1635. return RREG32(CP_RB2_WPTR);
  1636. else
  1637. BUG();
  1638. }
  1639. static void gfx_v6_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  1640. {
  1641. struct amdgpu_device *adev = ring->adev;
  1642. WREG32(CP_RB0_WPTR, ring->wptr);
  1643. (void)RREG32(CP_RB0_WPTR);
  1644. }
  1645. static void gfx_v6_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  1646. {
  1647. struct amdgpu_device *adev = ring->adev;
  1648. if (ring == &adev->gfx.compute_ring[0]) {
  1649. WREG32(CP_RB1_WPTR, ring->wptr);
  1650. (void)RREG32(CP_RB1_WPTR);
  1651. } else if (ring == &adev->gfx.compute_ring[1]) {
  1652. WREG32(CP_RB2_WPTR, ring->wptr);
  1653. (void)RREG32(CP_RB2_WPTR);
  1654. } else {
  1655. BUG();
  1656. }
  1657. }
  1658. static int gfx_v6_0_cp_compute_resume(struct amdgpu_device *adev)
  1659. {
  1660. struct amdgpu_ring *ring;
  1661. u32 tmp;
  1662. u32 rb_bufsz;
  1663. int r;
  1664. u64 rptr_addr;
  1665. /* ring1 - compute only */
  1666. /* Set ring buffer size */
  1667. ring = &adev->gfx.compute_ring[0];
  1668. rb_bufsz = order_base_2(ring->ring_size / 8);
  1669. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1670. #ifdef __BIG_ENDIAN
  1671. tmp |= BUF_SWAP_32BIT;
  1672. #endif
  1673. WREG32(CP_RB1_CNTL, tmp);
  1674. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1675. ring->wptr = 0;
  1676. WREG32(CP_RB1_WPTR, ring->wptr);
  1677. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1678. WREG32(CP_RB1_RPTR_ADDR, lower_32_bits(rptr_addr));
  1679. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1680. mdelay(1);
  1681. WREG32(CP_RB1_CNTL, tmp);
  1682. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  1683. ring = &adev->gfx.compute_ring[1];
  1684. rb_bufsz = order_base_2(ring->ring_size / 8);
  1685. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1686. #ifdef __BIG_ENDIAN
  1687. tmp |= BUF_SWAP_32BIT;
  1688. #endif
  1689. WREG32(CP_RB2_CNTL, tmp);
  1690. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1691. ring->wptr = 0;
  1692. WREG32(CP_RB2_WPTR, ring->wptr);
  1693. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1694. WREG32(CP_RB2_RPTR_ADDR, lower_32_bits(rptr_addr));
  1695. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1696. mdelay(1);
  1697. WREG32(CP_RB2_CNTL, tmp);
  1698. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  1699. adev->gfx.compute_ring[0].ready = true;
  1700. adev->gfx.compute_ring[1].ready = true;
  1701. r = amdgpu_ring_test_ring(&adev->gfx.compute_ring[0]);
  1702. if (r) {
  1703. adev->gfx.compute_ring[0].ready = false;
  1704. return r;
  1705. }
  1706. r = amdgpu_ring_test_ring(&adev->gfx.compute_ring[1]);
  1707. if (r) {
  1708. adev->gfx.compute_ring[1].ready = false;
  1709. return r;
  1710. }
  1711. return 0;
  1712. }
  1713. static void gfx_v6_0_cp_enable(struct amdgpu_device *adev, bool enable)
  1714. {
  1715. gfx_v6_0_cp_gfx_enable(adev, enable);
  1716. }
  1717. static int gfx_v6_0_cp_load_microcode(struct amdgpu_device *adev)
  1718. {
  1719. return gfx_v6_0_cp_gfx_load_microcode(adev);
  1720. }
  1721. static void gfx_v6_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1722. bool enable)
  1723. {
  1724. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  1725. u32 mask;
  1726. int i;
  1727. if (enable)
  1728. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  1729. else
  1730. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  1731. WREG32(CP_INT_CNTL_RING0, tmp);
  1732. if (!enable) {
  1733. /* read a gfx register */
  1734. tmp = RREG32(DB_DEPTH_INFO);
  1735. mask = RLC_BUSY_STATUS | GFX_POWER_STATUS | GFX_CLOCK_STATUS | GFX_LS_STATUS;
  1736. for (i = 0; i < adev->usec_timeout; i++) {
  1737. if ((RREG32(RLC_STAT) & mask) == (GFX_CLOCK_STATUS | GFX_POWER_STATUS))
  1738. break;
  1739. udelay(1);
  1740. }
  1741. }
  1742. }
  1743. static int gfx_v6_0_cp_resume(struct amdgpu_device *adev)
  1744. {
  1745. int r;
  1746. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  1747. r = gfx_v6_0_cp_load_microcode(adev);
  1748. if (r)
  1749. return r;
  1750. r = gfx_v6_0_cp_gfx_resume(adev);
  1751. if (r)
  1752. return r;
  1753. r = gfx_v6_0_cp_compute_resume(adev);
  1754. if (r)
  1755. return r;
  1756. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  1757. return 0;
  1758. }
  1759. static void gfx_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  1760. {
  1761. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  1762. uint32_t seq = ring->fence_drv.sync_seq;
  1763. uint64_t addr = ring->fence_drv.gpu_addr;
  1764. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  1765. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  1766. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  1767. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  1768. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1769. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  1770. amdgpu_ring_write(ring, seq);
  1771. amdgpu_ring_write(ring, 0xffffffff);
  1772. amdgpu_ring_write(ring, 4); /* poll interval */
  1773. if (usepfp) {
  1774. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  1775. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1776. amdgpu_ring_write(ring, 0);
  1777. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1778. amdgpu_ring_write(ring, 0);
  1779. }
  1780. }
  1781. static void gfx_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1782. unsigned vm_id, uint64_t pd_addr)
  1783. {
  1784. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  1785. /* write new base address */
  1786. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1787. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1788. WRITE_DATA_DST_SEL(0)));
  1789. if (vm_id < 8) {
  1790. amdgpu_ring_write(ring, (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id ));
  1791. } else {
  1792. amdgpu_ring_write(ring, (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (vm_id - 8)));
  1793. }
  1794. amdgpu_ring_write(ring, 0);
  1795. amdgpu_ring_write(ring, pd_addr >> 12);
  1796. /* bits 0-15 are the VM contexts0-15 */
  1797. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1798. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1799. WRITE_DATA_DST_SEL(0)));
  1800. amdgpu_ring_write(ring, VM_INVALIDATE_REQUEST);
  1801. amdgpu_ring_write(ring, 0);
  1802. amdgpu_ring_write(ring, 1 << vm_id);
  1803. /* wait for the invalidate to complete */
  1804. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  1805. amdgpu_ring_write(ring, (WAIT_REG_MEM_FUNCTION(0) | /* always */
  1806. WAIT_REG_MEM_ENGINE(0))); /* me */
  1807. amdgpu_ring_write(ring, VM_INVALIDATE_REQUEST);
  1808. amdgpu_ring_write(ring, 0);
  1809. amdgpu_ring_write(ring, 0); /* ref */
  1810. amdgpu_ring_write(ring, 0); /* mask */
  1811. amdgpu_ring_write(ring, 0x20); /* poll interval */
  1812. if (usepfp) {
  1813. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  1814. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  1815. amdgpu_ring_write(ring, 0x0);
  1816. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  1817. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1818. amdgpu_ring_write(ring, 0);
  1819. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1820. amdgpu_ring_write(ring, 0);
  1821. }
  1822. }
  1823. static void gfx_v6_0_rlc_fini(struct amdgpu_device *adev)
  1824. {
  1825. int r;
  1826. if (adev->gfx.rlc.save_restore_obj) {
  1827. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  1828. if (unlikely(r != 0))
  1829. dev_warn(adev->dev, "(%d) reserve RLC sr bo failed\n", r);
  1830. amdgpu_bo_unpin(adev->gfx.rlc.save_restore_obj);
  1831. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  1832. amdgpu_bo_unref(&adev->gfx.rlc.save_restore_obj);
  1833. adev->gfx.rlc.save_restore_obj = NULL;
  1834. }
  1835. if (adev->gfx.rlc.clear_state_obj) {
  1836. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1837. if (unlikely(r != 0))
  1838. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  1839. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1840. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1841. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1842. adev->gfx.rlc.clear_state_obj = NULL;
  1843. }
  1844. if (adev->gfx.rlc.cp_table_obj) {
  1845. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1846. if (unlikely(r != 0))
  1847. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1848. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1849. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1850. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1851. adev->gfx.rlc.cp_table_obj = NULL;
  1852. }
  1853. }
  1854. static int gfx_v6_0_rlc_init(struct amdgpu_device *adev)
  1855. {
  1856. const u32 *src_ptr;
  1857. volatile u32 *dst_ptr;
  1858. u32 dws, i;
  1859. u64 reg_list_mc_addr;
  1860. const struct cs_section_def *cs_data;
  1861. int r;
  1862. adev->gfx.rlc.reg_list = verde_rlc_save_restore_register_list;
  1863. adev->gfx.rlc.reg_list_size =
  1864. (u32)ARRAY_SIZE(verde_rlc_save_restore_register_list);
  1865. adev->gfx.rlc.cs_data = si_cs_data;
  1866. src_ptr = adev->gfx.rlc.reg_list;
  1867. dws = adev->gfx.rlc.reg_list_size;
  1868. cs_data = adev->gfx.rlc.cs_data;
  1869. if (src_ptr) {
  1870. /* save restore block */
  1871. if (adev->gfx.rlc.save_restore_obj == NULL) {
  1872. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1873. AMDGPU_GEM_DOMAIN_VRAM,
  1874. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1875. NULL, NULL,
  1876. &adev->gfx.rlc.save_restore_obj);
  1877. if (r) {
  1878. dev_warn(adev->dev, "(%d) create RLC sr bo failed\n", r);
  1879. return r;
  1880. }
  1881. }
  1882. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  1883. if (unlikely(r != 0)) {
  1884. gfx_v6_0_rlc_fini(adev);
  1885. return r;
  1886. }
  1887. r = amdgpu_bo_pin(adev->gfx.rlc.save_restore_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1888. &adev->gfx.rlc.save_restore_gpu_addr);
  1889. if (r) {
  1890. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  1891. dev_warn(adev->dev, "(%d) pin RLC sr bo failed\n", r);
  1892. gfx_v6_0_rlc_fini(adev);
  1893. return r;
  1894. }
  1895. r = amdgpu_bo_kmap(adev->gfx.rlc.save_restore_obj, (void **)&adev->gfx.rlc.sr_ptr);
  1896. if (r) {
  1897. dev_warn(adev->dev, "(%d) map RLC sr bo failed\n", r);
  1898. gfx_v6_0_rlc_fini(adev);
  1899. return r;
  1900. }
  1901. /* write the sr buffer */
  1902. dst_ptr = adev->gfx.rlc.sr_ptr;
  1903. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  1904. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  1905. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  1906. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  1907. }
  1908. if (cs_data) {
  1909. /* clear state block */
  1910. adev->gfx.rlc.clear_state_size = gfx_v6_0_get_csb_size(adev);
  1911. dws = adev->gfx.rlc.clear_state_size + (256 / 4);
  1912. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1913. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1914. AMDGPU_GEM_DOMAIN_VRAM,
  1915. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1916. NULL, NULL,
  1917. &adev->gfx.rlc.clear_state_obj);
  1918. if (r) {
  1919. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1920. gfx_v6_0_rlc_fini(adev);
  1921. return r;
  1922. }
  1923. }
  1924. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1925. if (unlikely(r != 0)) {
  1926. gfx_v6_0_rlc_fini(adev);
  1927. return r;
  1928. }
  1929. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1930. &adev->gfx.rlc.clear_state_gpu_addr);
  1931. if (r) {
  1932. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1933. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  1934. gfx_v6_0_rlc_fini(adev);
  1935. return r;
  1936. }
  1937. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1938. if (r) {
  1939. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  1940. gfx_v6_0_rlc_fini(adev);
  1941. return r;
  1942. }
  1943. /* set up the cs buffer */
  1944. dst_ptr = adev->gfx.rlc.cs_ptr;
  1945. reg_list_mc_addr = adev->gfx.rlc.clear_state_gpu_addr + 256;
  1946. dst_ptr[0] = cpu_to_le32(upper_32_bits(reg_list_mc_addr));
  1947. dst_ptr[1] = cpu_to_le32(lower_32_bits(reg_list_mc_addr));
  1948. dst_ptr[2] = cpu_to_le32(adev->gfx.rlc.clear_state_size);
  1949. gfx_v6_0_get_csb_buffer(adev, &dst_ptr[(256/4)]);
  1950. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1951. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1952. }
  1953. return 0;
  1954. }
  1955. static void gfx_v6_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  1956. {
  1957. u32 tmp;
  1958. tmp = RREG32(RLC_LB_CNTL);
  1959. if (enable)
  1960. tmp |= LOAD_BALANCE_ENABLE;
  1961. else
  1962. tmp &= ~LOAD_BALANCE_ENABLE;
  1963. WREG32(RLC_LB_CNTL, tmp);
  1964. if (!enable) {
  1965. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1966. WREG32(SPI_LB_CU_MASK, 0x00ff);
  1967. }
  1968. }
  1969. static void gfx_v6_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1970. {
  1971. int i;
  1972. for (i = 0; i < adev->usec_timeout; i++) {
  1973. if (RREG32(RLC_SERDES_MASTER_BUSY_0) == 0)
  1974. break;
  1975. udelay(1);
  1976. }
  1977. for (i = 0; i < adev->usec_timeout; i++) {
  1978. if (RREG32(RLC_SERDES_MASTER_BUSY_1) == 0)
  1979. break;
  1980. udelay(1);
  1981. }
  1982. }
  1983. static void gfx_v6_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  1984. {
  1985. u32 tmp;
  1986. tmp = RREG32(RLC_CNTL);
  1987. if (tmp != rlc)
  1988. WREG32(RLC_CNTL, rlc);
  1989. }
  1990. static u32 gfx_v6_0_halt_rlc(struct amdgpu_device *adev)
  1991. {
  1992. u32 data, orig;
  1993. orig = data = RREG32(RLC_CNTL);
  1994. if (data & RLC_ENABLE) {
  1995. data &= ~RLC_ENABLE;
  1996. WREG32(RLC_CNTL, data);
  1997. gfx_v6_0_wait_for_rlc_serdes(adev);
  1998. }
  1999. return orig;
  2000. }
  2001. static void gfx_v6_0_rlc_stop(struct amdgpu_device *adev)
  2002. {
  2003. WREG32(RLC_CNTL, 0);
  2004. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2005. gfx_v6_0_wait_for_rlc_serdes(adev);
  2006. }
  2007. static void gfx_v6_0_rlc_start(struct amdgpu_device *adev)
  2008. {
  2009. WREG32(RLC_CNTL, RLC_ENABLE);
  2010. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2011. udelay(50);
  2012. }
  2013. static void gfx_v6_0_rlc_reset(struct amdgpu_device *adev)
  2014. {
  2015. u32 tmp = RREG32(GRBM_SOFT_RESET);
  2016. tmp |= SOFT_RESET_RLC;
  2017. WREG32(GRBM_SOFT_RESET, tmp);
  2018. udelay(50);
  2019. tmp &= ~SOFT_RESET_RLC;
  2020. WREG32(GRBM_SOFT_RESET, tmp);
  2021. udelay(50);
  2022. }
  2023. static bool gfx_v6_0_lbpw_supported(struct amdgpu_device *adev)
  2024. {
  2025. u32 tmp;
  2026. /* Enable LBPW only for DDR3 */
  2027. tmp = RREG32(MC_SEQ_MISC0);
  2028. if ((tmp & 0xF0000000) == 0xB0000000)
  2029. return true;
  2030. return false;
  2031. }
  2032. static void gfx_v6_0_init_cg(struct amdgpu_device *adev)
  2033. {
  2034. }
  2035. static int gfx_v6_0_rlc_resume(struct amdgpu_device *adev)
  2036. {
  2037. u32 i;
  2038. const struct rlc_firmware_header_v1_0 *hdr;
  2039. const __le32 *fw_data;
  2040. u32 fw_size;
  2041. if (!adev->gfx.rlc_fw)
  2042. return -EINVAL;
  2043. gfx_v6_0_rlc_stop(adev);
  2044. gfx_v6_0_rlc_reset(adev);
  2045. gfx_v6_0_init_pg(adev);
  2046. gfx_v6_0_init_cg(adev);
  2047. WREG32(RLC_RL_BASE, 0);
  2048. WREG32(RLC_RL_SIZE, 0);
  2049. WREG32(RLC_LB_CNTL, 0);
  2050. WREG32(RLC_LB_CNTR_MAX, 0xffffffff);
  2051. WREG32(RLC_LB_CNTR_INIT, 0);
  2052. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  2053. WREG32(RLC_MC_CNTL, 0);
  2054. WREG32(RLC_UCODE_CNTL, 0);
  2055. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  2056. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2057. fw_data = (const __le32 *)
  2058. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2059. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2060. for (i = 0; i < fw_size; i++) {
  2061. WREG32(RLC_UCODE_ADDR, i);
  2062. WREG32(RLC_UCODE_DATA, le32_to_cpup(fw_data++));
  2063. }
  2064. WREG32(RLC_UCODE_ADDR, 0);
  2065. gfx_v6_0_enable_lbpw(adev, gfx_v6_0_lbpw_supported(adev));
  2066. gfx_v6_0_rlc_start(adev);
  2067. return 0;
  2068. }
  2069. static void gfx_v6_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  2070. {
  2071. u32 data, orig, tmp;
  2072. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  2073. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2074. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2075. WREG32(RLC_GCPM_GENERAL_3, 0x00000080);
  2076. tmp = gfx_v6_0_halt_rlc(adev);
  2077. WREG32(RLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2078. WREG32(RLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2079. WREG32(RLC_SERDES_WR_CTRL, 0x00b000ff);
  2080. gfx_v6_0_wait_for_rlc_serdes(adev);
  2081. gfx_v6_0_update_rlc(adev, tmp);
  2082. WREG32(RLC_SERDES_WR_CTRL, 0x007000ff);
  2083. data |= CGCG_EN | CGLS_EN;
  2084. } else {
  2085. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2086. RREG32(CB_CGTT_SCLK_CTRL);
  2087. RREG32(CB_CGTT_SCLK_CTRL);
  2088. RREG32(CB_CGTT_SCLK_CTRL);
  2089. RREG32(CB_CGTT_SCLK_CTRL);
  2090. data &= ~(CGCG_EN | CGLS_EN);
  2091. }
  2092. if (orig != data)
  2093. WREG32(RLC_CGCG_CGLS_CTRL, data);
  2094. }
  2095. static void gfx_v6_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  2096. {
  2097. u32 data, orig, tmp = 0;
  2098. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2099. orig = data = RREG32(CGTS_SM_CTRL_REG);
  2100. data = 0x96940200;
  2101. if (orig != data)
  2102. WREG32(CGTS_SM_CTRL_REG, data);
  2103. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2104. orig = data = RREG32(CP_MEM_SLP_CNTL);
  2105. data |= CP_MEM_LS_EN;
  2106. if (orig != data)
  2107. WREG32(CP_MEM_SLP_CNTL, data);
  2108. }
  2109. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  2110. data &= 0xffffffc0;
  2111. if (orig != data)
  2112. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  2113. tmp = gfx_v6_0_halt_rlc(adev);
  2114. WREG32(RLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2115. WREG32(RLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2116. WREG32(RLC_SERDES_WR_CTRL, 0x00d000ff);
  2117. gfx_v6_0_update_rlc(adev, tmp);
  2118. } else {
  2119. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  2120. data |= 0x00000003;
  2121. if (orig != data)
  2122. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  2123. data = RREG32(CP_MEM_SLP_CNTL);
  2124. if (data & CP_MEM_LS_EN) {
  2125. data &= ~CP_MEM_LS_EN;
  2126. WREG32(CP_MEM_SLP_CNTL, data);
  2127. }
  2128. orig = data = RREG32(CGTS_SM_CTRL_REG);
  2129. data |= LS_OVERRIDE | OVERRIDE;
  2130. if (orig != data)
  2131. WREG32(CGTS_SM_CTRL_REG, data);
  2132. tmp = gfx_v6_0_halt_rlc(adev);
  2133. WREG32(RLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2134. WREG32(RLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2135. WREG32(RLC_SERDES_WR_CTRL, 0x00e000ff);
  2136. gfx_v6_0_update_rlc(adev, tmp);
  2137. }
  2138. }
  2139. /*
  2140. static void gfx_v6_0_update_cg(struct amdgpu_device *adev,
  2141. bool enable)
  2142. {
  2143. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2144. if (enable) {
  2145. gfx_v6_0_enable_mgcg(adev, true);
  2146. gfx_v6_0_enable_cgcg(adev, true);
  2147. } else {
  2148. gfx_v6_0_enable_cgcg(adev, false);
  2149. gfx_v6_0_enable_mgcg(adev, false);
  2150. }
  2151. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2152. }
  2153. */
  2154. static void gfx_v6_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  2155. bool enable)
  2156. {
  2157. }
  2158. static void gfx_v6_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  2159. bool enable)
  2160. {
  2161. }
  2162. static void gfx_v6_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  2163. {
  2164. u32 data, orig;
  2165. orig = data = RREG32(RLC_PG_CNTL);
  2166. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
  2167. data &= ~0x8000;
  2168. else
  2169. data |= 0x8000;
  2170. if (orig != data)
  2171. WREG32(RLC_PG_CNTL, data);
  2172. }
  2173. static void gfx_v6_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  2174. {
  2175. }
  2176. /*
  2177. static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev)
  2178. {
  2179. const __le32 *fw_data;
  2180. volatile u32 *dst_ptr;
  2181. int me, i, max_me = 4;
  2182. u32 bo_offset = 0;
  2183. u32 table_offset, table_size;
  2184. if (adev->asic_type == CHIP_KAVERI)
  2185. max_me = 5;
  2186. if (adev->gfx.rlc.cp_table_ptr == NULL)
  2187. return;
  2188. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  2189. for (me = 0; me < max_me; me++) {
  2190. if (me == 0) {
  2191. const struct gfx_firmware_header_v1_0 *hdr =
  2192. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2193. fw_data = (const __le32 *)
  2194. (adev->gfx.ce_fw->data +
  2195. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2196. table_offset = le32_to_cpu(hdr->jt_offset);
  2197. table_size = le32_to_cpu(hdr->jt_size);
  2198. } else if (me == 1) {
  2199. const struct gfx_firmware_header_v1_0 *hdr =
  2200. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2201. fw_data = (const __le32 *)
  2202. (adev->gfx.pfp_fw->data +
  2203. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2204. table_offset = le32_to_cpu(hdr->jt_offset);
  2205. table_size = le32_to_cpu(hdr->jt_size);
  2206. } else if (me == 2) {
  2207. const struct gfx_firmware_header_v1_0 *hdr =
  2208. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2209. fw_data = (const __le32 *)
  2210. (adev->gfx.me_fw->data +
  2211. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2212. table_offset = le32_to_cpu(hdr->jt_offset);
  2213. table_size = le32_to_cpu(hdr->jt_size);
  2214. } else if (me == 3) {
  2215. const struct gfx_firmware_header_v1_0 *hdr =
  2216. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2217. fw_data = (const __le32 *)
  2218. (adev->gfx.mec_fw->data +
  2219. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2220. table_offset = le32_to_cpu(hdr->jt_offset);
  2221. table_size = le32_to_cpu(hdr->jt_size);
  2222. } else {
  2223. const struct gfx_firmware_header_v1_0 *hdr =
  2224. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2225. fw_data = (const __le32 *)
  2226. (adev->gfx.mec2_fw->data +
  2227. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2228. table_offset = le32_to_cpu(hdr->jt_offset);
  2229. table_size = le32_to_cpu(hdr->jt_size);
  2230. }
  2231. for (i = 0; i < table_size; i ++) {
  2232. dst_ptr[bo_offset + i] =
  2233. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  2234. }
  2235. bo_offset += table_size;
  2236. }
  2237. }
  2238. */
  2239. static void gfx_v6_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  2240. bool enable)
  2241. {
  2242. u32 tmp;
  2243. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
  2244. tmp = RLC_PUD(0x10) | RLC_PDD(0x10) | RLC_TTPD(0x10) | RLC_MSD(0x10);
  2245. WREG32(RLC_TTOP_D, tmp);
  2246. tmp = RREG32(RLC_PG_CNTL);
  2247. tmp |= GFX_PG_ENABLE;
  2248. WREG32(RLC_PG_CNTL, tmp);
  2249. tmp = RREG32(RLC_AUTO_PG_CTRL);
  2250. tmp |= AUTO_PG_EN;
  2251. WREG32(RLC_AUTO_PG_CTRL, tmp);
  2252. } else {
  2253. tmp = RREG32(RLC_AUTO_PG_CTRL);
  2254. tmp &= ~AUTO_PG_EN;
  2255. WREG32(RLC_AUTO_PG_CTRL, tmp);
  2256. tmp = RREG32(DB_RENDER_CONTROL);
  2257. }
  2258. }
  2259. static u32 gfx_v6_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  2260. u32 se, u32 sh)
  2261. {
  2262. u32 mask = 0, tmp, tmp1;
  2263. int i;
  2264. mutex_lock(&adev->grbm_idx_mutex);
  2265. gfx_v6_0_select_se_sh(adev, se, sh, 0xffffffff);
  2266. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  2267. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  2268. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2269. mutex_unlock(&adev->grbm_idx_mutex);
  2270. tmp &= 0xffff0000;
  2271. tmp |= tmp1;
  2272. tmp >>= 16;
  2273. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  2274. mask <<= 1;
  2275. mask |= 1;
  2276. }
  2277. return (~tmp) & mask;
  2278. }
  2279. static void gfx_v6_0_init_ao_cu_mask(struct amdgpu_device *adev)
  2280. {
  2281. u32 i, j, k, active_cu_number = 0;
  2282. u32 mask, counter, cu_bitmap;
  2283. u32 tmp = 0;
  2284. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2285. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2286. mask = 1;
  2287. cu_bitmap = 0;
  2288. counter = 0;
  2289. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k++) {
  2290. if (gfx_v6_0_get_cu_active_bitmap(adev, i, j) & mask) {
  2291. if (counter < 2)
  2292. cu_bitmap |= mask;
  2293. counter++;
  2294. }
  2295. mask <<= 1;
  2296. }
  2297. active_cu_number += counter;
  2298. tmp |= (cu_bitmap << (i * 16 + j * 8));
  2299. }
  2300. }
  2301. WREG32(RLC_PG_AO_CU_MASK, tmp);
  2302. tmp = RREG32(RLC_MAX_PG_CU);
  2303. tmp &= ~MAX_PU_CU_MASK;
  2304. tmp |= MAX_PU_CU(active_cu_number);
  2305. WREG32(RLC_MAX_PG_CU, tmp);
  2306. }
  2307. static void gfx_v6_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  2308. bool enable)
  2309. {
  2310. u32 data, orig;
  2311. orig = data = RREG32(RLC_PG_CNTL);
  2312. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
  2313. data |= STATIC_PER_CU_PG_ENABLE;
  2314. else
  2315. data &= ~STATIC_PER_CU_PG_ENABLE;
  2316. if (orig != data)
  2317. WREG32(RLC_PG_CNTL, data);
  2318. }
  2319. static void gfx_v6_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  2320. bool enable)
  2321. {
  2322. u32 data, orig;
  2323. orig = data = RREG32(RLC_PG_CNTL);
  2324. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
  2325. data |= DYN_PER_CU_PG_ENABLE;
  2326. else
  2327. data &= ~DYN_PER_CU_PG_ENABLE;
  2328. if (orig != data)
  2329. WREG32(RLC_PG_CNTL, data);
  2330. }
  2331. static void gfx_v6_0_init_gfx_cgpg(struct amdgpu_device *adev)
  2332. {
  2333. u32 tmp;
  2334. WREG32(RLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2335. tmp = RREG32(RLC_PG_CNTL);
  2336. tmp |= GFX_PG_SRC;
  2337. WREG32(RLC_PG_CNTL, tmp);
  2338. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2339. tmp = RREG32(RLC_AUTO_PG_CTRL);
  2340. tmp &= ~GRBM_REG_SGIT_MASK;
  2341. tmp |= GRBM_REG_SGIT(0x700);
  2342. tmp &= ~PG_AFTER_GRBM_REG_ST_MASK;
  2343. WREG32(RLC_AUTO_PG_CTRL, tmp);
  2344. }
  2345. static void gfx_v6_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  2346. {
  2347. gfx_v6_0_enable_gfx_cgpg(adev, enable);
  2348. gfx_v6_0_enable_gfx_static_mgpg(adev, enable);
  2349. gfx_v6_0_enable_gfx_dynamic_mgpg(adev, enable);
  2350. }
  2351. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev)
  2352. {
  2353. u32 count = 0;
  2354. const struct cs_section_def *sect = NULL;
  2355. const struct cs_extent_def *ext = NULL;
  2356. if (adev->gfx.rlc.cs_data == NULL)
  2357. return 0;
  2358. /* begin clear state */
  2359. count += 2;
  2360. /* context control state */
  2361. count += 3;
  2362. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2363. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2364. if (sect->id == SECT_CONTEXT)
  2365. count += 2 + ext->reg_count;
  2366. else
  2367. return 0;
  2368. }
  2369. }
  2370. /* pa_sc_raster_config */
  2371. count += 3;
  2372. /* end clear state */
  2373. count += 2;
  2374. /* clear state */
  2375. count += 2;
  2376. return count;
  2377. }
  2378. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev,
  2379. volatile u32 *buffer)
  2380. {
  2381. u32 count = 0, i;
  2382. const struct cs_section_def *sect = NULL;
  2383. const struct cs_extent_def *ext = NULL;
  2384. if (adev->gfx.rlc.cs_data == NULL)
  2385. return;
  2386. if (buffer == NULL)
  2387. return;
  2388. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2389. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2390. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2391. buffer[count++] = cpu_to_le32(0x80000000);
  2392. buffer[count++] = cpu_to_le32(0x80000000);
  2393. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2394. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2395. if (sect->id == SECT_CONTEXT) {
  2396. buffer[count++] =
  2397. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2398. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  2399. for (i = 0; i < ext->reg_count; i++)
  2400. buffer[count++] = cpu_to_le32(ext->extent[i]);
  2401. } else {
  2402. return;
  2403. }
  2404. }
  2405. }
  2406. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  2407. buffer[count++] = cpu_to_le32(PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2408. switch (adev->asic_type) {
  2409. case CHIP_TAHITI:
  2410. case CHIP_PITCAIRN:
  2411. buffer[count++] = cpu_to_le32(0x2a00126a);
  2412. break;
  2413. case CHIP_VERDE:
  2414. buffer[count++] = cpu_to_le32(0x0000124a);
  2415. break;
  2416. case CHIP_OLAND:
  2417. buffer[count++] = cpu_to_le32(0x00000082);
  2418. break;
  2419. case CHIP_HAINAN:
  2420. buffer[count++] = cpu_to_le32(0x00000000);
  2421. break;
  2422. default:
  2423. buffer[count++] = cpu_to_le32(0x00000000);
  2424. break;
  2425. }
  2426. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2427. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  2428. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  2429. buffer[count++] = cpu_to_le32(0);
  2430. }
  2431. static void gfx_v6_0_init_pg(struct amdgpu_device *adev)
  2432. {
  2433. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2434. AMD_PG_SUPPORT_GFX_SMG |
  2435. AMD_PG_SUPPORT_GFX_DMG |
  2436. AMD_PG_SUPPORT_CP |
  2437. AMD_PG_SUPPORT_GDS |
  2438. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2439. gfx_v6_0_enable_sclk_slowdown_on_pu(adev, true);
  2440. gfx_v6_0_enable_sclk_slowdown_on_pd(adev, true);
  2441. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2442. gfx_v6_0_init_gfx_cgpg(adev);
  2443. gfx_v6_0_enable_cp_pg(adev, true);
  2444. gfx_v6_0_enable_gds_pg(adev, true);
  2445. } else {
  2446. WREG32(RLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2447. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2448. }
  2449. gfx_v6_0_init_ao_cu_mask(adev);
  2450. gfx_v6_0_update_gfx_pg(adev, true);
  2451. } else {
  2452. WREG32(RLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2453. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2454. }
  2455. }
  2456. static void gfx_v6_0_fini_pg(struct amdgpu_device *adev)
  2457. {
  2458. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2459. AMD_PG_SUPPORT_GFX_SMG |
  2460. AMD_PG_SUPPORT_GFX_DMG |
  2461. AMD_PG_SUPPORT_CP |
  2462. AMD_PG_SUPPORT_GDS |
  2463. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2464. gfx_v6_0_update_gfx_pg(adev, false);
  2465. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2466. gfx_v6_0_enable_cp_pg(adev, false);
  2467. gfx_v6_0_enable_gds_pg(adev, false);
  2468. }
  2469. }
  2470. }
  2471. static uint64_t gfx_v6_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2472. {
  2473. uint64_t clock;
  2474. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2475. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2476. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  2477. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2478. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2479. return clock;
  2480. }
  2481. static void gfx_v6_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2482. {
  2483. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2484. amdgpu_ring_write(ring, 0x80000000);
  2485. amdgpu_ring_write(ring, 0);
  2486. }
  2487. static const struct amdgpu_gfx_funcs gfx_v6_0_gfx_funcs = {
  2488. .get_gpu_clock_counter = &gfx_v6_0_get_gpu_clock_counter,
  2489. .select_se_sh = &gfx_v6_0_select_se_sh,
  2490. };
  2491. static int gfx_v6_0_early_init(void *handle)
  2492. {
  2493. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2494. adev->gfx.num_gfx_rings = GFX6_NUM_GFX_RINGS;
  2495. adev->gfx.num_compute_rings = GFX6_NUM_COMPUTE_RINGS;
  2496. adev->gfx.funcs = &gfx_v6_0_gfx_funcs;
  2497. gfx_v6_0_set_ring_funcs(adev);
  2498. gfx_v6_0_set_irq_funcs(adev);
  2499. return 0;
  2500. }
  2501. static int gfx_v6_0_sw_init(void *handle)
  2502. {
  2503. struct amdgpu_ring *ring;
  2504. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2505. int i, r;
  2506. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  2507. if (r)
  2508. return r;
  2509. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  2510. if (r)
  2511. return r;
  2512. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  2513. if (r)
  2514. return r;
  2515. gfx_v6_0_scratch_init(adev);
  2516. r = gfx_v6_0_init_microcode(adev);
  2517. if (r) {
  2518. DRM_ERROR("Failed to load gfx firmware!\n");
  2519. return r;
  2520. }
  2521. r = gfx_v6_0_rlc_init(adev);
  2522. if (r) {
  2523. DRM_ERROR("Failed to init rlc BOs!\n");
  2524. return r;
  2525. }
  2526. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  2527. ring = &adev->gfx.gfx_ring[i];
  2528. ring->ring_obj = NULL;
  2529. sprintf(ring->name, "gfx");
  2530. r = amdgpu_ring_init(adev, ring, 1024,
  2531. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  2532. if (r)
  2533. return r;
  2534. }
  2535. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2536. unsigned irq_type;
  2537. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  2538. DRM_ERROR("Too many (%d) compute rings!\n", i);
  2539. break;
  2540. }
  2541. ring = &adev->gfx.compute_ring[i];
  2542. ring->ring_obj = NULL;
  2543. ring->use_doorbell = false;
  2544. ring->doorbell_index = 0;
  2545. ring->me = 1;
  2546. ring->pipe = i;
  2547. ring->queue = i;
  2548. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  2549. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  2550. r = amdgpu_ring_init(adev, ring, 1024,
  2551. &adev->gfx.eop_irq, irq_type);
  2552. if (r)
  2553. return r;
  2554. }
  2555. return r;
  2556. }
  2557. static int gfx_v6_0_sw_fini(void *handle)
  2558. {
  2559. int i;
  2560. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2561. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  2562. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  2563. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  2564. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2565. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2566. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2567. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2568. gfx_v6_0_rlc_fini(adev);
  2569. return 0;
  2570. }
  2571. static int gfx_v6_0_hw_init(void *handle)
  2572. {
  2573. int r;
  2574. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2575. gfx_v6_0_gpu_init(adev);
  2576. r = gfx_v6_0_rlc_resume(adev);
  2577. if (r)
  2578. return r;
  2579. r = gfx_v6_0_cp_resume(adev);
  2580. if (r)
  2581. return r;
  2582. adev->gfx.ce_ram_size = 0x8000;
  2583. return r;
  2584. }
  2585. static int gfx_v6_0_hw_fini(void *handle)
  2586. {
  2587. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2588. gfx_v6_0_cp_enable(adev, false);
  2589. gfx_v6_0_rlc_stop(adev);
  2590. gfx_v6_0_fini_pg(adev);
  2591. return 0;
  2592. }
  2593. static int gfx_v6_0_suspend(void *handle)
  2594. {
  2595. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2596. return gfx_v6_0_hw_fini(adev);
  2597. }
  2598. static int gfx_v6_0_resume(void *handle)
  2599. {
  2600. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2601. return gfx_v6_0_hw_init(adev);
  2602. }
  2603. static bool gfx_v6_0_is_idle(void *handle)
  2604. {
  2605. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2606. if (RREG32(GRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  2607. return false;
  2608. else
  2609. return true;
  2610. }
  2611. static int gfx_v6_0_wait_for_idle(void *handle)
  2612. {
  2613. unsigned i;
  2614. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2615. for (i = 0; i < adev->usec_timeout; i++) {
  2616. if (gfx_v6_0_is_idle(handle))
  2617. return 0;
  2618. udelay(1);
  2619. }
  2620. return -ETIMEDOUT;
  2621. }
  2622. static int gfx_v6_0_soft_reset(void *handle)
  2623. {
  2624. return 0;
  2625. }
  2626. static void gfx_v6_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  2627. enum amdgpu_interrupt_state state)
  2628. {
  2629. u32 cp_int_cntl;
  2630. switch (state) {
  2631. case AMDGPU_IRQ_STATE_DISABLE:
  2632. cp_int_cntl = RREG32(CP_INT_CNTL_RING0);
  2633. cp_int_cntl &= ~CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK;
  2634. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2635. break;
  2636. case AMDGPU_IRQ_STATE_ENABLE:
  2637. cp_int_cntl = RREG32(CP_INT_CNTL_RING0);
  2638. cp_int_cntl |= CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK;
  2639. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2640. break;
  2641. default:
  2642. break;
  2643. }
  2644. }
  2645. static void gfx_v6_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  2646. int ring,
  2647. enum amdgpu_interrupt_state state)
  2648. {
  2649. u32 cp_int_cntl;
  2650. switch (state){
  2651. case AMDGPU_IRQ_STATE_DISABLE:
  2652. if (ring == 0) {
  2653. cp_int_cntl = RREG32(CP_INT_CNTL_RING1);
  2654. cp_int_cntl &= ~CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK;
  2655. WREG32(CP_INT_CNTL_RING1, cp_int_cntl);
  2656. break;
  2657. } else {
  2658. cp_int_cntl = RREG32(CP_INT_CNTL_RING2);
  2659. cp_int_cntl &= ~CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK;
  2660. WREG32(CP_INT_CNTL_RING2, cp_int_cntl);
  2661. break;
  2662. }
  2663. case AMDGPU_IRQ_STATE_ENABLE:
  2664. if (ring == 0) {
  2665. cp_int_cntl = RREG32(CP_INT_CNTL_RING1);
  2666. cp_int_cntl |= CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK;
  2667. WREG32(CP_INT_CNTL_RING1, cp_int_cntl);
  2668. break;
  2669. } else {
  2670. cp_int_cntl = RREG32(CP_INT_CNTL_RING2);
  2671. cp_int_cntl |= CP_INT_CNTL_RING__TIME_STAMP_INT_ENABLE_MASK;
  2672. WREG32(CP_INT_CNTL_RING2, cp_int_cntl);
  2673. break;
  2674. }
  2675. default:
  2676. BUG();
  2677. break;
  2678. }
  2679. }
  2680. static int gfx_v6_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  2681. struct amdgpu_irq_src *src,
  2682. unsigned type,
  2683. enum amdgpu_interrupt_state state)
  2684. {
  2685. u32 cp_int_cntl;
  2686. switch (state) {
  2687. case AMDGPU_IRQ_STATE_DISABLE:
  2688. cp_int_cntl = RREG32(CP_INT_CNTL_RING0);
  2689. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  2690. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2691. break;
  2692. case AMDGPU_IRQ_STATE_ENABLE:
  2693. cp_int_cntl = RREG32(CP_INT_CNTL_RING0);
  2694. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  2695. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2696. break;
  2697. default:
  2698. break;
  2699. }
  2700. return 0;
  2701. }
  2702. static int gfx_v6_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  2703. struct amdgpu_irq_src *src,
  2704. unsigned type,
  2705. enum amdgpu_interrupt_state state)
  2706. {
  2707. u32 cp_int_cntl;
  2708. switch (state) {
  2709. case AMDGPU_IRQ_STATE_DISABLE:
  2710. cp_int_cntl = RREG32(CP_INT_CNTL_RING0);
  2711. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  2712. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2713. break;
  2714. case AMDGPU_IRQ_STATE_ENABLE:
  2715. cp_int_cntl = RREG32(CP_INT_CNTL_RING0);
  2716. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  2717. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2718. break;
  2719. default:
  2720. break;
  2721. }
  2722. return 0;
  2723. }
  2724. static int gfx_v6_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  2725. struct amdgpu_irq_src *src,
  2726. unsigned type,
  2727. enum amdgpu_interrupt_state state)
  2728. {
  2729. switch (type) {
  2730. case AMDGPU_CP_IRQ_GFX_EOP:
  2731. gfx_v6_0_set_gfx_eop_interrupt_state(adev, state);
  2732. break;
  2733. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  2734. gfx_v6_0_set_compute_eop_interrupt_state(adev, 0, state);
  2735. break;
  2736. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  2737. gfx_v6_0_set_compute_eop_interrupt_state(adev, 1, state);
  2738. break;
  2739. default:
  2740. break;
  2741. }
  2742. return 0;
  2743. }
  2744. static int gfx_v6_0_eop_irq(struct amdgpu_device *adev,
  2745. struct amdgpu_irq_src *source,
  2746. struct amdgpu_iv_entry *entry)
  2747. {
  2748. switch (entry->ring_id) {
  2749. case 0:
  2750. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  2751. break;
  2752. case 1:
  2753. case 2:
  2754. amdgpu_fence_process(&adev->gfx.compute_ring[entry->ring_id -1]);
  2755. break;
  2756. default:
  2757. break;
  2758. }
  2759. return 0;
  2760. }
  2761. static int gfx_v6_0_priv_reg_irq(struct amdgpu_device *adev,
  2762. struct amdgpu_irq_src *source,
  2763. struct amdgpu_iv_entry *entry)
  2764. {
  2765. DRM_ERROR("Illegal register access in command stream\n");
  2766. schedule_work(&adev->reset_work);
  2767. return 0;
  2768. }
  2769. static int gfx_v6_0_priv_inst_irq(struct amdgpu_device *adev,
  2770. struct amdgpu_irq_src *source,
  2771. struct amdgpu_iv_entry *entry)
  2772. {
  2773. DRM_ERROR("Illegal instruction in command stream\n");
  2774. schedule_work(&adev->reset_work);
  2775. return 0;
  2776. }
  2777. static int gfx_v6_0_set_clockgating_state(void *handle,
  2778. enum amd_clockgating_state state)
  2779. {
  2780. bool gate = false;
  2781. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2782. if (state == AMD_CG_STATE_GATE)
  2783. gate = true;
  2784. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2785. if (gate) {
  2786. gfx_v6_0_enable_mgcg(adev, true);
  2787. gfx_v6_0_enable_cgcg(adev, true);
  2788. } else {
  2789. gfx_v6_0_enable_cgcg(adev, false);
  2790. gfx_v6_0_enable_mgcg(adev, false);
  2791. }
  2792. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2793. return 0;
  2794. }
  2795. static int gfx_v6_0_set_powergating_state(void *handle,
  2796. enum amd_powergating_state state)
  2797. {
  2798. bool gate = false;
  2799. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2800. if (state == AMD_PG_STATE_GATE)
  2801. gate = true;
  2802. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2803. AMD_PG_SUPPORT_GFX_SMG |
  2804. AMD_PG_SUPPORT_GFX_DMG |
  2805. AMD_PG_SUPPORT_CP |
  2806. AMD_PG_SUPPORT_GDS |
  2807. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2808. gfx_v6_0_update_gfx_pg(adev, gate);
  2809. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2810. gfx_v6_0_enable_cp_pg(adev, gate);
  2811. gfx_v6_0_enable_gds_pg(adev, gate);
  2812. }
  2813. }
  2814. return 0;
  2815. }
  2816. static const struct amd_ip_funcs gfx_v6_0_ip_funcs = {
  2817. .name = "gfx_v6_0",
  2818. .early_init = gfx_v6_0_early_init,
  2819. .late_init = NULL,
  2820. .sw_init = gfx_v6_0_sw_init,
  2821. .sw_fini = gfx_v6_0_sw_fini,
  2822. .hw_init = gfx_v6_0_hw_init,
  2823. .hw_fini = gfx_v6_0_hw_fini,
  2824. .suspend = gfx_v6_0_suspend,
  2825. .resume = gfx_v6_0_resume,
  2826. .is_idle = gfx_v6_0_is_idle,
  2827. .wait_for_idle = gfx_v6_0_wait_for_idle,
  2828. .soft_reset = gfx_v6_0_soft_reset,
  2829. .set_clockgating_state = gfx_v6_0_set_clockgating_state,
  2830. .set_powergating_state = gfx_v6_0_set_powergating_state,
  2831. };
  2832. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_gfx = {
  2833. .type = AMDGPU_RING_TYPE_GFX,
  2834. .align_mask = 0xff,
  2835. .nop = 0x80000000,
  2836. .get_rptr = gfx_v6_0_ring_get_rptr,
  2837. .get_wptr = gfx_v6_0_ring_get_wptr,
  2838. .set_wptr = gfx_v6_0_ring_set_wptr_gfx,
  2839. .emit_frame_size =
  2840. 5 + /* gfx_v6_0_ring_emit_hdp_flush */
  2841. 5 + /* gfx_v6_0_ring_emit_hdp_invalidate */
  2842. 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
  2843. 7 + 4 + /* gfx_v6_0_ring_emit_pipeline_sync */
  2844. 17 + 6 + /* gfx_v6_0_ring_emit_vm_flush */
  2845. 3, /* gfx_v6_ring_emit_cntxcntl */
  2846. .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
  2847. .emit_ib = gfx_v6_0_ring_emit_ib,
  2848. .emit_fence = gfx_v6_0_ring_emit_fence,
  2849. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  2850. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  2851. .emit_hdp_flush = gfx_v6_0_ring_emit_hdp_flush,
  2852. .emit_hdp_invalidate = gfx_v6_0_ring_emit_hdp_invalidate,
  2853. .test_ring = gfx_v6_0_ring_test_ring,
  2854. .test_ib = gfx_v6_0_ring_test_ib,
  2855. .insert_nop = amdgpu_ring_insert_nop,
  2856. .emit_cntxcntl = gfx_v6_ring_emit_cntxcntl,
  2857. };
  2858. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_compute = {
  2859. .type = AMDGPU_RING_TYPE_COMPUTE,
  2860. .align_mask = 0xff,
  2861. .nop = 0x80000000,
  2862. .get_rptr = gfx_v6_0_ring_get_rptr,
  2863. .get_wptr = gfx_v6_0_ring_get_wptr,
  2864. .set_wptr = gfx_v6_0_ring_set_wptr_compute,
  2865. .emit_frame_size =
  2866. 5 + /* gfx_v6_0_ring_emit_hdp_flush */
  2867. 5 + /* gfx_v6_0_ring_emit_hdp_invalidate */
  2868. 7 + /* gfx_v6_0_ring_emit_pipeline_sync */
  2869. 17 + /* gfx_v6_0_ring_emit_vm_flush */
  2870. 14 + 14 + 14, /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
  2871. .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
  2872. .emit_ib = gfx_v6_0_ring_emit_ib,
  2873. .emit_fence = gfx_v6_0_ring_emit_fence,
  2874. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  2875. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  2876. .emit_hdp_flush = gfx_v6_0_ring_emit_hdp_flush,
  2877. .emit_hdp_invalidate = gfx_v6_0_ring_emit_hdp_invalidate,
  2878. .test_ring = gfx_v6_0_ring_test_ring,
  2879. .test_ib = gfx_v6_0_ring_test_ib,
  2880. .insert_nop = amdgpu_ring_insert_nop,
  2881. };
  2882. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  2883. {
  2884. int i;
  2885. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2886. adev->gfx.gfx_ring[i].funcs = &gfx_v6_0_ring_funcs_gfx;
  2887. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2888. adev->gfx.compute_ring[i].funcs = &gfx_v6_0_ring_funcs_compute;
  2889. }
  2890. static const struct amdgpu_irq_src_funcs gfx_v6_0_eop_irq_funcs = {
  2891. .set = gfx_v6_0_set_eop_interrupt_state,
  2892. .process = gfx_v6_0_eop_irq,
  2893. };
  2894. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_reg_irq_funcs = {
  2895. .set = gfx_v6_0_set_priv_reg_fault_state,
  2896. .process = gfx_v6_0_priv_reg_irq,
  2897. };
  2898. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_inst_irq_funcs = {
  2899. .set = gfx_v6_0_set_priv_inst_fault_state,
  2900. .process = gfx_v6_0_priv_inst_irq,
  2901. };
  2902. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  2903. {
  2904. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  2905. adev->gfx.eop_irq.funcs = &gfx_v6_0_eop_irq_funcs;
  2906. adev->gfx.priv_reg_irq.num_types = 1;
  2907. adev->gfx.priv_reg_irq.funcs = &gfx_v6_0_priv_reg_irq_funcs;
  2908. adev->gfx.priv_inst_irq.num_types = 1;
  2909. adev->gfx.priv_inst_irq.funcs = &gfx_v6_0_priv_inst_irq_funcs;
  2910. }
  2911. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev)
  2912. {
  2913. int i, j, k, counter, active_cu_number = 0;
  2914. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  2915. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  2916. memset(cu_info, 0, sizeof(*cu_info));
  2917. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2918. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2919. mask = 1;
  2920. ao_bitmap = 0;
  2921. counter = 0;
  2922. bitmap = gfx_v6_0_get_cu_active_bitmap(adev, i, j);
  2923. cu_info->bitmap[i][j] = bitmap;
  2924. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  2925. if (bitmap & mask) {
  2926. if (counter < 2)
  2927. ao_bitmap |= mask;
  2928. counter ++;
  2929. }
  2930. mask <<= 1;
  2931. }
  2932. active_cu_number += counter;
  2933. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  2934. }
  2935. }
  2936. cu_info->number = active_cu_number;
  2937. cu_info->ao_cu_mask = ao_cu_mask;
  2938. }
  2939. const struct amdgpu_ip_block_version gfx_v6_0_ip_block =
  2940. {
  2941. .type = AMD_IP_BLOCK_TYPE_GFX,
  2942. .major = 6,
  2943. .minor = 0,
  2944. .rev = 0,
  2945. .funcs = &gfx_v6_0_ip_funcs,
  2946. };