dce_virtual.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "atom.h"
  28. #include "amdgpu_pll.h"
  29. #include "amdgpu_connectors.h"
  30. #ifdef CONFIG_DRM_AMDGPU_SI
  31. #include "dce_v6_0.h"
  32. #endif
  33. #ifdef CONFIG_DRM_AMDGPU_CIK
  34. #include "dce_v8_0.h"
  35. #endif
  36. #include "dce_v10_0.h"
  37. #include "dce_v11_0.h"
  38. #include "dce_virtual.h"
  39. #define DCE_VIRTUAL_VBLANK_PERIOD 16666666
  40. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev);
  41. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev);
  42. static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
  43. int index);
  44. /**
  45. * dce_virtual_vblank_wait - vblank wait asic callback.
  46. *
  47. * @adev: amdgpu_device pointer
  48. * @crtc: crtc to wait for vblank on
  49. *
  50. * Wait for vblank on the requested crtc (evergreen+).
  51. */
  52. static void dce_virtual_vblank_wait(struct amdgpu_device *adev, int crtc)
  53. {
  54. return;
  55. }
  56. static u32 dce_virtual_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  57. {
  58. return 0;
  59. }
  60. static void dce_virtual_page_flip(struct amdgpu_device *adev,
  61. int crtc_id, u64 crtc_base, bool async)
  62. {
  63. return;
  64. }
  65. static int dce_virtual_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  66. u32 *vbl, u32 *position)
  67. {
  68. *vbl = 0;
  69. *position = 0;
  70. return -EINVAL;
  71. }
  72. static bool dce_virtual_hpd_sense(struct amdgpu_device *adev,
  73. enum amdgpu_hpd_id hpd)
  74. {
  75. return true;
  76. }
  77. static void dce_virtual_hpd_set_polarity(struct amdgpu_device *adev,
  78. enum amdgpu_hpd_id hpd)
  79. {
  80. return;
  81. }
  82. static u32 dce_virtual_hpd_get_gpio_reg(struct amdgpu_device *adev)
  83. {
  84. return 0;
  85. }
  86. static bool dce_virtual_is_display_hung(struct amdgpu_device *adev)
  87. {
  88. return false;
  89. }
  90. static void dce_virtual_stop_mc_access(struct amdgpu_device *adev,
  91. struct amdgpu_mode_mc_save *save)
  92. {
  93. switch (adev->asic_type) {
  94. #ifdef CONFIG_DRM_AMDGPU_SI
  95. case CHIP_TAHITI:
  96. case CHIP_PITCAIRN:
  97. case CHIP_VERDE:
  98. case CHIP_OLAND:
  99. dce_v6_0_disable_dce(adev);
  100. break;
  101. #endif
  102. #ifdef CONFIG_DRM_AMDGPU_CIK
  103. case CHIP_BONAIRE:
  104. case CHIP_HAWAII:
  105. case CHIP_KAVERI:
  106. case CHIP_KABINI:
  107. case CHIP_MULLINS:
  108. dce_v8_0_disable_dce(adev);
  109. break;
  110. #endif
  111. case CHIP_FIJI:
  112. case CHIP_TONGA:
  113. dce_v10_0_disable_dce(adev);
  114. break;
  115. case CHIP_CARRIZO:
  116. case CHIP_STONEY:
  117. case CHIP_POLARIS11:
  118. case CHIP_POLARIS10:
  119. dce_v11_0_disable_dce(adev);
  120. break;
  121. case CHIP_TOPAZ:
  122. #ifdef CONFIG_DRM_AMDGPU_SI
  123. case CHIP_HAINAN:
  124. #endif
  125. /* no DCE */
  126. return;
  127. default:
  128. DRM_ERROR("Virtual display unsupported ASIC type: 0x%X\n", adev->asic_type);
  129. }
  130. return;
  131. }
  132. static void dce_virtual_resume_mc_access(struct amdgpu_device *adev,
  133. struct amdgpu_mode_mc_save *save)
  134. {
  135. return;
  136. }
  137. static void dce_virtual_set_vga_render_state(struct amdgpu_device *adev,
  138. bool render)
  139. {
  140. return;
  141. }
  142. /**
  143. * dce_virtual_bandwidth_update - program display watermarks
  144. *
  145. * @adev: amdgpu_device pointer
  146. *
  147. * Calculate and program the display watermarks and line
  148. * buffer allocation (CIK).
  149. */
  150. static void dce_virtual_bandwidth_update(struct amdgpu_device *adev)
  151. {
  152. return;
  153. }
  154. static int dce_virtual_crtc_gamma_set(struct drm_crtc *crtc, u16 *red,
  155. u16 *green, u16 *blue, uint32_t size)
  156. {
  157. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  158. int i;
  159. /* userspace palettes are always correct as is */
  160. for (i = 0; i < size; i++) {
  161. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  162. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  163. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  164. }
  165. return 0;
  166. }
  167. static void dce_virtual_crtc_destroy(struct drm_crtc *crtc)
  168. {
  169. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  170. drm_crtc_cleanup(crtc);
  171. kfree(amdgpu_crtc);
  172. }
  173. static const struct drm_crtc_funcs dce_virtual_crtc_funcs = {
  174. .cursor_set2 = NULL,
  175. .cursor_move = NULL,
  176. .gamma_set = dce_virtual_crtc_gamma_set,
  177. .set_config = amdgpu_crtc_set_config,
  178. .destroy = dce_virtual_crtc_destroy,
  179. .page_flip_target = amdgpu_crtc_page_flip_target,
  180. };
  181. static void dce_virtual_crtc_dpms(struct drm_crtc *crtc, int mode)
  182. {
  183. struct drm_device *dev = crtc->dev;
  184. struct amdgpu_device *adev = dev->dev_private;
  185. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  186. unsigned type;
  187. switch (mode) {
  188. case DRM_MODE_DPMS_ON:
  189. amdgpu_crtc->enabled = true;
  190. /* Make sure VBLANK interrupts are still enabled */
  191. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  192. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  193. drm_crtc_vblank_on(crtc);
  194. break;
  195. case DRM_MODE_DPMS_STANDBY:
  196. case DRM_MODE_DPMS_SUSPEND:
  197. case DRM_MODE_DPMS_OFF:
  198. drm_crtc_vblank_off(crtc);
  199. amdgpu_crtc->enabled = false;
  200. break;
  201. }
  202. }
  203. static void dce_virtual_crtc_prepare(struct drm_crtc *crtc)
  204. {
  205. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  206. }
  207. static void dce_virtual_crtc_commit(struct drm_crtc *crtc)
  208. {
  209. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  210. }
  211. static void dce_virtual_crtc_disable(struct drm_crtc *crtc)
  212. {
  213. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  214. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  215. if (crtc->primary->fb) {
  216. int r;
  217. struct amdgpu_framebuffer *amdgpu_fb;
  218. struct amdgpu_bo *abo;
  219. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  220. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  221. r = amdgpu_bo_reserve(abo, false);
  222. if (unlikely(r))
  223. DRM_ERROR("failed to reserve abo before unpin\n");
  224. else {
  225. amdgpu_bo_unpin(abo);
  226. amdgpu_bo_unreserve(abo);
  227. }
  228. }
  229. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  230. amdgpu_crtc->encoder = NULL;
  231. amdgpu_crtc->connector = NULL;
  232. }
  233. static int dce_virtual_crtc_mode_set(struct drm_crtc *crtc,
  234. struct drm_display_mode *mode,
  235. struct drm_display_mode *adjusted_mode,
  236. int x, int y, struct drm_framebuffer *old_fb)
  237. {
  238. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  239. /* update the hw version fpr dpm */
  240. amdgpu_crtc->hw_mode = *adjusted_mode;
  241. return 0;
  242. }
  243. static bool dce_virtual_crtc_mode_fixup(struct drm_crtc *crtc,
  244. const struct drm_display_mode *mode,
  245. struct drm_display_mode *adjusted_mode)
  246. {
  247. return true;
  248. }
  249. static int dce_virtual_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  250. struct drm_framebuffer *old_fb)
  251. {
  252. return 0;
  253. }
  254. static void dce_virtual_crtc_load_lut(struct drm_crtc *crtc)
  255. {
  256. return;
  257. }
  258. static int dce_virtual_crtc_set_base_atomic(struct drm_crtc *crtc,
  259. struct drm_framebuffer *fb,
  260. int x, int y, enum mode_set_atomic state)
  261. {
  262. return 0;
  263. }
  264. static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = {
  265. .dpms = dce_virtual_crtc_dpms,
  266. .mode_fixup = dce_virtual_crtc_mode_fixup,
  267. .mode_set = dce_virtual_crtc_mode_set,
  268. .mode_set_base = dce_virtual_crtc_set_base,
  269. .mode_set_base_atomic = dce_virtual_crtc_set_base_atomic,
  270. .prepare = dce_virtual_crtc_prepare,
  271. .commit = dce_virtual_crtc_commit,
  272. .load_lut = dce_virtual_crtc_load_lut,
  273. .disable = dce_virtual_crtc_disable,
  274. };
  275. static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index)
  276. {
  277. struct amdgpu_crtc *amdgpu_crtc;
  278. int i;
  279. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  280. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  281. if (amdgpu_crtc == NULL)
  282. return -ENOMEM;
  283. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs);
  284. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  285. amdgpu_crtc->crtc_id = index;
  286. adev->mode_info.crtcs[index] = amdgpu_crtc;
  287. for (i = 0; i < 256; i++) {
  288. amdgpu_crtc->lut_r[i] = i << 2;
  289. amdgpu_crtc->lut_g[i] = i << 2;
  290. amdgpu_crtc->lut_b[i] = i << 2;
  291. }
  292. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  293. amdgpu_crtc->encoder = NULL;
  294. amdgpu_crtc->connector = NULL;
  295. amdgpu_crtc->vsync_timer_enabled = AMDGPU_IRQ_STATE_DISABLE;
  296. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs);
  297. return 0;
  298. }
  299. static int dce_virtual_early_init(void *handle)
  300. {
  301. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  302. dce_virtual_set_display_funcs(adev);
  303. dce_virtual_set_irq_funcs(adev);
  304. adev->mode_info.num_hpd = 1;
  305. adev->mode_info.num_dig = 1;
  306. return 0;
  307. }
  308. static struct drm_encoder *
  309. dce_virtual_encoder(struct drm_connector *connector)
  310. {
  311. int enc_id = connector->encoder_ids[0];
  312. struct drm_encoder *encoder;
  313. int i;
  314. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  315. if (connector->encoder_ids[i] == 0)
  316. break;
  317. encoder = drm_encoder_find(connector->dev, connector->encoder_ids[i]);
  318. if (!encoder)
  319. continue;
  320. if (encoder->encoder_type == DRM_MODE_ENCODER_VIRTUAL)
  321. return encoder;
  322. }
  323. /* pick the first one */
  324. if (enc_id)
  325. return drm_encoder_find(connector->dev, enc_id);
  326. return NULL;
  327. }
  328. static int dce_virtual_get_modes(struct drm_connector *connector)
  329. {
  330. struct drm_device *dev = connector->dev;
  331. struct drm_display_mode *mode = NULL;
  332. unsigned i;
  333. static const struct mode_size {
  334. int w;
  335. int h;
  336. } common_modes[17] = {
  337. { 640, 480},
  338. { 720, 480},
  339. { 800, 600},
  340. { 848, 480},
  341. {1024, 768},
  342. {1152, 768},
  343. {1280, 720},
  344. {1280, 800},
  345. {1280, 854},
  346. {1280, 960},
  347. {1280, 1024},
  348. {1440, 900},
  349. {1400, 1050},
  350. {1680, 1050},
  351. {1600, 1200},
  352. {1920, 1080},
  353. {1920, 1200}
  354. };
  355. for (i = 0; i < 17; i++) {
  356. mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
  357. drm_mode_probed_add(connector, mode);
  358. }
  359. return 0;
  360. }
  361. static int dce_virtual_mode_valid(struct drm_connector *connector,
  362. struct drm_display_mode *mode)
  363. {
  364. return MODE_OK;
  365. }
  366. static int
  367. dce_virtual_dpms(struct drm_connector *connector, int mode)
  368. {
  369. return 0;
  370. }
  371. static enum drm_connector_status
  372. dce_virtual_detect(struct drm_connector *connector, bool force)
  373. {
  374. return connector_status_connected;
  375. }
  376. static int
  377. dce_virtual_set_property(struct drm_connector *connector,
  378. struct drm_property *property,
  379. uint64_t val)
  380. {
  381. return 0;
  382. }
  383. static void dce_virtual_destroy(struct drm_connector *connector)
  384. {
  385. drm_connector_unregister(connector);
  386. drm_connector_cleanup(connector);
  387. kfree(connector);
  388. }
  389. static void dce_virtual_force(struct drm_connector *connector)
  390. {
  391. return;
  392. }
  393. static const struct drm_connector_helper_funcs dce_virtual_connector_helper_funcs = {
  394. .get_modes = dce_virtual_get_modes,
  395. .mode_valid = dce_virtual_mode_valid,
  396. .best_encoder = dce_virtual_encoder,
  397. };
  398. static const struct drm_connector_funcs dce_virtual_connector_funcs = {
  399. .dpms = dce_virtual_dpms,
  400. .detect = dce_virtual_detect,
  401. .fill_modes = drm_helper_probe_single_connector_modes,
  402. .set_property = dce_virtual_set_property,
  403. .destroy = dce_virtual_destroy,
  404. .force = dce_virtual_force,
  405. };
  406. static int dce_virtual_sw_init(void *handle)
  407. {
  408. int r, i;
  409. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  410. r = amdgpu_irq_add_id(adev, 229, &adev->crtc_irq);
  411. if (r)
  412. return r;
  413. adev->ddev->max_vblank_count = 0;
  414. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  415. adev->ddev->mode_config.max_width = 16384;
  416. adev->ddev->mode_config.max_height = 16384;
  417. adev->ddev->mode_config.preferred_depth = 24;
  418. adev->ddev->mode_config.prefer_shadow = 1;
  419. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  420. r = amdgpu_modeset_create_props(adev);
  421. if (r)
  422. return r;
  423. adev->ddev->mode_config.max_width = 16384;
  424. adev->ddev->mode_config.max_height = 16384;
  425. /* allocate crtcs, encoders, connectors */
  426. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  427. r = dce_virtual_crtc_init(adev, i);
  428. if (r)
  429. return r;
  430. r = dce_virtual_connector_encoder_init(adev, i);
  431. if (r)
  432. return r;
  433. }
  434. drm_kms_helper_poll_init(adev->ddev);
  435. adev->mode_info.mode_config_initialized = true;
  436. return 0;
  437. }
  438. static int dce_virtual_sw_fini(void *handle)
  439. {
  440. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  441. kfree(adev->mode_info.bios_hardcoded_edid);
  442. drm_kms_helper_poll_fini(adev->ddev);
  443. drm_mode_config_cleanup(adev->ddev);
  444. adev->mode_info.mode_config_initialized = false;
  445. return 0;
  446. }
  447. static int dce_virtual_hw_init(void *handle)
  448. {
  449. return 0;
  450. }
  451. static int dce_virtual_hw_fini(void *handle)
  452. {
  453. return 0;
  454. }
  455. static int dce_virtual_suspend(void *handle)
  456. {
  457. return dce_virtual_hw_fini(handle);
  458. }
  459. static int dce_virtual_resume(void *handle)
  460. {
  461. return dce_virtual_hw_init(handle);
  462. }
  463. static bool dce_virtual_is_idle(void *handle)
  464. {
  465. return true;
  466. }
  467. static int dce_virtual_wait_for_idle(void *handle)
  468. {
  469. return 0;
  470. }
  471. static int dce_virtual_soft_reset(void *handle)
  472. {
  473. return 0;
  474. }
  475. static int dce_virtual_set_clockgating_state(void *handle,
  476. enum amd_clockgating_state state)
  477. {
  478. return 0;
  479. }
  480. static int dce_virtual_set_powergating_state(void *handle,
  481. enum amd_powergating_state state)
  482. {
  483. return 0;
  484. }
  485. static const struct amd_ip_funcs dce_virtual_ip_funcs = {
  486. .name = "dce_virtual",
  487. .early_init = dce_virtual_early_init,
  488. .late_init = NULL,
  489. .sw_init = dce_virtual_sw_init,
  490. .sw_fini = dce_virtual_sw_fini,
  491. .hw_init = dce_virtual_hw_init,
  492. .hw_fini = dce_virtual_hw_fini,
  493. .suspend = dce_virtual_suspend,
  494. .resume = dce_virtual_resume,
  495. .is_idle = dce_virtual_is_idle,
  496. .wait_for_idle = dce_virtual_wait_for_idle,
  497. .soft_reset = dce_virtual_soft_reset,
  498. .set_clockgating_state = dce_virtual_set_clockgating_state,
  499. .set_powergating_state = dce_virtual_set_powergating_state,
  500. };
  501. /* these are handled by the primary encoders */
  502. static void dce_virtual_encoder_prepare(struct drm_encoder *encoder)
  503. {
  504. return;
  505. }
  506. static void dce_virtual_encoder_commit(struct drm_encoder *encoder)
  507. {
  508. return;
  509. }
  510. static void
  511. dce_virtual_encoder_mode_set(struct drm_encoder *encoder,
  512. struct drm_display_mode *mode,
  513. struct drm_display_mode *adjusted_mode)
  514. {
  515. return;
  516. }
  517. static void dce_virtual_encoder_disable(struct drm_encoder *encoder)
  518. {
  519. return;
  520. }
  521. static void
  522. dce_virtual_encoder_dpms(struct drm_encoder *encoder, int mode)
  523. {
  524. return;
  525. }
  526. static bool dce_virtual_encoder_mode_fixup(struct drm_encoder *encoder,
  527. const struct drm_display_mode *mode,
  528. struct drm_display_mode *adjusted_mode)
  529. {
  530. return true;
  531. }
  532. static const struct drm_encoder_helper_funcs dce_virtual_encoder_helper_funcs = {
  533. .dpms = dce_virtual_encoder_dpms,
  534. .mode_fixup = dce_virtual_encoder_mode_fixup,
  535. .prepare = dce_virtual_encoder_prepare,
  536. .mode_set = dce_virtual_encoder_mode_set,
  537. .commit = dce_virtual_encoder_commit,
  538. .disable = dce_virtual_encoder_disable,
  539. };
  540. static void dce_virtual_encoder_destroy(struct drm_encoder *encoder)
  541. {
  542. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  543. kfree(amdgpu_encoder->enc_priv);
  544. drm_encoder_cleanup(encoder);
  545. kfree(amdgpu_encoder);
  546. }
  547. static const struct drm_encoder_funcs dce_virtual_encoder_funcs = {
  548. .destroy = dce_virtual_encoder_destroy,
  549. };
  550. static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
  551. int index)
  552. {
  553. struct drm_encoder *encoder;
  554. struct drm_connector *connector;
  555. /* add a new encoder */
  556. encoder = kzalloc(sizeof(struct drm_encoder), GFP_KERNEL);
  557. if (!encoder)
  558. return -ENOMEM;
  559. encoder->possible_crtcs = 1 << index;
  560. drm_encoder_init(adev->ddev, encoder, &dce_virtual_encoder_funcs,
  561. DRM_MODE_ENCODER_VIRTUAL, NULL);
  562. drm_encoder_helper_add(encoder, &dce_virtual_encoder_helper_funcs);
  563. connector = kzalloc(sizeof(struct drm_connector), GFP_KERNEL);
  564. if (!connector) {
  565. kfree(encoder);
  566. return -ENOMEM;
  567. }
  568. /* add a new connector */
  569. drm_connector_init(adev->ddev, connector, &dce_virtual_connector_funcs,
  570. DRM_MODE_CONNECTOR_VIRTUAL);
  571. drm_connector_helper_add(connector, &dce_virtual_connector_helper_funcs);
  572. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  573. connector->interlace_allowed = false;
  574. connector->doublescan_allowed = false;
  575. drm_connector_register(connector);
  576. /* link them */
  577. drm_mode_connector_attach_encoder(connector, encoder);
  578. return 0;
  579. }
  580. static const struct amdgpu_display_funcs dce_virtual_display_funcs = {
  581. .set_vga_render_state = &dce_virtual_set_vga_render_state,
  582. .bandwidth_update = &dce_virtual_bandwidth_update,
  583. .vblank_get_counter = &dce_virtual_vblank_get_counter,
  584. .vblank_wait = &dce_virtual_vblank_wait,
  585. .is_display_hung = &dce_virtual_is_display_hung,
  586. .backlight_set_level = NULL,
  587. .backlight_get_level = NULL,
  588. .hpd_sense = &dce_virtual_hpd_sense,
  589. .hpd_set_polarity = &dce_virtual_hpd_set_polarity,
  590. .hpd_get_gpio_reg = &dce_virtual_hpd_get_gpio_reg,
  591. .page_flip = &dce_virtual_page_flip,
  592. .page_flip_get_scanoutpos = &dce_virtual_crtc_get_scanoutpos,
  593. .add_encoder = NULL,
  594. .add_connector = NULL,
  595. .stop_mc_access = &dce_virtual_stop_mc_access,
  596. .resume_mc_access = &dce_virtual_resume_mc_access,
  597. };
  598. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev)
  599. {
  600. if (adev->mode_info.funcs == NULL)
  601. adev->mode_info.funcs = &dce_virtual_display_funcs;
  602. }
  603. static int dce_virtual_pageflip(struct amdgpu_device *adev,
  604. unsigned crtc_id)
  605. {
  606. unsigned long flags;
  607. struct amdgpu_crtc *amdgpu_crtc;
  608. struct amdgpu_flip_work *works;
  609. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  610. if (crtc_id >= adev->mode_info.num_crtc) {
  611. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  612. return -EINVAL;
  613. }
  614. /* IRQ could occur when in initial stage */
  615. if (amdgpu_crtc == NULL)
  616. return 0;
  617. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  618. works = amdgpu_crtc->pflip_works;
  619. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  620. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  621. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  622. amdgpu_crtc->pflip_status,
  623. AMDGPU_FLIP_SUBMITTED);
  624. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  625. return 0;
  626. }
  627. /* page flip completed. clean up */
  628. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  629. amdgpu_crtc->pflip_works = NULL;
  630. /* wakeup usersapce */
  631. if (works->event)
  632. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  633. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  634. drm_crtc_vblank_put(&amdgpu_crtc->base);
  635. schedule_work(&works->unpin_work);
  636. return 0;
  637. }
  638. static enum hrtimer_restart dce_virtual_vblank_timer_handle(struct hrtimer *vblank_timer)
  639. {
  640. struct amdgpu_crtc *amdgpu_crtc = container_of(vblank_timer,
  641. struct amdgpu_crtc, vblank_timer);
  642. struct drm_device *ddev = amdgpu_crtc->base.dev;
  643. struct amdgpu_device *adev = ddev->dev_private;
  644. drm_handle_vblank(ddev, amdgpu_crtc->crtc_id);
  645. dce_virtual_pageflip(adev, amdgpu_crtc->crtc_id);
  646. hrtimer_start(vblank_timer, ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD),
  647. HRTIMER_MODE_REL);
  648. return HRTIMER_NORESTART;
  649. }
  650. static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  651. int crtc,
  652. enum amdgpu_interrupt_state state)
  653. {
  654. if (crtc >= adev->mode_info.num_crtc) {
  655. DRM_DEBUG("invalid crtc %d\n", crtc);
  656. return;
  657. }
  658. if (state && !adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
  659. DRM_DEBUG("Enable software vsync timer\n");
  660. hrtimer_init(&adev->mode_info.crtcs[crtc]->vblank_timer,
  661. CLOCK_MONOTONIC, HRTIMER_MODE_REL);
  662. hrtimer_set_expires(&adev->mode_info.crtcs[crtc]->vblank_timer,
  663. ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD));
  664. adev->mode_info.crtcs[crtc]->vblank_timer.function =
  665. dce_virtual_vblank_timer_handle;
  666. hrtimer_start(&adev->mode_info.crtcs[crtc]->vblank_timer,
  667. ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD), HRTIMER_MODE_REL);
  668. } else if (!state && adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
  669. DRM_DEBUG("Disable software vsync timer\n");
  670. hrtimer_cancel(&adev->mode_info.crtcs[crtc]->vblank_timer);
  671. }
  672. adev->mode_info.crtcs[crtc]->vsync_timer_enabled = state;
  673. DRM_DEBUG("[FM]set crtc %d vblank interrupt state %d\n", crtc, state);
  674. }
  675. static int dce_virtual_set_crtc_irq_state(struct amdgpu_device *adev,
  676. struct amdgpu_irq_src *source,
  677. unsigned type,
  678. enum amdgpu_interrupt_state state)
  679. {
  680. if (type > AMDGPU_CRTC_IRQ_VBLANK6)
  681. return -EINVAL;
  682. dce_virtual_set_crtc_vblank_interrupt_state(adev, type, state);
  683. return 0;
  684. }
  685. static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = {
  686. .set = dce_virtual_set_crtc_irq_state,
  687. .process = NULL,
  688. };
  689. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev)
  690. {
  691. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  692. adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs;
  693. }
  694. const struct amdgpu_ip_block_version dce_virtual_ip_block =
  695. {
  696. .type = AMD_IP_BLOCK_TYPE_DCE,
  697. .major = 1,
  698. .minor = 0,
  699. .rev = 0,
  700. .funcs = &dce_virtual_ip_funcs,
  701. };