amdgpu_drv.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. /**
  2. * \file amdgpu_drv.c
  3. * AMD Amdgpu driver
  4. *
  5. * \author Gareth Hughes <gareth@valinux.com>
  6. */
  7. /*
  8. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  9. * All Rights Reserved.
  10. *
  11. * Permission is hereby granted, free of charge, to any person obtaining a
  12. * copy of this software and associated documentation files (the "Software"),
  13. * to deal in the Software without restriction, including without limitation
  14. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  15. * and/or sell copies of the Software, and to permit persons to whom the
  16. * Software is furnished to do so, subject to the following conditions:
  17. *
  18. * The above copyright notice and this permission notice (including the next
  19. * paragraph) shall be included in all copies or substantial portions of the
  20. * Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  25. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  26. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  27. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  28. * OTHER DEALINGS IN THE SOFTWARE.
  29. */
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include <drm/drm_gem.h>
  33. #include "amdgpu_drv.h"
  34. #include <drm/drm_pciids.h>
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <linux/pm_runtime.h>
  38. #include <linux/vga_switcheroo.h>
  39. #include "drm_crtc_helper.h"
  40. #include "amdgpu.h"
  41. #include "amdgpu_irq.h"
  42. #include "amdgpu_amdkfd.h"
  43. /*
  44. * KMS wrapper.
  45. * - 3.0.0 - initial driver
  46. * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
  47. */
  48. #define KMS_DRIVER_MAJOR 3
  49. #define KMS_DRIVER_MINOR 1
  50. #define KMS_DRIVER_PATCHLEVEL 0
  51. int amdgpu_vram_limit = 0;
  52. int amdgpu_gart_size = -1; /* auto */
  53. int amdgpu_benchmarking = 0;
  54. int amdgpu_testing = 0;
  55. int amdgpu_audio = -1;
  56. int amdgpu_disp_priority = 0;
  57. int amdgpu_hw_i2c = 0;
  58. int amdgpu_pcie_gen2 = -1;
  59. int amdgpu_msi = -1;
  60. int amdgpu_lockup_timeout = 0;
  61. int amdgpu_dpm = -1;
  62. int amdgpu_smc_load_fw = 1;
  63. int amdgpu_aspm = -1;
  64. int amdgpu_runtime_pm = -1;
  65. int amdgpu_hard_reset = 0;
  66. unsigned amdgpu_ip_block_mask = 0xffffffff;
  67. int amdgpu_bapm = -1;
  68. int amdgpu_deep_color = 0;
  69. int amdgpu_vm_size = 64;
  70. int amdgpu_vm_block_size = -1;
  71. int amdgpu_vm_fault_stop = 0;
  72. int amdgpu_vm_debug = 0;
  73. int amdgpu_exp_hw_support = 0;
  74. int amdgpu_sched_jobs = 32;
  75. int amdgpu_sched_hw_submission = 2;
  76. int amdgpu_powerplay = -1;
  77. MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
  78. module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
  79. MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
  80. module_param_named(gartsize, amdgpu_gart_size, int, 0600);
  81. MODULE_PARM_DESC(benchmark, "Run benchmark");
  82. module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
  83. MODULE_PARM_DESC(test, "Run tests");
  84. module_param_named(test, amdgpu_testing, int, 0444);
  85. MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
  86. module_param_named(audio, amdgpu_audio, int, 0444);
  87. MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
  88. module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
  89. MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
  90. module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
  91. MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
  92. module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
  93. MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
  94. module_param_named(msi, amdgpu_msi, int, 0444);
  95. MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 0 = disable)");
  96. module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
  97. MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
  98. module_param_named(dpm, amdgpu_dpm, int, 0444);
  99. MODULE_PARM_DESC(smc_load_fw, "SMC firmware loading(1 = enable, 0 = disable)");
  100. module_param_named(smc_load_fw, amdgpu_smc_load_fw, int, 0444);
  101. MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
  102. module_param_named(aspm, amdgpu_aspm, int, 0444);
  103. MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
  104. module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
  105. MODULE_PARM_DESC(hard_reset, "PCI config reset (1 = force enable, 0 = disable (default))");
  106. module_param_named(hard_reset, amdgpu_hard_reset, int, 0444);
  107. MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
  108. module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
  109. MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
  110. module_param_named(bapm, amdgpu_bapm, int, 0444);
  111. MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
  112. module_param_named(deep_color, amdgpu_deep_color, int, 0444);
  113. MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
  114. module_param_named(vm_size, amdgpu_vm_size, int, 0444);
  115. MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
  116. module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
  117. MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
  118. module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
  119. MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
  120. module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
  121. MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
  122. module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
  123. MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
  124. module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
  125. MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
  126. module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
  127. #ifdef CONFIG_DRM_AMD_POWERPLAY
  128. MODULE_PARM_DESC(powerplay, "Powerplay component (1 = enable, 0 = disable, -1 = auto (default))");
  129. module_param_named(powerplay, amdgpu_powerplay, int, 0444);
  130. #endif
  131. static struct pci_device_id pciidlist[] = {
  132. #ifdef CONFIG_DRM_AMDGPU_CIK
  133. /* Kaveri */
  134. {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  135. {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  136. {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  137. {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  138. {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  139. {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  140. {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  141. {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  142. {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  143. {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  144. {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  145. {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  146. {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  147. {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  148. {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  149. {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  150. {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  151. {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  152. {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  153. {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  154. {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  155. {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  156. /* Bonaire */
  157. {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  158. {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  159. {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  160. {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  161. {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  162. {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  163. {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  164. {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  165. {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  166. {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  167. {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  168. /* Hawaii */
  169. {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  170. {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  171. {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  172. {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  173. {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  174. {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  175. {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  176. {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  177. {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  178. {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  179. {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  180. {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  181. /* Kabini */
  182. {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  183. {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  184. {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  185. {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  186. {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  187. {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  188. {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  189. {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  190. {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  191. {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  192. {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  193. {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  194. {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  195. {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  196. {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  197. {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  198. /* mullins */
  199. {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  200. {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  201. {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  202. {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  203. {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  204. {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  205. {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  206. {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  207. {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  208. {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  209. {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  210. {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  211. {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  212. {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  213. {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  214. {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  215. #endif
  216. /* topaz */
  217. {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  218. {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  219. {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  220. {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  221. {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  222. /* tonga */
  223. {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  224. {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  225. {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  226. {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  227. {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  228. {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  229. {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  230. {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  231. {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  232. /* fiji */
  233. {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
  234. /* carrizo */
  235. {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  236. {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  237. {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  238. {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  239. {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  240. /* stoney */
  241. {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
  242. {0, 0, 0}
  243. };
  244. MODULE_DEVICE_TABLE(pci, pciidlist);
  245. static struct drm_driver kms_driver;
  246. static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
  247. {
  248. struct apertures_struct *ap;
  249. bool primary = false;
  250. ap = alloc_apertures(1);
  251. if (!ap)
  252. return -ENOMEM;
  253. ap->ranges[0].base = pci_resource_start(pdev, 0);
  254. ap->ranges[0].size = pci_resource_len(pdev, 0);
  255. #ifdef CONFIG_X86
  256. primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  257. #endif
  258. remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
  259. kfree(ap);
  260. return 0;
  261. }
  262. static int amdgpu_pci_probe(struct pci_dev *pdev,
  263. const struct pci_device_id *ent)
  264. {
  265. unsigned long flags = ent->driver_data;
  266. int ret;
  267. if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
  268. DRM_INFO("This hardware requires experimental hardware support.\n"
  269. "See modparam exp_hw_support\n");
  270. return -ENODEV;
  271. }
  272. /* Get rid of things like offb */
  273. ret = amdgpu_kick_out_firmware_fb(pdev);
  274. if (ret)
  275. return ret;
  276. return drm_get_pci_dev(pdev, ent, &kms_driver);
  277. }
  278. static void
  279. amdgpu_pci_remove(struct pci_dev *pdev)
  280. {
  281. struct drm_device *dev = pci_get_drvdata(pdev);
  282. drm_put_dev(dev);
  283. }
  284. static int amdgpu_pmops_suspend(struct device *dev)
  285. {
  286. struct pci_dev *pdev = to_pci_dev(dev);
  287. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  288. return amdgpu_suspend_kms(drm_dev, true, true);
  289. }
  290. static int amdgpu_pmops_resume(struct device *dev)
  291. {
  292. struct pci_dev *pdev = to_pci_dev(dev);
  293. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  294. return amdgpu_resume_kms(drm_dev, true, true);
  295. }
  296. static int amdgpu_pmops_freeze(struct device *dev)
  297. {
  298. struct pci_dev *pdev = to_pci_dev(dev);
  299. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  300. return amdgpu_suspend_kms(drm_dev, false, true);
  301. }
  302. static int amdgpu_pmops_thaw(struct device *dev)
  303. {
  304. struct pci_dev *pdev = to_pci_dev(dev);
  305. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  306. return amdgpu_resume_kms(drm_dev, false, true);
  307. }
  308. static int amdgpu_pmops_runtime_suspend(struct device *dev)
  309. {
  310. struct pci_dev *pdev = to_pci_dev(dev);
  311. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  312. int ret;
  313. if (!amdgpu_device_is_px(drm_dev)) {
  314. pm_runtime_forbid(dev);
  315. return -EBUSY;
  316. }
  317. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  318. drm_kms_helper_poll_disable(drm_dev);
  319. vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
  320. ret = amdgpu_suspend_kms(drm_dev, false, false);
  321. pci_save_state(pdev);
  322. pci_disable_device(pdev);
  323. pci_ignore_hotplug(pdev);
  324. pci_set_power_state(pdev, PCI_D3cold);
  325. drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
  326. return 0;
  327. }
  328. static int amdgpu_pmops_runtime_resume(struct device *dev)
  329. {
  330. struct pci_dev *pdev = to_pci_dev(dev);
  331. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  332. int ret;
  333. if (!amdgpu_device_is_px(drm_dev))
  334. return -EINVAL;
  335. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  336. pci_set_power_state(pdev, PCI_D0);
  337. pci_restore_state(pdev);
  338. ret = pci_enable_device(pdev);
  339. if (ret)
  340. return ret;
  341. pci_set_master(pdev);
  342. ret = amdgpu_resume_kms(drm_dev, false, false);
  343. drm_kms_helper_poll_enable(drm_dev);
  344. vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
  345. drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
  346. return 0;
  347. }
  348. static int amdgpu_pmops_runtime_idle(struct device *dev)
  349. {
  350. struct pci_dev *pdev = to_pci_dev(dev);
  351. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  352. struct drm_crtc *crtc;
  353. if (!amdgpu_device_is_px(drm_dev)) {
  354. pm_runtime_forbid(dev);
  355. return -EBUSY;
  356. }
  357. list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
  358. if (crtc->enabled) {
  359. DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
  360. return -EBUSY;
  361. }
  362. }
  363. pm_runtime_mark_last_busy(dev);
  364. pm_runtime_autosuspend(dev);
  365. /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
  366. return 1;
  367. }
  368. long amdgpu_drm_ioctl(struct file *filp,
  369. unsigned int cmd, unsigned long arg)
  370. {
  371. struct drm_file *file_priv = filp->private_data;
  372. struct drm_device *dev;
  373. long ret;
  374. dev = file_priv->minor->dev;
  375. ret = pm_runtime_get_sync(dev->dev);
  376. if (ret < 0)
  377. return ret;
  378. ret = drm_ioctl(filp, cmd, arg);
  379. pm_runtime_mark_last_busy(dev->dev);
  380. pm_runtime_put_autosuspend(dev->dev);
  381. return ret;
  382. }
  383. static const struct dev_pm_ops amdgpu_pm_ops = {
  384. .suspend = amdgpu_pmops_suspend,
  385. .resume = amdgpu_pmops_resume,
  386. .freeze = amdgpu_pmops_freeze,
  387. .thaw = amdgpu_pmops_thaw,
  388. .poweroff = amdgpu_pmops_freeze,
  389. .restore = amdgpu_pmops_resume,
  390. .runtime_suspend = amdgpu_pmops_runtime_suspend,
  391. .runtime_resume = amdgpu_pmops_runtime_resume,
  392. .runtime_idle = amdgpu_pmops_runtime_idle,
  393. };
  394. static const struct file_operations amdgpu_driver_kms_fops = {
  395. .owner = THIS_MODULE,
  396. .open = drm_open,
  397. .release = drm_release,
  398. .unlocked_ioctl = amdgpu_drm_ioctl,
  399. .mmap = amdgpu_mmap,
  400. .poll = drm_poll,
  401. .read = drm_read,
  402. #ifdef CONFIG_COMPAT
  403. .compat_ioctl = amdgpu_kms_compat_ioctl,
  404. #endif
  405. };
  406. static struct drm_driver kms_driver = {
  407. .driver_features =
  408. DRIVER_USE_AGP |
  409. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
  410. DRIVER_PRIME | DRIVER_RENDER,
  411. .dev_priv_size = 0,
  412. .load = amdgpu_driver_load_kms,
  413. .open = amdgpu_driver_open_kms,
  414. .preclose = amdgpu_driver_preclose_kms,
  415. .postclose = amdgpu_driver_postclose_kms,
  416. .lastclose = amdgpu_driver_lastclose_kms,
  417. .set_busid = drm_pci_set_busid,
  418. .unload = amdgpu_driver_unload_kms,
  419. .get_vblank_counter = amdgpu_get_vblank_counter_kms,
  420. .enable_vblank = amdgpu_enable_vblank_kms,
  421. .disable_vblank = amdgpu_disable_vblank_kms,
  422. .get_vblank_timestamp = amdgpu_get_vblank_timestamp_kms,
  423. .get_scanout_position = amdgpu_get_crtc_scanoutpos,
  424. #if defined(CONFIG_DEBUG_FS)
  425. .debugfs_init = amdgpu_debugfs_init,
  426. .debugfs_cleanup = amdgpu_debugfs_cleanup,
  427. #endif
  428. .irq_preinstall = amdgpu_irq_preinstall,
  429. .irq_postinstall = amdgpu_irq_postinstall,
  430. .irq_uninstall = amdgpu_irq_uninstall,
  431. .irq_handler = amdgpu_irq_handler,
  432. .ioctls = amdgpu_ioctls_kms,
  433. .gem_free_object = amdgpu_gem_object_free,
  434. .gem_open_object = amdgpu_gem_object_open,
  435. .gem_close_object = amdgpu_gem_object_close,
  436. .dumb_create = amdgpu_mode_dumb_create,
  437. .dumb_map_offset = amdgpu_mode_dumb_mmap,
  438. .dumb_destroy = drm_gem_dumb_destroy,
  439. .fops = &amdgpu_driver_kms_fops,
  440. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  441. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  442. .gem_prime_export = amdgpu_gem_prime_export,
  443. .gem_prime_import = drm_gem_prime_import,
  444. .gem_prime_pin = amdgpu_gem_prime_pin,
  445. .gem_prime_unpin = amdgpu_gem_prime_unpin,
  446. .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
  447. .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
  448. .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
  449. .gem_prime_vmap = amdgpu_gem_prime_vmap,
  450. .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
  451. .name = DRIVER_NAME,
  452. .desc = DRIVER_DESC,
  453. .date = DRIVER_DATE,
  454. .major = KMS_DRIVER_MAJOR,
  455. .minor = KMS_DRIVER_MINOR,
  456. .patchlevel = KMS_DRIVER_PATCHLEVEL,
  457. };
  458. static struct drm_driver *driver;
  459. static struct pci_driver *pdriver;
  460. static struct pci_driver amdgpu_kms_pci_driver = {
  461. .name = DRIVER_NAME,
  462. .id_table = pciidlist,
  463. .probe = amdgpu_pci_probe,
  464. .remove = amdgpu_pci_remove,
  465. .driver.pm = &amdgpu_pm_ops,
  466. };
  467. static int __init amdgpu_init(void)
  468. {
  469. #ifdef CONFIG_VGA_CONSOLE
  470. if (vgacon_text_force()) {
  471. DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
  472. return -EINVAL;
  473. }
  474. #endif
  475. DRM_INFO("amdgpu kernel modesetting enabled.\n");
  476. driver = &kms_driver;
  477. pdriver = &amdgpu_kms_pci_driver;
  478. driver->driver_features |= DRIVER_MODESET;
  479. driver->num_ioctls = amdgpu_max_kms_ioctl;
  480. amdgpu_register_atpx_handler();
  481. amdgpu_amdkfd_init();
  482. /* let modprobe override vga console setting */
  483. return drm_pci_init(driver, pdriver);
  484. }
  485. static void __exit amdgpu_exit(void)
  486. {
  487. amdgpu_amdkfd_fini();
  488. drm_pci_exit(driver, pdriver);
  489. amdgpu_unregister_atpx_handler();
  490. }
  491. module_init(amdgpu_init);
  492. module_exit(amdgpu_exit);
  493. MODULE_AUTHOR(DRIVER_AUTHOR);
  494. MODULE_DESCRIPTION(DRIVER_DESC);
  495. MODULE_LICENSE("GPL and additional rights");