amdgpu_ctx.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: monk liu <monk.liu@amd.com>
  23. */
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. int amdgpu_ctx_init(struct amdgpu_device *adev, enum amd_sched_priority pri,
  27. struct amdgpu_ctx *ctx)
  28. {
  29. unsigned i, j;
  30. int r;
  31. memset(ctx, 0, sizeof(*ctx));
  32. ctx->adev = adev;
  33. kref_init(&ctx->refcount);
  34. spin_lock_init(&ctx->ring_lock);
  35. ctx->fences = kzalloc(sizeof(struct fence *) * amdgpu_sched_jobs *
  36. AMDGPU_MAX_RINGS, GFP_KERNEL);
  37. if (!ctx->fences)
  38. return -ENOMEM;
  39. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  40. ctx->rings[i].sequence = 1;
  41. ctx->rings[i].fences = (void *)ctx->fences + sizeof(struct fence *) *
  42. amdgpu_sched_jobs * i;
  43. }
  44. /* create context entity for each ring */
  45. for (i = 0; i < adev->num_rings; i++) {
  46. struct amd_sched_rq *rq;
  47. if (pri >= AMD_SCHED_MAX_PRIORITY) {
  48. kfree(ctx->fences);
  49. return -EINVAL;
  50. }
  51. rq = &adev->rings[i]->sched.sched_rq[pri];
  52. r = amd_sched_entity_init(&adev->rings[i]->sched,
  53. &ctx->rings[i].entity,
  54. rq, amdgpu_sched_jobs);
  55. if (r)
  56. break;
  57. }
  58. if (i < adev->num_rings) {
  59. for (j = 0; j < i; j++)
  60. amd_sched_entity_fini(&adev->rings[j]->sched,
  61. &ctx->rings[j].entity);
  62. kfree(ctx->fences);
  63. return r;
  64. }
  65. return 0;
  66. }
  67. void amdgpu_ctx_fini(struct amdgpu_ctx *ctx)
  68. {
  69. struct amdgpu_device *adev = ctx->adev;
  70. unsigned i, j;
  71. if (!adev)
  72. return;
  73. for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
  74. for (j = 0; j < amdgpu_sched_jobs; ++j)
  75. fence_put(ctx->rings[i].fences[j]);
  76. kfree(ctx->fences);
  77. for (i = 0; i < adev->num_rings; i++)
  78. amd_sched_entity_fini(&adev->rings[i]->sched,
  79. &ctx->rings[i].entity);
  80. }
  81. static int amdgpu_ctx_alloc(struct amdgpu_device *adev,
  82. struct amdgpu_fpriv *fpriv,
  83. uint32_t *id)
  84. {
  85. struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr;
  86. struct amdgpu_ctx *ctx;
  87. int r;
  88. ctx = kmalloc(sizeof(*ctx), GFP_KERNEL);
  89. if (!ctx)
  90. return -ENOMEM;
  91. mutex_lock(&mgr->lock);
  92. r = idr_alloc(&mgr->ctx_handles, ctx, 1, 0, GFP_KERNEL);
  93. if (r < 0) {
  94. mutex_unlock(&mgr->lock);
  95. kfree(ctx);
  96. return r;
  97. }
  98. *id = (uint32_t)r;
  99. r = amdgpu_ctx_init(adev, AMD_SCHED_PRIORITY_NORMAL, ctx);
  100. if (r) {
  101. idr_remove(&mgr->ctx_handles, *id);
  102. *id = 0;
  103. kfree(ctx);
  104. }
  105. mutex_unlock(&mgr->lock);
  106. return r;
  107. }
  108. static void amdgpu_ctx_do_release(struct kref *ref)
  109. {
  110. struct amdgpu_ctx *ctx;
  111. ctx = container_of(ref, struct amdgpu_ctx, refcount);
  112. amdgpu_ctx_fini(ctx);
  113. kfree(ctx);
  114. }
  115. static int amdgpu_ctx_free(struct amdgpu_fpriv *fpriv, uint32_t id)
  116. {
  117. struct amdgpu_ctx_mgr *mgr = &fpriv->ctx_mgr;
  118. struct amdgpu_ctx *ctx;
  119. mutex_lock(&mgr->lock);
  120. ctx = idr_find(&mgr->ctx_handles, id);
  121. if (ctx) {
  122. idr_remove(&mgr->ctx_handles, id);
  123. kref_put(&ctx->refcount, amdgpu_ctx_do_release);
  124. mutex_unlock(&mgr->lock);
  125. return 0;
  126. }
  127. mutex_unlock(&mgr->lock);
  128. return -EINVAL;
  129. }
  130. static int amdgpu_ctx_query(struct amdgpu_device *adev,
  131. struct amdgpu_fpriv *fpriv, uint32_t id,
  132. union drm_amdgpu_ctx_out *out)
  133. {
  134. struct amdgpu_ctx *ctx;
  135. struct amdgpu_ctx_mgr *mgr;
  136. unsigned reset_counter;
  137. if (!fpriv)
  138. return -EINVAL;
  139. mgr = &fpriv->ctx_mgr;
  140. mutex_lock(&mgr->lock);
  141. ctx = idr_find(&mgr->ctx_handles, id);
  142. if (!ctx) {
  143. mutex_unlock(&mgr->lock);
  144. return -EINVAL;
  145. }
  146. /* TODO: these two are always zero */
  147. out->state.flags = 0x0;
  148. out->state.hangs = 0x0;
  149. /* determine if a GPU reset has occured since the last call */
  150. reset_counter = atomic_read(&adev->gpu_reset_counter);
  151. /* TODO: this should ideally return NO, GUILTY, or INNOCENT. */
  152. if (ctx->reset_counter == reset_counter)
  153. out->state.reset_status = AMDGPU_CTX_NO_RESET;
  154. else
  155. out->state.reset_status = AMDGPU_CTX_UNKNOWN_RESET;
  156. ctx->reset_counter = reset_counter;
  157. mutex_unlock(&mgr->lock);
  158. return 0;
  159. }
  160. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  161. struct drm_file *filp)
  162. {
  163. int r;
  164. uint32_t id;
  165. union drm_amdgpu_ctx *args = data;
  166. struct amdgpu_device *adev = dev->dev_private;
  167. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  168. r = 0;
  169. id = args->in.ctx_id;
  170. switch (args->in.op) {
  171. case AMDGPU_CTX_OP_ALLOC_CTX:
  172. r = amdgpu_ctx_alloc(adev, fpriv, &id);
  173. args->out.alloc.ctx_id = id;
  174. break;
  175. case AMDGPU_CTX_OP_FREE_CTX:
  176. r = amdgpu_ctx_free(fpriv, id);
  177. break;
  178. case AMDGPU_CTX_OP_QUERY_STATE:
  179. r = amdgpu_ctx_query(adev, fpriv, id, &args->out);
  180. break;
  181. default:
  182. return -EINVAL;
  183. }
  184. return r;
  185. }
  186. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id)
  187. {
  188. struct amdgpu_ctx *ctx;
  189. struct amdgpu_ctx_mgr *mgr;
  190. if (!fpriv)
  191. return NULL;
  192. mgr = &fpriv->ctx_mgr;
  193. mutex_lock(&mgr->lock);
  194. ctx = idr_find(&mgr->ctx_handles, id);
  195. if (ctx)
  196. kref_get(&ctx->refcount);
  197. mutex_unlock(&mgr->lock);
  198. return ctx;
  199. }
  200. int amdgpu_ctx_put(struct amdgpu_ctx *ctx)
  201. {
  202. if (ctx == NULL)
  203. return -EINVAL;
  204. kref_put(&ctx->refcount, amdgpu_ctx_do_release);
  205. return 0;
  206. }
  207. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  208. struct fence *fence)
  209. {
  210. struct amdgpu_ctx_ring *cring = & ctx->rings[ring->idx];
  211. uint64_t seq = cring->sequence;
  212. unsigned idx = 0;
  213. struct fence *other = NULL;
  214. idx = seq & (amdgpu_sched_jobs - 1);
  215. other = cring->fences[idx];
  216. if (other) {
  217. signed long r;
  218. r = fence_wait_timeout(other, false, MAX_SCHEDULE_TIMEOUT);
  219. if (r < 0)
  220. DRM_ERROR("Error (%ld) waiting for fence!\n", r);
  221. }
  222. fence_get(fence);
  223. spin_lock(&ctx->ring_lock);
  224. cring->fences[idx] = fence;
  225. cring->sequence++;
  226. spin_unlock(&ctx->ring_lock);
  227. fence_put(other);
  228. return seq;
  229. }
  230. struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  231. struct amdgpu_ring *ring, uint64_t seq)
  232. {
  233. struct amdgpu_ctx_ring *cring = & ctx->rings[ring->idx];
  234. struct fence *fence;
  235. spin_lock(&ctx->ring_lock);
  236. if (seq >= cring->sequence) {
  237. spin_unlock(&ctx->ring_lock);
  238. return ERR_PTR(-EINVAL);
  239. }
  240. if (seq + amdgpu_sched_jobs < cring->sequence) {
  241. spin_unlock(&ctx->ring_lock);
  242. return NULL;
  243. }
  244. fence = fence_get(cring->fences[seq & (amdgpu_sched_jobs - 1)]);
  245. spin_unlock(&ctx->ring_lock);
  246. return fence;
  247. }
  248. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr)
  249. {
  250. mutex_init(&mgr->lock);
  251. idr_init(&mgr->ctx_handles);
  252. }
  253. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr)
  254. {
  255. struct amdgpu_ctx *ctx;
  256. struct idr *idp;
  257. uint32_t id;
  258. idp = &mgr->ctx_handles;
  259. idr_for_each_entry(idp, ctx, id) {
  260. if (kref_put(&ctx->refcount, amdgpu_ctx_do_release) != 1)
  261. DRM_ERROR("ctx %p is still alive\n", ctx);
  262. }
  263. idr_destroy(&mgr->ctx_handles);
  264. mutex_destroy(&mgr->lock);
  265. }