omap_irq.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. /*
  2. * drivers/gpu/drm/omapdrm/omap_irq.c
  3. *
  4. * Copyright (C) 2012 Texas Instruments
  5. * Author: Rob Clark <rob.clark@linaro.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "omap_drv.h"
  20. static DEFINE_SPINLOCK(list_lock);
  21. /* call with list_lock and dispc runtime held */
  22. static void omap_irq_update(struct drm_device *dev)
  23. {
  24. struct omap_drm_private *priv = dev->dev_private;
  25. struct omap_drm_irq *irq;
  26. uint32_t irqmask = priv->irq_mask;
  27. assert_spin_locked(&list_lock);
  28. list_for_each_entry(irq, &priv->irq_list, node)
  29. irqmask |= irq->irqmask;
  30. DBG("irqmask=%08x", irqmask);
  31. dispc_write_irqenable(irqmask);
  32. dispc_read_irqenable(); /* flush posted write */
  33. }
  34. static void omap_irq_register(struct drm_device *dev, struct omap_drm_irq *irq)
  35. {
  36. struct omap_drm_private *priv = dev->dev_private;
  37. unsigned long flags;
  38. spin_lock_irqsave(&list_lock, flags);
  39. if (!WARN_ON(irq->registered)) {
  40. irq->registered = true;
  41. list_add(&irq->node, &priv->irq_list);
  42. omap_irq_update(dev);
  43. }
  44. spin_unlock_irqrestore(&list_lock, flags);
  45. }
  46. static void omap_irq_unregister(struct drm_device *dev,
  47. struct omap_drm_irq *irq)
  48. {
  49. unsigned long flags;
  50. spin_lock_irqsave(&list_lock, flags);
  51. if (!WARN_ON(!irq->registered)) {
  52. irq->registered = false;
  53. list_del(&irq->node);
  54. omap_irq_update(dev);
  55. }
  56. spin_unlock_irqrestore(&list_lock, flags);
  57. }
  58. struct omap_irq_wait {
  59. struct omap_drm_irq irq;
  60. int count;
  61. };
  62. static DECLARE_WAIT_QUEUE_HEAD(wait_event);
  63. static void wait_irq(struct omap_drm_irq *irq)
  64. {
  65. struct omap_irq_wait *wait =
  66. container_of(irq, struct omap_irq_wait, irq);
  67. wait->count--;
  68. wake_up_all(&wait_event);
  69. }
  70. struct omap_irq_wait * omap_irq_wait_init(struct drm_device *dev,
  71. uint32_t irqmask, int count)
  72. {
  73. struct omap_irq_wait *wait = kzalloc(sizeof(*wait), GFP_KERNEL);
  74. wait->irq.irq = wait_irq;
  75. wait->irq.irqmask = irqmask;
  76. wait->count = count;
  77. omap_irq_register(dev, &wait->irq);
  78. return wait;
  79. }
  80. int omap_irq_wait(struct drm_device *dev, struct omap_irq_wait *wait,
  81. unsigned long timeout)
  82. {
  83. int ret = wait_event_timeout(wait_event, (wait->count <= 0), timeout);
  84. omap_irq_unregister(dev, &wait->irq);
  85. kfree(wait);
  86. if (ret == 0)
  87. return -1;
  88. return 0;
  89. }
  90. /**
  91. * enable_vblank - enable vblank interrupt events
  92. * @dev: DRM device
  93. * @pipe: which irq to enable
  94. *
  95. * Enable vblank interrupts for @crtc. If the device doesn't have
  96. * a hardware vblank counter, this routine should be a no-op, since
  97. * interrupts will have to stay on to keep the count accurate.
  98. *
  99. * RETURNS
  100. * Zero on success, appropriate errno if the given @crtc's vblank
  101. * interrupt cannot be enabled.
  102. */
  103. int omap_irq_enable_vblank(struct drm_device *dev, unsigned int pipe)
  104. {
  105. struct omap_drm_private *priv = dev->dev_private;
  106. struct drm_crtc *crtc = priv->crtcs[pipe];
  107. unsigned long flags;
  108. DBG("dev=%p, crtc=%u", dev, pipe);
  109. spin_lock_irqsave(&list_lock, flags);
  110. priv->irq_mask |= dispc_mgr_get_vsync_irq(omap_crtc_channel(crtc));
  111. omap_irq_update(dev);
  112. spin_unlock_irqrestore(&list_lock, flags);
  113. return 0;
  114. }
  115. /**
  116. * disable_vblank - disable vblank interrupt events
  117. * @dev: DRM device
  118. * @pipe: which irq to enable
  119. *
  120. * Disable vblank interrupts for @crtc. If the device doesn't have
  121. * a hardware vblank counter, this routine should be a no-op, since
  122. * interrupts will have to stay on to keep the count accurate.
  123. */
  124. void omap_irq_disable_vblank(struct drm_device *dev, unsigned int pipe)
  125. {
  126. struct omap_drm_private *priv = dev->dev_private;
  127. struct drm_crtc *crtc = priv->crtcs[pipe];
  128. unsigned long flags;
  129. DBG("dev=%p, crtc=%u", dev, pipe);
  130. spin_lock_irqsave(&list_lock, flags);
  131. priv->irq_mask &= ~dispc_mgr_get_vsync_irq(omap_crtc_channel(crtc));
  132. omap_irq_update(dev);
  133. spin_unlock_irqrestore(&list_lock, flags);
  134. }
  135. static void omap_irq_fifo_underflow(struct omap_drm_private *priv,
  136. u32 irqstatus)
  137. {
  138. static DEFINE_RATELIMIT_STATE(_rs, DEFAULT_RATELIMIT_INTERVAL,
  139. DEFAULT_RATELIMIT_BURST);
  140. static const struct {
  141. const char *name;
  142. u32 mask;
  143. } sources[] = {
  144. { "gfx", DISPC_IRQ_GFX_FIFO_UNDERFLOW },
  145. { "vid1", DISPC_IRQ_VID1_FIFO_UNDERFLOW },
  146. { "vid2", DISPC_IRQ_VID2_FIFO_UNDERFLOW },
  147. { "vid3", DISPC_IRQ_VID3_FIFO_UNDERFLOW },
  148. };
  149. const u32 mask = DISPC_IRQ_GFX_FIFO_UNDERFLOW
  150. | DISPC_IRQ_VID1_FIFO_UNDERFLOW
  151. | DISPC_IRQ_VID2_FIFO_UNDERFLOW
  152. | DISPC_IRQ_VID3_FIFO_UNDERFLOW;
  153. unsigned int i;
  154. spin_lock(&list_lock);
  155. irqstatus &= priv->irq_mask & mask;
  156. spin_unlock(&list_lock);
  157. if (!irqstatus)
  158. return;
  159. if (!__ratelimit(&_rs))
  160. return;
  161. DRM_ERROR("FIFO underflow on ");
  162. for (i = 0; i < ARRAY_SIZE(sources); ++i) {
  163. if (sources[i].mask & irqstatus)
  164. pr_cont("%s ", sources[i].name);
  165. }
  166. pr_cont("(0x%08x)\n", irqstatus);
  167. }
  168. static void omap_irq_ocp_error_handler(u32 irqstatus)
  169. {
  170. if (!(irqstatus & DISPC_IRQ_OCP_ERR))
  171. return;
  172. DRM_ERROR("OCP error\n");
  173. }
  174. static irqreturn_t omap_irq_handler(int irq, void *arg)
  175. {
  176. struct drm_device *dev = (struct drm_device *) arg;
  177. struct omap_drm_private *priv = dev->dev_private;
  178. struct omap_drm_irq *handler, *n;
  179. unsigned long flags;
  180. unsigned int id;
  181. u32 irqstatus;
  182. irqstatus = dispc_read_irqstatus();
  183. dispc_clear_irqstatus(irqstatus);
  184. dispc_read_irqstatus(); /* flush posted write */
  185. VERB("irqs: %08x", irqstatus);
  186. for (id = 0; id < priv->num_crtcs; id++) {
  187. struct drm_crtc *crtc = priv->crtcs[id];
  188. enum omap_channel channel = omap_crtc_channel(crtc);
  189. if (irqstatus & dispc_mgr_get_vsync_irq(channel)) {
  190. drm_handle_vblank(dev, id);
  191. omap_crtc_vblank_irq(crtc);
  192. }
  193. if (irqstatus & dispc_mgr_get_sync_lost_irq(channel))
  194. omap_crtc_error_irq(crtc, irqstatus);
  195. }
  196. omap_irq_ocp_error_handler(irqstatus);
  197. omap_irq_fifo_underflow(priv, irqstatus);
  198. spin_lock_irqsave(&list_lock, flags);
  199. list_for_each_entry_safe(handler, n, &priv->irq_list, node) {
  200. if (handler->irqmask & irqstatus) {
  201. spin_unlock_irqrestore(&list_lock, flags);
  202. handler->irq(handler);
  203. spin_lock_irqsave(&list_lock, flags);
  204. }
  205. }
  206. spin_unlock_irqrestore(&list_lock, flags);
  207. return IRQ_HANDLED;
  208. }
  209. static const u32 omap_underflow_irqs[] = {
  210. [OMAP_DSS_GFX] = DISPC_IRQ_GFX_FIFO_UNDERFLOW,
  211. [OMAP_DSS_VIDEO1] = DISPC_IRQ_VID1_FIFO_UNDERFLOW,
  212. [OMAP_DSS_VIDEO2] = DISPC_IRQ_VID2_FIFO_UNDERFLOW,
  213. [OMAP_DSS_VIDEO3] = DISPC_IRQ_VID3_FIFO_UNDERFLOW,
  214. };
  215. /*
  216. * We need a special version, instead of just using drm_irq_install(),
  217. * because we need to register the irq via omapdss. Once omapdss and
  218. * omapdrm are merged together we can assign the dispc hwmod data to
  219. * ourselves and drop these and just use drm_irq_{install,uninstall}()
  220. */
  221. int omap_drm_irq_install(struct drm_device *dev)
  222. {
  223. struct omap_drm_private *priv = dev->dev_private;
  224. unsigned int num_mgrs = dss_feat_get_num_mgrs();
  225. unsigned int max_planes;
  226. unsigned int i;
  227. int ret;
  228. INIT_LIST_HEAD(&priv->irq_list);
  229. priv->irq_mask = DISPC_IRQ_OCP_ERR;
  230. max_planes = min(ARRAY_SIZE(priv->planes),
  231. ARRAY_SIZE(omap_underflow_irqs));
  232. for (i = 0; i < max_planes; ++i) {
  233. if (priv->planes[i])
  234. priv->irq_mask |= omap_underflow_irqs[i];
  235. }
  236. for (i = 0; i < num_mgrs; ++i)
  237. priv->irq_mask |= dispc_mgr_get_sync_lost_irq(i);
  238. dispc_runtime_get();
  239. dispc_clear_irqstatus(0xffffffff);
  240. dispc_runtime_put();
  241. ret = dispc_request_irq(omap_irq_handler, dev);
  242. if (ret < 0)
  243. return ret;
  244. dev->irq_enabled = true;
  245. return 0;
  246. }
  247. void omap_drm_irq_uninstall(struct drm_device *dev)
  248. {
  249. unsigned long irqflags;
  250. int i;
  251. if (!dev->irq_enabled)
  252. return;
  253. dev->irq_enabled = false;
  254. /* Wake up any waiters so they don't hang. */
  255. if (dev->num_crtcs) {
  256. spin_lock_irqsave(&dev->vbl_lock, irqflags);
  257. for (i = 0; i < dev->num_crtcs; i++) {
  258. wake_up(&dev->vblank[i].queue);
  259. dev->vblank[i].enabled = false;
  260. dev->vblank[i].last =
  261. dev->driver->get_vblank_counter(dev, i);
  262. }
  263. spin_unlock_irqrestore(&dev->vbl_lock, irqflags);
  264. }
  265. dispc_free_irq(dev);
  266. }