amdgpu_ttm.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <drm/ttm/ttm_bo_api.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_placement.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/ttm/ttm_page_alloc.h>
  37. #include <drm/ttm/ttm_debug.h>
  38. #include <drm/drmP.h>
  39. #include <drm/amdgpu_drm.h>
  40. #include <linux/seq_file.h>
  41. #include <linux/slab.h>
  42. #include <linux/swiotlb.h>
  43. #include <linux/swap.h>
  44. #include <linux/pagemap.h>
  45. #include <linux/debugfs.h>
  46. #include "amdgpu.h"
  47. #include "amdgpu_trace.h"
  48. #include "bif/bif_4_1_d.h"
  49. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  50. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  51. struct ttm_mem_reg *mem, unsigned num_pages,
  52. uint64_t offset, unsigned window,
  53. struct amdgpu_ring *ring,
  54. uint64_t *addr);
  55. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  56. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  57. /*
  58. * Global memory.
  59. */
  60. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  61. {
  62. return ttm_mem_global_init(ref->object);
  63. }
  64. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  65. {
  66. ttm_mem_global_release(ref->object);
  67. }
  68. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  69. {
  70. struct drm_global_reference *global_ref;
  71. struct amdgpu_ring *ring;
  72. struct amd_sched_rq *rq;
  73. int r;
  74. adev->mman.mem_global_referenced = false;
  75. global_ref = &adev->mman.mem_global_ref;
  76. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  77. global_ref->size = sizeof(struct ttm_mem_global);
  78. global_ref->init = &amdgpu_ttm_mem_global_init;
  79. global_ref->release = &amdgpu_ttm_mem_global_release;
  80. r = drm_global_item_ref(global_ref);
  81. if (r) {
  82. DRM_ERROR("Failed setting up TTM memory accounting "
  83. "subsystem.\n");
  84. goto error_mem;
  85. }
  86. adev->mman.bo_global_ref.mem_glob =
  87. adev->mman.mem_global_ref.object;
  88. global_ref = &adev->mman.bo_global_ref.ref;
  89. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  90. global_ref->size = sizeof(struct ttm_bo_global);
  91. global_ref->init = &ttm_bo_global_init;
  92. global_ref->release = &ttm_bo_global_release;
  93. r = drm_global_item_ref(global_ref);
  94. if (r) {
  95. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  96. goto error_bo;
  97. }
  98. mutex_init(&adev->mman.gtt_window_lock);
  99. ring = adev->mman.buffer_funcs_ring;
  100. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  101. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  102. rq, amdgpu_sched_jobs);
  103. if (r) {
  104. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  105. goto error_entity;
  106. }
  107. adev->mman.mem_global_referenced = true;
  108. return 0;
  109. error_entity:
  110. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  111. error_bo:
  112. drm_global_item_unref(&adev->mman.mem_global_ref);
  113. error_mem:
  114. return r;
  115. }
  116. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  117. {
  118. if (adev->mman.mem_global_referenced) {
  119. amd_sched_entity_fini(adev->mman.entity.sched,
  120. &adev->mman.entity);
  121. mutex_destroy(&adev->mman.gtt_window_lock);
  122. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  123. drm_global_item_unref(&adev->mman.mem_global_ref);
  124. adev->mman.mem_global_referenced = false;
  125. }
  126. }
  127. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  128. {
  129. return 0;
  130. }
  131. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  132. struct ttm_mem_type_manager *man)
  133. {
  134. struct amdgpu_device *adev;
  135. adev = amdgpu_ttm_adev(bdev);
  136. switch (type) {
  137. case TTM_PL_SYSTEM:
  138. /* System memory */
  139. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  140. man->available_caching = TTM_PL_MASK_CACHING;
  141. man->default_caching = TTM_PL_FLAG_CACHED;
  142. break;
  143. case TTM_PL_TT:
  144. man->func = &amdgpu_gtt_mgr_func;
  145. man->gpu_offset = adev->mc.gart_start;
  146. man->available_caching = TTM_PL_MASK_CACHING;
  147. man->default_caching = TTM_PL_FLAG_CACHED;
  148. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  149. break;
  150. case TTM_PL_VRAM:
  151. /* "On-card" video ram */
  152. man->func = &amdgpu_vram_mgr_func;
  153. man->gpu_offset = adev->mc.vram_start;
  154. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  155. TTM_MEMTYPE_FLAG_MAPPABLE;
  156. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  157. man->default_caching = TTM_PL_FLAG_WC;
  158. break;
  159. case AMDGPU_PL_GDS:
  160. case AMDGPU_PL_GWS:
  161. case AMDGPU_PL_OA:
  162. /* On-chip GDS memory*/
  163. man->func = &ttm_bo_manager_func;
  164. man->gpu_offset = 0;
  165. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  166. man->available_caching = TTM_PL_FLAG_UNCACHED;
  167. man->default_caching = TTM_PL_FLAG_UNCACHED;
  168. break;
  169. default:
  170. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  171. return -EINVAL;
  172. }
  173. return 0;
  174. }
  175. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  176. struct ttm_placement *placement)
  177. {
  178. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  179. struct amdgpu_bo *abo;
  180. static const struct ttm_place placements = {
  181. .fpfn = 0,
  182. .lpfn = 0,
  183. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  184. };
  185. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  186. placement->placement = &placements;
  187. placement->busy_placement = &placements;
  188. placement->num_placement = 1;
  189. placement->num_busy_placement = 1;
  190. return;
  191. }
  192. abo = container_of(bo, struct amdgpu_bo, tbo);
  193. switch (bo->mem.mem_type) {
  194. case TTM_PL_VRAM:
  195. if (adev->mman.buffer_funcs &&
  196. adev->mman.buffer_funcs_ring &&
  197. adev->mman.buffer_funcs_ring->ready == false) {
  198. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  199. } else if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
  200. !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
  201. unsigned fpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  202. struct drm_mm_node *node = bo->mem.mm_node;
  203. unsigned long pages_left;
  204. for (pages_left = bo->mem.num_pages;
  205. pages_left;
  206. pages_left -= node->size, node++) {
  207. if (node->start < fpfn)
  208. break;
  209. }
  210. if (!pages_left)
  211. goto gtt;
  212. /* Try evicting to the CPU inaccessible part of VRAM
  213. * first, but only set GTT as busy placement, so this
  214. * BO will be evicted to GTT rather than causing other
  215. * BOs to be evicted from VRAM
  216. */
  217. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  218. AMDGPU_GEM_DOMAIN_GTT);
  219. abo->placements[0].fpfn = fpfn;
  220. abo->placements[0].lpfn = 0;
  221. abo->placement.busy_placement = &abo->placements[1];
  222. abo->placement.num_busy_placement = 1;
  223. } else {
  224. gtt:
  225. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  226. }
  227. break;
  228. case TTM_PL_TT:
  229. default:
  230. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  231. }
  232. *placement = abo->placement;
  233. }
  234. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  235. {
  236. struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
  237. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  238. return -EPERM;
  239. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  240. filp->private_data);
  241. }
  242. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  243. struct ttm_mem_reg *new_mem)
  244. {
  245. struct ttm_mem_reg *old_mem = &bo->mem;
  246. BUG_ON(old_mem->mm_node != NULL);
  247. *old_mem = *new_mem;
  248. new_mem->mm_node = NULL;
  249. }
  250. static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  251. struct drm_mm_node *mm_node,
  252. struct ttm_mem_reg *mem)
  253. {
  254. uint64_t addr = 0;
  255. if (mem->mem_type != TTM_PL_TT ||
  256. amdgpu_gtt_mgr_is_allocated(mem)) {
  257. addr = mm_node->start << PAGE_SHIFT;
  258. addr += bo->bdev->man[mem->mem_type].gpu_offset;
  259. }
  260. return addr;
  261. }
  262. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  263. bool evict, bool no_wait_gpu,
  264. struct ttm_mem_reg *new_mem,
  265. struct ttm_mem_reg *old_mem)
  266. {
  267. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  268. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  269. struct drm_mm_node *old_mm, *new_mm;
  270. uint64_t old_start, old_size, new_start, new_size;
  271. unsigned long num_pages;
  272. struct dma_fence *fence = NULL;
  273. int r;
  274. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  275. if (!ring->ready) {
  276. DRM_ERROR("Trying to move memory with ring turned off.\n");
  277. return -EINVAL;
  278. }
  279. old_mm = old_mem->mm_node;
  280. old_size = old_mm->size;
  281. old_start = amdgpu_mm_node_addr(bo, old_mm, old_mem);
  282. new_mm = new_mem->mm_node;
  283. new_size = new_mm->size;
  284. new_start = amdgpu_mm_node_addr(bo, new_mm, new_mem);
  285. num_pages = new_mem->num_pages;
  286. mutex_lock(&adev->mman.gtt_window_lock);
  287. while (num_pages) {
  288. unsigned long cur_pages = min(min(old_size, new_size),
  289. (u64)AMDGPU_GTT_MAX_TRANSFER_SIZE);
  290. uint64_t from = old_start, to = new_start;
  291. struct dma_fence *next;
  292. if (old_mem->mem_type == TTM_PL_TT &&
  293. !amdgpu_gtt_mgr_is_allocated(old_mem)) {
  294. r = amdgpu_map_buffer(bo, old_mem, cur_pages,
  295. old_start, 0, ring, &from);
  296. if (r)
  297. goto error;
  298. }
  299. if (new_mem->mem_type == TTM_PL_TT &&
  300. !amdgpu_gtt_mgr_is_allocated(new_mem)) {
  301. r = amdgpu_map_buffer(bo, new_mem, cur_pages,
  302. new_start, 1, ring, &to);
  303. if (r)
  304. goto error;
  305. }
  306. r = amdgpu_copy_buffer(ring, from, to,
  307. cur_pages * PAGE_SIZE,
  308. bo->resv, &next, false, true);
  309. if (r)
  310. goto error;
  311. dma_fence_put(fence);
  312. fence = next;
  313. num_pages -= cur_pages;
  314. if (!num_pages)
  315. break;
  316. old_size -= cur_pages;
  317. if (!old_size) {
  318. old_start = amdgpu_mm_node_addr(bo, ++old_mm, old_mem);
  319. old_size = old_mm->size;
  320. } else {
  321. old_start += cur_pages * PAGE_SIZE;
  322. }
  323. new_size -= cur_pages;
  324. if (!new_size) {
  325. new_start = amdgpu_mm_node_addr(bo, ++new_mm, new_mem);
  326. new_size = new_mm->size;
  327. } else {
  328. new_start += cur_pages * PAGE_SIZE;
  329. }
  330. }
  331. mutex_unlock(&adev->mman.gtt_window_lock);
  332. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  333. dma_fence_put(fence);
  334. return r;
  335. error:
  336. mutex_unlock(&adev->mman.gtt_window_lock);
  337. if (fence)
  338. dma_fence_wait(fence, false);
  339. dma_fence_put(fence);
  340. return r;
  341. }
  342. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  343. bool evict, bool interruptible,
  344. bool no_wait_gpu,
  345. struct ttm_mem_reg *new_mem)
  346. {
  347. struct amdgpu_device *adev;
  348. struct ttm_mem_reg *old_mem = &bo->mem;
  349. struct ttm_mem_reg tmp_mem;
  350. struct ttm_place placements;
  351. struct ttm_placement placement;
  352. int r;
  353. adev = amdgpu_ttm_adev(bo->bdev);
  354. tmp_mem = *new_mem;
  355. tmp_mem.mm_node = NULL;
  356. placement.num_placement = 1;
  357. placement.placement = &placements;
  358. placement.num_busy_placement = 1;
  359. placement.busy_placement = &placements;
  360. placements.fpfn = 0;
  361. placements.lpfn = 0;
  362. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  363. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  364. interruptible, no_wait_gpu);
  365. if (unlikely(r)) {
  366. return r;
  367. }
  368. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  369. if (unlikely(r)) {
  370. goto out_cleanup;
  371. }
  372. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  373. if (unlikely(r)) {
  374. goto out_cleanup;
  375. }
  376. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  377. if (unlikely(r)) {
  378. goto out_cleanup;
  379. }
  380. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  381. out_cleanup:
  382. ttm_bo_mem_put(bo, &tmp_mem);
  383. return r;
  384. }
  385. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  386. bool evict, bool interruptible,
  387. bool no_wait_gpu,
  388. struct ttm_mem_reg *new_mem)
  389. {
  390. struct amdgpu_device *adev;
  391. struct ttm_mem_reg *old_mem = &bo->mem;
  392. struct ttm_mem_reg tmp_mem;
  393. struct ttm_placement placement;
  394. struct ttm_place placements;
  395. int r;
  396. adev = amdgpu_ttm_adev(bo->bdev);
  397. tmp_mem = *new_mem;
  398. tmp_mem.mm_node = NULL;
  399. placement.num_placement = 1;
  400. placement.placement = &placements;
  401. placement.num_busy_placement = 1;
  402. placement.busy_placement = &placements;
  403. placements.fpfn = 0;
  404. placements.lpfn = 0;
  405. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  406. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  407. interruptible, no_wait_gpu);
  408. if (unlikely(r)) {
  409. return r;
  410. }
  411. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  412. if (unlikely(r)) {
  413. goto out_cleanup;
  414. }
  415. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  416. if (unlikely(r)) {
  417. goto out_cleanup;
  418. }
  419. out_cleanup:
  420. ttm_bo_mem_put(bo, &tmp_mem);
  421. return r;
  422. }
  423. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  424. bool evict, bool interruptible,
  425. bool no_wait_gpu,
  426. struct ttm_mem_reg *new_mem)
  427. {
  428. struct amdgpu_device *adev;
  429. struct amdgpu_bo *abo;
  430. struct ttm_mem_reg *old_mem = &bo->mem;
  431. int r;
  432. /* Can't move a pinned BO */
  433. abo = container_of(bo, struct amdgpu_bo, tbo);
  434. if (WARN_ON_ONCE(abo->pin_count > 0))
  435. return -EINVAL;
  436. adev = amdgpu_ttm_adev(bo->bdev);
  437. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  438. amdgpu_move_null(bo, new_mem);
  439. return 0;
  440. }
  441. if ((old_mem->mem_type == TTM_PL_TT &&
  442. new_mem->mem_type == TTM_PL_SYSTEM) ||
  443. (old_mem->mem_type == TTM_PL_SYSTEM &&
  444. new_mem->mem_type == TTM_PL_TT)) {
  445. /* bind is enough */
  446. amdgpu_move_null(bo, new_mem);
  447. return 0;
  448. }
  449. if (adev->mman.buffer_funcs == NULL ||
  450. adev->mman.buffer_funcs_ring == NULL ||
  451. !adev->mman.buffer_funcs_ring->ready) {
  452. /* use memcpy */
  453. goto memcpy;
  454. }
  455. if (old_mem->mem_type == TTM_PL_VRAM &&
  456. new_mem->mem_type == TTM_PL_SYSTEM) {
  457. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  458. no_wait_gpu, new_mem);
  459. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  460. new_mem->mem_type == TTM_PL_VRAM) {
  461. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  462. no_wait_gpu, new_mem);
  463. } else {
  464. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  465. }
  466. if (r) {
  467. memcpy:
  468. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  469. if (r) {
  470. return r;
  471. }
  472. }
  473. if (bo->type == ttm_bo_type_device &&
  474. new_mem->mem_type == TTM_PL_VRAM &&
  475. old_mem->mem_type != TTM_PL_VRAM) {
  476. /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
  477. * accesses the BO after it's moved.
  478. */
  479. abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  480. }
  481. /* update statistics */
  482. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  483. return 0;
  484. }
  485. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  486. {
  487. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  488. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  489. mem->bus.addr = NULL;
  490. mem->bus.offset = 0;
  491. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  492. mem->bus.base = 0;
  493. mem->bus.is_iomem = false;
  494. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  495. return -EINVAL;
  496. switch (mem->mem_type) {
  497. case TTM_PL_SYSTEM:
  498. /* system memory */
  499. return 0;
  500. case TTM_PL_TT:
  501. break;
  502. case TTM_PL_VRAM:
  503. mem->bus.offset = mem->start << PAGE_SHIFT;
  504. /* check if it's visible */
  505. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  506. return -EINVAL;
  507. mem->bus.base = adev->mc.aper_base;
  508. mem->bus.is_iomem = true;
  509. break;
  510. default:
  511. return -EINVAL;
  512. }
  513. return 0;
  514. }
  515. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  516. {
  517. }
  518. static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
  519. unsigned long page_offset)
  520. {
  521. struct drm_mm_node *mm = bo->mem.mm_node;
  522. uint64_t size = mm->size;
  523. uint64_t offset = page_offset;
  524. page_offset = do_div(offset, size);
  525. mm += offset;
  526. return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start + page_offset;
  527. }
  528. /*
  529. * TTM backend functions.
  530. */
  531. struct amdgpu_ttm_gup_task_list {
  532. struct list_head list;
  533. struct task_struct *task;
  534. };
  535. struct amdgpu_ttm_tt {
  536. struct ttm_dma_tt ttm;
  537. struct amdgpu_device *adev;
  538. u64 offset;
  539. uint64_t userptr;
  540. struct mm_struct *usermm;
  541. uint32_t userflags;
  542. spinlock_t guptasklock;
  543. struct list_head guptasks;
  544. atomic_t mmu_invalidations;
  545. struct list_head list;
  546. };
  547. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  548. {
  549. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  550. unsigned int flags = 0;
  551. unsigned pinned = 0;
  552. int r;
  553. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  554. flags |= FOLL_WRITE;
  555. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  556. /* check that we only use anonymous memory
  557. to prevent problems with writeback */
  558. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  559. struct vm_area_struct *vma;
  560. vma = find_vma(gtt->usermm, gtt->userptr);
  561. if (!vma || vma->vm_file || vma->vm_end < end)
  562. return -EPERM;
  563. }
  564. do {
  565. unsigned num_pages = ttm->num_pages - pinned;
  566. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  567. struct page **p = pages + pinned;
  568. struct amdgpu_ttm_gup_task_list guptask;
  569. guptask.task = current;
  570. spin_lock(&gtt->guptasklock);
  571. list_add(&guptask.list, &gtt->guptasks);
  572. spin_unlock(&gtt->guptasklock);
  573. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  574. spin_lock(&gtt->guptasklock);
  575. list_del(&guptask.list);
  576. spin_unlock(&gtt->guptasklock);
  577. if (r < 0)
  578. goto release_pages;
  579. pinned += r;
  580. } while (pinned < ttm->num_pages);
  581. return 0;
  582. release_pages:
  583. release_pages(pages, pinned, 0);
  584. return r;
  585. }
  586. static void amdgpu_trace_dma_map(struct ttm_tt *ttm)
  587. {
  588. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  589. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  590. ttm_trace_dma_map(adev->dev, &gtt->ttm);
  591. }
  592. static void amdgpu_trace_dma_unmap(struct ttm_tt *ttm)
  593. {
  594. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  595. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  596. ttm_trace_dma_unmap(adev->dev, &gtt->ttm);
  597. }
  598. /* prepare the sg table with the user pages */
  599. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  600. {
  601. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  602. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  603. unsigned nents;
  604. int r;
  605. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  606. enum dma_data_direction direction = write ?
  607. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  608. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  609. ttm->num_pages << PAGE_SHIFT,
  610. GFP_KERNEL);
  611. if (r)
  612. goto release_sg;
  613. r = -ENOMEM;
  614. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  615. if (nents != ttm->sg->nents)
  616. goto release_sg;
  617. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  618. gtt->ttm.dma_address, ttm->num_pages);
  619. amdgpu_trace_dma_map(ttm);
  620. return 0;
  621. release_sg:
  622. kfree(ttm->sg);
  623. return r;
  624. }
  625. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  626. {
  627. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  628. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  629. struct sg_page_iter sg_iter;
  630. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  631. enum dma_data_direction direction = write ?
  632. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  633. /* double check that we don't free the table twice */
  634. if (!ttm->sg->sgl)
  635. return;
  636. /* free the sg table and pages again */
  637. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  638. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  639. struct page *page = sg_page_iter_page(&sg_iter);
  640. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  641. set_page_dirty(page);
  642. mark_page_accessed(page);
  643. put_page(page);
  644. }
  645. amdgpu_trace_dma_unmap(ttm);
  646. sg_free_table(ttm->sg);
  647. }
  648. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  649. struct ttm_mem_reg *bo_mem)
  650. {
  651. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  652. uint64_t flags;
  653. int r = 0;
  654. if (gtt->userptr) {
  655. r = amdgpu_ttm_tt_pin_userptr(ttm);
  656. if (r) {
  657. DRM_ERROR("failed to pin userptr\n");
  658. return r;
  659. }
  660. }
  661. if (!ttm->num_pages) {
  662. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  663. ttm->num_pages, bo_mem, ttm);
  664. }
  665. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  666. bo_mem->mem_type == AMDGPU_PL_GWS ||
  667. bo_mem->mem_type == AMDGPU_PL_OA)
  668. return -EINVAL;
  669. if (!amdgpu_gtt_mgr_is_allocated(bo_mem))
  670. return 0;
  671. spin_lock(&gtt->adev->gtt_list_lock);
  672. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  673. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  674. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  675. ttm->pages, gtt->ttm.dma_address, flags);
  676. if (r) {
  677. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  678. ttm->num_pages, gtt->offset);
  679. goto error_gart_bind;
  680. }
  681. list_add_tail(&gtt->list, &gtt->adev->gtt_list);
  682. error_gart_bind:
  683. spin_unlock(&gtt->adev->gtt_list_lock);
  684. return r;
  685. }
  686. bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
  687. {
  688. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  689. return gtt && !list_empty(&gtt->list);
  690. }
  691. int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
  692. {
  693. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  694. struct ttm_tt *ttm = bo->ttm;
  695. struct ttm_mem_reg tmp;
  696. struct ttm_placement placement;
  697. struct ttm_place placements;
  698. int r;
  699. if (!ttm || amdgpu_ttm_is_bound(ttm))
  700. return 0;
  701. tmp = bo->mem;
  702. tmp.mm_node = NULL;
  703. placement.num_placement = 1;
  704. placement.placement = &placements;
  705. placement.num_busy_placement = 1;
  706. placement.busy_placement = &placements;
  707. placements.fpfn = 0;
  708. placements.lpfn = adev->mc.gart_size >> PAGE_SHIFT;
  709. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  710. r = ttm_bo_mem_space(bo, &placement, &tmp, true, false);
  711. if (unlikely(r))
  712. return r;
  713. r = ttm_bo_move_ttm(bo, true, false, &tmp);
  714. if (unlikely(r))
  715. ttm_bo_mem_put(bo, &tmp);
  716. else
  717. bo->offset = (bo->mem.start << PAGE_SHIFT) +
  718. bo->bdev->man[bo->mem.mem_type].gpu_offset;
  719. return r;
  720. }
  721. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
  722. {
  723. struct amdgpu_ttm_tt *gtt, *tmp;
  724. struct ttm_mem_reg bo_mem;
  725. uint64_t flags;
  726. int r;
  727. bo_mem.mem_type = TTM_PL_TT;
  728. spin_lock(&adev->gtt_list_lock);
  729. list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
  730. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
  731. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  732. gtt->ttm.ttm.pages, gtt->ttm.dma_address,
  733. flags);
  734. if (r) {
  735. spin_unlock(&adev->gtt_list_lock);
  736. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  737. gtt->ttm.ttm.num_pages, gtt->offset);
  738. return r;
  739. }
  740. }
  741. spin_unlock(&adev->gtt_list_lock);
  742. return 0;
  743. }
  744. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  745. {
  746. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  747. int r;
  748. if (gtt->userptr)
  749. amdgpu_ttm_tt_unpin_userptr(ttm);
  750. if (!amdgpu_ttm_is_bound(ttm))
  751. return 0;
  752. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  753. spin_lock(&gtt->adev->gtt_list_lock);
  754. r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  755. if (r) {
  756. DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
  757. gtt->ttm.ttm.num_pages, gtt->offset);
  758. goto error_unbind;
  759. }
  760. list_del_init(&gtt->list);
  761. error_unbind:
  762. spin_unlock(&gtt->adev->gtt_list_lock);
  763. return r;
  764. }
  765. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  766. {
  767. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  768. ttm_dma_tt_fini(&gtt->ttm);
  769. kfree(gtt);
  770. }
  771. static struct ttm_backend_func amdgpu_backend_func = {
  772. .bind = &amdgpu_ttm_backend_bind,
  773. .unbind = &amdgpu_ttm_backend_unbind,
  774. .destroy = &amdgpu_ttm_backend_destroy,
  775. };
  776. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  777. unsigned long size, uint32_t page_flags,
  778. struct page *dummy_read_page)
  779. {
  780. struct amdgpu_device *adev;
  781. struct amdgpu_ttm_tt *gtt;
  782. adev = amdgpu_ttm_adev(bdev);
  783. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  784. if (gtt == NULL) {
  785. return NULL;
  786. }
  787. gtt->ttm.ttm.func = &amdgpu_backend_func;
  788. gtt->adev = adev;
  789. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  790. kfree(gtt);
  791. return NULL;
  792. }
  793. INIT_LIST_HEAD(&gtt->list);
  794. return &gtt->ttm.ttm;
  795. }
  796. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  797. {
  798. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  799. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  800. unsigned i;
  801. int r;
  802. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  803. if (ttm->state != tt_unpopulated)
  804. return 0;
  805. if (gtt && gtt->userptr) {
  806. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  807. if (!ttm->sg)
  808. return -ENOMEM;
  809. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  810. ttm->state = tt_unbound;
  811. return 0;
  812. }
  813. if (slave && ttm->sg) {
  814. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  815. gtt->ttm.dma_address, ttm->num_pages);
  816. ttm->state = tt_unbound;
  817. r = 0;
  818. goto trace_mappings;
  819. }
  820. #ifdef CONFIG_SWIOTLB
  821. if (swiotlb_nr_tbl()) {
  822. r = ttm_dma_populate(&gtt->ttm, adev->dev);
  823. goto trace_mappings;
  824. }
  825. #endif
  826. r = ttm_pool_populate(ttm);
  827. if (r) {
  828. return r;
  829. }
  830. for (i = 0; i < ttm->num_pages; i++) {
  831. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  832. 0, PAGE_SIZE,
  833. PCI_DMA_BIDIRECTIONAL);
  834. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  835. while (i--) {
  836. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  837. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  838. gtt->ttm.dma_address[i] = 0;
  839. }
  840. ttm_pool_unpopulate(ttm);
  841. return -EFAULT;
  842. }
  843. }
  844. r = 0;
  845. trace_mappings:
  846. if (likely(!r))
  847. amdgpu_trace_dma_map(ttm);
  848. return r;
  849. }
  850. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  851. {
  852. struct amdgpu_device *adev;
  853. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  854. unsigned i;
  855. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  856. if (gtt && gtt->userptr) {
  857. kfree(ttm->sg);
  858. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  859. return;
  860. }
  861. if (slave)
  862. return;
  863. adev = amdgpu_ttm_adev(ttm->bdev);
  864. amdgpu_trace_dma_unmap(ttm);
  865. #ifdef CONFIG_SWIOTLB
  866. if (swiotlb_nr_tbl()) {
  867. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  868. return;
  869. }
  870. #endif
  871. for (i = 0; i < ttm->num_pages; i++) {
  872. if (gtt->ttm.dma_address[i]) {
  873. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  874. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  875. }
  876. }
  877. ttm_pool_unpopulate(ttm);
  878. }
  879. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  880. uint32_t flags)
  881. {
  882. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  883. if (gtt == NULL)
  884. return -EINVAL;
  885. gtt->userptr = addr;
  886. gtt->usermm = current->mm;
  887. gtt->userflags = flags;
  888. spin_lock_init(&gtt->guptasklock);
  889. INIT_LIST_HEAD(&gtt->guptasks);
  890. atomic_set(&gtt->mmu_invalidations, 0);
  891. return 0;
  892. }
  893. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  894. {
  895. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  896. if (gtt == NULL)
  897. return NULL;
  898. return gtt->usermm;
  899. }
  900. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  901. unsigned long end)
  902. {
  903. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  904. struct amdgpu_ttm_gup_task_list *entry;
  905. unsigned long size;
  906. if (gtt == NULL || !gtt->userptr)
  907. return false;
  908. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  909. if (gtt->userptr > end || gtt->userptr + size <= start)
  910. return false;
  911. spin_lock(&gtt->guptasklock);
  912. list_for_each_entry(entry, &gtt->guptasks, list) {
  913. if (entry->task == current) {
  914. spin_unlock(&gtt->guptasklock);
  915. return false;
  916. }
  917. }
  918. spin_unlock(&gtt->guptasklock);
  919. atomic_inc(&gtt->mmu_invalidations);
  920. return true;
  921. }
  922. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  923. int *last_invalidated)
  924. {
  925. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  926. int prev_invalidated = *last_invalidated;
  927. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  928. return prev_invalidated != *last_invalidated;
  929. }
  930. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  931. {
  932. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  933. if (gtt == NULL)
  934. return false;
  935. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  936. }
  937. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  938. struct ttm_mem_reg *mem)
  939. {
  940. uint64_t flags = 0;
  941. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  942. flags |= AMDGPU_PTE_VALID;
  943. if (mem && mem->mem_type == TTM_PL_TT) {
  944. flags |= AMDGPU_PTE_SYSTEM;
  945. if (ttm->caching_state == tt_cached)
  946. flags |= AMDGPU_PTE_SNOOPED;
  947. }
  948. flags |= adev->gart.gart_pte_flags;
  949. flags |= AMDGPU_PTE_READABLE;
  950. if (!amdgpu_ttm_tt_is_readonly(ttm))
  951. flags |= AMDGPU_PTE_WRITEABLE;
  952. return flags;
  953. }
  954. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  955. const struct ttm_place *place)
  956. {
  957. unsigned long num_pages = bo->mem.num_pages;
  958. struct drm_mm_node *node = bo->mem.mm_node;
  959. if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
  960. return ttm_bo_eviction_valuable(bo, place);
  961. switch (bo->mem.mem_type) {
  962. case TTM_PL_TT:
  963. return true;
  964. case TTM_PL_VRAM:
  965. /* Check each drm MM node individually */
  966. while (num_pages) {
  967. if (place->fpfn < (node->start + node->size) &&
  968. !(place->lpfn && place->lpfn <= node->start))
  969. return true;
  970. num_pages -= node->size;
  971. ++node;
  972. }
  973. break;
  974. default:
  975. break;
  976. }
  977. return ttm_bo_eviction_valuable(bo, place);
  978. }
  979. static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
  980. unsigned long offset,
  981. void *buf, int len, int write)
  982. {
  983. struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
  984. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  985. struct drm_mm_node *nodes = abo->tbo.mem.mm_node;
  986. uint32_t value = 0;
  987. int ret = 0;
  988. uint64_t pos;
  989. unsigned long flags;
  990. if (bo->mem.mem_type != TTM_PL_VRAM)
  991. return -EIO;
  992. while (offset >= (nodes->size << PAGE_SHIFT)) {
  993. offset -= nodes->size << PAGE_SHIFT;
  994. ++nodes;
  995. }
  996. pos = (nodes->start << PAGE_SHIFT) + offset;
  997. while (len && pos < adev->mc.mc_vram_size) {
  998. uint64_t aligned_pos = pos & ~(uint64_t)3;
  999. uint32_t bytes = 4 - (pos & 3);
  1000. uint32_t shift = (pos & 3) * 8;
  1001. uint32_t mask = 0xffffffff << shift;
  1002. if (len < bytes) {
  1003. mask &= 0xffffffff >> (bytes - len) * 8;
  1004. bytes = len;
  1005. }
  1006. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1007. WREG32(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
  1008. WREG32(mmMM_INDEX_HI, aligned_pos >> 31);
  1009. if (!write || mask != 0xffffffff)
  1010. value = RREG32(mmMM_DATA);
  1011. if (write) {
  1012. value &= ~mask;
  1013. value |= (*(uint32_t *)buf << shift) & mask;
  1014. WREG32(mmMM_DATA, value);
  1015. }
  1016. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1017. if (!write) {
  1018. value = (value & mask) >> shift;
  1019. memcpy(buf, &value, bytes);
  1020. }
  1021. ret += bytes;
  1022. buf = (uint8_t *)buf + bytes;
  1023. pos += bytes;
  1024. len -= bytes;
  1025. if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
  1026. ++nodes;
  1027. pos = (nodes->start << PAGE_SHIFT);
  1028. }
  1029. }
  1030. return ret;
  1031. }
  1032. static struct ttm_bo_driver amdgpu_bo_driver = {
  1033. .ttm_tt_create = &amdgpu_ttm_tt_create,
  1034. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  1035. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  1036. .invalidate_caches = &amdgpu_invalidate_caches,
  1037. .init_mem_type = &amdgpu_init_mem_type,
  1038. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  1039. .evict_flags = &amdgpu_evict_flags,
  1040. .move = &amdgpu_bo_move,
  1041. .verify_access = &amdgpu_verify_access,
  1042. .move_notify = &amdgpu_bo_move_notify,
  1043. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  1044. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  1045. .io_mem_free = &amdgpu_ttm_io_mem_free,
  1046. .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
  1047. .access_memory = &amdgpu_ttm_access_memory
  1048. };
  1049. int amdgpu_ttm_init(struct amdgpu_device *adev)
  1050. {
  1051. uint64_t gtt_size;
  1052. int r;
  1053. u64 vis_vram_limit;
  1054. r = amdgpu_ttm_global_init(adev);
  1055. if (r) {
  1056. return r;
  1057. }
  1058. /* No others user of address space so set it to 0 */
  1059. r = ttm_bo_device_init(&adev->mman.bdev,
  1060. adev->mman.bo_global_ref.ref.object,
  1061. &amdgpu_bo_driver,
  1062. adev->ddev->anon_inode->i_mapping,
  1063. DRM_FILE_PAGE_OFFSET,
  1064. adev->need_dma32);
  1065. if (r) {
  1066. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  1067. return r;
  1068. }
  1069. adev->mman.initialized = true;
  1070. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  1071. adev->mc.real_vram_size >> PAGE_SHIFT);
  1072. if (r) {
  1073. DRM_ERROR("Failed initializing VRAM heap.\n");
  1074. return r;
  1075. }
  1076. /* Reduce size of CPU-visible VRAM if requested */
  1077. vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
  1078. if (amdgpu_vis_vram_limit > 0 &&
  1079. vis_vram_limit <= adev->mc.visible_vram_size)
  1080. adev->mc.visible_vram_size = vis_vram_limit;
  1081. /* Change the size here instead of the init above so only lpfn is affected */
  1082. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  1083. r = amdgpu_bo_create_kernel(adev, adev->mc.stolen_size, PAGE_SIZE,
  1084. AMDGPU_GEM_DOMAIN_VRAM,
  1085. &adev->stolen_vga_memory,
  1086. NULL, NULL);
  1087. if (r)
  1088. return r;
  1089. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  1090. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  1091. if (amdgpu_gtt_size == -1)
  1092. gtt_size = max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  1093. adev->mc.mc_vram_size);
  1094. else
  1095. gtt_size = (uint64_t)amdgpu_gtt_size << 20;
  1096. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
  1097. if (r) {
  1098. DRM_ERROR("Failed initializing GTT heap.\n");
  1099. return r;
  1100. }
  1101. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  1102. (unsigned)(gtt_size / (1024 * 1024)));
  1103. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  1104. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  1105. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  1106. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  1107. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  1108. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  1109. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  1110. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  1111. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  1112. /* GDS Memory */
  1113. if (adev->gds.mem.total_size) {
  1114. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  1115. adev->gds.mem.total_size >> PAGE_SHIFT);
  1116. if (r) {
  1117. DRM_ERROR("Failed initializing GDS heap.\n");
  1118. return r;
  1119. }
  1120. }
  1121. /* GWS */
  1122. if (adev->gds.gws.total_size) {
  1123. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1124. adev->gds.gws.total_size >> PAGE_SHIFT);
  1125. if (r) {
  1126. DRM_ERROR("Failed initializing gws heap.\n");
  1127. return r;
  1128. }
  1129. }
  1130. /* OA */
  1131. if (adev->gds.oa.total_size) {
  1132. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1133. adev->gds.oa.total_size >> PAGE_SHIFT);
  1134. if (r) {
  1135. DRM_ERROR("Failed initializing oa heap.\n");
  1136. return r;
  1137. }
  1138. }
  1139. r = amdgpu_ttm_debugfs_init(adev);
  1140. if (r) {
  1141. DRM_ERROR("Failed to init debugfs\n");
  1142. return r;
  1143. }
  1144. return 0;
  1145. }
  1146. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1147. {
  1148. int r;
  1149. if (!adev->mman.initialized)
  1150. return;
  1151. amdgpu_ttm_debugfs_fini(adev);
  1152. if (adev->stolen_vga_memory) {
  1153. r = amdgpu_bo_reserve(adev->stolen_vga_memory, true);
  1154. if (r == 0) {
  1155. amdgpu_bo_unpin(adev->stolen_vga_memory);
  1156. amdgpu_bo_unreserve(adev->stolen_vga_memory);
  1157. }
  1158. amdgpu_bo_unref(&adev->stolen_vga_memory);
  1159. }
  1160. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1161. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1162. if (adev->gds.mem.total_size)
  1163. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1164. if (adev->gds.gws.total_size)
  1165. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1166. if (adev->gds.oa.total_size)
  1167. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1168. ttm_bo_device_release(&adev->mman.bdev);
  1169. amdgpu_gart_fini(adev);
  1170. amdgpu_ttm_global_fini(adev);
  1171. adev->mman.initialized = false;
  1172. DRM_INFO("amdgpu: ttm finalized\n");
  1173. }
  1174. /* this should only be called at bootup or when userspace
  1175. * isn't running */
  1176. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  1177. {
  1178. struct ttm_mem_type_manager *man;
  1179. if (!adev->mman.initialized)
  1180. return;
  1181. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1182. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1183. man->size = size >> PAGE_SHIFT;
  1184. }
  1185. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1186. {
  1187. struct drm_file *file_priv;
  1188. struct amdgpu_device *adev;
  1189. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1190. return -EINVAL;
  1191. file_priv = filp->private_data;
  1192. adev = file_priv->minor->dev->dev_private;
  1193. if (adev == NULL)
  1194. return -EINVAL;
  1195. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1196. }
  1197. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  1198. struct ttm_mem_reg *mem, unsigned num_pages,
  1199. uint64_t offset, unsigned window,
  1200. struct amdgpu_ring *ring,
  1201. uint64_t *addr)
  1202. {
  1203. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  1204. struct amdgpu_device *adev = ring->adev;
  1205. struct ttm_tt *ttm = bo->ttm;
  1206. struct amdgpu_job *job;
  1207. unsigned num_dw, num_bytes;
  1208. dma_addr_t *dma_address;
  1209. struct dma_fence *fence;
  1210. uint64_t src_addr, dst_addr;
  1211. uint64_t flags;
  1212. int r;
  1213. BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
  1214. AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
  1215. *addr = adev->mc.gart_start;
  1216. *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
  1217. AMDGPU_GPU_PAGE_SIZE;
  1218. num_dw = adev->mman.buffer_funcs->copy_num_dw;
  1219. while (num_dw & 0x7)
  1220. num_dw++;
  1221. num_bytes = num_pages * 8;
  1222. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
  1223. if (r)
  1224. return r;
  1225. src_addr = num_dw * 4;
  1226. src_addr += job->ibs[0].gpu_addr;
  1227. dst_addr = adev->gart.table_addr;
  1228. dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
  1229. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
  1230. dst_addr, num_bytes);
  1231. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1232. WARN_ON(job->ibs[0].length_dw > num_dw);
  1233. dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
  1234. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
  1235. r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
  1236. &job->ibs[0].ptr[num_dw]);
  1237. if (r)
  1238. goto error_free;
  1239. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1240. AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
  1241. if (r)
  1242. goto error_free;
  1243. dma_fence_put(fence);
  1244. return r;
  1245. error_free:
  1246. amdgpu_job_free(job);
  1247. return r;
  1248. }
  1249. int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
  1250. uint64_t dst_offset, uint32_t byte_count,
  1251. struct reservation_object *resv,
  1252. struct dma_fence **fence, bool direct_submit,
  1253. bool vm_needs_flush)
  1254. {
  1255. struct amdgpu_device *adev = ring->adev;
  1256. struct amdgpu_job *job;
  1257. uint32_t max_bytes;
  1258. unsigned num_loops, num_dw;
  1259. unsigned i;
  1260. int r;
  1261. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1262. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1263. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1264. /* for IB padding */
  1265. while (num_dw & 0x7)
  1266. num_dw++;
  1267. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1268. if (r)
  1269. return r;
  1270. job->vm_needs_flush = vm_needs_flush;
  1271. if (resv) {
  1272. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1273. AMDGPU_FENCE_OWNER_UNDEFINED);
  1274. if (r) {
  1275. DRM_ERROR("sync failed (%d).\n", r);
  1276. goto error_free;
  1277. }
  1278. }
  1279. for (i = 0; i < num_loops; i++) {
  1280. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1281. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1282. dst_offset, cur_size_in_bytes);
  1283. src_offset += cur_size_in_bytes;
  1284. dst_offset += cur_size_in_bytes;
  1285. byte_count -= cur_size_in_bytes;
  1286. }
  1287. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1288. WARN_ON(job->ibs[0].length_dw > num_dw);
  1289. if (direct_submit) {
  1290. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1291. NULL, fence);
  1292. job->fence = dma_fence_get(*fence);
  1293. if (r)
  1294. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1295. amdgpu_job_free(job);
  1296. } else {
  1297. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1298. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1299. if (r)
  1300. goto error_free;
  1301. }
  1302. return r;
  1303. error_free:
  1304. amdgpu_job_free(job);
  1305. return r;
  1306. }
  1307. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1308. uint64_t src_data,
  1309. struct reservation_object *resv,
  1310. struct dma_fence **fence)
  1311. {
  1312. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1313. /* max_bytes applies to SDMA_OP_PTEPDE as well as SDMA_OP_CONST_FILL*/
  1314. uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1315. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1316. struct drm_mm_node *mm_node;
  1317. unsigned long num_pages;
  1318. unsigned int num_loops, num_dw;
  1319. struct amdgpu_job *job;
  1320. int r;
  1321. if (!ring->ready) {
  1322. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1323. return -EINVAL;
  1324. }
  1325. if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  1326. r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
  1327. if (r)
  1328. return r;
  1329. }
  1330. num_pages = bo->tbo.num_pages;
  1331. mm_node = bo->tbo.mem.mm_node;
  1332. num_loops = 0;
  1333. while (num_pages) {
  1334. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1335. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1336. num_pages -= mm_node->size;
  1337. ++mm_node;
  1338. }
  1339. /* 10 double words for each SDMA_OP_PTEPDE cmd */
  1340. num_dw = num_loops * 10;
  1341. /* for IB padding */
  1342. num_dw += 64;
  1343. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1344. if (r)
  1345. return r;
  1346. if (resv) {
  1347. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1348. AMDGPU_FENCE_OWNER_UNDEFINED);
  1349. if (r) {
  1350. DRM_ERROR("sync failed (%d).\n", r);
  1351. goto error_free;
  1352. }
  1353. }
  1354. num_pages = bo->tbo.num_pages;
  1355. mm_node = bo->tbo.mem.mm_node;
  1356. while (num_pages) {
  1357. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1358. uint64_t dst_addr;
  1359. WARN_ONCE(byte_count & 0x7, "size should be a multiple of 8");
  1360. dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
  1361. while (byte_count) {
  1362. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1363. amdgpu_vm_set_pte_pde(adev, &job->ibs[0],
  1364. dst_addr, 0,
  1365. cur_size_in_bytes >> 3, 0,
  1366. src_data);
  1367. dst_addr += cur_size_in_bytes;
  1368. byte_count -= cur_size_in_bytes;
  1369. }
  1370. num_pages -= mm_node->size;
  1371. ++mm_node;
  1372. }
  1373. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1374. WARN_ON(job->ibs[0].length_dw > num_dw);
  1375. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1376. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1377. if (r)
  1378. goto error_free;
  1379. return 0;
  1380. error_free:
  1381. amdgpu_job_free(job);
  1382. return r;
  1383. }
  1384. #if defined(CONFIG_DEBUG_FS)
  1385. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1386. {
  1387. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1388. unsigned ttm_pl = *(int *)node->info_ent->data;
  1389. struct drm_device *dev = node->minor->dev;
  1390. struct amdgpu_device *adev = dev->dev_private;
  1391. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
  1392. struct drm_printer p = drm_seq_file_printer(m);
  1393. man->func->debug(man, &p);
  1394. return 0;
  1395. }
  1396. static int ttm_pl_vram = TTM_PL_VRAM;
  1397. static int ttm_pl_tt = TTM_PL_TT;
  1398. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1399. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1400. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1401. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1402. #ifdef CONFIG_SWIOTLB
  1403. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1404. #endif
  1405. };
  1406. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1407. size_t size, loff_t *pos)
  1408. {
  1409. struct amdgpu_device *adev = file_inode(f)->i_private;
  1410. ssize_t result = 0;
  1411. int r;
  1412. if (size & 0x3 || *pos & 0x3)
  1413. return -EINVAL;
  1414. if (*pos >= adev->mc.mc_vram_size)
  1415. return -ENXIO;
  1416. while (size) {
  1417. unsigned long flags;
  1418. uint32_t value;
  1419. if (*pos >= adev->mc.mc_vram_size)
  1420. return result;
  1421. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1422. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1423. WREG32(mmMM_INDEX_HI, *pos >> 31);
  1424. value = RREG32(mmMM_DATA);
  1425. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1426. r = put_user(value, (uint32_t *)buf);
  1427. if (r)
  1428. return r;
  1429. result += 4;
  1430. buf += 4;
  1431. *pos += 4;
  1432. size -= 4;
  1433. }
  1434. return result;
  1435. }
  1436. static const struct file_operations amdgpu_ttm_vram_fops = {
  1437. .owner = THIS_MODULE,
  1438. .read = amdgpu_ttm_vram_read,
  1439. .llseek = default_llseek
  1440. };
  1441. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1442. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1443. size_t size, loff_t *pos)
  1444. {
  1445. struct amdgpu_device *adev = file_inode(f)->i_private;
  1446. ssize_t result = 0;
  1447. int r;
  1448. while (size) {
  1449. loff_t p = *pos / PAGE_SIZE;
  1450. unsigned off = *pos & ~PAGE_MASK;
  1451. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1452. struct page *page;
  1453. void *ptr;
  1454. if (p >= adev->gart.num_cpu_pages)
  1455. return result;
  1456. page = adev->gart.pages[p];
  1457. if (page) {
  1458. ptr = kmap(page);
  1459. ptr += off;
  1460. r = copy_to_user(buf, ptr, cur_size);
  1461. kunmap(adev->gart.pages[p]);
  1462. } else
  1463. r = clear_user(buf, cur_size);
  1464. if (r)
  1465. return -EFAULT;
  1466. result += cur_size;
  1467. buf += cur_size;
  1468. *pos += cur_size;
  1469. size -= cur_size;
  1470. }
  1471. return result;
  1472. }
  1473. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1474. .owner = THIS_MODULE,
  1475. .read = amdgpu_ttm_gtt_read,
  1476. .llseek = default_llseek
  1477. };
  1478. #endif
  1479. #endif
  1480. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1481. {
  1482. #if defined(CONFIG_DEBUG_FS)
  1483. unsigned count;
  1484. struct drm_minor *minor = adev->ddev->primary;
  1485. struct dentry *ent, *root = minor->debugfs_root;
  1486. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1487. adev, &amdgpu_ttm_vram_fops);
  1488. if (IS_ERR(ent))
  1489. return PTR_ERR(ent);
  1490. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1491. adev->mman.vram = ent;
  1492. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1493. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1494. adev, &amdgpu_ttm_gtt_fops);
  1495. if (IS_ERR(ent))
  1496. return PTR_ERR(ent);
  1497. i_size_write(ent->d_inode, adev->mc.gart_size);
  1498. adev->mman.gtt = ent;
  1499. #endif
  1500. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1501. #ifdef CONFIG_SWIOTLB
  1502. if (!swiotlb_nr_tbl())
  1503. --count;
  1504. #endif
  1505. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1506. #else
  1507. return 0;
  1508. #endif
  1509. }
  1510. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1511. {
  1512. #if defined(CONFIG_DEBUG_FS)
  1513. debugfs_remove(adev->mman.vram);
  1514. adev->mman.vram = NULL;
  1515. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1516. debugfs_remove(adev->mman.gtt);
  1517. adev->mman.gtt = NULL;
  1518. #endif
  1519. #endif
  1520. }