amdgpu.h 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_gds.h"
  51. #include "amd_powerplay.h"
  52. #include "gpu_scheduler.h"
  53. /*
  54. * Modules parameters.
  55. */
  56. extern int amdgpu_modeset;
  57. extern int amdgpu_vram_limit;
  58. extern int amdgpu_gart_size;
  59. extern int amdgpu_benchmarking;
  60. extern int amdgpu_testing;
  61. extern int amdgpu_audio;
  62. extern int amdgpu_disp_priority;
  63. extern int amdgpu_hw_i2c;
  64. extern int amdgpu_pcie_gen2;
  65. extern int amdgpu_msi;
  66. extern int amdgpu_lockup_timeout;
  67. extern int amdgpu_dpm;
  68. extern int amdgpu_smc_load_fw;
  69. extern int amdgpu_aspm;
  70. extern int amdgpu_runtime_pm;
  71. extern int amdgpu_hard_reset;
  72. extern unsigned amdgpu_ip_block_mask;
  73. extern int amdgpu_bapm;
  74. extern int amdgpu_deep_color;
  75. extern int amdgpu_vm_size;
  76. extern int amdgpu_vm_block_size;
  77. extern int amdgpu_vm_fault_stop;
  78. extern int amdgpu_vm_debug;
  79. extern int amdgpu_enable_scheduler;
  80. extern int amdgpu_sched_jobs;
  81. extern int amdgpu_sched_hw_submission;
  82. extern int amdgpu_enable_semaphores;
  83. extern int amdgpu_powerplay;
  84. extern unsigned amdgpu_pcie_gen_cap;
  85. extern unsigned amdgpu_pcie_lane_cap;
  86. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  87. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  88. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  89. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  90. #define AMDGPU_IB_POOL_SIZE 16
  91. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  92. #define AMDGPUFB_CONN_LIMIT 4
  93. #define AMDGPU_BIOS_NUM_SCRATCH 8
  94. /* max number of rings */
  95. #define AMDGPU_MAX_RINGS 16
  96. #define AMDGPU_MAX_GFX_RINGS 1
  97. #define AMDGPU_MAX_COMPUTE_RINGS 8
  98. #define AMDGPU_MAX_VCE_RINGS 2
  99. /* max number of IP instances */
  100. #define AMDGPU_MAX_SDMA_INSTANCES 2
  101. /* number of hw syncs before falling back on blocking */
  102. #define AMDGPU_NUM_SYNCS 4
  103. /* hardcode that limit for now */
  104. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  105. /* hard reset data */
  106. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  107. /* reset flags */
  108. #define AMDGPU_RESET_GFX (1 << 0)
  109. #define AMDGPU_RESET_COMPUTE (1 << 1)
  110. #define AMDGPU_RESET_DMA (1 << 2)
  111. #define AMDGPU_RESET_CP (1 << 3)
  112. #define AMDGPU_RESET_GRBM (1 << 4)
  113. #define AMDGPU_RESET_DMA1 (1 << 5)
  114. #define AMDGPU_RESET_RLC (1 << 6)
  115. #define AMDGPU_RESET_SEM (1 << 7)
  116. #define AMDGPU_RESET_IH (1 << 8)
  117. #define AMDGPU_RESET_VMC (1 << 9)
  118. #define AMDGPU_RESET_MC (1 << 10)
  119. #define AMDGPU_RESET_DISPLAY (1 << 11)
  120. #define AMDGPU_RESET_UVD (1 << 12)
  121. #define AMDGPU_RESET_VCE (1 << 13)
  122. #define AMDGPU_RESET_VCE1 (1 << 14)
  123. /* GFX current status */
  124. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  125. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  126. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  127. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  128. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  129. /* max cursor sizes (in pixels) */
  130. #define CIK_CURSOR_WIDTH 128
  131. #define CIK_CURSOR_HEIGHT 128
  132. struct amdgpu_device;
  133. struct amdgpu_fence;
  134. struct amdgpu_ib;
  135. struct amdgpu_vm;
  136. struct amdgpu_ring;
  137. struct amdgpu_semaphore;
  138. struct amdgpu_cs_parser;
  139. struct amdgpu_job;
  140. struct amdgpu_irq_src;
  141. struct amdgpu_fpriv;
  142. enum amdgpu_cp_irq {
  143. AMDGPU_CP_IRQ_GFX_EOP = 0,
  144. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  145. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  146. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  147. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  148. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  149. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  150. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  151. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  152. AMDGPU_CP_IRQ_LAST
  153. };
  154. enum amdgpu_sdma_irq {
  155. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  156. AMDGPU_SDMA_IRQ_TRAP1,
  157. AMDGPU_SDMA_IRQ_LAST
  158. };
  159. enum amdgpu_thermal_irq {
  160. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  161. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  162. AMDGPU_THERMAL_IRQ_LAST
  163. };
  164. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  165. enum amd_ip_block_type block_type,
  166. enum amd_clockgating_state state);
  167. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  168. enum amd_ip_block_type block_type,
  169. enum amd_powergating_state state);
  170. struct amdgpu_ip_block_version {
  171. enum amd_ip_block_type type;
  172. u32 major;
  173. u32 minor;
  174. u32 rev;
  175. const struct amd_ip_funcs *funcs;
  176. };
  177. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  178. enum amd_ip_block_type type,
  179. u32 major, u32 minor);
  180. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  181. struct amdgpu_device *adev,
  182. enum amd_ip_block_type type);
  183. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  184. struct amdgpu_buffer_funcs {
  185. /* maximum bytes in a single operation */
  186. uint32_t copy_max_bytes;
  187. /* number of dw to reserve per operation */
  188. unsigned copy_num_dw;
  189. /* used for buffer migration */
  190. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  191. /* src addr in bytes */
  192. uint64_t src_offset,
  193. /* dst addr in bytes */
  194. uint64_t dst_offset,
  195. /* number of byte to transfer */
  196. uint32_t byte_count);
  197. /* maximum bytes in a single operation */
  198. uint32_t fill_max_bytes;
  199. /* number of dw to reserve per operation */
  200. unsigned fill_num_dw;
  201. /* used for buffer clearing */
  202. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  203. /* value to write to memory */
  204. uint32_t src_data,
  205. /* dst addr in bytes */
  206. uint64_t dst_offset,
  207. /* number of byte to fill */
  208. uint32_t byte_count);
  209. };
  210. /* provided by hw blocks that can write ptes, e.g., sdma */
  211. struct amdgpu_vm_pte_funcs {
  212. /* copy pte entries from GART */
  213. void (*copy_pte)(struct amdgpu_ib *ib,
  214. uint64_t pe, uint64_t src,
  215. unsigned count);
  216. /* write pte one entry at a time with addr mapping */
  217. void (*write_pte)(struct amdgpu_ib *ib,
  218. uint64_t pe,
  219. uint64_t addr, unsigned count,
  220. uint32_t incr, uint32_t flags);
  221. /* for linear pte/pde updates without addr mapping */
  222. void (*set_pte_pde)(struct amdgpu_ib *ib,
  223. uint64_t pe,
  224. uint64_t addr, unsigned count,
  225. uint32_t incr, uint32_t flags);
  226. /* pad the indirect buffer to the necessary number of dw */
  227. void (*pad_ib)(struct amdgpu_ib *ib);
  228. };
  229. /* provided by the gmc block */
  230. struct amdgpu_gart_funcs {
  231. /* flush the vm tlb via mmio */
  232. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  233. uint32_t vmid);
  234. /* write pte/pde updates using the cpu */
  235. int (*set_pte_pde)(struct amdgpu_device *adev,
  236. void *cpu_pt_addr, /* cpu addr of page table */
  237. uint32_t gpu_page_idx, /* pte/pde to update */
  238. uint64_t addr, /* addr to write into pte/pde */
  239. uint32_t flags); /* access flags */
  240. };
  241. /* provided by the ih block */
  242. struct amdgpu_ih_funcs {
  243. /* ring read/write ptr handling, called from interrupt context */
  244. u32 (*get_wptr)(struct amdgpu_device *adev);
  245. void (*decode_iv)(struct amdgpu_device *adev,
  246. struct amdgpu_iv_entry *entry);
  247. void (*set_rptr)(struct amdgpu_device *adev);
  248. };
  249. /* provided by hw blocks that expose a ring buffer for commands */
  250. struct amdgpu_ring_funcs {
  251. /* ring read/write ptr handling */
  252. u32 (*get_rptr)(struct amdgpu_ring *ring);
  253. u32 (*get_wptr)(struct amdgpu_ring *ring);
  254. void (*set_wptr)(struct amdgpu_ring *ring);
  255. /* validating and patching of IBs */
  256. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  257. /* command emit functions */
  258. void (*emit_ib)(struct amdgpu_ring *ring,
  259. struct amdgpu_ib *ib);
  260. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  261. uint64_t seq, unsigned flags);
  262. bool (*emit_semaphore)(struct amdgpu_ring *ring,
  263. struct amdgpu_semaphore *semaphore,
  264. bool emit_wait);
  265. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
  266. uint64_t pd_addr);
  267. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  268. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  269. uint32_t gds_base, uint32_t gds_size,
  270. uint32_t gws_base, uint32_t gws_size,
  271. uint32_t oa_base, uint32_t oa_size);
  272. /* testing functions */
  273. int (*test_ring)(struct amdgpu_ring *ring);
  274. int (*test_ib)(struct amdgpu_ring *ring);
  275. /* insert NOP packets */
  276. void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
  277. };
  278. /*
  279. * BIOS.
  280. */
  281. bool amdgpu_get_bios(struct amdgpu_device *adev);
  282. bool amdgpu_read_bios(struct amdgpu_device *adev);
  283. /*
  284. * Dummy page
  285. */
  286. struct amdgpu_dummy_page {
  287. struct page *page;
  288. dma_addr_t addr;
  289. };
  290. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  291. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  292. /*
  293. * Clocks
  294. */
  295. #define AMDGPU_MAX_PPLL 3
  296. struct amdgpu_clock {
  297. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  298. struct amdgpu_pll spll;
  299. struct amdgpu_pll mpll;
  300. /* 10 Khz units */
  301. uint32_t default_mclk;
  302. uint32_t default_sclk;
  303. uint32_t default_dispclk;
  304. uint32_t current_dispclk;
  305. uint32_t dp_extclk;
  306. uint32_t max_pixel_clock;
  307. };
  308. /*
  309. * Fences.
  310. */
  311. struct amdgpu_fence_driver {
  312. uint64_t gpu_addr;
  313. volatile uint32_t *cpu_addr;
  314. /* sync_seq is protected by ring emission lock */
  315. uint64_t sync_seq[AMDGPU_MAX_RINGS];
  316. atomic64_t last_seq;
  317. bool initialized;
  318. struct amdgpu_irq_src *irq_src;
  319. unsigned irq_type;
  320. struct timer_list fallback_timer;
  321. wait_queue_head_t fence_queue;
  322. };
  323. /* some special values for the owner field */
  324. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
  325. #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
  326. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  327. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  328. struct amdgpu_fence {
  329. struct fence base;
  330. /* RB, DMA, etc. */
  331. struct amdgpu_ring *ring;
  332. uint64_t seq;
  333. /* filp or special value for fence creator */
  334. void *owner;
  335. wait_queue_t fence_wake;
  336. };
  337. struct amdgpu_user_fence {
  338. /* write-back bo */
  339. struct amdgpu_bo *bo;
  340. /* write-back address offset to bo start */
  341. uint32_t offset;
  342. };
  343. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  344. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  345. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
  346. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
  347. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  348. struct amdgpu_irq_src *irq_src,
  349. unsigned irq_type);
  350. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
  351. void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
  352. int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
  353. struct amdgpu_fence **fence);
  354. void amdgpu_fence_process(struct amdgpu_ring *ring);
  355. int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
  356. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  357. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  358. bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
  359. struct amdgpu_ring *ring);
  360. void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
  361. struct amdgpu_ring *ring);
  362. /*
  363. * TTM.
  364. */
  365. struct amdgpu_mman {
  366. struct ttm_bo_global_ref bo_global_ref;
  367. struct drm_global_reference mem_global_ref;
  368. struct ttm_bo_device bdev;
  369. bool mem_global_referenced;
  370. bool initialized;
  371. #if defined(CONFIG_DEBUG_FS)
  372. struct dentry *vram;
  373. struct dentry *gtt;
  374. #endif
  375. /* buffer handling */
  376. const struct amdgpu_buffer_funcs *buffer_funcs;
  377. struct amdgpu_ring *buffer_funcs_ring;
  378. };
  379. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  380. uint64_t src_offset,
  381. uint64_t dst_offset,
  382. uint32_t byte_count,
  383. struct reservation_object *resv,
  384. struct fence **fence);
  385. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
  386. struct amdgpu_bo_list_entry {
  387. struct amdgpu_bo *robj;
  388. struct ttm_validate_buffer tv;
  389. struct amdgpu_bo_va *bo_va;
  390. unsigned prefered_domains;
  391. unsigned allowed_domains;
  392. uint32_t priority;
  393. };
  394. struct amdgpu_bo_va_mapping {
  395. struct list_head list;
  396. struct interval_tree_node it;
  397. uint64_t offset;
  398. uint32_t flags;
  399. };
  400. /* bo virtual addresses in a specific vm */
  401. struct amdgpu_bo_va {
  402. struct mutex mutex;
  403. /* protected by bo being reserved */
  404. struct list_head bo_list;
  405. struct fence *last_pt_update;
  406. unsigned ref_count;
  407. /* protected by vm mutex and spinlock */
  408. struct list_head vm_status;
  409. /* mappings for this bo_va */
  410. struct list_head invalids;
  411. struct list_head valids;
  412. /* constant after initialization */
  413. struct amdgpu_vm *vm;
  414. struct amdgpu_bo *bo;
  415. };
  416. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  417. struct amdgpu_bo {
  418. /* Protected by gem.mutex */
  419. struct list_head list;
  420. /* Protected by tbo.reserved */
  421. u32 initial_domain;
  422. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  423. struct ttm_placement placement;
  424. struct ttm_buffer_object tbo;
  425. struct ttm_bo_kmap_obj kmap;
  426. u64 flags;
  427. unsigned pin_count;
  428. void *kptr;
  429. u64 tiling_flags;
  430. u64 metadata_flags;
  431. void *metadata;
  432. u32 metadata_size;
  433. /* list of all virtual address to which this bo
  434. * is associated to
  435. */
  436. struct list_head va;
  437. /* Constant after initialization */
  438. struct amdgpu_device *adev;
  439. struct drm_gem_object gem_base;
  440. struct amdgpu_bo *parent;
  441. struct ttm_bo_kmap_obj dma_buf_vmap;
  442. pid_t pid;
  443. struct amdgpu_mn *mn;
  444. struct list_head mn_list;
  445. };
  446. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  447. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  448. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  449. struct drm_file *file_priv);
  450. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  451. struct drm_file *file_priv);
  452. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  453. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  454. struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  455. struct dma_buf_attachment *attach,
  456. struct sg_table *sg);
  457. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  458. struct drm_gem_object *gobj,
  459. int flags);
  460. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  461. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  462. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  463. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  464. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  465. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  466. /* sub-allocation manager, it has to be protected by another lock.
  467. * By conception this is an helper for other part of the driver
  468. * like the indirect buffer or semaphore, which both have their
  469. * locking.
  470. *
  471. * Principe is simple, we keep a list of sub allocation in offset
  472. * order (first entry has offset == 0, last entry has the highest
  473. * offset).
  474. *
  475. * When allocating new object we first check if there is room at
  476. * the end total_size - (last_object_offset + last_object_size) >=
  477. * alloc_size. If so we allocate new object there.
  478. *
  479. * When there is not enough room at the end, we start waiting for
  480. * each sub object until we reach object_offset+object_size >=
  481. * alloc_size, this object then become the sub object we return.
  482. *
  483. * Alignment can't be bigger than page size.
  484. *
  485. * Hole are not considered for allocation to keep things simple.
  486. * Assumption is that there won't be hole (all object on same
  487. * alignment).
  488. */
  489. struct amdgpu_sa_manager {
  490. wait_queue_head_t wq;
  491. struct amdgpu_bo *bo;
  492. struct list_head *hole;
  493. struct list_head flist[AMDGPU_MAX_RINGS];
  494. struct list_head olist;
  495. unsigned size;
  496. uint64_t gpu_addr;
  497. void *cpu_ptr;
  498. uint32_t domain;
  499. uint32_t align;
  500. };
  501. /* sub-allocation buffer */
  502. struct amdgpu_sa_bo {
  503. struct list_head olist;
  504. struct list_head flist;
  505. struct amdgpu_sa_manager *manager;
  506. unsigned soffset;
  507. unsigned eoffset;
  508. struct fence *fence;
  509. };
  510. /*
  511. * GEM objects.
  512. */
  513. struct amdgpu_gem {
  514. struct mutex mutex;
  515. struct list_head objects;
  516. };
  517. int amdgpu_gem_init(struct amdgpu_device *adev);
  518. void amdgpu_gem_fini(struct amdgpu_device *adev);
  519. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  520. int alignment, u32 initial_domain,
  521. u64 flags, bool kernel,
  522. struct drm_gem_object **obj);
  523. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  524. struct drm_device *dev,
  525. struct drm_mode_create_dumb *args);
  526. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  527. struct drm_device *dev,
  528. uint32_t handle, uint64_t *offset_p);
  529. /*
  530. * Semaphores.
  531. */
  532. struct amdgpu_semaphore {
  533. struct amdgpu_sa_bo *sa_bo;
  534. signed waiters;
  535. uint64_t gpu_addr;
  536. };
  537. int amdgpu_semaphore_create(struct amdgpu_device *adev,
  538. struct amdgpu_semaphore **semaphore);
  539. bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
  540. struct amdgpu_semaphore *semaphore);
  541. bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
  542. struct amdgpu_semaphore *semaphore);
  543. void amdgpu_semaphore_free(struct amdgpu_device *adev,
  544. struct amdgpu_semaphore **semaphore,
  545. struct fence *fence);
  546. /*
  547. * Synchronization
  548. */
  549. struct amdgpu_sync {
  550. struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
  551. struct fence *sync_to[AMDGPU_MAX_RINGS];
  552. DECLARE_HASHTABLE(fences, 4);
  553. struct fence *last_vm_update;
  554. };
  555. void amdgpu_sync_create(struct amdgpu_sync *sync);
  556. int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  557. struct fence *f);
  558. int amdgpu_sync_resv(struct amdgpu_device *adev,
  559. struct amdgpu_sync *sync,
  560. struct reservation_object *resv,
  561. void *owner);
  562. int amdgpu_sync_rings(struct amdgpu_sync *sync,
  563. struct amdgpu_ring *ring);
  564. struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
  565. int amdgpu_sync_wait(struct amdgpu_sync *sync);
  566. void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  567. struct fence *fence);
  568. /*
  569. * GART structures, functions & helpers
  570. */
  571. struct amdgpu_mc;
  572. #define AMDGPU_GPU_PAGE_SIZE 4096
  573. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  574. #define AMDGPU_GPU_PAGE_SHIFT 12
  575. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  576. struct amdgpu_gart {
  577. dma_addr_t table_addr;
  578. struct amdgpu_bo *robj;
  579. void *ptr;
  580. unsigned num_gpu_pages;
  581. unsigned num_cpu_pages;
  582. unsigned table_size;
  583. struct page **pages;
  584. dma_addr_t *pages_addr;
  585. bool ready;
  586. const struct amdgpu_gart_funcs *gart_funcs;
  587. };
  588. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  589. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  590. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  591. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  592. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  593. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  594. int amdgpu_gart_init(struct amdgpu_device *adev);
  595. void amdgpu_gart_fini(struct amdgpu_device *adev);
  596. void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
  597. int pages);
  598. int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
  599. int pages, struct page **pagelist,
  600. dma_addr_t *dma_addr, uint32_t flags);
  601. /*
  602. * GPU MC structures, functions & helpers
  603. */
  604. struct amdgpu_mc {
  605. resource_size_t aper_size;
  606. resource_size_t aper_base;
  607. resource_size_t agp_base;
  608. /* for some chips with <= 32MB we need to lie
  609. * about vram size near mc fb location */
  610. u64 mc_vram_size;
  611. u64 visible_vram_size;
  612. u64 gtt_size;
  613. u64 gtt_start;
  614. u64 gtt_end;
  615. u64 vram_start;
  616. u64 vram_end;
  617. unsigned vram_width;
  618. u64 real_vram_size;
  619. int vram_mtrr;
  620. u64 gtt_base_align;
  621. u64 mc_mask;
  622. const struct firmware *fw; /* MC firmware */
  623. uint32_t fw_version;
  624. struct amdgpu_irq_src vm_fault;
  625. uint32_t vram_type;
  626. };
  627. /*
  628. * GPU doorbell structures, functions & helpers
  629. */
  630. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  631. {
  632. AMDGPU_DOORBELL_KIQ = 0x000,
  633. AMDGPU_DOORBELL_HIQ = 0x001,
  634. AMDGPU_DOORBELL_DIQ = 0x002,
  635. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  636. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  637. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  638. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  639. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  640. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  641. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  642. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  643. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  644. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  645. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  646. AMDGPU_DOORBELL_IH = 0x1E8,
  647. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  648. AMDGPU_DOORBELL_INVALID = 0xFFFF
  649. } AMDGPU_DOORBELL_ASSIGNMENT;
  650. struct amdgpu_doorbell {
  651. /* doorbell mmio */
  652. resource_size_t base;
  653. resource_size_t size;
  654. u32 __iomem *ptr;
  655. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  656. };
  657. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  658. phys_addr_t *aperture_base,
  659. size_t *aperture_size,
  660. size_t *start_offset);
  661. /*
  662. * IRQS.
  663. */
  664. struct amdgpu_flip_work {
  665. struct work_struct flip_work;
  666. struct work_struct unpin_work;
  667. struct amdgpu_device *adev;
  668. int crtc_id;
  669. uint64_t base;
  670. struct drm_pending_vblank_event *event;
  671. struct amdgpu_bo *old_rbo;
  672. struct fence *excl;
  673. unsigned shared_count;
  674. struct fence **shared;
  675. };
  676. /*
  677. * CP & rings.
  678. */
  679. struct amdgpu_ib {
  680. struct amdgpu_sa_bo *sa_bo;
  681. uint32_t length_dw;
  682. uint64_t gpu_addr;
  683. uint32_t *ptr;
  684. struct amdgpu_ring *ring;
  685. struct amdgpu_fence *fence;
  686. struct amdgpu_user_fence *user;
  687. struct amdgpu_vm *vm;
  688. struct amdgpu_ctx *ctx;
  689. struct amdgpu_sync sync;
  690. uint32_t gds_base, gds_size;
  691. uint32_t gws_base, gws_size;
  692. uint32_t oa_base, oa_size;
  693. uint32_t flags;
  694. /* resulting sequence number */
  695. uint64_t sequence;
  696. };
  697. enum amdgpu_ring_type {
  698. AMDGPU_RING_TYPE_GFX,
  699. AMDGPU_RING_TYPE_COMPUTE,
  700. AMDGPU_RING_TYPE_SDMA,
  701. AMDGPU_RING_TYPE_UVD,
  702. AMDGPU_RING_TYPE_VCE
  703. };
  704. extern struct amd_sched_backend_ops amdgpu_sched_ops;
  705. int amdgpu_sched_ib_submit_kernel_helper(struct amdgpu_device *adev,
  706. struct amdgpu_ring *ring,
  707. struct amdgpu_ib *ibs,
  708. unsigned num_ibs,
  709. int (*free_job)(struct amdgpu_job *),
  710. void *owner,
  711. struct fence **fence);
  712. struct amdgpu_ring {
  713. struct amdgpu_device *adev;
  714. const struct amdgpu_ring_funcs *funcs;
  715. struct amdgpu_fence_driver fence_drv;
  716. struct amd_gpu_scheduler sched;
  717. spinlock_t fence_lock;
  718. struct mutex *ring_lock;
  719. struct amdgpu_bo *ring_obj;
  720. volatile uint32_t *ring;
  721. unsigned rptr_offs;
  722. u64 next_rptr_gpu_addr;
  723. volatile u32 *next_rptr_cpu_addr;
  724. unsigned wptr;
  725. unsigned wptr_old;
  726. unsigned ring_size;
  727. unsigned ring_free_dw;
  728. int count_dw;
  729. uint64_t gpu_addr;
  730. uint32_t align_mask;
  731. uint32_t ptr_mask;
  732. bool ready;
  733. u32 nop;
  734. u32 idx;
  735. u64 last_semaphore_signal_addr;
  736. u64 last_semaphore_wait_addr;
  737. u32 me;
  738. u32 pipe;
  739. u32 queue;
  740. struct amdgpu_bo *mqd_obj;
  741. u32 doorbell_index;
  742. bool use_doorbell;
  743. unsigned wptr_offs;
  744. unsigned next_rptr_offs;
  745. unsigned fence_offs;
  746. struct amdgpu_ctx *current_ctx;
  747. enum amdgpu_ring_type type;
  748. char name[16];
  749. bool is_pte_ring;
  750. };
  751. /*
  752. * VM
  753. */
  754. /* maximum number of VMIDs */
  755. #define AMDGPU_NUM_VM 16
  756. /* number of entries in page table */
  757. #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
  758. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  759. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  760. #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
  761. #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
  762. #define AMDGPU_PTE_VALID (1 << 0)
  763. #define AMDGPU_PTE_SYSTEM (1 << 1)
  764. #define AMDGPU_PTE_SNOOPED (1 << 2)
  765. /* VI only */
  766. #define AMDGPU_PTE_EXECUTABLE (1 << 4)
  767. #define AMDGPU_PTE_READABLE (1 << 5)
  768. #define AMDGPU_PTE_WRITEABLE (1 << 6)
  769. /* PTE (Page Table Entry) fragment field for different page sizes */
  770. #define AMDGPU_PTE_FRAG_4KB (0 << 7)
  771. #define AMDGPU_PTE_FRAG_64KB (4 << 7)
  772. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  773. /* How to programm VM fault handling */
  774. #define AMDGPU_VM_FAULT_STOP_NEVER 0
  775. #define AMDGPU_VM_FAULT_STOP_FIRST 1
  776. #define AMDGPU_VM_FAULT_STOP_ALWAYS 2
  777. struct amdgpu_vm_pt {
  778. struct amdgpu_bo_list_entry entry;
  779. uint64_t addr;
  780. };
  781. struct amdgpu_vm_id {
  782. unsigned id;
  783. uint64_t pd_gpu_addr;
  784. /* last flushed PD/PT update */
  785. struct fence *flushed_updates;
  786. };
  787. struct amdgpu_vm {
  788. struct rb_root va;
  789. /* protecting invalidated */
  790. spinlock_t status_lock;
  791. /* BOs moved, but not yet updated in the PT */
  792. struct list_head invalidated;
  793. /* BOs cleared in the PT because of a move */
  794. struct list_head cleared;
  795. /* BO mappings freed, but not yet updated in the PT */
  796. struct list_head freed;
  797. /* contains the page directory */
  798. struct amdgpu_bo *page_directory;
  799. unsigned max_pde_used;
  800. struct fence *page_directory_fence;
  801. /* array of page tables, one for each page directory entry */
  802. struct amdgpu_vm_pt *page_tables;
  803. /* for id and flush management per ring */
  804. struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
  805. /* for interval tree */
  806. spinlock_t it_lock;
  807. /* protecting freed */
  808. spinlock_t freed_lock;
  809. };
  810. struct amdgpu_vm_manager {
  811. struct {
  812. struct fence *active;
  813. atomic_long_t owner;
  814. } ids[AMDGPU_NUM_VM];
  815. uint32_t max_pfn;
  816. /* number of VMIDs */
  817. unsigned nvm;
  818. /* vram base address for page table entry */
  819. u64 vram_base_offset;
  820. /* is vm enabled? */
  821. bool enabled;
  822. /* vm pte handling */
  823. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  824. struct amdgpu_ring *vm_pte_funcs_ring;
  825. };
  826. void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
  827. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  828. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  829. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  830. struct list_head *validated,
  831. struct amdgpu_bo_list_entry *entry);
  832. void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates);
  833. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  834. struct amdgpu_vm *vm);
  835. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  836. struct amdgpu_sync *sync);
  837. void amdgpu_vm_flush(struct amdgpu_ring *ring,
  838. struct amdgpu_vm *vm,
  839. struct fence *updates);
  840. void amdgpu_vm_fence(struct amdgpu_device *adev,
  841. struct amdgpu_vm *vm,
  842. struct fence *fence);
  843. uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
  844. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  845. struct amdgpu_vm *vm);
  846. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  847. struct amdgpu_vm *vm);
  848. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  849. struct amdgpu_sync *sync);
  850. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  851. struct amdgpu_bo_va *bo_va,
  852. struct ttm_mem_reg *mem);
  853. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  854. struct amdgpu_bo *bo);
  855. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  856. struct amdgpu_bo *bo);
  857. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  858. struct amdgpu_vm *vm,
  859. struct amdgpu_bo *bo);
  860. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  861. struct amdgpu_bo_va *bo_va,
  862. uint64_t addr, uint64_t offset,
  863. uint64_t size, uint32_t flags);
  864. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  865. struct amdgpu_bo_va *bo_va,
  866. uint64_t addr);
  867. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  868. struct amdgpu_bo_va *bo_va);
  869. int amdgpu_vm_free_job(struct amdgpu_job *job);
  870. /*
  871. * context related structures
  872. */
  873. struct amdgpu_ctx_ring {
  874. uint64_t sequence;
  875. struct fence **fences;
  876. struct amd_sched_entity entity;
  877. };
  878. struct amdgpu_ctx {
  879. struct kref refcount;
  880. struct amdgpu_device *adev;
  881. unsigned reset_counter;
  882. spinlock_t ring_lock;
  883. struct fence **fences;
  884. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  885. };
  886. struct amdgpu_ctx_mgr {
  887. struct amdgpu_device *adev;
  888. struct mutex lock;
  889. /* protected by lock */
  890. struct idr ctx_handles;
  891. };
  892. int amdgpu_ctx_init(struct amdgpu_device *adev, enum amd_sched_priority pri,
  893. struct amdgpu_ctx *ctx);
  894. void amdgpu_ctx_fini(struct amdgpu_ctx *ctx);
  895. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  896. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  897. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  898. struct fence *fence);
  899. struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  900. struct amdgpu_ring *ring, uint64_t seq);
  901. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  902. struct drm_file *filp);
  903. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  904. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  905. /*
  906. * file private structure
  907. */
  908. struct amdgpu_fpriv {
  909. struct amdgpu_vm vm;
  910. struct mutex bo_list_lock;
  911. struct idr bo_list_handles;
  912. struct amdgpu_ctx_mgr ctx_mgr;
  913. };
  914. /*
  915. * residency list
  916. */
  917. struct amdgpu_bo_list {
  918. struct mutex lock;
  919. struct amdgpu_bo *gds_obj;
  920. struct amdgpu_bo *gws_obj;
  921. struct amdgpu_bo *oa_obj;
  922. bool has_userptr;
  923. unsigned num_entries;
  924. struct amdgpu_bo_list_entry *array;
  925. };
  926. struct amdgpu_bo_list *
  927. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  928. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  929. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  930. /*
  931. * GFX stuff
  932. */
  933. #include "clearstate_defs.h"
  934. struct amdgpu_rlc {
  935. /* for power gating */
  936. struct amdgpu_bo *save_restore_obj;
  937. uint64_t save_restore_gpu_addr;
  938. volatile uint32_t *sr_ptr;
  939. const u32 *reg_list;
  940. u32 reg_list_size;
  941. /* for clear state */
  942. struct amdgpu_bo *clear_state_obj;
  943. uint64_t clear_state_gpu_addr;
  944. volatile uint32_t *cs_ptr;
  945. const struct cs_section_def *cs_data;
  946. u32 clear_state_size;
  947. /* for cp tables */
  948. struct amdgpu_bo *cp_table_obj;
  949. uint64_t cp_table_gpu_addr;
  950. volatile uint32_t *cp_table_ptr;
  951. u32 cp_table_size;
  952. };
  953. struct amdgpu_mec {
  954. struct amdgpu_bo *hpd_eop_obj;
  955. u64 hpd_eop_gpu_addr;
  956. u32 num_pipe;
  957. u32 num_mec;
  958. u32 num_queue;
  959. };
  960. /*
  961. * GPU scratch registers structures, functions & helpers
  962. */
  963. struct amdgpu_scratch {
  964. unsigned num_reg;
  965. uint32_t reg_base;
  966. bool free[32];
  967. uint32_t reg[32];
  968. };
  969. /*
  970. * GFX configurations
  971. */
  972. struct amdgpu_gca_config {
  973. unsigned max_shader_engines;
  974. unsigned max_tile_pipes;
  975. unsigned max_cu_per_sh;
  976. unsigned max_sh_per_se;
  977. unsigned max_backends_per_se;
  978. unsigned max_texture_channel_caches;
  979. unsigned max_gprs;
  980. unsigned max_gs_threads;
  981. unsigned max_hw_contexts;
  982. unsigned sc_prim_fifo_size_frontend;
  983. unsigned sc_prim_fifo_size_backend;
  984. unsigned sc_hiz_tile_fifo_size;
  985. unsigned sc_earlyz_tile_fifo_size;
  986. unsigned num_tile_pipes;
  987. unsigned backend_enable_mask;
  988. unsigned mem_max_burst_length_bytes;
  989. unsigned mem_row_size_in_kb;
  990. unsigned shader_engine_tile_size;
  991. unsigned num_gpus;
  992. unsigned multi_gpu_tile_size;
  993. unsigned mc_arb_ramcfg;
  994. unsigned gb_addr_config;
  995. uint32_t tile_mode_array[32];
  996. uint32_t macrotile_mode_array[16];
  997. };
  998. struct amdgpu_gfx {
  999. struct mutex gpu_clock_mutex;
  1000. struct amdgpu_gca_config config;
  1001. struct amdgpu_rlc rlc;
  1002. struct amdgpu_mec mec;
  1003. struct amdgpu_scratch scratch;
  1004. const struct firmware *me_fw; /* ME firmware */
  1005. uint32_t me_fw_version;
  1006. const struct firmware *pfp_fw; /* PFP firmware */
  1007. uint32_t pfp_fw_version;
  1008. const struct firmware *ce_fw; /* CE firmware */
  1009. uint32_t ce_fw_version;
  1010. const struct firmware *rlc_fw; /* RLC firmware */
  1011. uint32_t rlc_fw_version;
  1012. const struct firmware *mec_fw; /* MEC firmware */
  1013. uint32_t mec_fw_version;
  1014. const struct firmware *mec2_fw; /* MEC2 firmware */
  1015. uint32_t mec2_fw_version;
  1016. uint32_t me_feature_version;
  1017. uint32_t ce_feature_version;
  1018. uint32_t pfp_feature_version;
  1019. uint32_t rlc_feature_version;
  1020. uint32_t mec_feature_version;
  1021. uint32_t mec2_feature_version;
  1022. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  1023. unsigned num_gfx_rings;
  1024. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  1025. unsigned num_compute_rings;
  1026. struct amdgpu_irq_src eop_irq;
  1027. struct amdgpu_irq_src priv_reg_irq;
  1028. struct amdgpu_irq_src priv_inst_irq;
  1029. /* gfx status */
  1030. uint32_t gfx_current_status;
  1031. /* ce ram size*/
  1032. unsigned ce_ram_size;
  1033. };
  1034. int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
  1035. unsigned size, struct amdgpu_ib *ib);
  1036. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
  1037. int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
  1038. struct amdgpu_ib *ib, void *owner);
  1039. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  1040. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  1041. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  1042. /* Ring access between begin & end cannot sleep */
  1043. void amdgpu_ring_free_size(struct amdgpu_ring *ring);
  1044. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  1045. int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
  1046. void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
  1047. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  1048. void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
  1049. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  1050. void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
  1051. unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
  1052. uint32_t **data);
  1053. int amdgpu_ring_restore(struct amdgpu_ring *ring,
  1054. unsigned size, uint32_t *data);
  1055. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  1056. unsigned ring_size, u32 nop, u32 align_mask,
  1057. struct amdgpu_irq_src *irq_src, unsigned irq_type,
  1058. enum amdgpu_ring_type ring_type);
  1059. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  1060. struct amdgpu_ring *amdgpu_ring_from_fence(struct fence *f);
  1061. /*
  1062. * CS.
  1063. */
  1064. struct amdgpu_cs_chunk {
  1065. uint32_t chunk_id;
  1066. uint32_t length_dw;
  1067. uint32_t *kdata;
  1068. void __user *user_ptr;
  1069. };
  1070. struct amdgpu_cs_parser {
  1071. struct amdgpu_device *adev;
  1072. struct drm_file *filp;
  1073. struct amdgpu_ctx *ctx;
  1074. struct amdgpu_bo_list *bo_list;
  1075. /* chunks */
  1076. unsigned nchunks;
  1077. struct amdgpu_cs_chunk *chunks;
  1078. /* relocations */
  1079. struct amdgpu_bo_list_entry vm_pd;
  1080. struct list_head validated;
  1081. struct fence *fence;
  1082. struct amdgpu_ib *ibs;
  1083. uint32_t num_ibs;
  1084. struct ww_acquire_ctx ticket;
  1085. /* user fence */
  1086. struct amdgpu_user_fence uf;
  1087. struct amdgpu_bo_list_entry uf_entry;
  1088. };
  1089. struct amdgpu_job {
  1090. struct amd_sched_job base;
  1091. struct amdgpu_device *adev;
  1092. struct amdgpu_ib *ibs;
  1093. uint32_t num_ibs;
  1094. void *owner;
  1095. struct amdgpu_user_fence uf;
  1096. int (*free_job)(struct amdgpu_job *job);
  1097. };
  1098. #define to_amdgpu_job(sched_job) \
  1099. container_of((sched_job), struct amdgpu_job, base)
  1100. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
  1101. {
  1102. return p->ibs[ib_idx].ptr[idx];
  1103. }
  1104. /*
  1105. * Writeback
  1106. */
  1107. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1108. struct amdgpu_wb {
  1109. struct amdgpu_bo *wb_obj;
  1110. volatile uint32_t *wb;
  1111. uint64_t gpu_addr;
  1112. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1113. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1114. };
  1115. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1116. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1117. enum amdgpu_int_thermal_type {
  1118. THERMAL_TYPE_NONE,
  1119. THERMAL_TYPE_EXTERNAL,
  1120. THERMAL_TYPE_EXTERNAL_GPIO,
  1121. THERMAL_TYPE_RV6XX,
  1122. THERMAL_TYPE_RV770,
  1123. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1124. THERMAL_TYPE_EVERGREEN,
  1125. THERMAL_TYPE_SUMO,
  1126. THERMAL_TYPE_NI,
  1127. THERMAL_TYPE_SI,
  1128. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1129. THERMAL_TYPE_CI,
  1130. THERMAL_TYPE_KV,
  1131. };
  1132. enum amdgpu_dpm_auto_throttle_src {
  1133. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1134. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1135. };
  1136. enum amdgpu_dpm_event_src {
  1137. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  1138. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  1139. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  1140. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1141. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1142. };
  1143. #define AMDGPU_MAX_VCE_LEVELS 6
  1144. enum amdgpu_vce_level {
  1145. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1146. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1147. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1148. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1149. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1150. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1151. };
  1152. struct amdgpu_ps {
  1153. u32 caps; /* vbios flags */
  1154. u32 class; /* vbios flags */
  1155. u32 class2; /* vbios flags */
  1156. /* UVD clocks */
  1157. u32 vclk;
  1158. u32 dclk;
  1159. /* VCE clocks */
  1160. u32 evclk;
  1161. u32 ecclk;
  1162. bool vce_active;
  1163. enum amdgpu_vce_level vce_level;
  1164. /* asic priv */
  1165. void *ps_priv;
  1166. };
  1167. struct amdgpu_dpm_thermal {
  1168. /* thermal interrupt work */
  1169. struct work_struct work;
  1170. /* low temperature threshold */
  1171. int min_temp;
  1172. /* high temperature threshold */
  1173. int max_temp;
  1174. /* was last interrupt low to high or high to low */
  1175. bool high_to_low;
  1176. /* interrupt source */
  1177. struct amdgpu_irq_src irq;
  1178. };
  1179. enum amdgpu_clk_action
  1180. {
  1181. AMDGPU_SCLK_UP = 1,
  1182. AMDGPU_SCLK_DOWN
  1183. };
  1184. struct amdgpu_blacklist_clocks
  1185. {
  1186. u32 sclk;
  1187. u32 mclk;
  1188. enum amdgpu_clk_action action;
  1189. };
  1190. struct amdgpu_clock_and_voltage_limits {
  1191. u32 sclk;
  1192. u32 mclk;
  1193. u16 vddc;
  1194. u16 vddci;
  1195. };
  1196. struct amdgpu_clock_array {
  1197. u32 count;
  1198. u32 *values;
  1199. };
  1200. struct amdgpu_clock_voltage_dependency_entry {
  1201. u32 clk;
  1202. u16 v;
  1203. };
  1204. struct amdgpu_clock_voltage_dependency_table {
  1205. u32 count;
  1206. struct amdgpu_clock_voltage_dependency_entry *entries;
  1207. };
  1208. union amdgpu_cac_leakage_entry {
  1209. struct {
  1210. u16 vddc;
  1211. u32 leakage;
  1212. };
  1213. struct {
  1214. u16 vddc1;
  1215. u16 vddc2;
  1216. u16 vddc3;
  1217. };
  1218. };
  1219. struct amdgpu_cac_leakage_table {
  1220. u32 count;
  1221. union amdgpu_cac_leakage_entry *entries;
  1222. };
  1223. struct amdgpu_phase_shedding_limits_entry {
  1224. u16 voltage;
  1225. u32 sclk;
  1226. u32 mclk;
  1227. };
  1228. struct amdgpu_phase_shedding_limits_table {
  1229. u32 count;
  1230. struct amdgpu_phase_shedding_limits_entry *entries;
  1231. };
  1232. struct amdgpu_uvd_clock_voltage_dependency_entry {
  1233. u32 vclk;
  1234. u32 dclk;
  1235. u16 v;
  1236. };
  1237. struct amdgpu_uvd_clock_voltage_dependency_table {
  1238. u8 count;
  1239. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  1240. };
  1241. struct amdgpu_vce_clock_voltage_dependency_entry {
  1242. u32 ecclk;
  1243. u32 evclk;
  1244. u16 v;
  1245. };
  1246. struct amdgpu_vce_clock_voltage_dependency_table {
  1247. u8 count;
  1248. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  1249. };
  1250. struct amdgpu_ppm_table {
  1251. u8 ppm_design;
  1252. u16 cpu_core_number;
  1253. u32 platform_tdp;
  1254. u32 small_ac_platform_tdp;
  1255. u32 platform_tdc;
  1256. u32 small_ac_platform_tdc;
  1257. u32 apu_tdp;
  1258. u32 dgpu_tdp;
  1259. u32 dgpu_ulv_power;
  1260. u32 tj_max;
  1261. };
  1262. struct amdgpu_cac_tdp_table {
  1263. u16 tdp;
  1264. u16 configurable_tdp;
  1265. u16 tdc;
  1266. u16 battery_power_limit;
  1267. u16 small_power_limit;
  1268. u16 low_cac_leakage;
  1269. u16 high_cac_leakage;
  1270. u16 maximum_power_delivery_limit;
  1271. };
  1272. struct amdgpu_dpm_dynamic_state {
  1273. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1274. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1275. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1276. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1277. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1278. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1279. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1280. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1281. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1282. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1283. struct amdgpu_clock_array valid_sclk_values;
  1284. struct amdgpu_clock_array valid_mclk_values;
  1285. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1286. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1287. u32 mclk_sclk_ratio;
  1288. u32 sclk_mclk_delta;
  1289. u16 vddc_vddci_delta;
  1290. u16 min_vddc_for_pcie_gen2;
  1291. struct amdgpu_cac_leakage_table cac_leakage_table;
  1292. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1293. struct amdgpu_ppm_table *ppm_table;
  1294. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1295. };
  1296. struct amdgpu_dpm_fan {
  1297. u16 t_min;
  1298. u16 t_med;
  1299. u16 t_high;
  1300. u16 pwm_min;
  1301. u16 pwm_med;
  1302. u16 pwm_high;
  1303. u8 t_hyst;
  1304. u32 cycle_delay;
  1305. u16 t_max;
  1306. u8 control_mode;
  1307. u16 default_max_fan_pwm;
  1308. u16 default_fan_output_sensitivity;
  1309. u16 fan_output_sensitivity;
  1310. bool ucode_fan_control;
  1311. };
  1312. enum amdgpu_pcie_gen {
  1313. AMDGPU_PCIE_GEN1 = 0,
  1314. AMDGPU_PCIE_GEN2 = 1,
  1315. AMDGPU_PCIE_GEN3 = 2,
  1316. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1317. };
  1318. enum amdgpu_dpm_forced_level {
  1319. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1320. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1321. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1322. };
  1323. struct amdgpu_vce_state {
  1324. /* vce clocks */
  1325. u32 evclk;
  1326. u32 ecclk;
  1327. /* gpu clocks */
  1328. u32 sclk;
  1329. u32 mclk;
  1330. u8 clk_idx;
  1331. u8 pstate;
  1332. };
  1333. struct amdgpu_dpm_funcs {
  1334. int (*get_temperature)(struct amdgpu_device *adev);
  1335. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1336. int (*set_power_state)(struct amdgpu_device *adev);
  1337. void (*post_set_power_state)(struct amdgpu_device *adev);
  1338. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1339. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1340. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1341. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1342. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1343. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1344. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1345. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1346. void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
  1347. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1348. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1349. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1350. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1351. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1352. };
  1353. struct amdgpu_dpm {
  1354. struct amdgpu_ps *ps;
  1355. /* number of valid power states */
  1356. int num_ps;
  1357. /* current power state that is active */
  1358. struct amdgpu_ps *current_ps;
  1359. /* requested power state */
  1360. struct amdgpu_ps *requested_ps;
  1361. /* boot up power state */
  1362. struct amdgpu_ps *boot_ps;
  1363. /* default uvd power state */
  1364. struct amdgpu_ps *uvd_ps;
  1365. /* vce requirements */
  1366. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1367. enum amdgpu_vce_level vce_level;
  1368. enum amd_pm_state_type state;
  1369. enum amd_pm_state_type user_state;
  1370. u32 platform_caps;
  1371. u32 voltage_response_time;
  1372. u32 backbias_response_time;
  1373. void *priv;
  1374. u32 new_active_crtcs;
  1375. int new_active_crtc_count;
  1376. u32 current_active_crtcs;
  1377. int current_active_crtc_count;
  1378. struct amdgpu_dpm_dynamic_state dyn_state;
  1379. struct amdgpu_dpm_fan fan;
  1380. u32 tdp_limit;
  1381. u32 near_tdp_limit;
  1382. u32 near_tdp_limit_adjusted;
  1383. u32 sq_ramping_threshold;
  1384. u32 cac_leakage;
  1385. u16 tdp_od_limit;
  1386. u32 tdp_adjustment;
  1387. u16 load_line_slope;
  1388. bool power_control;
  1389. bool ac_power;
  1390. /* special states active */
  1391. bool thermal_active;
  1392. bool uvd_active;
  1393. bool vce_active;
  1394. /* thermal handling */
  1395. struct amdgpu_dpm_thermal thermal;
  1396. /* forced levels */
  1397. enum amdgpu_dpm_forced_level forced_level;
  1398. };
  1399. struct amdgpu_pm {
  1400. struct mutex mutex;
  1401. u32 current_sclk;
  1402. u32 current_mclk;
  1403. u32 default_sclk;
  1404. u32 default_mclk;
  1405. struct amdgpu_i2c_chan *i2c_bus;
  1406. /* internal thermal controller on rv6xx+ */
  1407. enum amdgpu_int_thermal_type int_thermal_type;
  1408. struct device *int_hwmon_dev;
  1409. /* fan control parameters */
  1410. bool no_fan;
  1411. u8 fan_pulses_per_revolution;
  1412. u8 fan_min_rpm;
  1413. u8 fan_max_rpm;
  1414. /* dpm */
  1415. bool dpm_enabled;
  1416. bool sysfs_initialized;
  1417. struct amdgpu_dpm dpm;
  1418. const struct firmware *fw; /* SMC firmware */
  1419. uint32_t fw_version;
  1420. const struct amdgpu_dpm_funcs *funcs;
  1421. uint32_t pcie_gen_mask;
  1422. uint32_t pcie_mlw_mask;
  1423. struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
  1424. };
  1425. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1426. /*
  1427. * UVD
  1428. */
  1429. #define AMDGPU_MAX_UVD_HANDLES 10
  1430. #define AMDGPU_UVD_STACK_SIZE (1024*1024)
  1431. #define AMDGPU_UVD_HEAP_SIZE (1024*1024)
  1432. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1433. struct amdgpu_uvd {
  1434. struct amdgpu_bo *vcpu_bo;
  1435. void *cpu_addr;
  1436. uint64_t gpu_addr;
  1437. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1438. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1439. struct delayed_work idle_work;
  1440. const struct firmware *fw; /* UVD firmware */
  1441. struct amdgpu_ring ring;
  1442. struct amdgpu_irq_src irq;
  1443. bool address_64_bit;
  1444. };
  1445. /*
  1446. * VCE
  1447. */
  1448. #define AMDGPU_MAX_VCE_HANDLES 16
  1449. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1450. #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
  1451. #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
  1452. struct amdgpu_vce {
  1453. struct amdgpu_bo *vcpu_bo;
  1454. uint64_t gpu_addr;
  1455. unsigned fw_version;
  1456. unsigned fb_version;
  1457. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1458. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1459. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  1460. struct delayed_work idle_work;
  1461. const struct firmware *fw; /* VCE firmware */
  1462. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1463. struct amdgpu_irq_src irq;
  1464. unsigned harvest_config;
  1465. };
  1466. /*
  1467. * SDMA
  1468. */
  1469. struct amdgpu_sdma_instance {
  1470. /* SDMA firmware */
  1471. const struct firmware *fw;
  1472. uint32_t fw_version;
  1473. uint32_t feature_version;
  1474. struct amdgpu_ring ring;
  1475. bool burst_nop;
  1476. };
  1477. struct amdgpu_sdma {
  1478. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1479. struct amdgpu_irq_src trap_irq;
  1480. struct amdgpu_irq_src illegal_inst_irq;
  1481. int num_instances;
  1482. };
  1483. /*
  1484. * Firmware
  1485. */
  1486. struct amdgpu_firmware {
  1487. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1488. bool smu_load;
  1489. struct amdgpu_bo *fw_buf;
  1490. unsigned int fw_size;
  1491. };
  1492. /*
  1493. * Benchmarking
  1494. */
  1495. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1496. /*
  1497. * Testing
  1498. */
  1499. void amdgpu_test_moves(struct amdgpu_device *adev);
  1500. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1501. struct amdgpu_ring *cpA,
  1502. struct amdgpu_ring *cpB);
  1503. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1504. /*
  1505. * MMU Notifier
  1506. */
  1507. #if defined(CONFIG_MMU_NOTIFIER)
  1508. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1509. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1510. #else
  1511. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1512. {
  1513. return -ENODEV;
  1514. }
  1515. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1516. #endif
  1517. /*
  1518. * Debugfs
  1519. */
  1520. struct amdgpu_debugfs {
  1521. struct drm_info_list *files;
  1522. unsigned num_files;
  1523. };
  1524. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1525. struct drm_info_list *files,
  1526. unsigned nfiles);
  1527. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1528. #if defined(CONFIG_DEBUG_FS)
  1529. int amdgpu_debugfs_init(struct drm_minor *minor);
  1530. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1531. #endif
  1532. /*
  1533. * amdgpu smumgr functions
  1534. */
  1535. struct amdgpu_smumgr_funcs {
  1536. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1537. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1538. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1539. };
  1540. /*
  1541. * amdgpu smumgr
  1542. */
  1543. struct amdgpu_smumgr {
  1544. struct amdgpu_bo *toc_buf;
  1545. struct amdgpu_bo *smu_buf;
  1546. /* asic priv smu data */
  1547. void *priv;
  1548. spinlock_t smu_lock;
  1549. /* smumgr functions */
  1550. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1551. /* ucode loading complete flag */
  1552. uint32_t fw_flags;
  1553. };
  1554. /*
  1555. * ASIC specific register table accessible by UMD
  1556. */
  1557. struct amdgpu_allowed_register_entry {
  1558. uint32_t reg_offset;
  1559. bool untouched;
  1560. bool grbm_indexed;
  1561. };
  1562. struct amdgpu_cu_info {
  1563. uint32_t number; /* total active CU number */
  1564. uint32_t ao_cu_mask;
  1565. uint32_t bitmap[4][4];
  1566. };
  1567. /*
  1568. * ASIC specific functions.
  1569. */
  1570. struct amdgpu_asic_funcs {
  1571. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1572. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1573. u8 *bios, u32 length_bytes);
  1574. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1575. u32 sh_num, u32 reg_offset, u32 *value);
  1576. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1577. int (*reset)(struct amdgpu_device *adev);
  1578. /* wait for mc_idle */
  1579. int (*wait_for_mc_idle)(struct amdgpu_device *adev);
  1580. /* get the reference clock */
  1581. u32 (*get_xclk)(struct amdgpu_device *adev);
  1582. /* get the gpu clock counter */
  1583. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  1584. int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
  1585. /* MM block clocks */
  1586. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1587. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1588. };
  1589. /*
  1590. * IOCTL.
  1591. */
  1592. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1593. struct drm_file *filp);
  1594. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1595. struct drm_file *filp);
  1596. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1597. struct drm_file *filp);
  1598. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1599. struct drm_file *filp);
  1600. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1601. struct drm_file *filp);
  1602. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1603. struct drm_file *filp);
  1604. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1605. struct drm_file *filp);
  1606. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1607. struct drm_file *filp);
  1608. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1609. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1610. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1611. struct drm_file *filp);
  1612. /* VRAM scratch page for HDP bug, default vram page */
  1613. struct amdgpu_vram_scratch {
  1614. struct amdgpu_bo *robj;
  1615. volatile uint32_t *ptr;
  1616. u64 gpu_addr;
  1617. };
  1618. /*
  1619. * ACPI
  1620. */
  1621. struct amdgpu_atif_notification_cfg {
  1622. bool enabled;
  1623. int command_code;
  1624. };
  1625. struct amdgpu_atif_notifications {
  1626. bool display_switch;
  1627. bool expansion_mode_change;
  1628. bool thermal_state;
  1629. bool forced_power_state;
  1630. bool system_power_state;
  1631. bool display_conf_change;
  1632. bool px_gfx_switch;
  1633. bool brightness_change;
  1634. bool dgpu_display_event;
  1635. };
  1636. struct amdgpu_atif_functions {
  1637. bool system_params;
  1638. bool sbios_requests;
  1639. bool select_active_disp;
  1640. bool lid_state;
  1641. bool get_tv_standard;
  1642. bool set_tv_standard;
  1643. bool get_panel_expansion_mode;
  1644. bool set_panel_expansion_mode;
  1645. bool temperature_change;
  1646. bool graphics_device_types;
  1647. };
  1648. struct amdgpu_atif {
  1649. struct amdgpu_atif_notifications notifications;
  1650. struct amdgpu_atif_functions functions;
  1651. struct amdgpu_atif_notification_cfg notification_cfg;
  1652. struct amdgpu_encoder *encoder_for_bl;
  1653. };
  1654. struct amdgpu_atcs_functions {
  1655. bool get_ext_state;
  1656. bool pcie_perf_req;
  1657. bool pcie_dev_rdy;
  1658. bool pcie_bus_width;
  1659. };
  1660. struct amdgpu_atcs {
  1661. struct amdgpu_atcs_functions functions;
  1662. };
  1663. /*
  1664. * CGS
  1665. */
  1666. void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1667. void amdgpu_cgs_destroy_device(void *cgs_device);
  1668. /*
  1669. * Core structure, functions and helpers.
  1670. */
  1671. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1672. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1673. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1674. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1675. struct amdgpu_ip_block_status {
  1676. bool valid;
  1677. bool sw;
  1678. bool hw;
  1679. };
  1680. struct amdgpu_device {
  1681. struct device *dev;
  1682. struct drm_device *ddev;
  1683. struct pci_dev *pdev;
  1684. /* ASIC */
  1685. enum amd_asic_type asic_type;
  1686. uint32_t family;
  1687. uint32_t rev_id;
  1688. uint32_t external_rev_id;
  1689. unsigned long flags;
  1690. int usec_timeout;
  1691. const struct amdgpu_asic_funcs *asic_funcs;
  1692. bool shutdown;
  1693. bool suspend;
  1694. bool need_dma32;
  1695. bool accel_working;
  1696. struct work_struct reset_work;
  1697. struct notifier_block acpi_nb;
  1698. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1699. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1700. unsigned debugfs_count;
  1701. #if defined(CONFIG_DEBUG_FS)
  1702. struct dentry *debugfs_regs;
  1703. #endif
  1704. struct amdgpu_atif atif;
  1705. struct amdgpu_atcs atcs;
  1706. struct mutex srbm_mutex;
  1707. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1708. struct mutex grbm_idx_mutex;
  1709. struct dev_pm_domain vga_pm_domain;
  1710. bool have_disp_power_ref;
  1711. /* BIOS */
  1712. uint8_t *bios;
  1713. bool is_atom_bios;
  1714. uint16_t bios_header_start;
  1715. struct amdgpu_bo *stollen_vga_memory;
  1716. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1717. /* Register/doorbell mmio */
  1718. resource_size_t rmmio_base;
  1719. resource_size_t rmmio_size;
  1720. void __iomem *rmmio;
  1721. /* protects concurrent MM_INDEX/DATA based register access */
  1722. spinlock_t mmio_idx_lock;
  1723. /* protects concurrent SMC based register access */
  1724. spinlock_t smc_idx_lock;
  1725. amdgpu_rreg_t smc_rreg;
  1726. amdgpu_wreg_t smc_wreg;
  1727. /* protects concurrent PCIE register access */
  1728. spinlock_t pcie_idx_lock;
  1729. amdgpu_rreg_t pcie_rreg;
  1730. amdgpu_wreg_t pcie_wreg;
  1731. /* protects concurrent UVD register access */
  1732. spinlock_t uvd_ctx_idx_lock;
  1733. amdgpu_rreg_t uvd_ctx_rreg;
  1734. amdgpu_wreg_t uvd_ctx_wreg;
  1735. /* protects concurrent DIDT register access */
  1736. spinlock_t didt_idx_lock;
  1737. amdgpu_rreg_t didt_rreg;
  1738. amdgpu_wreg_t didt_wreg;
  1739. /* protects concurrent ENDPOINT (audio) register access */
  1740. spinlock_t audio_endpt_idx_lock;
  1741. amdgpu_block_rreg_t audio_endpt_rreg;
  1742. amdgpu_block_wreg_t audio_endpt_wreg;
  1743. void __iomem *rio_mem;
  1744. resource_size_t rio_mem_size;
  1745. struct amdgpu_doorbell doorbell;
  1746. /* clock/pll info */
  1747. struct amdgpu_clock clock;
  1748. /* MC */
  1749. struct amdgpu_mc mc;
  1750. struct amdgpu_gart gart;
  1751. struct amdgpu_dummy_page dummy_page;
  1752. struct amdgpu_vm_manager vm_manager;
  1753. /* memory management */
  1754. struct amdgpu_mman mman;
  1755. struct amdgpu_gem gem;
  1756. struct amdgpu_vram_scratch vram_scratch;
  1757. struct amdgpu_wb wb;
  1758. atomic64_t vram_usage;
  1759. atomic64_t vram_vis_usage;
  1760. atomic64_t gtt_usage;
  1761. atomic64_t num_bytes_moved;
  1762. atomic_t gpu_reset_counter;
  1763. /* display */
  1764. struct amdgpu_mode_info mode_info;
  1765. struct work_struct hotplug_work;
  1766. struct amdgpu_irq_src crtc_irq;
  1767. struct amdgpu_irq_src pageflip_irq;
  1768. struct amdgpu_irq_src hpd_irq;
  1769. /* rings */
  1770. unsigned fence_context;
  1771. struct mutex ring_lock;
  1772. unsigned num_rings;
  1773. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1774. bool ib_pool_ready;
  1775. struct amdgpu_sa_manager ring_tmp_bo;
  1776. /* interrupts */
  1777. struct amdgpu_irq irq;
  1778. /* powerplay */
  1779. struct amd_powerplay powerplay;
  1780. bool pp_enabled;
  1781. /* dpm */
  1782. struct amdgpu_pm pm;
  1783. u32 cg_flags;
  1784. u32 pg_flags;
  1785. /* amdgpu smumgr */
  1786. struct amdgpu_smumgr smu;
  1787. /* gfx */
  1788. struct amdgpu_gfx gfx;
  1789. /* sdma */
  1790. struct amdgpu_sdma sdma;
  1791. /* uvd */
  1792. bool has_uvd;
  1793. struct amdgpu_uvd uvd;
  1794. /* vce */
  1795. struct amdgpu_vce vce;
  1796. /* firmwares */
  1797. struct amdgpu_firmware firmware;
  1798. /* GDS */
  1799. struct amdgpu_gds gds;
  1800. const struct amdgpu_ip_block_version *ip_blocks;
  1801. int num_ip_blocks;
  1802. struct amdgpu_ip_block_status *ip_block_status;
  1803. struct mutex mn_lock;
  1804. DECLARE_HASHTABLE(mn_hash, 7);
  1805. /* tracking pinned memory */
  1806. u64 vram_pin_size;
  1807. u64 gart_pin_size;
  1808. /* amdkfd interface */
  1809. struct kfd_dev *kfd;
  1810. /* kernel conext for IB submission */
  1811. struct amdgpu_ctx kernel_ctx;
  1812. };
  1813. bool amdgpu_device_is_px(struct drm_device *dev);
  1814. int amdgpu_device_init(struct amdgpu_device *adev,
  1815. struct drm_device *ddev,
  1816. struct pci_dev *pdev,
  1817. uint32_t flags);
  1818. void amdgpu_device_fini(struct amdgpu_device *adev);
  1819. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1820. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1821. bool always_indirect);
  1822. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1823. bool always_indirect);
  1824. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1825. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1826. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1827. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1828. /*
  1829. * Cast helper
  1830. */
  1831. extern const struct fence_ops amdgpu_fence_ops;
  1832. static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
  1833. {
  1834. struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
  1835. if (__f->base.ops == &amdgpu_fence_ops)
  1836. return __f;
  1837. return NULL;
  1838. }
  1839. /*
  1840. * Registers read & write functions.
  1841. */
  1842. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1843. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1844. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1845. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1846. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1847. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1848. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1849. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1850. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1851. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1852. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1853. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1854. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1855. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1856. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1857. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1858. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1859. #define WREG32_P(reg, val, mask) \
  1860. do { \
  1861. uint32_t tmp_ = RREG32(reg); \
  1862. tmp_ &= (mask); \
  1863. tmp_ |= ((val) & ~(mask)); \
  1864. WREG32(reg, tmp_); \
  1865. } while (0)
  1866. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1867. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1868. #define WREG32_PLL_P(reg, val, mask) \
  1869. do { \
  1870. uint32_t tmp_ = RREG32_PLL(reg); \
  1871. tmp_ &= (mask); \
  1872. tmp_ |= ((val) & ~(mask)); \
  1873. WREG32_PLL(reg, tmp_); \
  1874. } while (0)
  1875. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1876. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1877. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1878. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1879. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1880. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1881. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1882. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1883. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1884. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1885. #define REG_GET_FIELD(value, reg, field) \
  1886. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1887. /*
  1888. * BIOS helpers.
  1889. */
  1890. #define RBIOS8(i) (adev->bios[i])
  1891. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1892. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1893. /*
  1894. * RING helpers.
  1895. */
  1896. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1897. {
  1898. if (ring->count_dw <= 0)
  1899. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1900. ring->ring[ring->wptr++] = v;
  1901. ring->wptr &= ring->ptr_mask;
  1902. ring->count_dw--;
  1903. ring->ring_free_dw--;
  1904. }
  1905. static inline struct amdgpu_sdma_instance *
  1906. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1907. {
  1908. struct amdgpu_device *adev = ring->adev;
  1909. int i;
  1910. for (i = 0; i < adev->sdma.num_instances; i++)
  1911. if (&adev->sdma.instance[i].ring == ring)
  1912. break;
  1913. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1914. return &adev->sdma.instance[i];
  1915. else
  1916. return NULL;
  1917. }
  1918. /*
  1919. * ASICs macro.
  1920. */
  1921. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1922. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1923. #define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
  1924. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1925. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1926. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1927. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1928. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1929. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1930. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1931. #define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
  1932. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1933. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1934. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1935. #define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
  1936. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1937. #define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
  1938. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1939. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1940. #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
  1941. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1942. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1943. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1944. #define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
  1945. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1946. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1947. #define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
  1948. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1949. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1950. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1951. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1952. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1953. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1954. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1955. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1956. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  1957. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1958. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1959. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1960. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1961. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1962. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1963. #define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
  1964. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1965. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1966. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1967. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  1968. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  1969. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1970. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1971. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  1972. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  1973. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  1974. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  1975. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  1976. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  1977. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  1978. #define amdgpu_dpm_get_temperature(adev) \
  1979. ((adev)->pp_enabled ? \
  1980. (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
  1981. (adev)->pm.funcs->get_temperature((adev)))
  1982. #define amdgpu_dpm_set_fan_control_mode(adev, m) \
  1983. ((adev)->pp_enabled ? \
  1984. (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
  1985. (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
  1986. #define amdgpu_dpm_get_fan_control_mode(adev) \
  1987. ((adev)->pp_enabled ? \
  1988. (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
  1989. (adev)->pm.funcs->get_fan_control_mode((adev)))
  1990. #define amdgpu_dpm_set_fan_speed_percent(adev, s) \
  1991. ((adev)->pp_enabled ? \
  1992. (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  1993. (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
  1994. #define amdgpu_dpm_get_fan_speed_percent(adev, s) \
  1995. ((adev)->pp_enabled ? \
  1996. (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  1997. (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
  1998. #define amdgpu_dpm_get_sclk(adev, l) \
  1999. ((adev)->pp_enabled ? \
  2000. (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
  2001. (adev)->pm.funcs->get_sclk((adev), (l)))
  2002. #define amdgpu_dpm_get_mclk(adev, l) \
  2003. ((adev)->pp_enabled ? \
  2004. (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
  2005. (adev)->pm.funcs->get_mclk((adev), (l)))
  2006. #define amdgpu_dpm_force_performance_level(adev, l) \
  2007. ((adev)->pp_enabled ? \
  2008. (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
  2009. (adev)->pm.funcs->force_performance_level((adev), (l)))
  2010. #define amdgpu_dpm_powergate_uvd(adev, g) \
  2011. ((adev)->pp_enabled ? \
  2012. (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
  2013. (adev)->pm.funcs->powergate_uvd((adev), (g)))
  2014. #define amdgpu_dpm_powergate_vce(adev, g) \
  2015. ((adev)->pp_enabled ? \
  2016. (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
  2017. (adev)->pm.funcs->powergate_vce((adev), (g)))
  2018. #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
  2019. ((adev)->pp_enabled ? \
  2020. (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
  2021. (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
  2022. #define amdgpu_dpm_get_current_power_state(adev) \
  2023. (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
  2024. #define amdgpu_dpm_get_performance_level(adev) \
  2025. (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
  2026. #define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
  2027. (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
  2028. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  2029. /* Common functions */
  2030. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  2031. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  2032. bool amdgpu_card_posted(struct amdgpu_device *adev);
  2033. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  2034. bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
  2035. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  2036. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  2037. u32 ip_instance, u32 ring,
  2038. struct amdgpu_ring **out_ring);
  2039. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
  2040. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  2041. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  2042. uint32_t flags);
  2043. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  2044. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  2045. unsigned long end);
  2046. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  2047. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  2048. struct ttm_mem_reg *mem);
  2049. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  2050. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  2051. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  2052. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  2053. const u32 *registers,
  2054. const u32 array_size);
  2055. bool amdgpu_device_is_px(struct drm_device *dev);
  2056. /* atpx handler */
  2057. #if defined(CONFIG_VGA_SWITCHEROO)
  2058. void amdgpu_register_atpx_handler(void);
  2059. void amdgpu_unregister_atpx_handler(void);
  2060. #else
  2061. static inline void amdgpu_register_atpx_handler(void) {}
  2062. static inline void amdgpu_unregister_atpx_handler(void) {}
  2063. #endif
  2064. /*
  2065. * KMS
  2066. */
  2067. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  2068. extern int amdgpu_max_kms_ioctl;
  2069. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  2070. int amdgpu_driver_unload_kms(struct drm_device *dev);
  2071. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  2072. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  2073. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  2074. struct drm_file *file_priv);
  2075. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  2076. struct drm_file *file_priv);
  2077. int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  2078. int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2079. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  2080. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2081. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2082. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  2083. int *max_error,
  2084. struct timeval *vblank_time,
  2085. unsigned flags);
  2086. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  2087. unsigned long arg);
  2088. /*
  2089. * functions used by amdgpu_encoder.c
  2090. */
  2091. struct amdgpu_afmt_acr {
  2092. u32 clock;
  2093. int n_32khz;
  2094. int cts_32khz;
  2095. int n_44_1khz;
  2096. int cts_44_1khz;
  2097. int n_48khz;
  2098. int cts_48khz;
  2099. };
  2100. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  2101. /* amdgpu_acpi.c */
  2102. #if defined(CONFIG_ACPI)
  2103. int amdgpu_acpi_init(struct amdgpu_device *adev);
  2104. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  2105. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  2106. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  2107. u8 perf_req, bool advertise);
  2108. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  2109. #else
  2110. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  2111. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  2112. #endif
  2113. struct amdgpu_bo_va_mapping *
  2114. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  2115. uint64_t addr, struct amdgpu_bo **bo);
  2116. #include "amdgpu_object.h"
  2117. #endif