opal-api.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128
  1. /*
  2. * OPAL API definitions.
  3. *
  4. * Copyright 2011-2015 IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #ifndef __OPAL_API_H
  12. #define __OPAL_API_H
  13. /****** OPAL APIs ******/
  14. /* Return codes */
  15. #define OPAL_SUCCESS 0
  16. #define OPAL_PARAMETER -1
  17. #define OPAL_BUSY -2
  18. #define OPAL_PARTIAL -3
  19. #define OPAL_CONSTRAINED -4
  20. #define OPAL_CLOSED -5
  21. #define OPAL_HARDWARE -6
  22. #define OPAL_UNSUPPORTED -7
  23. #define OPAL_PERMISSION -8
  24. #define OPAL_NO_MEM -9
  25. #define OPAL_RESOURCE -10
  26. #define OPAL_INTERNAL_ERROR -11
  27. #define OPAL_BUSY_EVENT -12
  28. #define OPAL_HARDWARE_FROZEN -13
  29. #define OPAL_WRONG_STATE -14
  30. #define OPAL_ASYNC_COMPLETION -15
  31. #define OPAL_EMPTY -16
  32. #define OPAL_I2C_TIMEOUT -17
  33. #define OPAL_I2C_INVALID_CMD -18
  34. #define OPAL_I2C_LBUS_PARITY -19
  35. #define OPAL_I2C_BKEND_OVERRUN -20
  36. #define OPAL_I2C_BKEND_ACCESS -21
  37. #define OPAL_I2C_ARBT_LOST -22
  38. #define OPAL_I2C_NACK_RCVD -23
  39. #define OPAL_I2C_STOP_ERR -24
  40. #define OPAL_XIVE_PROVISIONING -31
  41. #define OPAL_XIVE_FREE_ACTIVE -32
  42. #define OPAL_TIMEOUT -33
  43. /* API Tokens (in r0) */
  44. #define OPAL_INVALID_CALL -1
  45. #define OPAL_TEST 0
  46. #define OPAL_CONSOLE_WRITE 1
  47. #define OPAL_CONSOLE_READ 2
  48. #define OPAL_RTC_READ 3
  49. #define OPAL_RTC_WRITE 4
  50. #define OPAL_CEC_POWER_DOWN 5
  51. #define OPAL_CEC_REBOOT 6
  52. #define OPAL_READ_NVRAM 7
  53. #define OPAL_WRITE_NVRAM 8
  54. #define OPAL_HANDLE_INTERRUPT 9
  55. #define OPAL_POLL_EVENTS 10
  56. #define OPAL_PCI_SET_HUB_TCE_MEMORY 11
  57. #define OPAL_PCI_SET_PHB_TCE_MEMORY 12
  58. #define OPAL_PCI_CONFIG_READ_BYTE 13
  59. #define OPAL_PCI_CONFIG_READ_HALF_WORD 14
  60. #define OPAL_PCI_CONFIG_READ_WORD 15
  61. #define OPAL_PCI_CONFIG_WRITE_BYTE 16
  62. #define OPAL_PCI_CONFIG_WRITE_HALF_WORD 17
  63. #define OPAL_PCI_CONFIG_WRITE_WORD 18
  64. #define OPAL_SET_XIVE 19
  65. #define OPAL_GET_XIVE 20
  66. #define OPAL_GET_COMPLETION_TOKEN_STATUS 21 /* obsolete */
  67. #define OPAL_REGISTER_OPAL_EXCEPTION_HANDLER 22
  68. #define OPAL_PCI_EEH_FREEZE_STATUS 23
  69. #define OPAL_PCI_SHPC 24
  70. #define OPAL_CONSOLE_WRITE_BUFFER_SPACE 25
  71. #define OPAL_PCI_EEH_FREEZE_CLEAR 26
  72. #define OPAL_PCI_PHB_MMIO_ENABLE 27
  73. #define OPAL_PCI_SET_PHB_MEM_WINDOW 28
  74. #define OPAL_PCI_MAP_PE_MMIO_WINDOW 29
  75. #define OPAL_PCI_SET_PHB_TABLE_MEMORY 30
  76. #define OPAL_PCI_SET_PE 31
  77. #define OPAL_PCI_SET_PELTV 32
  78. #define OPAL_PCI_SET_MVE 33
  79. #define OPAL_PCI_SET_MVE_ENABLE 34
  80. #define OPAL_PCI_GET_XIVE_REISSUE 35
  81. #define OPAL_PCI_SET_XIVE_REISSUE 36
  82. #define OPAL_PCI_SET_XIVE_PE 37
  83. #define OPAL_GET_XIVE_SOURCE 38
  84. #define OPAL_GET_MSI_32 39
  85. #define OPAL_GET_MSI_64 40
  86. #define OPAL_START_CPU 41
  87. #define OPAL_QUERY_CPU_STATUS 42
  88. #define OPAL_WRITE_OPPANEL 43 /* unimplemented */
  89. #define OPAL_PCI_MAP_PE_DMA_WINDOW 44
  90. #define OPAL_PCI_MAP_PE_DMA_WINDOW_REAL 45
  91. #define OPAL_PCI_RESET 49
  92. #define OPAL_PCI_GET_HUB_DIAG_DATA 50
  93. #define OPAL_PCI_GET_PHB_DIAG_DATA 51
  94. #define OPAL_PCI_FENCE_PHB 52
  95. #define OPAL_PCI_REINIT 53
  96. #define OPAL_PCI_MASK_PE_ERROR 54
  97. #define OPAL_SET_SLOT_LED_STATUS 55
  98. #define OPAL_GET_EPOW_STATUS 56
  99. #define OPAL_SET_SYSTEM_ATTENTION_LED 57
  100. #define OPAL_RESERVED1 58
  101. #define OPAL_RESERVED2 59
  102. #define OPAL_PCI_NEXT_ERROR 60
  103. #define OPAL_PCI_EEH_FREEZE_STATUS2 61
  104. #define OPAL_PCI_POLL 62
  105. #define OPAL_PCI_MSI_EOI 63
  106. #define OPAL_PCI_GET_PHB_DIAG_DATA2 64
  107. #define OPAL_XSCOM_READ 65
  108. #define OPAL_XSCOM_WRITE 66
  109. #define OPAL_LPC_READ 67
  110. #define OPAL_LPC_WRITE 68
  111. #define OPAL_RETURN_CPU 69
  112. #define OPAL_REINIT_CPUS 70
  113. #define OPAL_ELOG_READ 71
  114. #define OPAL_ELOG_WRITE 72
  115. #define OPAL_ELOG_ACK 73
  116. #define OPAL_ELOG_RESEND 74
  117. #define OPAL_ELOG_SIZE 75
  118. #define OPAL_FLASH_VALIDATE 76
  119. #define OPAL_FLASH_MANAGE 77
  120. #define OPAL_FLASH_UPDATE 78
  121. #define OPAL_RESYNC_TIMEBASE 79
  122. #define OPAL_CHECK_TOKEN 80
  123. #define OPAL_DUMP_INIT 81
  124. #define OPAL_DUMP_INFO 82
  125. #define OPAL_DUMP_READ 83
  126. #define OPAL_DUMP_ACK 84
  127. #define OPAL_GET_MSG 85
  128. #define OPAL_CHECK_ASYNC_COMPLETION 86
  129. #define OPAL_SYNC_HOST_REBOOT 87
  130. #define OPAL_SENSOR_READ 88
  131. #define OPAL_GET_PARAM 89
  132. #define OPAL_SET_PARAM 90
  133. #define OPAL_DUMP_RESEND 91
  134. #define OPAL_ELOG_SEND 92 /* Deprecated */
  135. #define OPAL_PCI_SET_PHB_CAPI_MODE 93
  136. #define OPAL_DUMP_INFO2 94
  137. #define OPAL_WRITE_OPPANEL_ASYNC 95
  138. #define OPAL_PCI_ERR_INJECT 96
  139. #define OPAL_PCI_EEH_FREEZE_SET 97
  140. #define OPAL_HANDLE_HMI 98
  141. #define OPAL_CONFIG_CPU_IDLE_STATE 99
  142. #define OPAL_SLW_SET_REG 100
  143. #define OPAL_REGISTER_DUMP_REGION 101
  144. #define OPAL_UNREGISTER_DUMP_REGION 102
  145. #define OPAL_WRITE_TPO 103
  146. #define OPAL_READ_TPO 104
  147. #define OPAL_GET_DPO_STATUS 105
  148. #define OPAL_OLD_I2C_REQUEST 106 /* Deprecated */
  149. #define OPAL_IPMI_SEND 107
  150. #define OPAL_IPMI_RECV 108
  151. #define OPAL_I2C_REQUEST 109
  152. #define OPAL_FLASH_READ 110
  153. #define OPAL_FLASH_WRITE 111
  154. #define OPAL_FLASH_ERASE 112
  155. #define OPAL_PRD_MSG 113
  156. #define OPAL_LEDS_GET_INDICATOR 114
  157. #define OPAL_LEDS_SET_INDICATOR 115
  158. #define OPAL_CEC_REBOOT2 116
  159. #define OPAL_CONSOLE_FLUSH 117
  160. #define OPAL_GET_DEVICE_TREE 118
  161. #define OPAL_PCI_GET_PRESENCE_STATE 119
  162. #define OPAL_PCI_GET_POWER_STATE 120
  163. #define OPAL_PCI_SET_POWER_STATE 121
  164. #define OPAL_INT_GET_XIRR 122
  165. #define OPAL_INT_SET_CPPR 123
  166. #define OPAL_INT_EOI 124
  167. #define OPAL_INT_SET_MFRR 125
  168. #define OPAL_PCI_TCE_KILL 126
  169. #define OPAL_NMMU_SET_PTCR 127
  170. #define OPAL_XIVE_RESET 128
  171. #define OPAL_XIVE_GET_IRQ_INFO 129
  172. #define OPAL_XIVE_GET_IRQ_CONFIG 130
  173. #define OPAL_XIVE_SET_IRQ_CONFIG 131
  174. #define OPAL_XIVE_GET_QUEUE_INFO 132
  175. #define OPAL_XIVE_SET_QUEUE_INFO 133
  176. #define OPAL_XIVE_DONATE_PAGE 134
  177. #define OPAL_XIVE_ALLOCATE_VP_BLOCK 135
  178. #define OPAL_XIVE_FREE_VP_BLOCK 136
  179. #define OPAL_XIVE_GET_VP_INFO 137
  180. #define OPAL_XIVE_SET_VP_INFO 138
  181. #define OPAL_XIVE_ALLOCATE_IRQ 139
  182. #define OPAL_XIVE_FREE_IRQ 140
  183. #define OPAL_XIVE_SYNC 141
  184. #define OPAL_XIVE_DUMP 142
  185. #define OPAL_XIVE_RESERVED3 143
  186. #define OPAL_XIVE_RESERVED4 144
  187. #define OPAL_SIGNAL_SYSTEM_RESET 145
  188. #define OPAL_NPU_INIT_CONTEXT 146
  189. #define OPAL_NPU_DESTROY_CONTEXT 147
  190. #define OPAL_NPU_MAP_LPAR 148
  191. #define OPAL_IMC_COUNTERS_INIT 149
  192. #define OPAL_IMC_COUNTERS_START 150
  193. #define OPAL_IMC_COUNTERS_STOP 151
  194. #define OPAL_GET_POWERCAP 152
  195. #define OPAL_SET_POWERCAP 153
  196. #define OPAL_GET_POWER_SHIFT_RATIO 154
  197. #define OPAL_SET_POWER_SHIFT_RATIO 155
  198. #define OPAL_SENSOR_GROUP_CLEAR 156
  199. #define OPAL_PCI_SET_P2P 157
  200. #define OPAL_QUIESCE 158
  201. #define OPAL_NPU_SPA_SETUP 159
  202. #define OPAL_NPU_SPA_CLEAR_CACHE 160
  203. #define OPAL_NPU_TL_SET 161
  204. #define OPAL_SENSOR_READ_U64 162
  205. #define OPAL_PCI_GET_PBCQ_TUNNEL_BAR 164
  206. #define OPAL_PCI_SET_PBCQ_TUNNEL_BAR 165
  207. #define OPAL_LAST 165
  208. #define QUIESCE_HOLD 1 /* Spin all calls at entry */
  209. #define QUIESCE_REJECT 2 /* Fail all calls with OPAL_BUSY */
  210. #define QUIESCE_LOCK_BREAK 3 /* Set to ignore locks. */
  211. #define QUIESCE_RESUME 4 /* Un-quiesce */
  212. #define QUIESCE_RESUME_FAST_REBOOT 5 /* Un-quiesce, fast reboot */
  213. /* Device tree flags */
  214. /*
  215. * Flags set in power-mgmt nodes in device tree describing
  216. * idle states that are supported in the platform.
  217. */
  218. #define OPAL_PM_TIMEBASE_STOP 0x00000002
  219. #define OPAL_PM_LOSE_HYP_CONTEXT 0x00002000
  220. #define OPAL_PM_LOSE_FULL_CONTEXT 0x00004000
  221. #define OPAL_PM_NAP_ENABLED 0x00010000
  222. #define OPAL_PM_SLEEP_ENABLED 0x00020000
  223. #define OPAL_PM_WINKLE_ENABLED 0x00040000
  224. #define OPAL_PM_SLEEP_ENABLED_ER1 0x00080000 /* with workaround */
  225. #define OPAL_PM_STOP_INST_FAST 0x00100000
  226. #define OPAL_PM_STOP_INST_DEEP 0x00200000
  227. /*
  228. * OPAL_CONFIG_CPU_IDLE_STATE parameters
  229. */
  230. #define OPAL_CONFIG_IDLE_FASTSLEEP 1
  231. #define OPAL_CONFIG_IDLE_UNDO 0
  232. #define OPAL_CONFIG_IDLE_APPLY 1
  233. #ifndef __ASSEMBLY__
  234. /* Other enums */
  235. enum OpalFreezeState {
  236. OPAL_EEH_STOPPED_NOT_FROZEN = 0,
  237. OPAL_EEH_STOPPED_MMIO_FREEZE = 1,
  238. OPAL_EEH_STOPPED_DMA_FREEZE = 2,
  239. OPAL_EEH_STOPPED_MMIO_DMA_FREEZE = 3,
  240. OPAL_EEH_STOPPED_RESET = 4,
  241. OPAL_EEH_STOPPED_TEMP_UNAVAIL = 5,
  242. OPAL_EEH_STOPPED_PERM_UNAVAIL = 6
  243. };
  244. enum OpalEehFreezeActionToken {
  245. OPAL_EEH_ACTION_CLEAR_FREEZE_MMIO = 1,
  246. OPAL_EEH_ACTION_CLEAR_FREEZE_DMA = 2,
  247. OPAL_EEH_ACTION_CLEAR_FREEZE_ALL = 3,
  248. OPAL_EEH_ACTION_SET_FREEZE_MMIO = 1,
  249. OPAL_EEH_ACTION_SET_FREEZE_DMA = 2,
  250. OPAL_EEH_ACTION_SET_FREEZE_ALL = 3
  251. };
  252. enum OpalPciStatusToken {
  253. OPAL_EEH_NO_ERROR = 0,
  254. OPAL_EEH_IOC_ERROR = 1,
  255. OPAL_EEH_PHB_ERROR = 2,
  256. OPAL_EEH_PE_ERROR = 3,
  257. OPAL_EEH_PE_MMIO_ERROR = 4,
  258. OPAL_EEH_PE_DMA_ERROR = 5
  259. };
  260. enum OpalPciErrorSeverity {
  261. OPAL_EEH_SEV_NO_ERROR = 0,
  262. OPAL_EEH_SEV_IOC_DEAD = 1,
  263. OPAL_EEH_SEV_PHB_DEAD = 2,
  264. OPAL_EEH_SEV_PHB_FENCED = 3,
  265. OPAL_EEH_SEV_PE_ER = 4,
  266. OPAL_EEH_SEV_INF = 5
  267. };
  268. enum OpalErrinjectType {
  269. OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR = 0,
  270. OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR64 = 1,
  271. };
  272. enum OpalErrinjectFunc {
  273. /* IOA bus specific errors */
  274. OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_ADDR = 0,
  275. OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_DATA = 1,
  276. OPAL_ERR_INJECT_FUNC_IOA_LD_IO_ADDR = 2,
  277. OPAL_ERR_INJECT_FUNC_IOA_LD_IO_DATA = 3,
  278. OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_ADDR = 4,
  279. OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_DATA = 5,
  280. OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_ADDR = 6,
  281. OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_DATA = 7,
  282. OPAL_ERR_INJECT_FUNC_IOA_ST_IO_ADDR = 8,
  283. OPAL_ERR_INJECT_FUNC_IOA_ST_IO_DATA = 9,
  284. OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_ADDR = 10,
  285. OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_DATA = 11,
  286. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_ADDR = 12,
  287. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_DATA = 13,
  288. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_MASTER = 14,
  289. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_TARGET = 15,
  290. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_ADDR = 16,
  291. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_DATA = 17,
  292. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_MASTER = 18,
  293. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_TARGET = 19,
  294. };
  295. enum OpalMmioWindowType {
  296. OPAL_M32_WINDOW_TYPE = 1,
  297. OPAL_M64_WINDOW_TYPE = 2,
  298. OPAL_IO_WINDOW_TYPE = 3
  299. };
  300. enum OpalExceptionHandler {
  301. OPAL_MACHINE_CHECK_HANDLER = 1,
  302. OPAL_HYPERVISOR_MAINTENANCE_HANDLER = 2,
  303. OPAL_SOFTPATCH_HANDLER = 3
  304. };
  305. enum OpalPendingState {
  306. OPAL_EVENT_OPAL_INTERNAL = 0x1,
  307. OPAL_EVENT_NVRAM = 0x2,
  308. OPAL_EVENT_RTC = 0x4,
  309. OPAL_EVENT_CONSOLE_OUTPUT = 0x8,
  310. OPAL_EVENT_CONSOLE_INPUT = 0x10,
  311. OPAL_EVENT_ERROR_LOG_AVAIL = 0x20,
  312. OPAL_EVENT_ERROR_LOG = 0x40,
  313. OPAL_EVENT_EPOW = 0x80,
  314. OPAL_EVENT_LED_STATUS = 0x100,
  315. OPAL_EVENT_PCI_ERROR = 0x200,
  316. OPAL_EVENT_DUMP_AVAIL = 0x400,
  317. OPAL_EVENT_MSG_PENDING = 0x800,
  318. };
  319. enum OpalThreadStatus {
  320. OPAL_THREAD_INACTIVE = 0x0,
  321. OPAL_THREAD_STARTED = 0x1,
  322. OPAL_THREAD_UNAVAILABLE = 0x2 /* opal-v3 */
  323. };
  324. enum OpalPciBusCompare {
  325. OpalPciBusAny = 0, /* Any bus number match */
  326. OpalPciBus3Bits = 2, /* Match top 3 bits of bus number */
  327. OpalPciBus4Bits = 3, /* Match top 4 bits of bus number */
  328. OpalPciBus5Bits = 4, /* Match top 5 bits of bus number */
  329. OpalPciBus6Bits = 5, /* Match top 6 bits of bus number */
  330. OpalPciBus7Bits = 6, /* Match top 7 bits of bus number */
  331. OpalPciBusAll = 7, /* Match bus number exactly */
  332. };
  333. enum OpalDeviceCompare {
  334. OPAL_IGNORE_RID_DEVICE_NUMBER = 0,
  335. OPAL_COMPARE_RID_DEVICE_NUMBER = 1
  336. };
  337. enum OpalFuncCompare {
  338. OPAL_IGNORE_RID_FUNCTION_NUMBER = 0,
  339. OPAL_COMPARE_RID_FUNCTION_NUMBER = 1
  340. };
  341. enum OpalPeAction {
  342. OPAL_UNMAP_PE = 0,
  343. OPAL_MAP_PE = 1
  344. };
  345. enum OpalPeltvAction {
  346. OPAL_REMOVE_PE_FROM_DOMAIN = 0,
  347. OPAL_ADD_PE_TO_DOMAIN = 1
  348. };
  349. enum OpalMveEnableAction {
  350. OPAL_DISABLE_MVE = 0,
  351. OPAL_ENABLE_MVE = 1
  352. };
  353. enum OpalM64Action {
  354. OPAL_DISABLE_M64 = 0,
  355. OPAL_ENABLE_M64_SPLIT = 1,
  356. OPAL_ENABLE_M64_NON_SPLIT = 2
  357. };
  358. enum OpalPciResetScope {
  359. OPAL_RESET_PHB_COMPLETE = 1,
  360. OPAL_RESET_PCI_LINK = 2,
  361. OPAL_RESET_PHB_ERROR = 3,
  362. OPAL_RESET_PCI_HOT = 4,
  363. OPAL_RESET_PCI_FUNDAMENTAL = 5,
  364. OPAL_RESET_PCI_IODA_TABLE = 6
  365. };
  366. enum OpalPciReinitScope {
  367. /*
  368. * Note: we chose values that do not overlap
  369. * OpalPciResetScope as OPAL v2 used the same
  370. * enum for both
  371. */
  372. OPAL_REINIT_PCI_DEV = 1000
  373. };
  374. enum OpalPciResetState {
  375. OPAL_DEASSERT_RESET = 0,
  376. OPAL_ASSERT_RESET = 1
  377. };
  378. enum OpalPciSlotPresence {
  379. OPAL_PCI_SLOT_EMPTY = 0,
  380. OPAL_PCI_SLOT_PRESENT = 1
  381. };
  382. enum OpalPciSlotPower {
  383. OPAL_PCI_SLOT_POWER_OFF = 0,
  384. OPAL_PCI_SLOT_POWER_ON = 1,
  385. OPAL_PCI_SLOT_OFFLINE = 2,
  386. OPAL_PCI_SLOT_ONLINE = 3
  387. };
  388. enum OpalSlotLedType {
  389. OPAL_SLOT_LED_TYPE_ID = 0, /* IDENTIFY LED */
  390. OPAL_SLOT_LED_TYPE_FAULT = 1, /* FAULT LED */
  391. OPAL_SLOT_LED_TYPE_ATTN = 2, /* System Attention LED */
  392. OPAL_SLOT_LED_TYPE_MAX = 3
  393. };
  394. enum OpalSlotLedState {
  395. OPAL_SLOT_LED_STATE_OFF = 0, /* LED is OFF */
  396. OPAL_SLOT_LED_STATE_ON = 1 /* LED is ON */
  397. };
  398. /*
  399. * Address cycle types for LPC accesses. These also correspond
  400. * to the content of the first cell of the "reg" property for
  401. * device nodes on the LPC bus
  402. */
  403. enum OpalLPCAddressType {
  404. OPAL_LPC_MEM = 0,
  405. OPAL_LPC_IO = 1,
  406. OPAL_LPC_FW = 2,
  407. };
  408. enum opal_msg_type {
  409. OPAL_MSG_ASYNC_COMP = 0, /* params[0] = token, params[1] = rc,
  410. * additional params function-specific
  411. */
  412. OPAL_MSG_MEM_ERR = 1,
  413. OPAL_MSG_EPOW = 2,
  414. OPAL_MSG_SHUTDOWN = 3, /* params[0] = 1 reboot, 0 shutdown */
  415. OPAL_MSG_HMI_EVT = 4,
  416. OPAL_MSG_DPO = 5,
  417. OPAL_MSG_PRD = 6,
  418. OPAL_MSG_OCC = 7,
  419. OPAL_MSG_TYPE_MAX,
  420. };
  421. struct opal_msg {
  422. __be32 msg_type;
  423. __be32 reserved;
  424. __be64 params[8];
  425. };
  426. /* System parameter permission */
  427. enum OpalSysparamPerm {
  428. OPAL_SYSPARAM_READ = 0x1,
  429. OPAL_SYSPARAM_WRITE = 0x2,
  430. OPAL_SYSPARAM_RW = (OPAL_SYSPARAM_READ | OPAL_SYSPARAM_WRITE),
  431. };
  432. enum {
  433. OPAL_IPMI_MSG_FORMAT_VERSION_1 = 1,
  434. };
  435. struct opal_ipmi_msg {
  436. uint8_t version;
  437. uint8_t netfn;
  438. uint8_t cmd;
  439. uint8_t data[];
  440. };
  441. /* FSP memory errors handling */
  442. enum OpalMemErr_Version {
  443. OpalMemErr_V1 = 1,
  444. };
  445. enum OpalMemErrType {
  446. OPAL_MEM_ERR_TYPE_RESILIENCE = 0,
  447. OPAL_MEM_ERR_TYPE_DYN_DALLOC,
  448. };
  449. /* Memory Reilience error type */
  450. enum OpalMemErr_ResilErrType {
  451. OPAL_MEM_RESILIENCE_CE = 0,
  452. OPAL_MEM_RESILIENCE_UE,
  453. OPAL_MEM_RESILIENCE_UE_SCRUB,
  454. };
  455. /* Dynamic Memory Deallocation type */
  456. enum OpalMemErr_DynErrType {
  457. OPAL_MEM_DYNAMIC_DEALLOC = 0,
  458. };
  459. struct OpalMemoryErrorData {
  460. enum OpalMemErr_Version version:8; /* 0x00 */
  461. enum OpalMemErrType type:8; /* 0x01 */
  462. __be16 flags; /* 0x02 */
  463. uint8_t reserved_1[4]; /* 0x04 */
  464. union {
  465. /* Memory Resilience corrected/uncorrected error info */
  466. struct {
  467. enum OpalMemErr_ResilErrType resil_err_type:8;
  468. uint8_t reserved_1[7];
  469. __be64 physical_address_start;
  470. __be64 physical_address_end;
  471. } resilience;
  472. /* Dynamic memory deallocation error info */
  473. struct {
  474. enum OpalMemErr_DynErrType dyn_err_type:8;
  475. uint8_t reserved_1[7];
  476. __be64 physical_address_start;
  477. __be64 physical_address_end;
  478. } dyn_dealloc;
  479. } u;
  480. };
  481. /* HMI interrupt event */
  482. enum OpalHMI_Version {
  483. OpalHMIEvt_V1 = 1,
  484. OpalHMIEvt_V2 = 2,
  485. };
  486. enum OpalHMI_Severity {
  487. OpalHMI_SEV_NO_ERROR = 0,
  488. OpalHMI_SEV_WARNING = 1,
  489. OpalHMI_SEV_ERROR_SYNC = 2,
  490. OpalHMI_SEV_FATAL = 3,
  491. };
  492. enum OpalHMI_Disposition {
  493. OpalHMI_DISPOSITION_RECOVERED = 0,
  494. OpalHMI_DISPOSITION_NOT_RECOVERED = 1,
  495. };
  496. enum OpalHMI_ErrType {
  497. OpalHMI_ERROR_MALFUNC_ALERT = 0,
  498. OpalHMI_ERROR_PROC_RECOV_DONE,
  499. OpalHMI_ERROR_PROC_RECOV_DONE_AGAIN,
  500. OpalHMI_ERROR_PROC_RECOV_MASKED,
  501. OpalHMI_ERROR_TFAC,
  502. OpalHMI_ERROR_TFMR_PARITY,
  503. OpalHMI_ERROR_HA_OVERFLOW_WARN,
  504. OpalHMI_ERROR_XSCOM_FAIL,
  505. OpalHMI_ERROR_XSCOM_DONE,
  506. OpalHMI_ERROR_SCOM_FIR,
  507. OpalHMI_ERROR_DEBUG_TRIG_FIR,
  508. OpalHMI_ERROR_HYP_RESOURCE,
  509. OpalHMI_ERROR_CAPP_RECOVERY,
  510. };
  511. enum OpalHMI_XstopType {
  512. CHECKSTOP_TYPE_UNKNOWN = 0,
  513. CHECKSTOP_TYPE_CORE = 1,
  514. CHECKSTOP_TYPE_NX = 2,
  515. };
  516. enum OpalHMI_CoreXstopReason {
  517. CORE_CHECKSTOP_IFU_REGFILE = 0x00000001,
  518. CORE_CHECKSTOP_IFU_LOGIC = 0x00000002,
  519. CORE_CHECKSTOP_PC_DURING_RECOV = 0x00000004,
  520. CORE_CHECKSTOP_ISU_REGFILE = 0x00000008,
  521. CORE_CHECKSTOP_ISU_LOGIC = 0x00000010,
  522. CORE_CHECKSTOP_FXU_LOGIC = 0x00000020,
  523. CORE_CHECKSTOP_VSU_LOGIC = 0x00000040,
  524. CORE_CHECKSTOP_PC_RECOV_IN_MAINT_MODE = 0x00000080,
  525. CORE_CHECKSTOP_LSU_REGFILE = 0x00000100,
  526. CORE_CHECKSTOP_PC_FWD_PROGRESS = 0x00000200,
  527. CORE_CHECKSTOP_LSU_LOGIC = 0x00000400,
  528. CORE_CHECKSTOP_PC_LOGIC = 0x00000800,
  529. CORE_CHECKSTOP_PC_HYP_RESOURCE = 0x00001000,
  530. CORE_CHECKSTOP_PC_HANG_RECOV_FAILED = 0x00002000,
  531. CORE_CHECKSTOP_PC_AMBI_HANG_DETECTED = 0x00004000,
  532. CORE_CHECKSTOP_PC_DEBUG_TRIG_ERR_INJ = 0x00008000,
  533. CORE_CHECKSTOP_PC_SPRD_HYP_ERR_INJ = 0x00010000,
  534. };
  535. enum OpalHMI_NestAccelXstopReason {
  536. NX_CHECKSTOP_SHM_INVAL_STATE_ERR = 0x00000001,
  537. NX_CHECKSTOP_DMA_INVAL_STATE_ERR_1 = 0x00000002,
  538. NX_CHECKSTOP_DMA_INVAL_STATE_ERR_2 = 0x00000004,
  539. NX_CHECKSTOP_DMA_CH0_INVAL_STATE_ERR = 0x00000008,
  540. NX_CHECKSTOP_DMA_CH1_INVAL_STATE_ERR = 0x00000010,
  541. NX_CHECKSTOP_DMA_CH2_INVAL_STATE_ERR = 0x00000020,
  542. NX_CHECKSTOP_DMA_CH3_INVAL_STATE_ERR = 0x00000040,
  543. NX_CHECKSTOP_DMA_CH4_INVAL_STATE_ERR = 0x00000080,
  544. NX_CHECKSTOP_DMA_CH5_INVAL_STATE_ERR = 0x00000100,
  545. NX_CHECKSTOP_DMA_CH6_INVAL_STATE_ERR = 0x00000200,
  546. NX_CHECKSTOP_DMA_CH7_INVAL_STATE_ERR = 0x00000400,
  547. NX_CHECKSTOP_DMA_CRB_UE = 0x00000800,
  548. NX_CHECKSTOP_DMA_CRB_SUE = 0x00001000,
  549. NX_CHECKSTOP_PBI_ISN_UE = 0x00002000,
  550. };
  551. struct OpalHMIEvent {
  552. uint8_t version; /* 0x00 */
  553. uint8_t severity; /* 0x01 */
  554. uint8_t type; /* 0x02 */
  555. uint8_t disposition; /* 0x03 */
  556. uint8_t reserved_1[4]; /* 0x04 */
  557. __be64 hmer;
  558. /* TFMR register. Valid only for TFAC and TFMR_PARITY error type. */
  559. __be64 tfmr;
  560. /* version 2 and later */
  561. union {
  562. /*
  563. * checkstop info (Core/NX).
  564. * Valid for OpalHMI_ERROR_MALFUNC_ALERT.
  565. */
  566. struct {
  567. uint8_t xstop_type; /* enum OpalHMI_XstopType */
  568. uint8_t reserved_1[3];
  569. __be32 xstop_reason;
  570. union {
  571. __be32 pir; /* for CHECKSTOP_TYPE_CORE */
  572. __be32 chip_id; /* for CHECKSTOP_TYPE_NX */
  573. } u;
  574. } xstop_error;
  575. } u;
  576. };
  577. enum {
  578. OPAL_P7IOC_DIAG_TYPE_NONE = 0,
  579. OPAL_P7IOC_DIAG_TYPE_RGC = 1,
  580. OPAL_P7IOC_DIAG_TYPE_BI = 2,
  581. OPAL_P7IOC_DIAG_TYPE_CI = 3,
  582. OPAL_P7IOC_DIAG_TYPE_MISC = 4,
  583. OPAL_P7IOC_DIAG_TYPE_I2C = 5,
  584. OPAL_P7IOC_DIAG_TYPE_LAST = 6
  585. };
  586. struct OpalIoP7IOCErrorData {
  587. __be16 type;
  588. /* GEM */
  589. __be64 gemXfir;
  590. __be64 gemRfir;
  591. __be64 gemRirqfir;
  592. __be64 gemMask;
  593. __be64 gemRwof;
  594. /* LEM */
  595. __be64 lemFir;
  596. __be64 lemErrMask;
  597. __be64 lemAction0;
  598. __be64 lemAction1;
  599. __be64 lemWof;
  600. union {
  601. struct OpalIoP7IOCRgcErrorData {
  602. __be64 rgcStatus; /* 3E1C10 */
  603. __be64 rgcLdcp; /* 3E1C18 */
  604. }rgc;
  605. struct OpalIoP7IOCBiErrorData {
  606. __be64 biLdcp0; /* 3C0100, 3C0118 */
  607. __be64 biLdcp1; /* 3C0108, 3C0120 */
  608. __be64 biLdcp2; /* 3C0110, 3C0128 */
  609. __be64 biFenceStatus; /* 3C0130, 3C0130 */
  610. uint8_t biDownbound; /* BI Downbound or Upbound */
  611. }bi;
  612. struct OpalIoP7IOCCiErrorData {
  613. __be64 ciPortStatus; /* 3Dn008 */
  614. __be64 ciPortLdcp; /* 3Dn010 */
  615. uint8_t ciPort; /* Index of CI port: 0/1 */
  616. }ci;
  617. };
  618. };
  619. /**
  620. * This structure defines the overlay which will be used to store PHB error
  621. * data upon request.
  622. */
  623. enum {
  624. OPAL_PHB_ERROR_DATA_VERSION_1 = 1,
  625. };
  626. enum {
  627. OPAL_PHB_ERROR_DATA_TYPE_P7IOC = 1,
  628. OPAL_PHB_ERROR_DATA_TYPE_PHB3 = 2,
  629. OPAL_PHB_ERROR_DATA_TYPE_PHB4 = 3
  630. };
  631. enum {
  632. OPAL_P7IOC_NUM_PEST_REGS = 128,
  633. OPAL_PHB3_NUM_PEST_REGS = 256,
  634. OPAL_PHB4_NUM_PEST_REGS = 512
  635. };
  636. struct OpalIoPhbErrorCommon {
  637. __be32 version;
  638. __be32 ioType;
  639. __be32 len;
  640. };
  641. struct OpalIoP7IOCPhbErrorData {
  642. struct OpalIoPhbErrorCommon common;
  643. __be32 brdgCtl;
  644. // P7IOC utl regs
  645. __be32 portStatusReg;
  646. __be32 rootCmplxStatus;
  647. __be32 busAgentStatus;
  648. // P7IOC cfg regs
  649. __be32 deviceStatus;
  650. __be32 slotStatus;
  651. __be32 linkStatus;
  652. __be32 devCmdStatus;
  653. __be32 devSecStatus;
  654. // cfg AER regs
  655. __be32 rootErrorStatus;
  656. __be32 uncorrErrorStatus;
  657. __be32 corrErrorStatus;
  658. __be32 tlpHdr1;
  659. __be32 tlpHdr2;
  660. __be32 tlpHdr3;
  661. __be32 tlpHdr4;
  662. __be32 sourceId;
  663. __be32 rsv3;
  664. // Record data about the call to allocate a buffer.
  665. __be64 errorClass;
  666. __be64 correlator;
  667. //P7IOC MMIO Error Regs
  668. __be64 p7iocPlssr; // n120
  669. __be64 p7iocCsr; // n110
  670. __be64 lemFir; // nC00
  671. __be64 lemErrorMask; // nC18
  672. __be64 lemWOF; // nC40
  673. __be64 phbErrorStatus; // nC80
  674. __be64 phbFirstErrorStatus; // nC88
  675. __be64 phbErrorLog0; // nCC0
  676. __be64 phbErrorLog1; // nCC8
  677. __be64 mmioErrorStatus; // nD00
  678. __be64 mmioFirstErrorStatus; // nD08
  679. __be64 mmioErrorLog0; // nD40
  680. __be64 mmioErrorLog1; // nD48
  681. __be64 dma0ErrorStatus; // nD80
  682. __be64 dma0FirstErrorStatus; // nD88
  683. __be64 dma0ErrorLog0; // nDC0
  684. __be64 dma0ErrorLog1; // nDC8
  685. __be64 dma1ErrorStatus; // nE00
  686. __be64 dma1FirstErrorStatus; // nE08
  687. __be64 dma1ErrorLog0; // nE40
  688. __be64 dma1ErrorLog1; // nE48
  689. __be64 pestA[OPAL_P7IOC_NUM_PEST_REGS];
  690. __be64 pestB[OPAL_P7IOC_NUM_PEST_REGS];
  691. };
  692. struct OpalIoPhb3ErrorData {
  693. struct OpalIoPhbErrorCommon common;
  694. __be32 brdgCtl;
  695. /* PHB3 UTL regs */
  696. __be32 portStatusReg;
  697. __be32 rootCmplxStatus;
  698. __be32 busAgentStatus;
  699. /* PHB3 cfg regs */
  700. __be32 deviceStatus;
  701. __be32 slotStatus;
  702. __be32 linkStatus;
  703. __be32 devCmdStatus;
  704. __be32 devSecStatus;
  705. /* cfg AER regs */
  706. __be32 rootErrorStatus;
  707. __be32 uncorrErrorStatus;
  708. __be32 corrErrorStatus;
  709. __be32 tlpHdr1;
  710. __be32 tlpHdr2;
  711. __be32 tlpHdr3;
  712. __be32 tlpHdr4;
  713. __be32 sourceId;
  714. __be32 rsv3;
  715. /* Record data about the call to allocate a buffer */
  716. __be64 errorClass;
  717. __be64 correlator;
  718. /* PHB3 MMIO Error Regs */
  719. __be64 nFir; /* 000 */
  720. __be64 nFirMask; /* 003 */
  721. __be64 nFirWOF; /* 008 */
  722. __be64 phbPlssr; /* 120 */
  723. __be64 phbCsr; /* 110 */
  724. __be64 lemFir; /* C00 */
  725. __be64 lemErrorMask; /* C18 */
  726. __be64 lemWOF; /* C40 */
  727. __be64 phbErrorStatus; /* C80 */
  728. __be64 phbFirstErrorStatus; /* C88 */
  729. __be64 phbErrorLog0; /* CC0 */
  730. __be64 phbErrorLog1; /* CC8 */
  731. __be64 mmioErrorStatus; /* D00 */
  732. __be64 mmioFirstErrorStatus; /* D08 */
  733. __be64 mmioErrorLog0; /* D40 */
  734. __be64 mmioErrorLog1; /* D48 */
  735. __be64 dma0ErrorStatus; /* D80 */
  736. __be64 dma0FirstErrorStatus; /* D88 */
  737. __be64 dma0ErrorLog0; /* DC0 */
  738. __be64 dma0ErrorLog1; /* DC8 */
  739. __be64 dma1ErrorStatus; /* E00 */
  740. __be64 dma1FirstErrorStatus; /* E08 */
  741. __be64 dma1ErrorLog0; /* E40 */
  742. __be64 dma1ErrorLog1; /* E48 */
  743. __be64 pestA[OPAL_PHB3_NUM_PEST_REGS];
  744. __be64 pestB[OPAL_PHB3_NUM_PEST_REGS];
  745. };
  746. struct OpalIoPhb4ErrorData {
  747. struct OpalIoPhbErrorCommon common;
  748. __be32 brdgCtl;
  749. /* PHB4 cfg regs */
  750. __be32 deviceStatus;
  751. __be32 slotStatus;
  752. __be32 linkStatus;
  753. __be32 devCmdStatus;
  754. __be32 devSecStatus;
  755. /* cfg AER regs */
  756. __be32 rootErrorStatus;
  757. __be32 uncorrErrorStatus;
  758. __be32 corrErrorStatus;
  759. __be32 tlpHdr1;
  760. __be32 tlpHdr2;
  761. __be32 tlpHdr3;
  762. __be32 tlpHdr4;
  763. __be32 sourceId;
  764. /* PHB4 ETU Error Regs */
  765. __be64 nFir; /* 000 */
  766. __be64 nFirMask; /* 003 */
  767. __be64 nFirWOF; /* 008 */
  768. __be64 phbPlssr; /* 120 */
  769. __be64 phbCsr; /* 110 */
  770. __be64 lemFir; /* C00 */
  771. __be64 lemErrorMask; /* C18 */
  772. __be64 lemWOF; /* C40 */
  773. __be64 phbErrorStatus; /* C80 */
  774. __be64 phbFirstErrorStatus; /* C88 */
  775. __be64 phbErrorLog0; /* CC0 */
  776. __be64 phbErrorLog1; /* CC8 */
  777. __be64 phbTxeErrorStatus; /* D00 */
  778. __be64 phbTxeFirstErrorStatus; /* D08 */
  779. __be64 phbTxeErrorLog0; /* D40 */
  780. __be64 phbTxeErrorLog1; /* D48 */
  781. __be64 phbRxeArbErrorStatus; /* D80 */
  782. __be64 phbRxeArbFirstErrorStatus; /* D88 */
  783. __be64 phbRxeArbErrorLog0; /* DC0 */
  784. __be64 phbRxeArbErrorLog1; /* DC8 */
  785. __be64 phbRxeMrgErrorStatus; /* E00 */
  786. __be64 phbRxeMrgFirstErrorStatus; /* E08 */
  787. __be64 phbRxeMrgErrorLog0; /* E40 */
  788. __be64 phbRxeMrgErrorLog1; /* E48 */
  789. __be64 phbRxeTceErrorStatus; /* E80 */
  790. __be64 phbRxeTceFirstErrorStatus; /* E88 */
  791. __be64 phbRxeTceErrorLog0; /* EC0 */
  792. __be64 phbRxeTceErrorLog1; /* EC8 */
  793. /* PHB4 REGB Error Regs */
  794. __be64 phbPblErrorStatus; /* 1900 */
  795. __be64 phbPblFirstErrorStatus; /* 1908 */
  796. __be64 phbPblErrorLog0; /* 1940 */
  797. __be64 phbPblErrorLog1; /* 1948 */
  798. __be64 phbPcieDlpErrorLog1; /* 1AA0 */
  799. __be64 phbPcieDlpErrorLog2; /* 1AA8 */
  800. __be64 phbPcieDlpErrorStatus; /* 1AB0 */
  801. __be64 phbRegbErrorStatus; /* 1C00 */
  802. __be64 phbRegbFirstErrorStatus; /* 1C08 */
  803. __be64 phbRegbErrorLog0; /* 1C40 */
  804. __be64 phbRegbErrorLog1; /* 1C48 */
  805. __be64 pestA[OPAL_PHB4_NUM_PEST_REGS];
  806. __be64 pestB[OPAL_PHB4_NUM_PEST_REGS];
  807. };
  808. enum {
  809. OPAL_REINIT_CPUS_HILE_BE = (1 << 0),
  810. OPAL_REINIT_CPUS_HILE_LE = (1 << 1),
  811. /* These two define the base MMU mode of the host on P9
  812. *
  813. * On P9 Nimbus DD2.0 and Cumlus (and later), KVM can still
  814. * create hash guests in "radix" mode with care (full core
  815. * switch only).
  816. */
  817. OPAL_REINIT_CPUS_MMU_HASH = (1 << 2),
  818. OPAL_REINIT_CPUS_MMU_RADIX = (1 << 3),
  819. OPAL_REINIT_CPUS_TM_SUSPEND_DISABLED = (1 << 4),
  820. };
  821. typedef struct oppanel_line {
  822. __be64 line;
  823. __be64 line_len;
  824. } oppanel_line_t;
  825. enum opal_prd_msg_type {
  826. OPAL_PRD_MSG_TYPE_INIT = 0, /* HBRT --> OPAL */
  827. OPAL_PRD_MSG_TYPE_FINI, /* HBRT/kernel --> OPAL */
  828. OPAL_PRD_MSG_TYPE_ATTN, /* HBRT <-- OPAL */
  829. OPAL_PRD_MSG_TYPE_ATTN_ACK, /* HBRT --> OPAL */
  830. OPAL_PRD_MSG_TYPE_OCC_ERROR, /* HBRT <-- OPAL */
  831. OPAL_PRD_MSG_TYPE_OCC_RESET, /* HBRT <-- OPAL */
  832. };
  833. struct opal_prd_msg_header {
  834. uint8_t type;
  835. uint8_t pad[1];
  836. __be16 size;
  837. };
  838. struct opal_prd_msg;
  839. #define OCC_RESET 0
  840. #define OCC_LOAD 1
  841. #define OCC_THROTTLE 2
  842. #define OCC_MAX_THROTTLE_STATUS 5
  843. struct opal_occ_msg {
  844. __be64 type;
  845. __be64 chip;
  846. __be64 throttle_status;
  847. };
  848. /*
  849. * SG entries
  850. *
  851. * WARNING: The current implementation requires each entry
  852. * to represent a block that is 4k aligned *and* each block
  853. * size except the last one in the list to be as well.
  854. */
  855. struct opal_sg_entry {
  856. __be64 data;
  857. __be64 length;
  858. };
  859. /*
  860. * Candidate image SG list.
  861. *
  862. * length = VER | length
  863. */
  864. struct opal_sg_list {
  865. __be64 length;
  866. __be64 next;
  867. struct opal_sg_entry entry[];
  868. };
  869. /*
  870. * Dump region ID range usable by the OS
  871. */
  872. #define OPAL_DUMP_REGION_HOST_START 0x80
  873. #define OPAL_DUMP_REGION_LOG_BUF 0x80
  874. #define OPAL_DUMP_REGION_HOST_END 0xFF
  875. /* CAPI modes for PHB */
  876. enum {
  877. OPAL_PHB_CAPI_MODE_PCIE = 0,
  878. OPAL_PHB_CAPI_MODE_CAPI = 1,
  879. OPAL_PHB_CAPI_MODE_SNOOP_OFF = 2,
  880. OPAL_PHB_CAPI_MODE_SNOOP_ON = 3,
  881. OPAL_PHB_CAPI_MODE_DMA = 4,
  882. OPAL_PHB_CAPI_MODE_DMA_TVT1 = 5,
  883. };
  884. /* OPAL I2C request */
  885. struct opal_i2c_request {
  886. uint8_t type;
  887. #define OPAL_I2C_RAW_READ 0
  888. #define OPAL_I2C_RAW_WRITE 1
  889. #define OPAL_I2C_SM_READ 2
  890. #define OPAL_I2C_SM_WRITE 3
  891. uint8_t flags;
  892. #define OPAL_I2C_ADDR_10 0x01 /* Not supported yet */
  893. uint8_t subaddr_sz; /* Max 4 */
  894. uint8_t reserved;
  895. __be16 addr; /* 7 or 10 bit address */
  896. __be16 reserved2;
  897. __be32 subaddr; /* Sub-address if any */
  898. __be32 size; /* Data size */
  899. __be64 buffer_ra; /* Buffer real address */
  900. };
  901. /*
  902. * EPOW status sharing (OPAL and the host)
  903. *
  904. * The host will pass on OPAL, a buffer of length OPAL_SYSEPOW_MAX
  905. * with individual elements being 16 bits wide to fetch the system
  906. * wide EPOW status. Each element in the buffer will contain the
  907. * EPOW status in it's bit representation for a particular EPOW sub
  908. * class as defined here. So multiple detailed EPOW status bits
  909. * specific for any sub class can be represented in a single buffer
  910. * element as it's bit representation.
  911. */
  912. /* System EPOW type */
  913. enum OpalSysEpow {
  914. OPAL_SYSEPOW_POWER = 0, /* Power EPOW */
  915. OPAL_SYSEPOW_TEMP = 1, /* Temperature EPOW */
  916. OPAL_SYSEPOW_COOLING = 2, /* Cooling EPOW */
  917. OPAL_SYSEPOW_MAX = 3, /* Max EPOW categories */
  918. };
  919. /* Power EPOW */
  920. enum OpalSysPower {
  921. OPAL_SYSPOWER_UPS = 0x0001, /* System on UPS power */
  922. OPAL_SYSPOWER_CHNG = 0x0002, /* System power config change */
  923. OPAL_SYSPOWER_FAIL = 0x0004, /* System impending power failure */
  924. OPAL_SYSPOWER_INCL = 0x0008, /* System incomplete power */
  925. };
  926. /* Temperature EPOW */
  927. enum OpalSysTemp {
  928. OPAL_SYSTEMP_AMB = 0x0001, /* System over ambient temperature */
  929. OPAL_SYSTEMP_INT = 0x0002, /* System over internal temperature */
  930. OPAL_SYSTEMP_HMD = 0x0004, /* System over ambient humidity */
  931. };
  932. /* Cooling EPOW */
  933. enum OpalSysCooling {
  934. OPAL_SYSCOOL_INSF = 0x0001, /* System insufficient cooling */
  935. };
  936. /* Argument to OPAL_CEC_REBOOT2() */
  937. enum {
  938. OPAL_REBOOT_NORMAL = 0,
  939. OPAL_REBOOT_PLATFORM_ERROR = 1,
  940. };
  941. /* Argument to OPAL_PCI_TCE_KILL */
  942. enum {
  943. OPAL_PCI_TCE_KILL_PAGES,
  944. OPAL_PCI_TCE_KILL_PE,
  945. OPAL_PCI_TCE_KILL_ALL,
  946. };
  947. /* The xive operation mode indicates the active "API" and
  948. * corresponds to the "mode" parameter of the opal_xive_reset()
  949. * call
  950. */
  951. enum {
  952. OPAL_XIVE_MODE_EMU = 0,
  953. OPAL_XIVE_MODE_EXPL = 1,
  954. };
  955. /* Flags for OPAL_XIVE_GET_IRQ_INFO */
  956. enum {
  957. OPAL_XIVE_IRQ_TRIGGER_PAGE = 0x00000001,
  958. OPAL_XIVE_IRQ_STORE_EOI = 0x00000002,
  959. OPAL_XIVE_IRQ_LSI = 0x00000004,
  960. OPAL_XIVE_IRQ_SHIFT_BUG = 0x00000008,
  961. OPAL_XIVE_IRQ_MASK_VIA_FW = 0x00000010,
  962. OPAL_XIVE_IRQ_EOI_VIA_FW = 0x00000020,
  963. };
  964. /* Flags for OPAL_XIVE_GET/SET_QUEUE_INFO */
  965. enum {
  966. OPAL_XIVE_EQ_ENABLED = 0x00000001,
  967. OPAL_XIVE_EQ_ALWAYS_NOTIFY = 0x00000002,
  968. OPAL_XIVE_EQ_ESCALATE = 0x00000004,
  969. };
  970. /* Flags for OPAL_XIVE_GET/SET_VP_INFO */
  971. enum {
  972. OPAL_XIVE_VP_ENABLED = 0x00000001,
  973. OPAL_XIVE_VP_SINGLE_ESCALATION = 0x00000002,
  974. };
  975. /* "Any chip" replacement for chip ID for allocation functions */
  976. enum {
  977. OPAL_XIVE_ANY_CHIP = 0xffffffff,
  978. };
  979. /* Xive sync options */
  980. enum {
  981. /* This bits are cumulative, arg is a girq */
  982. XIVE_SYNC_EAS = 0x00000001, /* Sync irq source */
  983. XIVE_SYNC_QUEUE = 0x00000002, /* Sync irq target */
  984. };
  985. /* Dump options */
  986. enum {
  987. XIVE_DUMP_TM_HYP = 0,
  988. XIVE_DUMP_TM_POOL = 1,
  989. XIVE_DUMP_TM_OS = 2,
  990. XIVE_DUMP_TM_USER = 3,
  991. XIVE_DUMP_VP = 4,
  992. XIVE_DUMP_EMU_STATE = 5,
  993. };
  994. /* "type" argument options for OPAL_IMC_COUNTERS_* calls */
  995. enum {
  996. OPAL_IMC_COUNTERS_NEST = 1,
  997. OPAL_IMC_COUNTERS_CORE = 2,
  998. };
  999. /* PCI p2p descriptor */
  1000. #define OPAL_PCI_P2P_ENABLE 0x1
  1001. #define OPAL_PCI_P2P_LOAD 0x2
  1002. #define OPAL_PCI_P2P_STORE 0x4
  1003. #endif /* __ASSEMBLY__ */
  1004. #endif /* __OPAL_API_H */