vcn_v1_0.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_vcn.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "soc15_common.h"
  30. #include "vcn/vcn_1_0_offset.h"
  31. #include "vcn/vcn_1_0_sh_mask.h"
  32. #include "hdp/hdp_4_0_offset.h"
  33. #include "mmhub/mmhub_9_1_offset.h"
  34. #include "mmhub/mmhub_9_1_sh_mask.h"
  35. static int vcn_v1_0_stop(struct amdgpu_device *adev);
  36. static void vcn_v1_0_set_dec_ring_funcs(struct amdgpu_device *adev);
  37. static void vcn_v1_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  38. static void vcn_v1_0_set_jpeg_ring_funcs(struct amdgpu_device *adev);
  39. static void vcn_v1_0_set_irq_funcs(struct amdgpu_device *adev);
  40. static void vcn_v1_0_jpeg_ring_set_patch_ring(struct amdgpu_ring *ring, uint32_t ptr);
  41. /**
  42. * vcn_v1_0_early_init - set function pointers
  43. *
  44. * @handle: amdgpu_device pointer
  45. *
  46. * Set ring and irq function pointers
  47. */
  48. static int vcn_v1_0_early_init(void *handle)
  49. {
  50. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  51. adev->vcn.num_enc_rings = 2;
  52. vcn_v1_0_set_dec_ring_funcs(adev);
  53. vcn_v1_0_set_enc_ring_funcs(adev);
  54. vcn_v1_0_set_jpeg_ring_funcs(adev);
  55. vcn_v1_0_set_irq_funcs(adev);
  56. return 0;
  57. }
  58. /**
  59. * vcn_v1_0_sw_init - sw init for VCN block
  60. *
  61. * @handle: amdgpu_device pointer
  62. *
  63. * Load firmware and sw initialization
  64. */
  65. static int vcn_v1_0_sw_init(void *handle)
  66. {
  67. struct amdgpu_ring *ring;
  68. int i, r;
  69. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  70. /* VCN DEC TRAP */
  71. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, 124, &adev->vcn.irq);
  72. if (r)
  73. return r;
  74. /* VCN ENC TRAP */
  75. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  76. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, i + 119,
  77. &adev->vcn.irq);
  78. if (r)
  79. return r;
  80. }
  81. /* VCN JPEG TRAP */
  82. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, 126, &adev->vcn.irq);
  83. if (r)
  84. return r;
  85. r = amdgpu_vcn_sw_init(adev);
  86. if (r)
  87. return r;
  88. r = amdgpu_vcn_resume(adev);
  89. if (r)
  90. return r;
  91. ring = &adev->vcn.ring_dec;
  92. sprintf(ring->name, "vcn_dec");
  93. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  94. if (r)
  95. return r;
  96. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  97. ring = &adev->vcn.ring_enc[i];
  98. sprintf(ring->name, "vcn_enc%d", i);
  99. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  100. if (r)
  101. return r;
  102. }
  103. ring = &adev->vcn.ring_jpeg;
  104. sprintf(ring->name, "vcn_jpeg");
  105. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  106. if (r)
  107. return r;
  108. return r;
  109. }
  110. /**
  111. * vcn_v1_0_sw_fini - sw fini for VCN block
  112. *
  113. * @handle: amdgpu_device pointer
  114. *
  115. * VCN suspend and free up sw allocation
  116. */
  117. static int vcn_v1_0_sw_fini(void *handle)
  118. {
  119. int r;
  120. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  121. r = amdgpu_vcn_suspend(adev);
  122. if (r)
  123. return r;
  124. r = amdgpu_vcn_sw_fini(adev);
  125. return r;
  126. }
  127. /**
  128. * vcn_v1_0_hw_init - start and test VCN block
  129. *
  130. * @handle: amdgpu_device pointer
  131. *
  132. * Initialize the hardware, boot up the VCPU and do some testing
  133. */
  134. static int vcn_v1_0_hw_init(void *handle)
  135. {
  136. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  137. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  138. int i, r;
  139. ring->ready = true;
  140. r = amdgpu_ring_test_ring(ring);
  141. if (r) {
  142. ring->ready = false;
  143. goto done;
  144. }
  145. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  146. ring = &adev->vcn.ring_enc[i];
  147. ring->ready = true;
  148. r = amdgpu_ring_test_ring(ring);
  149. if (r) {
  150. ring->ready = false;
  151. goto done;
  152. }
  153. }
  154. ring = &adev->vcn.ring_jpeg;
  155. ring->ready = true;
  156. r = amdgpu_ring_test_ring(ring);
  157. if (r) {
  158. ring->ready = false;
  159. goto done;
  160. }
  161. done:
  162. if (!r)
  163. DRM_INFO("VCN decode and encode initialized successfully.\n");
  164. return r;
  165. }
  166. /**
  167. * vcn_v1_0_hw_fini - stop the hardware block
  168. *
  169. * @handle: amdgpu_device pointer
  170. *
  171. * Stop the VCN block, mark ring as not ready any more
  172. */
  173. static int vcn_v1_0_hw_fini(void *handle)
  174. {
  175. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  176. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  177. if (RREG32_SOC15(VCN, 0, mmUVD_STATUS))
  178. vcn_v1_0_stop(adev);
  179. ring->ready = false;
  180. return 0;
  181. }
  182. /**
  183. * vcn_v1_0_suspend - suspend VCN block
  184. *
  185. * @handle: amdgpu_device pointer
  186. *
  187. * HW fini and suspend VCN block
  188. */
  189. static int vcn_v1_0_suspend(void *handle)
  190. {
  191. int r;
  192. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  193. r = vcn_v1_0_hw_fini(adev);
  194. if (r)
  195. return r;
  196. r = amdgpu_vcn_suspend(adev);
  197. return r;
  198. }
  199. /**
  200. * vcn_v1_0_resume - resume VCN block
  201. *
  202. * @handle: amdgpu_device pointer
  203. *
  204. * Resume firmware and hw init VCN block
  205. */
  206. static int vcn_v1_0_resume(void *handle)
  207. {
  208. int r;
  209. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  210. r = amdgpu_vcn_resume(adev);
  211. if (r)
  212. return r;
  213. r = vcn_v1_0_hw_init(adev);
  214. return r;
  215. }
  216. /**
  217. * vcn_v1_0_mc_resume - memory controller programming
  218. *
  219. * @adev: amdgpu_device pointer
  220. *
  221. * Let the VCN memory controller know it's offsets
  222. */
  223. static void vcn_v1_0_mc_resume(struct amdgpu_device *adev)
  224. {
  225. uint32_t size = AMDGPU_GPU_PAGE_ALIGN(adev->vcn.fw->size + 4);
  226. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  227. lower_32_bits(adev->vcn.gpu_addr));
  228. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  229. upper_32_bits(adev->vcn.gpu_addr));
  230. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0,
  231. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  232. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE0, size);
  233. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW,
  234. lower_32_bits(adev->vcn.gpu_addr + size));
  235. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH,
  236. upper_32_bits(adev->vcn.gpu_addr + size));
  237. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1, 0);
  238. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_VCN_HEAP_SIZE);
  239. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW,
  240. lower_32_bits(adev->vcn.gpu_addr + size + AMDGPU_VCN_HEAP_SIZE));
  241. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH,
  242. upper_32_bits(adev->vcn.gpu_addr + size + AMDGPU_VCN_HEAP_SIZE));
  243. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2, 0);
  244. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE2,
  245. AMDGPU_VCN_STACK_SIZE + (AMDGPU_VCN_SESSION_SIZE * 40));
  246. WREG32_SOC15(UVD, 0, mmUVD_UDEC_ADDR_CONFIG,
  247. adev->gfx.config.gb_addr_config);
  248. WREG32_SOC15(UVD, 0, mmUVD_UDEC_DB_ADDR_CONFIG,
  249. adev->gfx.config.gb_addr_config);
  250. WREG32_SOC15(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG,
  251. adev->gfx.config.gb_addr_config);
  252. }
  253. /**
  254. * vcn_v1_0_disable_clock_gating - disable VCN clock gating
  255. *
  256. * @adev: amdgpu_device pointer
  257. * @sw: enable SW clock gating
  258. *
  259. * Disable clock gating for VCN block
  260. */
  261. static void vcn_v1_0_disable_clock_gating(struct amdgpu_device *adev)
  262. {
  263. uint32_t data;
  264. /* JPEG disable CGC */
  265. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL);
  266. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  267. data |= 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  268. else
  269. data &= ~JPEG_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  270. data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  271. data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  272. WREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL, data);
  273. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE);
  274. data &= ~(JPEG_CGC_GATE__JPEG_MASK | JPEG_CGC_GATE__JPEG2_MASK);
  275. WREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE, data);
  276. /* UVD disable CGC */
  277. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  278. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  279. data |= 1 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  280. else
  281. data &= ~ UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  282. data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  283. data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  284. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  285. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_GATE);
  286. data &= ~(UVD_CGC_GATE__SYS_MASK
  287. | UVD_CGC_GATE__UDEC_MASK
  288. | UVD_CGC_GATE__MPEG2_MASK
  289. | UVD_CGC_GATE__REGS_MASK
  290. | UVD_CGC_GATE__RBC_MASK
  291. | UVD_CGC_GATE__LMI_MC_MASK
  292. | UVD_CGC_GATE__LMI_UMC_MASK
  293. | UVD_CGC_GATE__IDCT_MASK
  294. | UVD_CGC_GATE__MPRD_MASK
  295. | UVD_CGC_GATE__MPC_MASK
  296. | UVD_CGC_GATE__LBSI_MASK
  297. | UVD_CGC_GATE__LRBBM_MASK
  298. | UVD_CGC_GATE__UDEC_RE_MASK
  299. | UVD_CGC_GATE__UDEC_CM_MASK
  300. | UVD_CGC_GATE__UDEC_IT_MASK
  301. | UVD_CGC_GATE__UDEC_DB_MASK
  302. | UVD_CGC_GATE__UDEC_MP_MASK
  303. | UVD_CGC_GATE__WCB_MASK
  304. | UVD_CGC_GATE__VCPU_MASK
  305. | UVD_CGC_GATE__SCPU_MASK);
  306. WREG32_SOC15(VCN, 0, mmUVD_CGC_GATE, data);
  307. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  308. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK
  309. | UVD_CGC_CTRL__UDEC_CM_MODE_MASK
  310. | UVD_CGC_CTRL__UDEC_IT_MODE_MASK
  311. | UVD_CGC_CTRL__UDEC_DB_MODE_MASK
  312. | UVD_CGC_CTRL__UDEC_MP_MODE_MASK
  313. | UVD_CGC_CTRL__SYS_MODE_MASK
  314. | UVD_CGC_CTRL__UDEC_MODE_MASK
  315. | UVD_CGC_CTRL__MPEG2_MODE_MASK
  316. | UVD_CGC_CTRL__REGS_MODE_MASK
  317. | UVD_CGC_CTRL__RBC_MODE_MASK
  318. | UVD_CGC_CTRL__LMI_MC_MODE_MASK
  319. | UVD_CGC_CTRL__LMI_UMC_MODE_MASK
  320. | UVD_CGC_CTRL__IDCT_MODE_MASK
  321. | UVD_CGC_CTRL__MPRD_MODE_MASK
  322. | UVD_CGC_CTRL__MPC_MODE_MASK
  323. | UVD_CGC_CTRL__LBSI_MODE_MASK
  324. | UVD_CGC_CTRL__LRBBM_MODE_MASK
  325. | UVD_CGC_CTRL__WCB_MODE_MASK
  326. | UVD_CGC_CTRL__VCPU_MODE_MASK
  327. | UVD_CGC_CTRL__SCPU_MODE_MASK);
  328. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  329. /* turn on */
  330. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE);
  331. data |= (UVD_SUVD_CGC_GATE__SRE_MASK
  332. | UVD_SUVD_CGC_GATE__SIT_MASK
  333. | UVD_SUVD_CGC_GATE__SMP_MASK
  334. | UVD_SUVD_CGC_GATE__SCM_MASK
  335. | UVD_SUVD_CGC_GATE__SDB_MASK
  336. | UVD_SUVD_CGC_GATE__SRE_H264_MASK
  337. | UVD_SUVD_CGC_GATE__SRE_HEVC_MASK
  338. | UVD_SUVD_CGC_GATE__SIT_H264_MASK
  339. | UVD_SUVD_CGC_GATE__SIT_HEVC_MASK
  340. | UVD_SUVD_CGC_GATE__SCM_H264_MASK
  341. | UVD_SUVD_CGC_GATE__SCM_HEVC_MASK
  342. | UVD_SUVD_CGC_GATE__SDB_H264_MASK
  343. | UVD_SUVD_CGC_GATE__SDB_HEVC_MASK
  344. | UVD_SUVD_CGC_GATE__SCLR_MASK
  345. | UVD_SUVD_CGC_GATE__UVD_SC_MASK
  346. | UVD_SUVD_CGC_GATE__ENT_MASK
  347. | UVD_SUVD_CGC_GATE__SIT_HEVC_DEC_MASK
  348. | UVD_SUVD_CGC_GATE__SIT_HEVC_ENC_MASK
  349. | UVD_SUVD_CGC_GATE__SITE_MASK
  350. | UVD_SUVD_CGC_GATE__SRE_VP9_MASK
  351. | UVD_SUVD_CGC_GATE__SCM_VP9_MASK
  352. | UVD_SUVD_CGC_GATE__SIT_VP9_DEC_MASK
  353. | UVD_SUVD_CGC_GATE__SDB_VP9_MASK
  354. | UVD_SUVD_CGC_GATE__IME_HEVC_MASK);
  355. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE, data);
  356. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL);
  357. data &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK
  358. | UVD_SUVD_CGC_CTRL__SIT_MODE_MASK
  359. | UVD_SUVD_CGC_CTRL__SMP_MODE_MASK
  360. | UVD_SUVD_CGC_CTRL__SCM_MODE_MASK
  361. | UVD_SUVD_CGC_CTRL__SDB_MODE_MASK
  362. | UVD_SUVD_CGC_CTRL__SCLR_MODE_MASK
  363. | UVD_SUVD_CGC_CTRL__UVD_SC_MODE_MASK
  364. | UVD_SUVD_CGC_CTRL__ENT_MODE_MASK
  365. | UVD_SUVD_CGC_CTRL__IME_MODE_MASK
  366. | UVD_SUVD_CGC_CTRL__SITE_MODE_MASK);
  367. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data);
  368. }
  369. /**
  370. * vcn_v1_0_enable_clock_gating - enable VCN clock gating
  371. *
  372. * @adev: amdgpu_device pointer
  373. * @sw: enable SW clock gating
  374. *
  375. * Enable clock gating for VCN block
  376. */
  377. static void vcn_v1_0_enable_clock_gating(struct amdgpu_device *adev)
  378. {
  379. uint32_t data = 0;
  380. /* enable JPEG CGC */
  381. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL);
  382. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  383. data |= 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  384. else
  385. data |= 0 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  386. data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  387. data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  388. WREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL, data);
  389. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE);
  390. data |= (JPEG_CGC_GATE__JPEG_MASK | JPEG_CGC_GATE__JPEG2_MASK);
  391. WREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE, data);
  392. /* enable UVD CGC */
  393. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  394. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  395. data |= 1 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  396. else
  397. data |= 0 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  398. data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  399. data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  400. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  401. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  402. data |= (UVD_CGC_CTRL__UDEC_RE_MODE_MASK
  403. | UVD_CGC_CTRL__UDEC_CM_MODE_MASK
  404. | UVD_CGC_CTRL__UDEC_IT_MODE_MASK
  405. | UVD_CGC_CTRL__UDEC_DB_MODE_MASK
  406. | UVD_CGC_CTRL__UDEC_MP_MODE_MASK
  407. | UVD_CGC_CTRL__SYS_MODE_MASK
  408. | UVD_CGC_CTRL__UDEC_MODE_MASK
  409. | UVD_CGC_CTRL__MPEG2_MODE_MASK
  410. | UVD_CGC_CTRL__REGS_MODE_MASK
  411. | UVD_CGC_CTRL__RBC_MODE_MASK
  412. | UVD_CGC_CTRL__LMI_MC_MODE_MASK
  413. | UVD_CGC_CTRL__LMI_UMC_MODE_MASK
  414. | UVD_CGC_CTRL__IDCT_MODE_MASK
  415. | UVD_CGC_CTRL__MPRD_MODE_MASK
  416. | UVD_CGC_CTRL__MPC_MODE_MASK
  417. | UVD_CGC_CTRL__LBSI_MODE_MASK
  418. | UVD_CGC_CTRL__LRBBM_MODE_MASK
  419. | UVD_CGC_CTRL__WCB_MODE_MASK
  420. | UVD_CGC_CTRL__VCPU_MODE_MASK
  421. | UVD_CGC_CTRL__SCPU_MODE_MASK);
  422. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  423. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL);
  424. data |= (UVD_SUVD_CGC_CTRL__SRE_MODE_MASK
  425. | UVD_SUVD_CGC_CTRL__SIT_MODE_MASK
  426. | UVD_SUVD_CGC_CTRL__SMP_MODE_MASK
  427. | UVD_SUVD_CGC_CTRL__SCM_MODE_MASK
  428. | UVD_SUVD_CGC_CTRL__SDB_MODE_MASK
  429. | UVD_SUVD_CGC_CTRL__SCLR_MODE_MASK
  430. | UVD_SUVD_CGC_CTRL__UVD_SC_MODE_MASK
  431. | UVD_SUVD_CGC_CTRL__ENT_MODE_MASK
  432. | UVD_SUVD_CGC_CTRL__IME_MODE_MASK
  433. | UVD_SUVD_CGC_CTRL__SITE_MODE_MASK);
  434. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data);
  435. }
  436. static void vcn_1_0_disable_static_power_gating(struct amdgpu_device *adev)
  437. {
  438. uint32_t data = 0;
  439. int ret;
  440. if (adev->pg_flags & AMD_PG_SUPPORT_VCN) {
  441. data = (1 << UVD_PGFSM_CONFIG__UVDM_PWR_CONFIG__SHIFT
  442. | 1 << UVD_PGFSM_CONFIG__UVDU_PWR_CONFIG__SHIFT
  443. | 2 << UVD_PGFSM_CONFIG__UVDF_PWR_CONFIG__SHIFT
  444. | 2 << UVD_PGFSM_CONFIG__UVDC_PWR_CONFIG__SHIFT
  445. | 2 << UVD_PGFSM_CONFIG__UVDB_PWR_CONFIG__SHIFT
  446. | 2 << UVD_PGFSM_CONFIG__UVDIL_PWR_CONFIG__SHIFT
  447. | 2 << UVD_PGFSM_CONFIG__UVDIR_PWR_CONFIG__SHIFT
  448. | 2 << UVD_PGFSM_CONFIG__UVDTD_PWR_CONFIG__SHIFT
  449. | 2 << UVD_PGFSM_CONFIG__UVDTE_PWR_CONFIG__SHIFT
  450. | 2 << UVD_PGFSM_CONFIG__UVDE_PWR_CONFIG__SHIFT
  451. | 2 << UVD_PGFSM_CONFIG__UVDW_PWR_CONFIG__SHIFT);
  452. WREG32_SOC15(VCN, 0, mmUVD_PGFSM_CONFIG, data);
  453. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_PGFSM_STATUS, UVD_PGFSM_STATUS__UVDM_UVDU_PWR_ON, 0xFFFFFF, ret);
  454. } else {
  455. data = (1 << UVD_PGFSM_CONFIG__UVDM_PWR_CONFIG__SHIFT
  456. | 1 << UVD_PGFSM_CONFIG__UVDU_PWR_CONFIG__SHIFT
  457. | 1 << UVD_PGFSM_CONFIG__UVDF_PWR_CONFIG__SHIFT
  458. | 1 << UVD_PGFSM_CONFIG__UVDC_PWR_CONFIG__SHIFT
  459. | 1 << UVD_PGFSM_CONFIG__UVDB_PWR_CONFIG__SHIFT
  460. | 1 << UVD_PGFSM_CONFIG__UVDIL_PWR_CONFIG__SHIFT
  461. | 1 << UVD_PGFSM_CONFIG__UVDIR_PWR_CONFIG__SHIFT
  462. | 1 << UVD_PGFSM_CONFIG__UVDTD_PWR_CONFIG__SHIFT
  463. | 1 << UVD_PGFSM_CONFIG__UVDTE_PWR_CONFIG__SHIFT
  464. | 1 << UVD_PGFSM_CONFIG__UVDE_PWR_CONFIG__SHIFT
  465. | 1 << UVD_PGFSM_CONFIG__UVDW_PWR_CONFIG__SHIFT);
  466. WREG32_SOC15(VCN, 0, mmUVD_PGFSM_CONFIG, data);
  467. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_PGFSM_STATUS, 0, 0xFFFFFFFF, ret);
  468. }
  469. /* polling UVD_PGFSM_STATUS to confirm UVDM_PWR_STATUS , UVDU_PWR_STATUS are 0 (power on) */
  470. data = RREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS);
  471. data &= ~0x103;
  472. if (adev->pg_flags & AMD_PG_SUPPORT_VCN)
  473. data |= UVD_PGFSM_CONFIG__UVDM_UVDU_PWR_ON | UVD_POWER_STATUS__UVD_PG_EN_MASK;
  474. WREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS, data);
  475. }
  476. static void vcn_1_0_enable_static_power_gating(struct amdgpu_device *adev)
  477. {
  478. uint32_t data = 0;
  479. int ret;
  480. if (adev->pg_flags & AMD_PG_SUPPORT_VCN) {
  481. /* Before power off, this indicator has to be turned on */
  482. data = RREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS);
  483. data &= ~UVD_POWER_STATUS__UVD_POWER_STATUS_MASK;
  484. data |= UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF;
  485. WREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS, data);
  486. data = (2 << UVD_PGFSM_CONFIG__UVDM_PWR_CONFIG__SHIFT
  487. | 2 << UVD_PGFSM_CONFIG__UVDU_PWR_CONFIG__SHIFT
  488. | 2 << UVD_PGFSM_CONFIG__UVDF_PWR_CONFIG__SHIFT
  489. | 2 << UVD_PGFSM_CONFIG__UVDC_PWR_CONFIG__SHIFT
  490. | 2 << UVD_PGFSM_CONFIG__UVDB_PWR_CONFIG__SHIFT
  491. | 2 << UVD_PGFSM_CONFIG__UVDIL_PWR_CONFIG__SHIFT
  492. | 2 << UVD_PGFSM_CONFIG__UVDIR_PWR_CONFIG__SHIFT
  493. | 2 << UVD_PGFSM_CONFIG__UVDTD_PWR_CONFIG__SHIFT
  494. | 2 << UVD_PGFSM_CONFIG__UVDTE_PWR_CONFIG__SHIFT
  495. | 2 << UVD_PGFSM_CONFIG__UVDE_PWR_CONFIG__SHIFT
  496. | 2 << UVD_PGFSM_CONFIG__UVDW_PWR_CONFIG__SHIFT);
  497. WREG32_SOC15(VCN, 0, mmUVD_PGFSM_CONFIG, data);
  498. data = (2 << UVD_PGFSM_STATUS__UVDM_PWR_STATUS__SHIFT
  499. | 2 << UVD_PGFSM_STATUS__UVDU_PWR_STATUS__SHIFT
  500. | 2 << UVD_PGFSM_STATUS__UVDF_PWR_STATUS__SHIFT
  501. | 2 << UVD_PGFSM_STATUS__UVDC_PWR_STATUS__SHIFT
  502. | 2 << UVD_PGFSM_STATUS__UVDB_PWR_STATUS__SHIFT
  503. | 2 << UVD_PGFSM_STATUS__UVDIL_PWR_STATUS__SHIFT
  504. | 2 << UVD_PGFSM_STATUS__UVDIR_PWR_STATUS__SHIFT
  505. | 2 << UVD_PGFSM_STATUS__UVDTD_PWR_STATUS__SHIFT
  506. | 2 << UVD_PGFSM_STATUS__UVDTE_PWR_STATUS__SHIFT
  507. | 2 << UVD_PGFSM_STATUS__UVDE_PWR_STATUS__SHIFT
  508. | 2 << UVD_PGFSM_STATUS__UVDW_PWR_STATUS__SHIFT);
  509. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_PGFSM_STATUS, data, 0xFFFFFFFF, ret);
  510. }
  511. }
  512. /**
  513. * vcn_v1_0_start - start VCN block
  514. *
  515. * @adev: amdgpu_device pointer
  516. *
  517. * Setup and start the VCN block
  518. */
  519. static int vcn_v1_0_start(struct amdgpu_device *adev)
  520. {
  521. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  522. uint32_t rb_bufsz, tmp;
  523. uint32_t lmi_swap_cntl;
  524. int i, j, r;
  525. /* disable byte swapping */
  526. lmi_swap_cntl = 0;
  527. vcn_v1_0_mc_resume(adev);
  528. vcn_1_0_disable_static_power_gating(adev);
  529. /* disable clock gating */
  530. vcn_v1_0_disable_clock_gating(adev);
  531. /* disable interupt */
  532. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN), 0,
  533. ~UVD_MASTINT_EN__VCPU_EN_MASK);
  534. /* stall UMC and register bus before resetting VCPU */
  535. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  536. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  537. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  538. mdelay(1);
  539. /* put LMI, VCPU, RBC etc... into reset */
  540. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  541. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  542. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  543. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  544. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  545. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  546. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  547. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  548. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  549. mdelay(5);
  550. /* initialize VCN memory controller */
  551. WREG32_SOC15(UVD, 0, mmUVD_LMI_CTRL,
  552. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  553. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  554. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  555. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  556. UVD_LMI_CTRL__REQ_MODE_MASK |
  557. 0x00100000L);
  558. #ifdef __BIG_ENDIAN
  559. /* swap (8 in 32) RB and IB */
  560. lmi_swap_cntl = 0xa;
  561. #endif
  562. WREG32_SOC15(UVD, 0, mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  563. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA0, 0x40c2040);
  564. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA1, 0x0);
  565. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXB0, 0x40c2040);
  566. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXB1, 0x0);
  567. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_ALU, 0);
  568. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUX, 0x88);
  569. /* take all subblocks out of reset, except VCPU */
  570. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  571. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  572. mdelay(5);
  573. /* enable VCPU clock */
  574. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL,
  575. UVD_VCPU_CNTL__CLK_EN_MASK);
  576. /* enable UMC */
  577. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  578. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  579. /* boot up the VCPU */
  580. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET, 0);
  581. mdelay(10);
  582. for (i = 0; i < 10; ++i) {
  583. uint32_t status;
  584. for (j = 0; j < 100; ++j) {
  585. status = RREG32_SOC15(UVD, 0, mmUVD_STATUS);
  586. if (status & 2)
  587. break;
  588. mdelay(10);
  589. }
  590. r = 0;
  591. if (status & 2)
  592. break;
  593. DRM_ERROR("VCN decode not responding, trying to reset the VCPU!!!\n");
  594. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  595. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  596. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  597. mdelay(10);
  598. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0,
  599. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  600. mdelay(10);
  601. r = -1;
  602. }
  603. if (r) {
  604. DRM_ERROR("VCN decode not responding, giving up!!!\n");
  605. return r;
  606. }
  607. /* enable master interrupt */
  608. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
  609. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  610. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  611. /* clear the bit 4 of VCN_STATUS */
  612. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS), 0,
  613. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  614. /* force RBC into idle state */
  615. rb_bufsz = order_base_2(ring->ring_size);
  616. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  617. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  618. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  619. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  620. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  621. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  622. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, tmp);
  623. /* set the write pointer delay */
  624. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR_CNTL, 0);
  625. /* set the wb address */
  626. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR_ADDR,
  627. (upper_32_bits(ring->gpu_addr) >> 2));
  628. /* programm the RB_BASE for ring buffer */
  629. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  630. lower_32_bits(ring->gpu_addr));
  631. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  632. upper_32_bits(ring->gpu_addr));
  633. /* Initialize the ring buffer's read and write pointers */
  634. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR, 0);
  635. ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  636. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR,
  637. lower_32_bits(ring->wptr));
  638. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), 0,
  639. ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  640. ring = &adev->vcn.ring_enc[0];
  641. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  642. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  643. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO, ring->gpu_addr);
  644. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  645. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE, ring->ring_size / 4);
  646. ring = &adev->vcn.ring_enc[1];
  647. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  648. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  649. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO2, ring->gpu_addr);
  650. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  651. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE2, ring->ring_size / 4);
  652. ring = &adev->vcn.ring_jpeg;
  653. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_VMID, 0);
  654. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_CNTL, (0x00000001L | 0x00000002L));
  655. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_64BIT_BAR_LOW, lower_32_bits(ring->gpu_addr));
  656. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_64BIT_BAR_HIGH, upper_32_bits(ring->gpu_addr));
  657. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_RPTR, 0);
  658. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR, 0);
  659. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_CNTL, 0x00000002L);
  660. return 0;
  661. }
  662. /**
  663. * vcn_v1_0_stop - stop VCN block
  664. *
  665. * @adev: amdgpu_device pointer
  666. *
  667. * stop the VCN block
  668. */
  669. static int vcn_v1_0_stop(struct amdgpu_device *adev)
  670. {
  671. /* force RBC into idle state */
  672. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, 0x11010101);
  673. /* Stall UMC and register bus before resetting VCPU */
  674. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  675. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  676. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  677. mdelay(1);
  678. /* put VCPU into reset */
  679. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  680. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  681. mdelay(5);
  682. /* disable VCPU clock */
  683. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL, 0x0);
  684. /* Unstall UMC and register bus */
  685. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  686. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  687. WREG32_SOC15(VCN, 0, mmUVD_STATUS, 0);
  688. vcn_v1_0_enable_clock_gating(adev);
  689. vcn_1_0_enable_static_power_gating(adev);
  690. return 0;
  691. }
  692. static bool vcn_v1_0_is_idle(void *handle)
  693. {
  694. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  695. return (RREG32_SOC15(VCN, 0, mmUVD_STATUS) == 0x2);
  696. }
  697. static int vcn_v1_0_wait_for_idle(void *handle)
  698. {
  699. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  700. int ret = 0;
  701. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_STATUS, 0x2, 0x2, ret);
  702. return ret;
  703. }
  704. static int vcn_v1_0_set_clockgating_state(void *handle,
  705. enum amd_clockgating_state state)
  706. {
  707. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  708. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  709. if (enable) {
  710. /* wait for STATUS to clear */
  711. if (vcn_v1_0_is_idle(handle))
  712. return -EBUSY;
  713. vcn_v1_0_enable_clock_gating(adev);
  714. } else {
  715. /* disable HW gating and enable Sw gating */
  716. vcn_v1_0_disable_clock_gating(adev);
  717. }
  718. return 0;
  719. }
  720. /**
  721. * vcn_v1_0_dec_ring_get_rptr - get read pointer
  722. *
  723. * @ring: amdgpu_ring pointer
  724. *
  725. * Returns the current hardware read pointer
  726. */
  727. static uint64_t vcn_v1_0_dec_ring_get_rptr(struct amdgpu_ring *ring)
  728. {
  729. struct amdgpu_device *adev = ring->adev;
  730. return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  731. }
  732. /**
  733. * vcn_v1_0_dec_ring_get_wptr - get write pointer
  734. *
  735. * @ring: amdgpu_ring pointer
  736. *
  737. * Returns the current hardware write pointer
  738. */
  739. static uint64_t vcn_v1_0_dec_ring_get_wptr(struct amdgpu_ring *ring)
  740. {
  741. struct amdgpu_device *adev = ring->adev;
  742. return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR);
  743. }
  744. /**
  745. * vcn_v1_0_dec_ring_set_wptr - set write pointer
  746. *
  747. * @ring: amdgpu_ring pointer
  748. *
  749. * Commits the write pointer to the hardware
  750. */
  751. static void vcn_v1_0_dec_ring_set_wptr(struct amdgpu_ring *ring)
  752. {
  753. struct amdgpu_device *adev = ring->adev;
  754. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  755. }
  756. /**
  757. * vcn_v1_0_dec_ring_insert_start - insert a start command
  758. *
  759. * @ring: amdgpu_ring pointer
  760. *
  761. * Write a start command to the ring.
  762. */
  763. static void vcn_v1_0_dec_ring_insert_start(struct amdgpu_ring *ring)
  764. {
  765. struct amdgpu_device *adev = ring->adev;
  766. amdgpu_ring_write(ring,
  767. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  768. amdgpu_ring_write(ring, 0);
  769. amdgpu_ring_write(ring,
  770. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  771. amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_START << 1);
  772. }
  773. /**
  774. * vcn_v1_0_dec_ring_insert_end - insert a end command
  775. *
  776. * @ring: amdgpu_ring pointer
  777. *
  778. * Write a end command to the ring.
  779. */
  780. static void vcn_v1_0_dec_ring_insert_end(struct amdgpu_ring *ring)
  781. {
  782. struct amdgpu_device *adev = ring->adev;
  783. amdgpu_ring_write(ring,
  784. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  785. amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_END << 1);
  786. }
  787. /**
  788. * vcn_v1_0_dec_ring_emit_fence - emit an fence & trap command
  789. *
  790. * @ring: amdgpu_ring pointer
  791. * @fence: fence to emit
  792. *
  793. * Write a fence and a trap command to the ring.
  794. */
  795. static void vcn_v1_0_dec_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  796. unsigned flags)
  797. {
  798. struct amdgpu_device *adev = ring->adev;
  799. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  800. amdgpu_ring_write(ring,
  801. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  802. amdgpu_ring_write(ring, seq);
  803. amdgpu_ring_write(ring,
  804. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  805. amdgpu_ring_write(ring, addr & 0xffffffff);
  806. amdgpu_ring_write(ring,
  807. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  808. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  809. amdgpu_ring_write(ring,
  810. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  811. amdgpu_ring_write(ring, VCN_DEC_CMD_FENCE << 1);
  812. amdgpu_ring_write(ring,
  813. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  814. amdgpu_ring_write(ring, 0);
  815. amdgpu_ring_write(ring,
  816. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  817. amdgpu_ring_write(ring, 0);
  818. amdgpu_ring_write(ring,
  819. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  820. amdgpu_ring_write(ring, VCN_DEC_CMD_TRAP << 1);
  821. }
  822. /**
  823. * vcn_v1_0_dec_ring_emit_ib - execute indirect buffer
  824. *
  825. * @ring: amdgpu_ring pointer
  826. * @ib: indirect buffer to execute
  827. *
  828. * Write ring commands to execute the indirect buffer
  829. */
  830. static void vcn_v1_0_dec_ring_emit_ib(struct amdgpu_ring *ring,
  831. struct amdgpu_ib *ib,
  832. unsigned vmid, bool ctx_switch)
  833. {
  834. struct amdgpu_device *adev = ring->adev;
  835. amdgpu_ring_write(ring,
  836. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_VMID), 0));
  837. amdgpu_ring_write(ring, vmid);
  838. amdgpu_ring_write(ring,
  839. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_LOW), 0));
  840. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  841. amdgpu_ring_write(ring,
  842. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH), 0));
  843. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  844. amdgpu_ring_write(ring,
  845. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_IB_SIZE), 0));
  846. amdgpu_ring_write(ring, ib->length_dw);
  847. }
  848. static void vcn_v1_0_dec_ring_emit_reg_wait(struct amdgpu_ring *ring,
  849. uint32_t reg, uint32_t val,
  850. uint32_t mask)
  851. {
  852. struct amdgpu_device *adev = ring->adev;
  853. amdgpu_ring_write(ring,
  854. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  855. amdgpu_ring_write(ring, reg << 2);
  856. amdgpu_ring_write(ring,
  857. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  858. amdgpu_ring_write(ring, val);
  859. amdgpu_ring_write(ring,
  860. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GP_SCRATCH8), 0));
  861. amdgpu_ring_write(ring, mask);
  862. amdgpu_ring_write(ring,
  863. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  864. amdgpu_ring_write(ring, VCN_DEC_CMD_REG_READ_COND_WAIT << 1);
  865. }
  866. static void vcn_v1_0_dec_ring_emit_vm_flush(struct amdgpu_ring *ring,
  867. unsigned vmid, uint64_t pd_addr)
  868. {
  869. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  870. uint32_t data0, data1, mask;
  871. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  872. /* wait for register write */
  873. data0 = hub->ctx0_ptb_addr_lo32 + vmid * 2;
  874. data1 = lower_32_bits(pd_addr);
  875. mask = 0xffffffff;
  876. vcn_v1_0_dec_ring_emit_reg_wait(ring, data0, data1, mask);
  877. }
  878. static void vcn_v1_0_dec_ring_emit_wreg(struct amdgpu_ring *ring,
  879. uint32_t reg, uint32_t val)
  880. {
  881. struct amdgpu_device *adev = ring->adev;
  882. amdgpu_ring_write(ring,
  883. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  884. amdgpu_ring_write(ring, reg << 2);
  885. amdgpu_ring_write(ring,
  886. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  887. amdgpu_ring_write(ring, val);
  888. amdgpu_ring_write(ring,
  889. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  890. amdgpu_ring_write(ring, VCN_DEC_CMD_WRITE_REG << 1);
  891. }
  892. /**
  893. * vcn_v1_0_enc_ring_get_rptr - get enc read pointer
  894. *
  895. * @ring: amdgpu_ring pointer
  896. *
  897. * Returns the current hardware enc read pointer
  898. */
  899. static uint64_t vcn_v1_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  900. {
  901. struct amdgpu_device *adev = ring->adev;
  902. if (ring == &adev->vcn.ring_enc[0])
  903. return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR);
  904. else
  905. return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2);
  906. }
  907. /**
  908. * vcn_v1_0_enc_ring_get_wptr - get enc write pointer
  909. *
  910. * @ring: amdgpu_ring pointer
  911. *
  912. * Returns the current hardware enc write pointer
  913. */
  914. static uint64_t vcn_v1_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  915. {
  916. struct amdgpu_device *adev = ring->adev;
  917. if (ring == &adev->vcn.ring_enc[0])
  918. return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR);
  919. else
  920. return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2);
  921. }
  922. /**
  923. * vcn_v1_0_enc_ring_set_wptr - set enc write pointer
  924. *
  925. * @ring: amdgpu_ring pointer
  926. *
  927. * Commits the enc write pointer to the hardware
  928. */
  929. static void vcn_v1_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  930. {
  931. struct amdgpu_device *adev = ring->adev;
  932. if (ring == &adev->vcn.ring_enc[0])
  933. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR,
  934. lower_32_bits(ring->wptr));
  935. else
  936. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2,
  937. lower_32_bits(ring->wptr));
  938. }
  939. /**
  940. * vcn_v1_0_enc_ring_emit_fence - emit an enc fence & trap command
  941. *
  942. * @ring: amdgpu_ring pointer
  943. * @fence: fence to emit
  944. *
  945. * Write enc a fence and a trap command to the ring.
  946. */
  947. static void vcn_v1_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  948. u64 seq, unsigned flags)
  949. {
  950. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  951. amdgpu_ring_write(ring, VCN_ENC_CMD_FENCE);
  952. amdgpu_ring_write(ring, addr);
  953. amdgpu_ring_write(ring, upper_32_bits(addr));
  954. amdgpu_ring_write(ring, seq);
  955. amdgpu_ring_write(ring, VCN_ENC_CMD_TRAP);
  956. }
  957. static void vcn_v1_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  958. {
  959. amdgpu_ring_write(ring, VCN_ENC_CMD_END);
  960. }
  961. /**
  962. * vcn_v1_0_enc_ring_emit_ib - enc execute indirect buffer
  963. *
  964. * @ring: amdgpu_ring pointer
  965. * @ib: indirect buffer to execute
  966. *
  967. * Write enc ring commands to execute the indirect buffer
  968. */
  969. static void vcn_v1_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  970. struct amdgpu_ib *ib, unsigned int vmid, bool ctx_switch)
  971. {
  972. amdgpu_ring_write(ring, VCN_ENC_CMD_IB);
  973. amdgpu_ring_write(ring, vmid);
  974. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  975. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  976. amdgpu_ring_write(ring, ib->length_dw);
  977. }
  978. static void vcn_v1_0_enc_ring_emit_reg_wait(struct amdgpu_ring *ring,
  979. uint32_t reg, uint32_t val,
  980. uint32_t mask)
  981. {
  982. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WAIT);
  983. amdgpu_ring_write(ring, reg << 2);
  984. amdgpu_ring_write(ring, mask);
  985. amdgpu_ring_write(ring, val);
  986. }
  987. static void vcn_v1_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  988. unsigned int vmid, uint64_t pd_addr)
  989. {
  990. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  991. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  992. /* wait for reg writes */
  993. vcn_v1_0_enc_ring_emit_reg_wait(ring, hub->ctx0_ptb_addr_lo32 + vmid * 2,
  994. lower_32_bits(pd_addr), 0xffffffff);
  995. }
  996. static void vcn_v1_0_enc_ring_emit_wreg(struct amdgpu_ring *ring,
  997. uint32_t reg, uint32_t val)
  998. {
  999. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WRITE);
  1000. amdgpu_ring_write(ring, reg << 2);
  1001. amdgpu_ring_write(ring, val);
  1002. }
  1003. /**
  1004. * vcn_v1_0_jpeg_ring_get_rptr - get read pointer
  1005. *
  1006. * @ring: amdgpu_ring pointer
  1007. *
  1008. * Returns the current hardware read pointer
  1009. */
  1010. static uint64_t vcn_v1_0_jpeg_ring_get_rptr(struct amdgpu_ring *ring)
  1011. {
  1012. struct amdgpu_device *adev = ring->adev;
  1013. return RREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_RPTR);
  1014. }
  1015. /**
  1016. * vcn_v1_0_jpeg_ring_get_wptr - get write pointer
  1017. *
  1018. * @ring: amdgpu_ring pointer
  1019. *
  1020. * Returns the current hardware write pointer
  1021. */
  1022. static uint64_t vcn_v1_0_jpeg_ring_get_wptr(struct amdgpu_ring *ring)
  1023. {
  1024. struct amdgpu_device *adev = ring->adev;
  1025. return RREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR);
  1026. }
  1027. /**
  1028. * vcn_v1_0_jpeg_ring_set_wptr - set write pointer
  1029. *
  1030. * @ring: amdgpu_ring pointer
  1031. *
  1032. * Commits the write pointer to the hardware
  1033. */
  1034. static void vcn_v1_0_jpeg_ring_set_wptr(struct amdgpu_ring *ring)
  1035. {
  1036. struct amdgpu_device *adev = ring->adev;
  1037. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR, lower_32_bits(ring->wptr));
  1038. }
  1039. /**
  1040. * vcn_v1_0_jpeg_ring_insert_start - insert a start command
  1041. *
  1042. * @ring: amdgpu_ring pointer
  1043. *
  1044. * Write a start command to the ring.
  1045. */
  1046. static void vcn_v1_0_jpeg_ring_insert_start(struct amdgpu_ring *ring)
  1047. {
  1048. struct amdgpu_device *adev = ring->adev;
  1049. amdgpu_ring_write(ring,
  1050. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1051. amdgpu_ring_write(ring, 0x68e04);
  1052. amdgpu_ring_write(ring, PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1053. amdgpu_ring_write(ring, 0x80010000);
  1054. }
  1055. /**
  1056. * vcn_v1_0_jpeg_ring_insert_end - insert a end command
  1057. *
  1058. * @ring: amdgpu_ring pointer
  1059. *
  1060. * Write a end command to the ring.
  1061. */
  1062. static void vcn_v1_0_jpeg_ring_insert_end(struct amdgpu_ring *ring)
  1063. {
  1064. struct amdgpu_device *adev = ring->adev;
  1065. amdgpu_ring_write(ring,
  1066. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1067. amdgpu_ring_write(ring, 0x68e04);
  1068. amdgpu_ring_write(ring, PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1069. amdgpu_ring_write(ring, 0x00010000);
  1070. }
  1071. /**
  1072. * vcn_v1_0_jpeg_ring_emit_fence - emit an fence & trap command
  1073. *
  1074. * @ring: amdgpu_ring pointer
  1075. * @fence: fence to emit
  1076. *
  1077. * Write a fence and a trap command to the ring.
  1078. */
  1079. static void vcn_v1_0_jpeg_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  1080. unsigned flags)
  1081. {
  1082. struct amdgpu_device *adev = ring->adev;
  1083. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  1084. amdgpu_ring_write(ring,
  1085. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_DATA0), 0, 0, PACKETJ_TYPE0));
  1086. amdgpu_ring_write(ring, seq);
  1087. amdgpu_ring_write(ring,
  1088. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_DATA1), 0, 0, PACKETJ_TYPE0));
  1089. amdgpu_ring_write(ring, seq);
  1090. amdgpu_ring_write(ring,
  1091. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_WR_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1092. amdgpu_ring_write(ring, lower_32_bits(addr));
  1093. amdgpu_ring_write(ring,
  1094. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_WR_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1095. amdgpu_ring_write(ring, upper_32_bits(addr));
  1096. amdgpu_ring_write(ring,
  1097. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_CMD), 0, 0, PACKETJ_TYPE0));
  1098. amdgpu_ring_write(ring, 0x8);
  1099. amdgpu_ring_write(ring,
  1100. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_CMD), 0, PACKETJ_CONDITION_CHECK0, PACKETJ_TYPE4));
  1101. amdgpu_ring_write(ring, 0);
  1102. amdgpu_ring_write(ring,
  1103. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0));
  1104. amdgpu_ring_write(ring, 0x01400200);
  1105. amdgpu_ring_write(ring,
  1106. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0));
  1107. amdgpu_ring_write(ring, seq);
  1108. amdgpu_ring_write(ring,
  1109. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1110. amdgpu_ring_write(ring, lower_32_bits(addr));
  1111. amdgpu_ring_write(ring,
  1112. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1113. amdgpu_ring_write(ring, upper_32_bits(addr));
  1114. amdgpu_ring_write(ring,
  1115. PACKETJ(0, 0, PACKETJ_CONDITION_CHECK3, PACKETJ_TYPE2));
  1116. amdgpu_ring_write(ring, 0xffffffff);
  1117. amdgpu_ring_write(ring,
  1118. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1119. amdgpu_ring_write(ring, 0x3fbc);
  1120. amdgpu_ring_write(ring,
  1121. PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1122. amdgpu_ring_write(ring, 0x1);
  1123. }
  1124. /**
  1125. * vcn_v1_0_jpeg_ring_emit_ib - execute indirect buffer
  1126. *
  1127. * @ring: amdgpu_ring pointer
  1128. * @ib: indirect buffer to execute
  1129. *
  1130. * Write ring commands to execute the indirect buffer.
  1131. */
  1132. static void vcn_v1_0_jpeg_ring_emit_ib(struct amdgpu_ring *ring,
  1133. struct amdgpu_ib *ib,
  1134. unsigned vmid, bool ctx_switch)
  1135. {
  1136. struct amdgpu_device *adev = ring->adev;
  1137. amdgpu_ring_write(ring,
  1138. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_IB_VMID), 0, 0, PACKETJ_TYPE0));
  1139. amdgpu_ring_write(ring, (vmid | (vmid << 4)));
  1140. amdgpu_ring_write(ring,
  1141. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JPEG_VMID), 0, 0, PACKETJ_TYPE0));
  1142. amdgpu_ring_write(ring, (vmid | (vmid << 4)));
  1143. amdgpu_ring_write(ring,
  1144. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_IB_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1145. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  1146. amdgpu_ring_write(ring,
  1147. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_IB_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1148. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  1149. amdgpu_ring_write(ring,
  1150. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_IB_SIZE), 0, 0, PACKETJ_TYPE0));
  1151. amdgpu_ring_write(ring, ib->length_dw);
  1152. amdgpu_ring_write(ring,
  1153. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1154. amdgpu_ring_write(ring, lower_32_bits(ring->gpu_addr));
  1155. amdgpu_ring_write(ring,
  1156. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1157. amdgpu_ring_write(ring, upper_32_bits(ring->gpu_addr));
  1158. amdgpu_ring_write(ring,
  1159. PACKETJ(0, 0, PACKETJ_CONDITION_CHECK0, PACKETJ_TYPE2));
  1160. amdgpu_ring_write(ring, 0);
  1161. amdgpu_ring_write(ring,
  1162. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0));
  1163. amdgpu_ring_write(ring, 0x01400200);
  1164. amdgpu_ring_write(ring,
  1165. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0));
  1166. amdgpu_ring_write(ring, 0x2);
  1167. amdgpu_ring_write(ring,
  1168. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_STATUS), 0, PACKETJ_CONDITION_CHECK3, PACKETJ_TYPE3));
  1169. amdgpu_ring_write(ring, 0x2);
  1170. }
  1171. static void vcn_v1_0_jpeg_ring_emit_reg_wait(struct amdgpu_ring *ring,
  1172. uint32_t reg, uint32_t val,
  1173. uint32_t mask)
  1174. {
  1175. struct amdgpu_device *adev = ring->adev;
  1176. uint32_t reg_offset = (reg << 2);
  1177. amdgpu_ring_write(ring,
  1178. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0));
  1179. amdgpu_ring_write(ring, 0x01400200);
  1180. amdgpu_ring_write(ring,
  1181. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0));
  1182. amdgpu_ring_write(ring, val);
  1183. amdgpu_ring_write(ring,
  1184. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1185. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1186. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1187. amdgpu_ring_write(ring, 0);
  1188. amdgpu_ring_write(ring,
  1189. PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE3));
  1190. } else {
  1191. amdgpu_ring_write(ring, reg_offset);
  1192. amdgpu_ring_write(ring,
  1193. PACKETJ(0, 0, 0, PACKETJ_TYPE3));
  1194. }
  1195. amdgpu_ring_write(ring, mask);
  1196. }
  1197. static void vcn_v1_0_jpeg_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1198. unsigned vmid, uint64_t pd_addr)
  1199. {
  1200. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1201. uint32_t data0, data1, mask;
  1202. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  1203. /* wait for register write */
  1204. data0 = hub->ctx0_ptb_addr_lo32 + vmid * 2;
  1205. data1 = lower_32_bits(pd_addr);
  1206. mask = 0xffffffff;
  1207. vcn_v1_0_jpeg_ring_emit_reg_wait(ring, data0, data1, mask);
  1208. }
  1209. static void vcn_v1_0_jpeg_ring_emit_wreg(struct amdgpu_ring *ring,
  1210. uint32_t reg, uint32_t val)
  1211. {
  1212. struct amdgpu_device *adev = ring->adev;
  1213. uint32_t reg_offset = (reg << 2);
  1214. amdgpu_ring_write(ring,
  1215. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1216. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1217. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1218. amdgpu_ring_write(ring, 0);
  1219. amdgpu_ring_write(ring,
  1220. PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE0));
  1221. } else {
  1222. amdgpu_ring_write(ring, reg_offset);
  1223. amdgpu_ring_write(ring,
  1224. PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1225. }
  1226. amdgpu_ring_write(ring, val);
  1227. }
  1228. static void vcn_v1_0_jpeg_ring_nop(struct amdgpu_ring *ring, uint32_t count)
  1229. {
  1230. int i;
  1231. WARN_ON(ring->wptr % 2 || count % 2);
  1232. for (i = 0; i < count / 2; i++) {
  1233. amdgpu_ring_write(ring, PACKETJ(0, 0, 0, PACKETJ_TYPE6));
  1234. amdgpu_ring_write(ring, 0);
  1235. }
  1236. }
  1237. static void vcn_v1_0_jpeg_ring_patch_wreg(struct amdgpu_ring *ring, uint32_t *ptr, uint32_t reg_offset, uint32_t val)
  1238. {
  1239. struct amdgpu_device *adev = ring->adev;
  1240. ring->ring[(*ptr)++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0);
  1241. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1242. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1243. ring->ring[(*ptr)++] = 0;
  1244. ring->ring[(*ptr)++] = PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE0);
  1245. } else {
  1246. ring->ring[(*ptr)++] = reg_offset;
  1247. ring->ring[(*ptr)++] = PACKETJ(0, 0, 0, PACKETJ_TYPE0);
  1248. }
  1249. ring->ring[(*ptr)++] = val;
  1250. }
  1251. static void vcn_v1_0_jpeg_ring_set_patch_ring(struct amdgpu_ring *ring, uint32_t ptr)
  1252. {
  1253. struct amdgpu_device *adev = ring->adev;
  1254. uint32_t reg, reg_offset, val, mask, i;
  1255. // 1st: program mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW
  1256. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW);
  1257. reg_offset = (reg << 2);
  1258. val = lower_32_bits(ring->gpu_addr);
  1259. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1260. // 2nd: program mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH
  1261. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH);
  1262. reg_offset = (reg << 2);
  1263. val = upper_32_bits(ring->gpu_addr);
  1264. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1265. // 3rd to 5th: issue MEM_READ commands
  1266. for (i = 0; i <= 2; i++) {
  1267. ring->ring[ptr++] = PACKETJ(0, 0, 0, PACKETJ_TYPE2);
  1268. ring->ring[ptr++] = 0;
  1269. }
  1270. // 6th: program mmUVD_JRBC_RB_CNTL register to enable NO_FETCH and RPTR write ability
  1271. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_CNTL);
  1272. reg_offset = (reg << 2);
  1273. val = 0x13;
  1274. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1275. // 7th: program mmUVD_JRBC_RB_REF_DATA
  1276. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA);
  1277. reg_offset = (reg << 2);
  1278. val = 0x1;
  1279. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1280. // 8th: issue conditional register read mmUVD_JRBC_RB_CNTL
  1281. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_CNTL);
  1282. reg_offset = (reg << 2);
  1283. val = 0x1;
  1284. mask = 0x1;
  1285. ring->ring[ptr++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0);
  1286. ring->ring[ptr++] = 0x01400200;
  1287. ring->ring[ptr++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0);
  1288. ring->ring[ptr++] = val;
  1289. ring->ring[ptr++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0);
  1290. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1291. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1292. ring->ring[ptr++] = 0;
  1293. ring->ring[ptr++] = PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE3);
  1294. } else {
  1295. ring->ring[ptr++] = reg_offset;
  1296. ring->ring[ptr++] = PACKETJ(0, 0, 0, PACKETJ_TYPE3);
  1297. }
  1298. ring->ring[ptr++] = mask;
  1299. //9th to 21st: insert no-op
  1300. for (i = 0; i <= 12; i++) {
  1301. ring->ring[ptr++] = PACKETJ(0, 0, 0, PACKETJ_TYPE6);
  1302. ring->ring[ptr++] = 0;
  1303. }
  1304. //22nd: reset mmUVD_JRBC_RB_RPTR
  1305. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_RPTR);
  1306. reg_offset = (reg << 2);
  1307. val = 0;
  1308. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1309. //23rd: program mmUVD_JRBC_RB_CNTL to disable no_fetch
  1310. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_CNTL);
  1311. reg_offset = (reg << 2);
  1312. val = 0x12;
  1313. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1314. }
  1315. static int vcn_v1_0_set_interrupt_state(struct amdgpu_device *adev,
  1316. struct amdgpu_irq_src *source,
  1317. unsigned type,
  1318. enum amdgpu_interrupt_state state)
  1319. {
  1320. return 0;
  1321. }
  1322. static int vcn_v1_0_process_interrupt(struct amdgpu_device *adev,
  1323. struct amdgpu_irq_src *source,
  1324. struct amdgpu_iv_entry *entry)
  1325. {
  1326. DRM_DEBUG("IH: VCN TRAP\n");
  1327. switch (entry->src_id) {
  1328. case 124:
  1329. amdgpu_fence_process(&adev->vcn.ring_dec);
  1330. break;
  1331. case 119:
  1332. amdgpu_fence_process(&adev->vcn.ring_enc[0]);
  1333. break;
  1334. case 120:
  1335. amdgpu_fence_process(&adev->vcn.ring_enc[1]);
  1336. break;
  1337. case 126:
  1338. amdgpu_fence_process(&adev->vcn.ring_jpeg);
  1339. break;
  1340. default:
  1341. DRM_ERROR("Unhandled interrupt: %d %d\n",
  1342. entry->src_id, entry->src_data[0]);
  1343. break;
  1344. }
  1345. return 0;
  1346. }
  1347. static void vcn_v1_0_dec_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  1348. {
  1349. struct amdgpu_device *adev = ring->adev;
  1350. int i;
  1351. WARN_ON(ring->wptr % 2 || count % 2);
  1352. for (i = 0; i < count / 2; i++) {
  1353. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0));
  1354. amdgpu_ring_write(ring, 0);
  1355. }
  1356. }
  1357. static int vcn_v1_0_set_powergating_state(void *handle,
  1358. enum amd_powergating_state state)
  1359. {
  1360. /* This doesn't actually powergate the VCN block.
  1361. * That's done in the dpm code via the SMC. This
  1362. * just re-inits the block as necessary. The actual
  1363. * gating still happens in the dpm code. We should
  1364. * revisit this when there is a cleaner line between
  1365. * the smc and the hw blocks
  1366. */
  1367. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1368. if (state == AMD_PG_STATE_GATE)
  1369. return vcn_v1_0_stop(adev);
  1370. else
  1371. return vcn_v1_0_start(adev);
  1372. }
  1373. static const struct amd_ip_funcs vcn_v1_0_ip_funcs = {
  1374. .name = "vcn_v1_0",
  1375. .early_init = vcn_v1_0_early_init,
  1376. .late_init = NULL,
  1377. .sw_init = vcn_v1_0_sw_init,
  1378. .sw_fini = vcn_v1_0_sw_fini,
  1379. .hw_init = vcn_v1_0_hw_init,
  1380. .hw_fini = vcn_v1_0_hw_fini,
  1381. .suspend = vcn_v1_0_suspend,
  1382. .resume = vcn_v1_0_resume,
  1383. .is_idle = vcn_v1_0_is_idle,
  1384. .wait_for_idle = vcn_v1_0_wait_for_idle,
  1385. .check_soft_reset = NULL /* vcn_v1_0_check_soft_reset */,
  1386. .pre_soft_reset = NULL /* vcn_v1_0_pre_soft_reset */,
  1387. .soft_reset = NULL /* vcn_v1_0_soft_reset */,
  1388. .post_soft_reset = NULL /* vcn_v1_0_post_soft_reset */,
  1389. .set_clockgating_state = vcn_v1_0_set_clockgating_state,
  1390. .set_powergating_state = vcn_v1_0_set_powergating_state,
  1391. };
  1392. static const struct amdgpu_ring_funcs vcn_v1_0_dec_ring_vm_funcs = {
  1393. .type = AMDGPU_RING_TYPE_VCN_DEC,
  1394. .align_mask = 0xf,
  1395. .support_64bit_ptrs = false,
  1396. .vmhub = AMDGPU_MMHUB,
  1397. .get_rptr = vcn_v1_0_dec_ring_get_rptr,
  1398. .get_wptr = vcn_v1_0_dec_ring_get_wptr,
  1399. .set_wptr = vcn_v1_0_dec_ring_set_wptr,
  1400. .emit_frame_size =
  1401. 6 + 6 + /* hdp invalidate / flush */
  1402. SOC15_FLUSH_GPU_TLB_NUM_WREG * 6 +
  1403. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 8 +
  1404. 8 + /* vcn_v1_0_dec_ring_emit_vm_flush */
  1405. 14 + 14 + /* vcn_v1_0_dec_ring_emit_fence x2 vm fence */
  1406. 6,
  1407. .emit_ib_size = 8, /* vcn_v1_0_dec_ring_emit_ib */
  1408. .emit_ib = vcn_v1_0_dec_ring_emit_ib,
  1409. .emit_fence = vcn_v1_0_dec_ring_emit_fence,
  1410. .emit_vm_flush = vcn_v1_0_dec_ring_emit_vm_flush,
  1411. .test_ring = amdgpu_vcn_dec_ring_test_ring,
  1412. .test_ib = amdgpu_vcn_dec_ring_test_ib,
  1413. .insert_nop = vcn_v1_0_dec_ring_insert_nop,
  1414. .insert_start = vcn_v1_0_dec_ring_insert_start,
  1415. .insert_end = vcn_v1_0_dec_ring_insert_end,
  1416. .pad_ib = amdgpu_ring_generic_pad_ib,
  1417. .begin_use = amdgpu_vcn_ring_begin_use,
  1418. .end_use = amdgpu_vcn_ring_end_use,
  1419. .emit_wreg = vcn_v1_0_dec_ring_emit_wreg,
  1420. .emit_reg_wait = vcn_v1_0_dec_ring_emit_reg_wait,
  1421. .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
  1422. };
  1423. static const struct amdgpu_ring_funcs vcn_v1_0_enc_ring_vm_funcs = {
  1424. .type = AMDGPU_RING_TYPE_VCN_ENC,
  1425. .align_mask = 0x3f,
  1426. .nop = VCN_ENC_CMD_NO_OP,
  1427. .support_64bit_ptrs = false,
  1428. .vmhub = AMDGPU_MMHUB,
  1429. .get_rptr = vcn_v1_0_enc_ring_get_rptr,
  1430. .get_wptr = vcn_v1_0_enc_ring_get_wptr,
  1431. .set_wptr = vcn_v1_0_enc_ring_set_wptr,
  1432. .emit_frame_size =
  1433. SOC15_FLUSH_GPU_TLB_NUM_WREG * 3 +
  1434. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 4 +
  1435. 4 + /* vcn_v1_0_enc_ring_emit_vm_flush */
  1436. 5 + 5 + /* vcn_v1_0_enc_ring_emit_fence x2 vm fence */
  1437. 1, /* vcn_v1_0_enc_ring_insert_end */
  1438. .emit_ib_size = 5, /* vcn_v1_0_enc_ring_emit_ib */
  1439. .emit_ib = vcn_v1_0_enc_ring_emit_ib,
  1440. .emit_fence = vcn_v1_0_enc_ring_emit_fence,
  1441. .emit_vm_flush = vcn_v1_0_enc_ring_emit_vm_flush,
  1442. .test_ring = amdgpu_vcn_enc_ring_test_ring,
  1443. .test_ib = amdgpu_vcn_enc_ring_test_ib,
  1444. .insert_nop = amdgpu_ring_insert_nop,
  1445. .insert_end = vcn_v1_0_enc_ring_insert_end,
  1446. .pad_ib = amdgpu_ring_generic_pad_ib,
  1447. .begin_use = amdgpu_vcn_ring_begin_use,
  1448. .end_use = amdgpu_vcn_ring_end_use,
  1449. .emit_wreg = vcn_v1_0_enc_ring_emit_wreg,
  1450. .emit_reg_wait = vcn_v1_0_enc_ring_emit_reg_wait,
  1451. .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
  1452. };
  1453. static const struct amdgpu_ring_funcs vcn_v1_0_jpeg_ring_vm_funcs = {
  1454. .type = AMDGPU_RING_TYPE_VCN_JPEG,
  1455. .align_mask = 0xf,
  1456. .nop = PACKET0(0x81ff, 0),
  1457. .support_64bit_ptrs = false,
  1458. .vmhub = AMDGPU_MMHUB,
  1459. .extra_dw = 64,
  1460. .get_rptr = vcn_v1_0_jpeg_ring_get_rptr,
  1461. .get_wptr = vcn_v1_0_jpeg_ring_get_wptr,
  1462. .set_wptr = vcn_v1_0_jpeg_ring_set_wptr,
  1463. .emit_frame_size =
  1464. 6 + 6 + /* hdp invalidate / flush */
  1465. SOC15_FLUSH_GPU_TLB_NUM_WREG * 6 +
  1466. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 8 +
  1467. 8 + /* vcn_v1_0_dec_ring_emit_vm_flush */
  1468. 14 + 14 + /* vcn_v1_0_dec_ring_emit_fence x2 vm fence */
  1469. 6,
  1470. .emit_ib_size = 22, /* vcn_v1_0_dec_ring_emit_ib */
  1471. .emit_ib = vcn_v1_0_jpeg_ring_emit_ib,
  1472. .emit_fence = vcn_v1_0_jpeg_ring_emit_fence,
  1473. .emit_vm_flush = vcn_v1_0_jpeg_ring_emit_vm_flush,
  1474. //.test_ring
  1475. //.test_ib
  1476. .insert_nop = vcn_v1_0_jpeg_ring_nop,
  1477. .insert_start = vcn_v1_0_jpeg_ring_insert_start,
  1478. .insert_end = vcn_v1_0_jpeg_ring_insert_end,
  1479. .pad_ib = amdgpu_ring_generic_pad_ib,
  1480. .begin_use = amdgpu_vcn_ring_begin_use,
  1481. .end_use = amdgpu_vcn_ring_end_use,
  1482. .emit_wreg = vcn_v1_0_jpeg_ring_emit_wreg,
  1483. .emit_reg_wait = vcn_v1_0_jpeg_ring_emit_reg_wait,
  1484. };
  1485. static void vcn_v1_0_set_dec_ring_funcs(struct amdgpu_device *adev)
  1486. {
  1487. adev->vcn.ring_dec.funcs = &vcn_v1_0_dec_ring_vm_funcs;
  1488. DRM_INFO("VCN decode is enabled in VM mode\n");
  1489. }
  1490. static void vcn_v1_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1491. {
  1492. int i;
  1493. for (i = 0; i < adev->vcn.num_enc_rings; ++i)
  1494. adev->vcn.ring_enc[i].funcs = &vcn_v1_0_enc_ring_vm_funcs;
  1495. DRM_INFO("VCN encode is enabled in VM mode\n");
  1496. }
  1497. static void vcn_v1_0_set_jpeg_ring_funcs(struct amdgpu_device *adev)
  1498. {
  1499. adev->vcn.ring_jpeg.funcs = &vcn_v1_0_jpeg_ring_vm_funcs;
  1500. DRM_INFO("VCN jpeg decode is enabled in VM mode\n");
  1501. }
  1502. static const struct amdgpu_irq_src_funcs vcn_v1_0_irq_funcs = {
  1503. .set = vcn_v1_0_set_interrupt_state,
  1504. .process = vcn_v1_0_process_interrupt,
  1505. };
  1506. static void vcn_v1_0_set_irq_funcs(struct amdgpu_device *adev)
  1507. {
  1508. adev->vcn.irq.num_types = adev->vcn.num_enc_rings + 1;
  1509. adev->vcn.irq.funcs = &vcn_v1_0_irq_funcs;
  1510. }
  1511. const struct amdgpu_ip_block_version vcn_v1_0_ip_block =
  1512. {
  1513. .type = AMD_IP_BLOCK_TYPE_VCN,
  1514. .major = 1,
  1515. .minor = 0,
  1516. .rev = 0,
  1517. .funcs = &vcn_v1_0_ip_funcs,
  1518. };