amdgpu_ring.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König
  23. */
  24. #ifndef __AMDGPU_RING_H__
  25. #define __AMDGPU_RING_H__
  26. #include <drm/amdgpu_drm.h>
  27. #include <drm/gpu_scheduler.h>
  28. #include <drm/drm_print.h>
  29. /* max number of rings */
  30. #define AMDGPU_MAX_RINGS 21
  31. #define AMDGPU_MAX_GFX_RINGS 1
  32. #define AMDGPU_MAX_COMPUTE_RINGS 8
  33. #define AMDGPU_MAX_VCE_RINGS 3
  34. #define AMDGPU_MAX_UVD_ENC_RINGS 2
  35. /* some special values for the owner field */
  36. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void *)0ul)
  37. #define AMDGPU_FENCE_OWNER_VM ((void *)1ul)
  38. #define AMDGPU_FENCE_OWNER_KFD ((void *)2ul)
  39. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  40. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  41. #define AMDGPU_FENCE_FLAG_TC_WB_ONLY (1 << 2)
  42. enum amdgpu_ring_type {
  43. AMDGPU_RING_TYPE_GFX,
  44. AMDGPU_RING_TYPE_COMPUTE,
  45. AMDGPU_RING_TYPE_SDMA,
  46. AMDGPU_RING_TYPE_UVD,
  47. AMDGPU_RING_TYPE_VCE,
  48. AMDGPU_RING_TYPE_KIQ,
  49. AMDGPU_RING_TYPE_UVD_ENC,
  50. AMDGPU_RING_TYPE_VCN_DEC,
  51. AMDGPU_RING_TYPE_VCN_ENC,
  52. AMDGPU_RING_TYPE_VCN_JPEG
  53. };
  54. struct amdgpu_device;
  55. struct amdgpu_ring;
  56. struct amdgpu_ib;
  57. struct amdgpu_cs_parser;
  58. struct amdgpu_job;
  59. /*
  60. * Fences.
  61. */
  62. struct amdgpu_fence_driver {
  63. uint64_t gpu_addr;
  64. volatile uint32_t *cpu_addr;
  65. /* sync_seq is protected by ring emission lock */
  66. uint32_t sync_seq;
  67. atomic_t last_seq;
  68. bool initialized;
  69. struct amdgpu_irq_src *irq_src;
  70. unsigned irq_type;
  71. struct timer_list fallback_timer;
  72. unsigned num_fences_mask;
  73. spinlock_t lock;
  74. struct dma_fence **fences;
  75. };
  76. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  77. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  78. void amdgpu_fence_driver_force_completion(struct amdgpu_ring *ring);
  79. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
  80. unsigned num_hw_submission);
  81. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  82. struct amdgpu_irq_src *irq_src,
  83. unsigned irq_type);
  84. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
  85. void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
  86. int amdgpu_fence_emit(struct amdgpu_ring *ring, struct dma_fence **fence,
  87. unsigned flags);
  88. int amdgpu_fence_emit_polling(struct amdgpu_ring *ring, uint32_t *s);
  89. void amdgpu_fence_process(struct amdgpu_ring *ring);
  90. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  91. signed long amdgpu_fence_wait_polling(struct amdgpu_ring *ring,
  92. uint32_t wait_seq,
  93. signed long timeout);
  94. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  95. /*
  96. * Rings.
  97. */
  98. /* provided by hw blocks that expose a ring buffer for commands */
  99. struct amdgpu_ring_funcs {
  100. enum amdgpu_ring_type type;
  101. uint32_t align_mask;
  102. u32 nop;
  103. bool support_64bit_ptrs;
  104. unsigned vmhub;
  105. unsigned extra_dw;
  106. /* ring read/write ptr handling */
  107. u64 (*get_rptr)(struct amdgpu_ring *ring);
  108. u64 (*get_wptr)(struct amdgpu_ring *ring);
  109. void (*set_wptr)(struct amdgpu_ring *ring);
  110. /* validating and patching of IBs */
  111. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  112. /* constants to calculate how many DW are needed for an emit */
  113. unsigned emit_frame_size;
  114. unsigned emit_ib_size;
  115. /* command emit functions */
  116. void (*emit_ib)(struct amdgpu_ring *ring,
  117. struct amdgpu_ib *ib,
  118. unsigned vmid, bool ctx_switch);
  119. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  120. uint64_t seq, unsigned flags);
  121. void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
  122. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vmid,
  123. uint64_t pd_addr);
  124. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  125. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  126. uint32_t gds_base, uint32_t gds_size,
  127. uint32_t gws_base, uint32_t gws_size,
  128. uint32_t oa_base, uint32_t oa_size);
  129. /* testing functions */
  130. int (*test_ring)(struct amdgpu_ring *ring);
  131. int (*test_ib)(struct amdgpu_ring *ring, long timeout);
  132. /* insert NOP packets */
  133. void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
  134. void (*insert_start)(struct amdgpu_ring *ring);
  135. void (*insert_end)(struct amdgpu_ring *ring);
  136. /* pad the indirect buffer to the necessary number of dw */
  137. void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  138. unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
  139. void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
  140. /* note usage for clock and power gating */
  141. void (*begin_use)(struct amdgpu_ring *ring);
  142. void (*end_use)(struct amdgpu_ring *ring);
  143. void (*emit_switch_buffer) (struct amdgpu_ring *ring);
  144. void (*emit_cntxcntl) (struct amdgpu_ring *ring, uint32_t flags);
  145. void (*emit_rreg)(struct amdgpu_ring *ring, uint32_t reg);
  146. void (*emit_wreg)(struct amdgpu_ring *ring, uint32_t reg, uint32_t val);
  147. void (*emit_reg_wait)(struct amdgpu_ring *ring, uint32_t reg,
  148. uint32_t val, uint32_t mask);
  149. void (*emit_reg_write_reg_wait)(struct amdgpu_ring *ring,
  150. uint32_t reg0, uint32_t reg1,
  151. uint32_t ref, uint32_t mask);
  152. void (*emit_tmz)(struct amdgpu_ring *ring, bool start);
  153. /* priority functions */
  154. void (*set_priority) (struct amdgpu_ring *ring,
  155. enum drm_sched_priority priority);
  156. };
  157. struct amdgpu_ring {
  158. struct amdgpu_device *adev;
  159. const struct amdgpu_ring_funcs *funcs;
  160. struct amdgpu_fence_driver fence_drv;
  161. struct drm_gpu_scheduler sched;
  162. struct list_head lru_list;
  163. struct amdgpu_bo *ring_obj;
  164. volatile uint32_t *ring;
  165. unsigned rptr_offs;
  166. u64 wptr;
  167. u64 wptr_old;
  168. unsigned ring_size;
  169. unsigned max_dw;
  170. int count_dw;
  171. uint64_t gpu_addr;
  172. uint64_t ptr_mask;
  173. uint32_t buf_mask;
  174. bool ready;
  175. u32 idx;
  176. u32 me;
  177. u32 pipe;
  178. u32 queue;
  179. struct amdgpu_bo *mqd_obj;
  180. uint64_t mqd_gpu_addr;
  181. void *mqd_ptr;
  182. uint64_t eop_gpu_addr;
  183. u32 doorbell_index;
  184. bool use_doorbell;
  185. bool use_pollmem;
  186. unsigned wptr_offs;
  187. unsigned fence_offs;
  188. uint64_t current_ctx;
  189. char name[16];
  190. unsigned cond_exe_offs;
  191. u64 cond_exe_gpu_addr;
  192. volatile u32 *cond_exe_cpu_addr;
  193. unsigned vm_inv_eng;
  194. struct dma_fence *vmid_wait;
  195. bool has_compute_vm_bug;
  196. atomic_t num_jobs[DRM_SCHED_PRIORITY_MAX];
  197. struct mutex priority_mutex;
  198. /* protected by priority_mutex */
  199. int priority;
  200. #if defined(CONFIG_DEBUG_FS)
  201. struct dentry *ent;
  202. #endif
  203. };
  204. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  205. void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
  206. void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  207. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  208. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  209. void amdgpu_ring_priority_get(struct amdgpu_ring *ring,
  210. enum drm_sched_priority priority);
  211. void amdgpu_ring_priority_put(struct amdgpu_ring *ring,
  212. enum drm_sched_priority priority);
  213. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  214. unsigned ring_size, struct amdgpu_irq_src *irq_src,
  215. unsigned irq_type);
  216. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  217. int amdgpu_ring_lru_get(struct amdgpu_device *adev, int type,
  218. int *blacklist, int num_blacklist,
  219. bool lru_pipe_order, struct amdgpu_ring **ring);
  220. void amdgpu_ring_lru_touch(struct amdgpu_device *adev, struct amdgpu_ring *ring);
  221. void amdgpu_ring_emit_reg_write_reg_wait_helper(struct amdgpu_ring *ring,
  222. uint32_t reg0, uint32_t val0,
  223. uint32_t reg1, uint32_t val1);
  224. static inline void amdgpu_ring_clear_ring(struct amdgpu_ring *ring)
  225. {
  226. int i = 0;
  227. while (i <= ring->buf_mask)
  228. ring->ring[i++] = ring->funcs->nop;
  229. }
  230. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  231. {
  232. if (ring->count_dw <= 0)
  233. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  234. ring->ring[ring->wptr++ & ring->buf_mask] = v;
  235. ring->wptr &= ring->ptr_mask;
  236. ring->count_dw--;
  237. }
  238. static inline void amdgpu_ring_write_multiple(struct amdgpu_ring *ring,
  239. void *src, int count_dw)
  240. {
  241. unsigned occupied, chunk1, chunk2;
  242. void *dst;
  243. if (unlikely(ring->count_dw < count_dw))
  244. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  245. occupied = ring->wptr & ring->buf_mask;
  246. dst = (void *)&ring->ring[occupied];
  247. chunk1 = ring->buf_mask + 1 - occupied;
  248. chunk1 = (chunk1 >= count_dw) ? count_dw: chunk1;
  249. chunk2 = count_dw - chunk1;
  250. chunk1 <<= 2;
  251. chunk2 <<= 2;
  252. if (chunk1)
  253. memcpy(dst, src, chunk1);
  254. if (chunk2) {
  255. src += chunk1;
  256. dst = (void *)ring->ring;
  257. memcpy(dst, src, chunk2);
  258. }
  259. ring->wptr += count_dw;
  260. ring->wptr &= ring->ptr_mask;
  261. ring->count_dw -= count_dw;
  262. }
  263. #endif