xhci-hub.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/slab.h>
  23. #include <linux/device.h>
  24. #include <asm/unaligned.h>
  25. #include "xhci.h"
  26. #include "xhci-trace.h"
  27. #define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
  28. #define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
  29. PORT_RC | PORT_PLC | PORT_PE)
  30. /* USB 3.0 BOS descriptor and a capability descriptor, combined */
  31. static u8 usb_bos_descriptor [] = {
  32. USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */
  33. USB_DT_BOS, /* __u8 bDescriptorType */
  34. 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */
  35. 0x1, /* __u8 bNumDeviceCaps */
  36. /* First device capability */
  37. USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */
  38. USB_DT_DEVICE_CAPABILITY, /* Device Capability */
  39. USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */
  40. 0x00, /* bmAttributes, LTM off by default */
  41. USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */
  42. 0x03, /* bFunctionalitySupport,
  43. USB 3.0 speed only */
  44. 0x00, /* bU1DevExitLat, set later. */
  45. 0x00, 0x00 /* __le16 bU2DevExitLat, set later. */
  46. };
  47. static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
  48. struct usb_hub_descriptor *desc, int ports)
  49. {
  50. u16 temp;
  51. desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */
  52. desc->bHubContrCurrent = 0;
  53. desc->bNbrPorts = ports;
  54. temp = 0;
  55. /* Bits 1:0 - support per-port power switching, or power always on */
  56. if (HCC_PPC(xhci->hcc_params))
  57. temp |= HUB_CHAR_INDV_PORT_LPSM;
  58. else
  59. temp |= HUB_CHAR_NO_LPSM;
  60. /* Bit 2 - root hubs are not part of a compound device */
  61. /* Bits 4:3 - individual port over current protection */
  62. temp |= HUB_CHAR_INDV_PORT_OCPM;
  63. /* Bits 6:5 - no TTs in root ports */
  64. /* Bit 7 - no port indicators */
  65. desc->wHubCharacteristics = cpu_to_le16(temp);
  66. }
  67. /* Fill in the USB 2.0 roothub descriptor */
  68. static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  69. struct usb_hub_descriptor *desc)
  70. {
  71. int ports;
  72. u16 temp;
  73. __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
  74. u32 portsc;
  75. unsigned int i;
  76. ports = xhci->num_usb2_ports;
  77. xhci_common_hub_descriptor(xhci, desc, ports);
  78. desc->bDescriptorType = USB_DT_HUB;
  79. temp = 1 + (ports / 8);
  80. desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
  81. /* The Device Removable bits are reported on a byte granularity.
  82. * If the port doesn't exist within that byte, the bit is set to 0.
  83. */
  84. memset(port_removable, 0, sizeof(port_removable));
  85. for (i = 0; i < ports; i++) {
  86. portsc = readl(xhci->usb2_ports[i]);
  87. /* If a device is removable, PORTSC reports a 0, same as in the
  88. * hub descriptor DeviceRemovable bits.
  89. */
  90. if (portsc & PORT_DEV_REMOVE)
  91. /* This math is hairy because bit 0 of DeviceRemovable
  92. * is reserved, and bit 1 is for port 1, etc.
  93. */
  94. port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
  95. }
  96. /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
  97. * ports on it. The USB 2.0 specification says that there are two
  98. * variable length fields at the end of the hub descriptor:
  99. * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
  100. * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
  101. * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
  102. * 0xFF, so we initialize the both arrays (DeviceRemovable and
  103. * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
  104. * set of ports that actually exist.
  105. */
  106. memset(desc->u.hs.DeviceRemovable, 0xff,
  107. sizeof(desc->u.hs.DeviceRemovable));
  108. memset(desc->u.hs.PortPwrCtrlMask, 0xff,
  109. sizeof(desc->u.hs.PortPwrCtrlMask));
  110. for (i = 0; i < (ports + 1 + 7) / 8; i++)
  111. memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
  112. sizeof(__u8));
  113. }
  114. /* Fill in the USB 3.0 roothub descriptor */
  115. static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  116. struct usb_hub_descriptor *desc)
  117. {
  118. int ports;
  119. u16 port_removable;
  120. u32 portsc;
  121. unsigned int i;
  122. ports = xhci->num_usb3_ports;
  123. xhci_common_hub_descriptor(xhci, desc, ports);
  124. desc->bDescriptorType = USB_DT_SS_HUB;
  125. desc->bDescLength = USB_DT_SS_HUB_SIZE;
  126. /* header decode latency should be zero for roothubs,
  127. * see section 4.23.5.2.
  128. */
  129. desc->u.ss.bHubHdrDecLat = 0;
  130. desc->u.ss.wHubDelay = 0;
  131. port_removable = 0;
  132. /* bit 0 is reserved, bit 1 is for port 1, etc. */
  133. for (i = 0; i < ports; i++) {
  134. portsc = readl(xhci->usb3_ports[i]);
  135. if (portsc & PORT_DEV_REMOVE)
  136. port_removable |= 1 << (i + 1);
  137. }
  138. desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
  139. }
  140. static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  141. struct usb_hub_descriptor *desc)
  142. {
  143. if (hcd->speed == HCD_USB3)
  144. xhci_usb3_hub_descriptor(hcd, xhci, desc);
  145. else
  146. xhci_usb2_hub_descriptor(hcd, xhci, desc);
  147. }
  148. static unsigned int xhci_port_speed(unsigned int port_status)
  149. {
  150. if (DEV_LOWSPEED(port_status))
  151. return USB_PORT_STAT_LOW_SPEED;
  152. if (DEV_HIGHSPEED(port_status))
  153. return USB_PORT_STAT_HIGH_SPEED;
  154. /*
  155. * FIXME: Yes, we should check for full speed, but the core uses that as
  156. * a default in portspeed() in usb/core/hub.c (which is the only place
  157. * USB_PORT_STAT_*_SPEED is used).
  158. */
  159. return 0;
  160. }
  161. /*
  162. * These bits are Read Only (RO) and should be saved and written to the
  163. * registers: 0, 3, 10:13, 30
  164. * connect status, over-current status, port speed, and device removable.
  165. * connect status and port speed are also sticky - meaning they're in
  166. * the AUX well and they aren't changed by a hot, warm, or cold reset.
  167. */
  168. #define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
  169. /*
  170. * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
  171. * bits 5:8, 9, 14:15, 25:27
  172. * link state, port power, port indicator state, "wake on" enable state
  173. */
  174. #define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
  175. /*
  176. * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
  177. * bit 4 (port reset)
  178. */
  179. #define XHCI_PORT_RW1S ((1<<4))
  180. /*
  181. * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
  182. * bits 1, 17, 18, 19, 20, 21, 22, 23
  183. * port enable/disable, and
  184. * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
  185. * over-current, reset, link state, and L1 change
  186. */
  187. #define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
  188. /*
  189. * Bit 16 is RW, and writing a '1' to it causes the link state control to be
  190. * latched in
  191. */
  192. #define XHCI_PORT_RW ((1<<16))
  193. /*
  194. * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
  195. * bits 2, 24, 28:31
  196. */
  197. #define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
  198. /*
  199. * Given a port state, this function returns a value that would result in the
  200. * port being in the same state, if the value was written to the port status
  201. * control register.
  202. * Save Read Only (RO) bits and save read/write bits where
  203. * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
  204. * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
  205. */
  206. u32 xhci_port_state_to_neutral(u32 state)
  207. {
  208. /* Save read-only status and port state */
  209. return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
  210. }
  211. /*
  212. * find slot id based on port number.
  213. * @port: The one-based port number from one of the two split roothubs.
  214. */
  215. int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  216. u16 port)
  217. {
  218. int slot_id;
  219. int i;
  220. enum usb_device_speed speed;
  221. slot_id = 0;
  222. for (i = 0; i < MAX_HC_SLOTS; i++) {
  223. if (!xhci->devs[i])
  224. continue;
  225. speed = xhci->devs[i]->udev->speed;
  226. if (((speed == USB_SPEED_SUPER) == (hcd->speed == HCD_USB3))
  227. && xhci->devs[i]->fake_port == port) {
  228. slot_id = i;
  229. break;
  230. }
  231. }
  232. return slot_id;
  233. }
  234. /*
  235. * Stop device
  236. * It issues stop endpoint command for EP 0 to 30. And wait the last command
  237. * to complete.
  238. * suspend will set to 1, if suspend bit need to set in command.
  239. */
  240. static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
  241. {
  242. struct xhci_virt_device *virt_dev;
  243. struct xhci_command *cmd;
  244. unsigned long flags;
  245. int ret;
  246. int i;
  247. ret = 0;
  248. virt_dev = xhci->devs[slot_id];
  249. cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
  250. if (!cmd) {
  251. xhci_dbg(xhci, "Couldn't allocate command structure.\n");
  252. return -ENOMEM;
  253. }
  254. spin_lock_irqsave(&xhci->lock, flags);
  255. for (i = LAST_EP_INDEX; i > 0; i--) {
  256. if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) {
  257. struct xhci_command *command;
  258. command = xhci_alloc_command(xhci, false, false,
  259. GFP_NOWAIT);
  260. if (!command) {
  261. spin_unlock_irqrestore(&xhci->lock, flags);
  262. xhci_free_command(xhci, cmd);
  263. return -ENOMEM;
  264. }
  265. xhci_queue_stop_endpoint(xhci, command, slot_id, i,
  266. suspend);
  267. }
  268. }
  269. xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend);
  270. xhci_ring_cmd_db(xhci);
  271. spin_unlock_irqrestore(&xhci->lock, flags);
  272. /* Wait for last stop endpoint command to finish */
  273. wait_for_completion(cmd->completion);
  274. if (cmd->status == COMP_CMD_ABORT || cmd->status == COMP_CMD_STOP) {
  275. xhci_warn(xhci, "Timeout while waiting for stop endpoint command\n");
  276. ret = -ETIME;
  277. }
  278. xhci_free_command(xhci, cmd);
  279. return ret;
  280. }
  281. /*
  282. * Ring device, it rings the all doorbells unconditionally.
  283. */
  284. void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
  285. {
  286. int i, s;
  287. struct xhci_virt_ep *ep;
  288. for (i = 0; i < LAST_EP_INDEX + 1; i++) {
  289. ep = &xhci->devs[slot_id]->eps[i];
  290. if (ep->ep_state & EP_HAS_STREAMS) {
  291. for (s = 1; s < ep->stream_info->num_streams; s++)
  292. xhci_ring_ep_doorbell(xhci, slot_id, i, s);
  293. } else if (ep->ring && ep->ring->dequeue) {
  294. xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
  295. }
  296. }
  297. return;
  298. }
  299. static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  300. u16 wIndex, __le32 __iomem *addr, u32 port_status)
  301. {
  302. /* Don't allow the USB core to disable SuperSpeed ports. */
  303. if (hcd->speed == HCD_USB3) {
  304. xhci_dbg(xhci, "Ignoring request to disable "
  305. "SuperSpeed port.\n");
  306. return;
  307. }
  308. /* Write 1 to disable the port */
  309. writel(port_status | PORT_PE, addr);
  310. port_status = readl(addr);
  311. xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
  312. wIndex, port_status);
  313. }
  314. static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
  315. u16 wIndex, __le32 __iomem *addr, u32 port_status)
  316. {
  317. char *port_change_bit;
  318. u32 status;
  319. switch (wValue) {
  320. case USB_PORT_FEAT_C_RESET:
  321. status = PORT_RC;
  322. port_change_bit = "reset";
  323. break;
  324. case USB_PORT_FEAT_C_BH_PORT_RESET:
  325. status = PORT_WRC;
  326. port_change_bit = "warm(BH) reset";
  327. break;
  328. case USB_PORT_FEAT_C_CONNECTION:
  329. status = PORT_CSC;
  330. port_change_bit = "connect";
  331. break;
  332. case USB_PORT_FEAT_C_OVER_CURRENT:
  333. status = PORT_OCC;
  334. port_change_bit = "over-current";
  335. break;
  336. case USB_PORT_FEAT_C_ENABLE:
  337. status = PORT_PEC;
  338. port_change_bit = "enable/disable";
  339. break;
  340. case USB_PORT_FEAT_C_SUSPEND:
  341. status = PORT_PLC;
  342. port_change_bit = "suspend/resume";
  343. break;
  344. case USB_PORT_FEAT_C_PORT_LINK_STATE:
  345. status = PORT_PLC;
  346. port_change_bit = "link state";
  347. break;
  348. default:
  349. /* Should never happen */
  350. return;
  351. }
  352. /* Change bits are all write 1 to clear */
  353. writel(port_status | status, addr);
  354. port_status = readl(addr);
  355. xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
  356. port_change_bit, wIndex, port_status);
  357. }
  358. static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
  359. {
  360. int max_ports;
  361. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  362. if (hcd->speed == HCD_USB3) {
  363. max_ports = xhci->num_usb3_ports;
  364. *port_array = xhci->usb3_ports;
  365. } else {
  366. max_ports = xhci->num_usb2_ports;
  367. *port_array = xhci->usb2_ports;
  368. }
  369. return max_ports;
  370. }
  371. void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
  372. int port_id, u32 link_state)
  373. {
  374. u32 temp;
  375. temp = readl(port_array[port_id]);
  376. temp = xhci_port_state_to_neutral(temp);
  377. temp &= ~PORT_PLS_MASK;
  378. temp |= PORT_LINK_STROBE | link_state;
  379. writel(temp, port_array[port_id]);
  380. }
  381. static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
  382. __le32 __iomem **port_array, int port_id, u16 wake_mask)
  383. {
  384. u32 temp;
  385. temp = readl(port_array[port_id]);
  386. temp = xhci_port_state_to_neutral(temp);
  387. if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
  388. temp |= PORT_WKCONN_E;
  389. else
  390. temp &= ~PORT_WKCONN_E;
  391. if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
  392. temp |= PORT_WKDISC_E;
  393. else
  394. temp &= ~PORT_WKDISC_E;
  395. if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
  396. temp |= PORT_WKOC_E;
  397. else
  398. temp &= ~PORT_WKOC_E;
  399. writel(temp, port_array[port_id]);
  400. }
  401. /* Test and clear port RWC bit */
  402. void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
  403. int port_id, u32 port_bit)
  404. {
  405. u32 temp;
  406. temp = readl(port_array[port_id]);
  407. if (temp & port_bit) {
  408. temp = xhci_port_state_to_neutral(temp);
  409. temp |= port_bit;
  410. writel(temp, port_array[port_id]);
  411. }
  412. }
  413. /* Updates Link Status for USB 2.1 port */
  414. static void xhci_hub_report_usb2_link_state(u32 *status, u32 status_reg)
  415. {
  416. if ((status_reg & PORT_PLS_MASK) == XDEV_U2)
  417. *status |= USB_PORT_STAT_L1;
  418. }
  419. /* Updates Link Status for super Speed port */
  420. static void xhci_hub_report_usb3_link_state(struct xhci_hcd *xhci,
  421. u32 *status, u32 status_reg)
  422. {
  423. u32 pls = status_reg & PORT_PLS_MASK;
  424. /* resume state is a xHCI internal state.
  425. * Do not report it to usb core.
  426. */
  427. if (pls == XDEV_RESUME)
  428. return;
  429. /* When the CAS bit is set then warm reset
  430. * should be performed on port
  431. */
  432. if (status_reg & PORT_CAS) {
  433. /* The CAS bit can be set while the port is
  434. * in any link state.
  435. * Only roothubs have CAS bit, so we
  436. * pretend to be in compliance mode
  437. * unless we're already in compliance
  438. * or the inactive state.
  439. */
  440. if (pls != USB_SS_PORT_LS_COMP_MOD &&
  441. pls != USB_SS_PORT_LS_SS_INACTIVE) {
  442. pls = USB_SS_PORT_LS_COMP_MOD;
  443. }
  444. /* Return also connection bit -
  445. * hub state machine resets port
  446. * when this bit is set.
  447. */
  448. pls |= USB_PORT_STAT_CONNECTION;
  449. } else {
  450. /*
  451. * If CAS bit isn't set but the Port is already at
  452. * Compliance Mode, fake a connection so the USB core
  453. * notices the Compliance state and resets the port.
  454. * This resolves an issue generated by the SN65LVPE502CP
  455. * in which sometimes the port enters compliance mode
  456. * caused by a delay on the host-device negotiation.
  457. */
  458. if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
  459. (pls == USB_SS_PORT_LS_COMP_MOD))
  460. pls |= USB_PORT_STAT_CONNECTION;
  461. }
  462. /* update status field */
  463. *status |= pls;
  464. }
  465. /*
  466. * Function for Compliance Mode Quirk.
  467. *
  468. * This Function verifies if all xhc USB3 ports have entered U0, if so,
  469. * the compliance mode timer is deleted. A port won't enter
  470. * compliance mode if it has previously entered U0.
  471. */
  472. static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
  473. u16 wIndex)
  474. {
  475. u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1);
  476. bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);
  477. if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
  478. return;
  479. if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
  480. xhci->port_status_u0 |= 1 << wIndex;
  481. if (xhci->port_status_u0 == all_ports_seen_u0) {
  482. del_timer_sync(&xhci->comp_mode_recovery_timer);
  483. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  484. "All USB3 ports have entered U0 already!");
  485. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  486. "Compliance Mode Recovery Timer Deleted.");
  487. }
  488. }
  489. }
  490. /*
  491. * Converts a raw xHCI port status into the format that external USB 2.0 or USB
  492. * 3.0 hubs use.
  493. *
  494. * Possible side effects:
  495. * - Mark a port as being done with device resume,
  496. * and ring the endpoint doorbells.
  497. * - Stop the Synopsys redriver Compliance Mode polling.
  498. * - Drop and reacquire the xHCI lock, in order to wait for port resume.
  499. */
  500. static u32 xhci_get_port_status(struct usb_hcd *hcd,
  501. struct xhci_bus_state *bus_state,
  502. __le32 __iomem **port_array,
  503. u16 wIndex, u32 raw_port_status,
  504. unsigned long flags)
  505. __releases(&xhci->lock)
  506. __acquires(&xhci->lock)
  507. {
  508. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  509. u32 status = 0;
  510. int slot_id;
  511. /* wPortChange bits */
  512. if (raw_port_status & PORT_CSC)
  513. status |= USB_PORT_STAT_C_CONNECTION << 16;
  514. if (raw_port_status & PORT_PEC)
  515. status |= USB_PORT_STAT_C_ENABLE << 16;
  516. if ((raw_port_status & PORT_OCC))
  517. status |= USB_PORT_STAT_C_OVERCURRENT << 16;
  518. if ((raw_port_status & PORT_RC))
  519. status |= USB_PORT_STAT_C_RESET << 16;
  520. /* USB3.0 only */
  521. if (hcd->speed == HCD_USB3) {
  522. if ((raw_port_status & PORT_PLC))
  523. status |= USB_PORT_STAT_C_LINK_STATE << 16;
  524. if ((raw_port_status & PORT_WRC))
  525. status |= USB_PORT_STAT_C_BH_RESET << 16;
  526. }
  527. if (hcd->speed != HCD_USB3) {
  528. if ((raw_port_status & PORT_PLS_MASK) == XDEV_U3
  529. && (raw_port_status & PORT_POWER))
  530. status |= USB_PORT_STAT_SUSPEND;
  531. }
  532. if ((raw_port_status & PORT_PLS_MASK) == XDEV_RESUME &&
  533. !DEV_SUPERSPEED(raw_port_status)) {
  534. if ((raw_port_status & PORT_RESET) ||
  535. !(raw_port_status & PORT_PE))
  536. return 0xffffffff;
  537. if (time_after_eq(jiffies,
  538. bus_state->resume_done[wIndex])) {
  539. int time_left;
  540. xhci_dbg(xhci, "Resume USB2 port %d\n",
  541. wIndex + 1);
  542. bus_state->resume_done[wIndex] = 0;
  543. clear_bit(wIndex, &bus_state->resuming_ports);
  544. set_bit(wIndex, &bus_state->rexit_ports);
  545. xhci_set_link_state(xhci, port_array, wIndex,
  546. XDEV_U0);
  547. spin_unlock_irqrestore(&xhci->lock, flags);
  548. time_left = wait_for_completion_timeout(
  549. &bus_state->rexit_done[wIndex],
  550. msecs_to_jiffies(
  551. XHCI_MAX_REXIT_TIMEOUT));
  552. spin_lock_irqsave(&xhci->lock, flags);
  553. if (time_left) {
  554. slot_id = xhci_find_slot_id_by_port(hcd,
  555. xhci, wIndex + 1);
  556. if (!slot_id) {
  557. xhci_dbg(xhci, "slot_id is zero\n");
  558. return 0xffffffff;
  559. }
  560. xhci_ring_device(xhci, slot_id);
  561. } else {
  562. int port_status = readl(port_array[wIndex]);
  563. xhci_warn(xhci, "Port resume took longer than %i msec, port status = 0x%x\n",
  564. XHCI_MAX_REXIT_TIMEOUT,
  565. port_status);
  566. status |= USB_PORT_STAT_SUSPEND;
  567. clear_bit(wIndex, &bus_state->rexit_ports);
  568. }
  569. bus_state->port_c_suspend |= 1 << wIndex;
  570. bus_state->suspended_ports &= ~(1 << wIndex);
  571. } else {
  572. /*
  573. * The resume has been signaling for less than
  574. * 20ms. Report the port status as SUSPEND,
  575. * let the usbcore check port status again
  576. * and clear resume signaling later.
  577. */
  578. status |= USB_PORT_STAT_SUSPEND;
  579. }
  580. }
  581. if ((raw_port_status & PORT_PLS_MASK) == XDEV_U0
  582. && (raw_port_status & PORT_POWER)
  583. && (bus_state->suspended_ports & (1 << wIndex))) {
  584. bus_state->suspended_ports &= ~(1 << wIndex);
  585. if (hcd->speed != HCD_USB3)
  586. bus_state->port_c_suspend |= 1 << wIndex;
  587. }
  588. if (raw_port_status & PORT_CONNECT) {
  589. status |= USB_PORT_STAT_CONNECTION;
  590. status |= xhci_port_speed(raw_port_status);
  591. }
  592. if (raw_port_status & PORT_PE)
  593. status |= USB_PORT_STAT_ENABLE;
  594. if (raw_port_status & PORT_OC)
  595. status |= USB_PORT_STAT_OVERCURRENT;
  596. if (raw_port_status & PORT_RESET)
  597. status |= USB_PORT_STAT_RESET;
  598. if (raw_port_status & PORT_POWER) {
  599. if (hcd->speed == HCD_USB3)
  600. status |= USB_SS_PORT_STAT_POWER;
  601. else
  602. status |= USB_PORT_STAT_POWER;
  603. }
  604. /* Update Port Link State */
  605. if (hcd->speed == HCD_USB3) {
  606. xhci_hub_report_usb3_link_state(xhci, &status, raw_port_status);
  607. /*
  608. * Verify if all USB3 Ports Have entered U0 already.
  609. * Delete Compliance Mode Timer if so.
  610. */
  611. xhci_del_comp_mod_timer(xhci, raw_port_status, wIndex);
  612. } else {
  613. xhci_hub_report_usb2_link_state(&status, raw_port_status);
  614. }
  615. if (bus_state->port_c_suspend & (1 << wIndex))
  616. status |= 1 << USB_PORT_FEAT_C_SUSPEND;
  617. return status;
  618. }
  619. int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
  620. u16 wIndex, char *buf, u16 wLength)
  621. {
  622. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  623. int max_ports;
  624. unsigned long flags;
  625. u32 temp, status;
  626. int retval = 0;
  627. __le32 __iomem **port_array;
  628. int slot_id;
  629. struct xhci_bus_state *bus_state;
  630. u16 link_state = 0;
  631. u16 wake_mask = 0;
  632. u16 timeout = 0;
  633. max_ports = xhci_get_ports(hcd, &port_array);
  634. bus_state = &xhci->bus_state[hcd_index(hcd)];
  635. spin_lock_irqsave(&xhci->lock, flags);
  636. switch (typeReq) {
  637. case GetHubStatus:
  638. /* No power source, over-current reported per port */
  639. memset(buf, 0, 4);
  640. break;
  641. case GetHubDescriptor:
  642. /* Check to make sure userspace is asking for the USB 3.0 hub
  643. * descriptor for the USB 3.0 roothub. If not, we stall the
  644. * endpoint, like external hubs do.
  645. */
  646. if (hcd->speed == HCD_USB3 &&
  647. (wLength < USB_DT_SS_HUB_SIZE ||
  648. wValue != (USB_DT_SS_HUB << 8))) {
  649. xhci_dbg(xhci, "Wrong hub descriptor type for "
  650. "USB 3.0 roothub.\n");
  651. goto error;
  652. }
  653. xhci_hub_descriptor(hcd, xhci,
  654. (struct usb_hub_descriptor *) buf);
  655. break;
  656. case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
  657. if ((wValue & 0xff00) != (USB_DT_BOS << 8))
  658. goto error;
  659. if (hcd->speed != HCD_USB3)
  660. goto error;
  661. /* Set the U1 and U2 exit latencies. */
  662. memcpy(buf, &usb_bos_descriptor,
  663. USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE);
  664. if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
  665. temp = readl(&xhci->cap_regs->hcs_params3);
  666. buf[12] = HCS_U1_LATENCY(temp);
  667. put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
  668. }
  669. /* Indicate whether the host has LTM support. */
  670. temp = readl(&xhci->cap_regs->hcc_params);
  671. if (HCC_LTC(temp))
  672. buf[8] |= USB_LTM_SUPPORT;
  673. spin_unlock_irqrestore(&xhci->lock, flags);
  674. return USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
  675. case GetPortStatus:
  676. if (!wIndex || wIndex > max_ports)
  677. goto error;
  678. wIndex--;
  679. temp = readl(port_array[wIndex]);
  680. if (temp == 0xffffffff) {
  681. retval = -ENODEV;
  682. break;
  683. }
  684. status = xhci_get_port_status(hcd, bus_state, port_array,
  685. wIndex, temp, flags);
  686. if (status == 0xffffffff)
  687. goto error;
  688. xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n",
  689. wIndex, temp);
  690. xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
  691. put_unaligned(cpu_to_le32(status), (__le32 *) buf);
  692. break;
  693. case SetPortFeature:
  694. if (wValue == USB_PORT_FEAT_LINK_STATE)
  695. link_state = (wIndex & 0xff00) >> 3;
  696. if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
  697. wake_mask = wIndex & 0xff00;
  698. /* The MSB of wIndex is the U1/U2 timeout */
  699. timeout = (wIndex & 0xff00) >> 8;
  700. wIndex &= 0xff;
  701. if (!wIndex || wIndex > max_ports)
  702. goto error;
  703. wIndex--;
  704. temp = readl(port_array[wIndex]);
  705. if (temp == 0xffffffff) {
  706. retval = -ENODEV;
  707. break;
  708. }
  709. temp = xhci_port_state_to_neutral(temp);
  710. /* FIXME: What new port features do we need to support? */
  711. switch (wValue) {
  712. case USB_PORT_FEAT_SUSPEND:
  713. temp = readl(port_array[wIndex]);
  714. if ((temp & PORT_PLS_MASK) != XDEV_U0) {
  715. /* Resume the port to U0 first */
  716. xhci_set_link_state(xhci, port_array, wIndex,
  717. XDEV_U0);
  718. spin_unlock_irqrestore(&xhci->lock, flags);
  719. msleep(10);
  720. spin_lock_irqsave(&xhci->lock, flags);
  721. }
  722. /* In spec software should not attempt to suspend
  723. * a port unless the port reports that it is in the
  724. * enabled (PED = ‘1’,PLS < ‘3’) state.
  725. */
  726. temp = readl(port_array[wIndex]);
  727. if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
  728. || (temp & PORT_PLS_MASK) >= XDEV_U3) {
  729. xhci_warn(xhci, "USB core suspending device "
  730. "not in U0/U1/U2.\n");
  731. goto error;
  732. }
  733. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  734. wIndex + 1);
  735. if (!slot_id) {
  736. xhci_warn(xhci, "slot_id is zero\n");
  737. goto error;
  738. }
  739. /* unlock to execute stop endpoint commands */
  740. spin_unlock_irqrestore(&xhci->lock, flags);
  741. xhci_stop_device(xhci, slot_id, 1);
  742. spin_lock_irqsave(&xhci->lock, flags);
  743. xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
  744. spin_unlock_irqrestore(&xhci->lock, flags);
  745. msleep(10); /* wait device to enter */
  746. spin_lock_irqsave(&xhci->lock, flags);
  747. temp = readl(port_array[wIndex]);
  748. bus_state->suspended_ports |= 1 << wIndex;
  749. break;
  750. case USB_PORT_FEAT_LINK_STATE:
  751. temp = readl(port_array[wIndex]);
  752. /* Disable port */
  753. if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
  754. xhci_dbg(xhci, "Disable port %d\n", wIndex);
  755. temp = xhci_port_state_to_neutral(temp);
  756. /*
  757. * Clear all change bits, so that we get a new
  758. * connection event.
  759. */
  760. temp |= PORT_CSC | PORT_PEC | PORT_WRC |
  761. PORT_OCC | PORT_RC | PORT_PLC |
  762. PORT_CEC;
  763. writel(temp | PORT_PE, port_array[wIndex]);
  764. temp = readl(port_array[wIndex]);
  765. break;
  766. }
  767. /* Put link in RxDetect (enable port) */
  768. if (link_state == USB_SS_PORT_LS_RX_DETECT) {
  769. xhci_dbg(xhci, "Enable port %d\n", wIndex);
  770. xhci_set_link_state(xhci, port_array, wIndex,
  771. link_state);
  772. temp = readl(port_array[wIndex]);
  773. break;
  774. }
  775. /* Software should not attempt to set
  776. * port link state above '3' (U3) and the port
  777. * must be enabled.
  778. */
  779. if ((temp & PORT_PE) == 0 ||
  780. (link_state > USB_SS_PORT_LS_U3)) {
  781. xhci_warn(xhci, "Cannot set link state.\n");
  782. goto error;
  783. }
  784. if (link_state == USB_SS_PORT_LS_U3) {
  785. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  786. wIndex + 1);
  787. if (slot_id) {
  788. /* unlock to execute stop endpoint
  789. * commands */
  790. spin_unlock_irqrestore(&xhci->lock,
  791. flags);
  792. xhci_stop_device(xhci, slot_id, 1);
  793. spin_lock_irqsave(&xhci->lock, flags);
  794. }
  795. }
  796. xhci_set_link_state(xhci, port_array, wIndex,
  797. link_state);
  798. spin_unlock_irqrestore(&xhci->lock, flags);
  799. msleep(20); /* wait device to enter */
  800. spin_lock_irqsave(&xhci->lock, flags);
  801. temp = readl(port_array[wIndex]);
  802. if (link_state == USB_SS_PORT_LS_U3)
  803. bus_state->suspended_ports |= 1 << wIndex;
  804. break;
  805. case USB_PORT_FEAT_POWER:
  806. /*
  807. * Turn on ports, even if there isn't per-port switching.
  808. * HC will report connect events even before this is set.
  809. * However, hub_wq will ignore the roothub events until
  810. * the roothub is registered.
  811. */
  812. writel(temp | PORT_POWER, port_array[wIndex]);
  813. temp = readl(port_array[wIndex]);
  814. xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", wIndex, temp);
  815. spin_unlock_irqrestore(&xhci->lock, flags);
  816. temp = usb_acpi_power_manageable(hcd->self.root_hub,
  817. wIndex);
  818. if (temp)
  819. usb_acpi_set_power_state(hcd->self.root_hub,
  820. wIndex, true);
  821. spin_lock_irqsave(&xhci->lock, flags);
  822. break;
  823. case USB_PORT_FEAT_RESET:
  824. temp = (temp | PORT_RESET);
  825. writel(temp, port_array[wIndex]);
  826. temp = readl(port_array[wIndex]);
  827. xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
  828. break;
  829. case USB_PORT_FEAT_REMOTE_WAKE_MASK:
  830. xhci_set_remote_wake_mask(xhci, port_array,
  831. wIndex, wake_mask);
  832. temp = readl(port_array[wIndex]);
  833. xhci_dbg(xhci, "set port remote wake mask, "
  834. "actual port %d status = 0x%x\n",
  835. wIndex, temp);
  836. break;
  837. case USB_PORT_FEAT_BH_PORT_RESET:
  838. temp |= PORT_WR;
  839. writel(temp, port_array[wIndex]);
  840. temp = readl(port_array[wIndex]);
  841. break;
  842. case USB_PORT_FEAT_U1_TIMEOUT:
  843. if (hcd->speed != HCD_USB3)
  844. goto error;
  845. temp = readl(port_array[wIndex] + PORTPMSC);
  846. temp &= ~PORT_U1_TIMEOUT_MASK;
  847. temp |= PORT_U1_TIMEOUT(timeout);
  848. writel(temp, port_array[wIndex] + PORTPMSC);
  849. break;
  850. case USB_PORT_FEAT_U2_TIMEOUT:
  851. if (hcd->speed != HCD_USB3)
  852. goto error;
  853. temp = readl(port_array[wIndex] + PORTPMSC);
  854. temp &= ~PORT_U2_TIMEOUT_MASK;
  855. temp |= PORT_U2_TIMEOUT(timeout);
  856. writel(temp, port_array[wIndex] + PORTPMSC);
  857. break;
  858. default:
  859. goto error;
  860. }
  861. /* unblock any posted writes */
  862. temp = readl(port_array[wIndex]);
  863. break;
  864. case ClearPortFeature:
  865. if (!wIndex || wIndex > max_ports)
  866. goto error;
  867. wIndex--;
  868. temp = readl(port_array[wIndex]);
  869. if (temp == 0xffffffff) {
  870. retval = -ENODEV;
  871. break;
  872. }
  873. /* FIXME: What new port features do we need to support? */
  874. temp = xhci_port_state_to_neutral(temp);
  875. switch (wValue) {
  876. case USB_PORT_FEAT_SUSPEND:
  877. temp = readl(port_array[wIndex]);
  878. xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
  879. xhci_dbg(xhci, "PORTSC %04x\n", temp);
  880. if (temp & PORT_RESET)
  881. goto error;
  882. if ((temp & PORT_PLS_MASK) == XDEV_U3) {
  883. if ((temp & PORT_PE) == 0)
  884. goto error;
  885. xhci_set_link_state(xhci, port_array, wIndex,
  886. XDEV_RESUME);
  887. spin_unlock_irqrestore(&xhci->lock, flags);
  888. msleep(20);
  889. spin_lock_irqsave(&xhci->lock, flags);
  890. xhci_set_link_state(xhci, port_array, wIndex,
  891. XDEV_U0);
  892. }
  893. bus_state->port_c_suspend |= 1 << wIndex;
  894. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  895. wIndex + 1);
  896. if (!slot_id) {
  897. xhci_dbg(xhci, "slot_id is zero\n");
  898. goto error;
  899. }
  900. xhci_ring_device(xhci, slot_id);
  901. break;
  902. case USB_PORT_FEAT_C_SUSPEND:
  903. bus_state->port_c_suspend &= ~(1 << wIndex);
  904. case USB_PORT_FEAT_C_RESET:
  905. case USB_PORT_FEAT_C_BH_PORT_RESET:
  906. case USB_PORT_FEAT_C_CONNECTION:
  907. case USB_PORT_FEAT_C_OVER_CURRENT:
  908. case USB_PORT_FEAT_C_ENABLE:
  909. case USB_PORT_FEAT_C_PORT_LINK_STATE:
  910. xhci_clear_port_change_bit(xhci, wValue, wIndex,
  911. port_array[wIndex], temp);
  912. break;
  913. case USB_PORT_FEAT_ENABLE:
  914. xhci_disable_port(hcd, xhci, wIndex,
  915. port_array[wIndex], temp);
  916. break;
  917. case USB_PORT_FEAT_POWER:
  918. writel(temp & ~PORT_POWER, port_array[wIndex]);
  919. spin_unlock_irqrestore(&xhci->lock, flags);
  920. temp = usb_acpi_power_manageable(hcd->self.root_hub,
  921. wIndex);
  922. if (temp)
  923. usb_acpi_set_power_state(hcd->self.root_hub,
  924. wIndex, false);
  925. spin_lock_irqsave(&xhci->lock, flags);
  926. break;
  927. default:
  928. goto error;
  929. }
  930. break;
  931. default:
  932. error:
  933. /* "stall" on error */
  934. retval = -EPIPE;
  935. }
  936. spin_unlock_irqrestore(&xhci->lock, flags);
  937. return retval;
  938. }
  939. /*
  940. * Returns 0 if the status hasn't changed, or the number of bytes in buf.
  941. * Ports are 0-indexed from the HCD point of view,
  942. * and 1-indexed from the USB core pointer of view.
  943. *
  944. * Note that the status change bits will be cleared as soon as a port status
  945. * change event is generated, so we use the saved status from that event.
  946. */
  947. int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
  948. {
  949. unsigned long flags;
  950. u32 temp, status;
  951. u32 mask;
  952. int i, retval;
  953. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  954. int max_ports;
  955. __le32 __iomem **port_array;
  956. struct xhci_bus_state *bus_state;
  957. bool reset_change = false;
  958. max_ports = xhci_get_ports(hcd, &port_array);
  959. bus_state = &xhci->bus_state[hcd_index(hcd)];
  960. /* Initial status is no changes */
  961. retval = (max_ports + 8) / 8;
  962. memset(buf, 0, retval);
  963. /*
  964. * Inform the usbcore about resume-in-progress by returning
  965. * a non-zero value even if there are no status changes.
  966. */
  967. status = bus_state->resuming_ports;
  968. mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC;
  969. spin_lock_irqsave(&xhci->lock, flags);
  970. /* For each port, did anything change? If so, set that bit in buf. */
  971. for (i = 0; i < max_ports; i++) {
  972. temp = readl(port_array[i]);
  973. if (temp == 0xffffffff) {
  974. retval = -ENODEV;
  975. break;
  976. }
  977. if ((temp & mask) != 0 ||
  978. (bus_state->port_c_suspend & 1 << i) ||
  979. (bus_state->resume_done[i] && time_after_eq(
  980. jiffies, bus_state->resume_done[i]))) {
  981. buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
  982. status = 1;
  983. }
  984. if ((temp & PORT_RC))
  985. reset_change = true;
  986. }
  987. if (!status && !reset_change) {
  988. xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
  989. clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
  990. }
  991. spin_unlock_irqrestore(&xhci->lock, flags);
  992. return status ? retval : 0;
  993. }
  994. #ifdef CONFIG_PM
  995. int xhci_bus_suspend(struct usb_hcd *hcd)
  996. {
  997. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  998. int max_ports, port_index;
  999. __le32 __iomem **port_array;
  1000. struct xhci_bus_state *bus_state;
  1001. unsigned long flags;
  1002. max_ports = xhci_get_ports(hcd, &port_array);
  1003. bus_state = &xhci->bus_state[hcd_index(hcd)];
  1004. spin_lock_irqsave(&xhci->lock, flags);
  1005. if (hcd->self.root_hub->do_remote_wakeup) {
  1006. if (bus_state->resuming_ports) {
  1007. spin_unlock_irqrestore(&xhci->lock, flags);
  1008. xhci_dbg(xhci, "suspend failed because "
  1009. "a port is resuming\n");
  1010. return -EBUSY;
  1011. }
  1012. }
  1013. port_index = max_ports;
  1014. bus_state->bus_suspended = 0;
  1015. while (port_index--) {
  1016. /* suspend the port if the port is not suspended */
  1017. u32 t1, t2;
  1018. int slot_id;
  1019. t1 = readl(port_array[port_index]);
  1020. t2 = xhci_port_state_to_neutral(t1);
  1021. if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
  1022. xhci_dbg(xhci, "port %d not suspended\n", port_index);
  1023. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  1024. port_index + 1);
  1025. if (slot_id) {
  1026. spin_unlock_irqrestore(&xhci->lock, flags);
  1027. xhci_stop_device(xhci, slot_id, 1);
  1028. spin_lock_irqsave(&xhci->lock, flags);
  1029. }
  1030. t2 &= ~PORT_PLS_MASK;
  1031. t2 |= PORT_LINK_STROBE | XDEV_U3;
  1032. set_bit(port_index, &bus_state->bus_suspended);
  1033. }
  1034. /* USB core sets remote wake mask for USB 3.0 hubs,
  1035. * including the USB 3.0 roothub, but only if CONFIG_PM_RUNTIME
  1036. * is enabled, so also enable remote wake here.
  1037. */
  1038. if (hcd->self.root_hub->do_remote_wakeup
  1039. && device_may_wakeup(hcd->self.controller)) {
  1040. if (t1 & PORT_CONNECT) {
  1041. t2 |= PORT_WKOC_E | PORT_WKDISC_E;
  1042. t2 &= ~PORT_WKCONN_E;
  1043. } else {
  1044. t2 |= PORT_WKOC_E | PORT_WKCONN_E;
  1045. t2 &= ~PORT_WKDISC_E;
  1046. }
  1047. } else
  1048. t2 &= ~PORT_WAKE_BITS;
  1049. t1 = xhci_port_state_to_neutral(t1);
  1050. if (t1 != t2)
  1051. writel(t2, port_array[port_index]);
  1052. }
  1053. hcd->state = HC_STATE_SUSPENDED;
  1054. bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
  1055. spin_unlock_irqrestore(&xhci->lock, flags);
  1056. return 0;
  1057. }
  1058. int xhci_bus_resume(struct usb_hcd *hcd)
  1059. {
  1060. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1061. int max_ports, port_index;
  1062. __le32 __iomem **port_array;
  1063. struct xhci_bus_state *bus_state;
  1064. u32 temp;
  1065. unsigned long flags;
  1066. max_ports = xhci_get_ports(hcd, &port_array);
  1067. bus_state = &xhci->bus_state[hcd_index(hcd)];
  1068. if (time_before(jiffies, bus_state->next_statechange))
  1069. msleep(5);
  1070. spin_lock_irqsave(&xhci->lock, flags);
  1071. if (!HCD_HW_ACCESSIBLE(hcd)) {
  1072. spin_unlock_irqrestore(&xhci->lock, flags);
  1073. return -ESHUTDOWN;
  1074. }
  1075. /* delay the irqs */
  1076. temp = readl(&xhci->op_regs->command);
  1077. temp &= ~CMD_EIE;
  1078. writel(temp, &xhci->op_regs->command);
  1079. port_index = max_ports;
  1080. while (port_index--) {
  1081. /* Check whether need resume ports. If needed
  1082. resume port and disable remote wakeup */
  1083. u32 temp;
  1084. int slot_id;
  1085. temp = readl(port_array[port_index]);
  1086. if (DEV_SUPERSPEED(temp))
  1087. temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
  1088. else
  1089. temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
  1090. if (test_bit(port_index, &bus_state->bus_suspended) &&
  1091. (temp & PORT_PLS_MASK)) {
  1092. if (DEV_SUPERSPEED(temp)) {
  1093. xhci_set_link_state(xhci, port_array,
  1094. port_index, XDEV_U0);
  1095. } else {
  1096. xhci_set_link_state(xhci, port_array,
  1097. port_index, XDEV_RESUME);
  1098. spin_unlock_irqrestore(&xhci->lock, flags);
  1099. msleep(20);
  1100. spin_lock_irqsave(&xhci->lock, flags);
  1101. xhci_set_link_state(xhci, port_array,
  1102. port_index, XDEV_U0);
  1103. }
  1104. /* wait for the port to enter U0 and report port link
  1105. * state change.
  1106. */
  1107. spin_unlock_irqrestore(&xhci->lock, flags);
  1108. msleep(20);
  1109. spin_lock_irqsave(&xhci->lock, flags);
  1110. /* Clear PLC */
  1111. xhci_test_and_clear_bit(xhci, port_array, port_index,
  1112. PORT_PLC);
  1113. slot_id = xhci_find_slot_id_by_port(hcd,
  1114. xhci, port_index + 1);
  1115. if (slot_id)
  1116. xhci_ring_device(xhci, slot_id);
  1117. } else
  1118. writel(temp, port_array[port_index]);
  1119. }
  1120. (void) readl(&xhci->op_regs->command);
  1121. bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
  1122. /* re-enable irqs */
  1123. temp = readl(&xhci->op_regs->command);
  1124. temp |= CMD_EIE;
  1125. writel(temp, &xhci->op_regs->command);
  1126. temp = readl(&xhci->op_regs->command);
  1127. spin_unlock_irqrestore(&xhci->lock, flags);
  1128. return 0;
  1129. }
  1130. #endif /* CONFIG_PM */