omap-serial.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/of_irq.h>
  41. #include <linux/gpio.h>
  42. #include <linux/of_gpio.h>
  43. #include <linux/platform_data/serial-omap.h>
  44. #include <dt-bindings/gpio/gpio.h>
  45. #define OMAP_MAX_HSUART_PORTS 6
  46. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  47. #define OMAP_UART_REV_42 0x0402
  48. #define OMAP_UART_REV_46 0x0406
  49. #define OMAP_UART_REV_52 0x0502
  50. #define OMAP_UART_REV_63 0x0603
  51. #define OMAP_UART_TX_WAKEUP_EN BIT(7)
  52. /* Feature flags */
  53. #define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
  54. #define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
  55. #define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
  56. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  57. /* SCR register bitmasks */
  58. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  59. #define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
  60. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  61. /* FCR register bitmasks */
  62. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  63. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  64. /* MVR register bitmasks */
  65. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  66. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  67. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  68. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  69. #define OMAP_UART_MVR_MAJ_MASK 0x700
  70. #define OMAP_UART_MVR_MAJ_SHIFT 8
  71. #define OMAP_UART_MVR_MIN_MASK 0x3f
  72. #define OMAP_UART_DMA_CH_FREE -1
  73. #define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
  74. #define OMAP_MODE13X_SPEED 230400
  75. /* WER = 0x7F
  76. * Enable module level wakeup in WER reg
  77. */
  78. #define OMAP_UART_WER_MOD_WKUP 0X7F
  79. /* Enable XON/XOFF flow control on output */
  80. #define OMAP_UART_SW_TX 0x08
  81. /* Enable XON/XOFF flow control on input */
  82. #define OMAP_UART_SW_RX 0x02
  83. #define OMAP_UART_SW_CLR 0xF0
  84. #define OMAP_UART_TCR_TRIG 0x0F
  85. struct uart_omap_dma {
  86. u8 uart_dma_tx;
  87. u8 uart_dma_rx;
  88. int rx_dma_channel;
  89. int tx_dma_channel;
  90. dma_addr_t rx_buf_dma_phys;
  91. dma_addr_t tx_buf_dma_phys;
  92. unsigned int uart_base;
  93. /*
  94. * Buffer for rx dma.It is not required for tx because the buffer
  95. * comes from port structure.
  96. */
  97. unsigned char *rx_buf;
  98. unsigned int prev_rx_dma_pos;
  99. int tx_buf_size;
  100. int tx_dma_used;
  101. int rx_dma_used;
  102. spinlock_t tx_lock;
  103. spinlock_t rx_lock;
  104. /* timer to poll activity on rx dma */
  105. struct timer_list rx_timer;
  106. unsigned int rx_buf_size;
  107. unsigned int rx_poll_rate;
  108. unsigned int rx_timeout;
  109. };
  110. struct uart_omap_port {
  111. struct uart_port port;
  112. struct uart_omap_dma uart_dma;
  113. struct device *dev;
  114. int wakeirq;
  115. unsigned char ier;
  116. unsigned char lcr;
  117. unsigned char mcr;
  118. unsigned char fcr;
  119. unsigned char efr;
  120. unsigned char dll;
  121. unsigned char dlh;
  122. unsigned char mdr1;
  123. unsigned char scr;
  124. unsigned char wer;
  125. int use_dma;
  126. /*
  127. * Some bits in registers are cleared on a read, so they must
  128. * be saved whenever the register is read but the bits will not
  129. * be immediately processed.
  130. */
  131. unsigned int lsr_break_flag;
  132. unsigned char msr_saved_flags;
  133. char name[20];
  134. unsigned long port_activity;
  135. int context_loss_cnt;
  136. u32 errata;
  137. u8 wakeups_enabled;
  138. u32 features;
  139. struct serial_rs485 rs485;
  140. int rts_gpio;
  141. struct pm_qos_request pm_qos_request;
  142. u32 latency;
  143. u32 calc_latency;
  144. struct work_struct qos_work;
  145. bool is_suspending;
  146. };
  147. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  148. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  149. /* Forward declaration of functions */
  150. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  151. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  152. {
  153. offset <<= up->port.regshift;
  154. return readw(up->port.membase + offset);
  155. }
  156. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  157. {
  158. offset <<= up->port.regshift;
  159. writew(value, up->port.membase + offset);
  160. }
  161. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  162. {
  163. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  164. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  165. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  166. serial_out(up, UART_FCR, 0);
  167. }
  168. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  169. {
  170. struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
  171. if (!pdata || !pdata->get_context_loss_count)
  172. return -EINVAL;
  173. return pdata->get_context_loss_count(up->dev);
  174. }
  175. static inline void serial_omap_enable_wakeirq(struct uart_omap_port *up,
  176. bool enable)
  177. {
  178. if (!up->wakeirq)
  179. return;
  180. if (enable)
  181. enable_irq(up->wakeirq);
  182. else
  183. disable_irq_nosync(up->wakeirq);
  184. }
  185. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  186. {
  187. struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
  188. if (enable == up->wakeups_enabled)
  189. return;
  190. serial_omap_enable_wakeirq(up, enable);
  191. up->wakeups_enabled = enable;
  192. if (!pdata || !pdata->enable_wakeup)
  193. return;
  194. pdata->enable_wakeup(up->dev, enable);
  195. }
  196. /*
  197. * Calculate the absolute difference between the desired and actual baud
  198. * rate for the given mode.
  199. */
  200. static inline int calculate_baud_abs_diff(struct uart_port *port,
  201. unsigned int baud, unsigned int mode)
  202. {
  203. unsigned int n = port->uartclk / (mode * baud);
  204. int abs_diff;
  205. if (n == 0)
  206. n = 1;
  207. abs_diff = baud - (port->uartclk / (mode * n));
  208. if (abs_diff < 0)
  209. abs_diff = -abs_diff;
  210. return abs_diff;
  211. }
  212. /*
  213. * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
  214. * @port: uart port info
  215. * @baud: baudrate for which mode needs to be determined
  216. *
  217. * Returns true if baud rate is MODE16X and false if MODE13X
  218. * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
  219. * and Error Rates" determines modes not for all common baud rates.
  220. * E.g. for 1000000 baud rate mode must be 16x, but according to that
  221. * table it's determined as 13x.
  222. */
  223. static bool
  224. serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
  225. {
  226. int abs_diff_13 = calculate_baud_abs_diff(port, baud, 13);
  227. int abs_diff_16 = calculate_baud_abs_diff(port, baud, 16);
  228. return (abs_diff_13 >= abs_diff_16);
  229. }
  230. /*
  231. * serial_omap_get_divisor - calculate divisor value
  232. * @port: uart port info
  233. * @baud: baudrate for which divisor needs to be calculated.
  234. */
  235. static unsigned int
  236. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  237. {
  238. unsigned int mode;
  239. if (!serial_omap_baud_is_mode16(port, baud))
  240. mode = 13;
  241. else
  242. mode = 16;
  243. return port->uartclk/(mode * baud);
  244. }
  245. static void serial_omap_enable_ms(struct uart_port *port)
  246. {
  247. struct uart_omap_port *up = to_uart_omap_port(port);
  248. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  249. pm_runtime_get_sync(up->dev);
  250. up->ier |= UART_IER_MSI;
  251. serial_out(up, UART_IER, up->ier);
  252. pm_runtime_mark_last_busy(up->dev);
  253. pm_runtime_put_autosuspend(up->dev);
  254. }
  255. static void serial_omap_stop_tx(struct uart_port *port)
  256. {
  257. struct uart_omap_port *up = to_uart_omap_port(port);
  258. int res;
  259. pm_runtime_get_sync(up->dev);
  260. /* Handle RS-485 */
  261. if (up->rs485.flags & SER_RS485_ENABLED) {
  262. if (up->scr & OMAP_UART_SCR_TX_EMPTY) {
  263. /* THR interrupt is fired when both TX FIFO and TX
  264. * shift register are empty. This means there's nothing
  265. * left to transmit now, so make sure the THR interrupt
  266. * is fired when TX FIFO is below the trigger level,
  267. * disable THR interrupts and toggle the RS-485 GPIO
  268. * data direction pin if needed.
  269. */
  270. up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
  271. serial_out(up, UART_OMAP_SCR, up->scr);
  272. res = (up->rs485.flags & SER_RS485_RTS_AFTER_SEND) ? 1 : 0;
  273. if (gpio_get_value(up->rts_gpio) != res) {
  274. if (up->rs485.delay_rts_after_send > 0)
  275. mdelay(up->rs485.delay_rts_after_send);
  276. gpio_set_value(up->rts_gpio, res);
  277. }
  278. } else {
  279. /* We're asked to stop, but there's still stuff in the
  280. * UART FIFO, so make sure the THR interrupt is fired
  281. * when both TX FIFO and TX shift register are empty.
  282. * The next THR interrupt (if no transmission is started
  283. * in the meantime) will indicate the end of a
  284. * transmission. Therefore we _don't_ disable THR
  285. * interrupts in this situation.
  286. */
  287. up->scr |= OMAP_UART_SCR_TX_EMPTY;
  288. serial_out(up, UART_OMAP_SCR, up->scr);
  289. return;
  290. }
  291. }
  292. if (up->ier & UART_IER_THRI) {
  293. up->ier &= ~UART_IER_THRI;
  294. serial_out(up, UART_IER, up->ier);
  295. }
  296. if ((up->rs485.flags & SER_RS485_ENABLED) &&
  297. !(up->rs485.flags & SER_RS485_RX_DURING_TX)) {
  298. /*
  299. * Empty the RX FIFO, we are not interested in anything
  300. * received during the half-duplex transmission.
  301. */
  302. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_RCVR);
  303. /* Re-enable RX interrupts */
  304. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  305. up->port.read_status_mask |= UART_LSR_DR;
  306. serial_out(up, UART_IER, up->ier);
  307. }
  308. pm_runtime_mark_last_busy(up->dev);
  309. pm_runtime_put_autosuspend(up->dev);
  310. }
  311. static void serial_omap_stop_rx(struct uart_port *port)
  312. {
  313. struct uart_omap_port *up = to_uart_omap_port(port);
  314. pm_runtime_get_sync(up->dev);
  315. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  316. up->port.read_status_mask &= ~UART_LSR_DR;
  317. serial_out(up, UART_IER, up->ier);
  318. pm_runtime_mark_last_busy(up->dev);
  319. pm_runtime_put_autosuspend(up->dev);
  320. }
  321. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  322. {
  323. struct circ_buf *xmit = &up->port.state->xmit;
  324. int count;
  325. if (up->port.x_char) {
  326. serial_out(up, UART_TX, up->port.x_char);
  327. up->port.icount.tx++;
  328. up->port.x_char = 0;
  329. return;
  330. }
  331. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  332. serial_omap_stop_tx(&up->port);
  333. return;
  334. }
  335. count = up->port.fifosize / 4;
  336. do {
  337. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  338. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  339. up->port.icount.tx++;
  340. if (uart_circ_empty(xmit))
  341. break;
  342. } while (--count > 0);
  343. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  344. uart_write_wakeup(&up->port);
  345. if (uart_circ_empty(xmit))
  346. serial_omap_stop_tx(&up->port);
  347. }
  348. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  349. {
  350. if (!(up->ier & UART_IER_THRI)) {
  351. up->ier |= UART_IER_THRI;
  352. serial_out(up, UART_IER, up->ier);
  353. }
  354. }
  355. static void serial_omap_start_tx(struct uart_port *port)
  356. {
  357. struct uart_omap_port *up = to_uart_omap_port(port);
  358. int res;
  359. pm_runtime_get_sync(up->dev);
  360. /* Handle RS-485 */
  361. if (up->rs485.flags & SER_RS485_ENABLED) {
  362. /* Fire THR interrupts when FIFO is below trigger level */
  363. up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
  364. serial_out(up, UART_OMAP_SCR, up->scr);
  365. /* if rts not already enabled */
  366. res = (up->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
  367. if (gpio_get_value(up->rts_gpio) != res) {
  368. gpio_set_value(up->rts_gpio, res);
  369. if (up->rs485.delay_rts_before_send > 0)
  370. mdelay(up->rs485.delay_rts_before_send);
  371. }
  372. }
  373. if ((up->rs485.flags & SER_RS485_ENABLED) &&
  374. !(up->rs485.flags & SER_RS485_RX_DURING_TX))
  375. serial_omap_stop_rx(port);
  376. serial_omap_enable_ier_thri(up);
  377. pm_runtime_mark_last_busy(up->dev);
  378. pm_runtime_put_autosuspend(up->dev);
  379. }
  380. static void serial_omap_throttle(struct uart_port *port)
  381. {
  382. struct uart_omap_port *up = to_uart_omap_port(port);
  383. unsigned long flags;
  384. pm_runtime_get_sync(up->dev);
  385. spin_lock_irqsave(&up->port.lock, flags);
  386. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  387. serial_out(up, UART_IER, up->ier);
  388. spin_unlock_irqrestore(&up->port.lock, flags);
  389. pm_runtime_mark_last_busy(up->dev);
  390. pm_runtime_put_autosuspend(up->dev);
  391. }
  392. static void serial_omap_unthrottle(struct uart_port *port)
  393. {
  394. struct uart_omap_port *up = to_uart_omap_port(port);
  395. unsigned long flags;
  396. pm_runtime_get_sync(up->dev);
  397. spin_lock_irqsave(&up->port.lock, flags);
  398. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  399. serial_out(up, UART_IER, up->ier);
  400. spin_unlock_irqrestore(&up->port.lock, flags);
  401. pm_runtime_mark_last_busy(up->dev);
  402. pm_runtime_put_autosuspend(up->dev);
  403. }
  404. static unsigned int check_modem_status(struct uart_omap_port *up)
  405. {
  406. unsigned int status;
  407. status = serial_in(up, UART_MSR);
  408. status |= up->msr_saved_flags;
  409. up->msr_saved_flags = 0;
  410. if ((status & UART_MSR_ANY_DELTA) == 0)
  411. return status;
  412. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  413. up->port.state != NULL) {
  414. if (status & UART_MSR_TERI)
  415. up->port.icount.rng++;
  416. if (status & UART_MSR_DDSR)
  417. up->port.icount.dsr++;
  418. if (status & UART_MSR_DDCD)
  419. uart_handle_dcd_change
  420. (&up->port, status & UART_MSR_DCD);
  421. if (status & UART_MSR_DCTS)
  422. uart_handle_cts_change
  423. (&up->port, status & UART_MSR_CTS);
  424. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  425. }
  426. return status;
  427. }
  428. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  429. {
  430. unsigned int flag;
  431. unsigned char ch = 0;
  432. if (likely(lsr & UART_LSR_DR))
  433. ch = serial_in(up, UART_RX);
  434. up->port.icount.rx++;
  435. flag = TTY_NORMAL;
  436. if (lsr & UART_LSR_BI) {
  437. flag = TTY_BREAK;
  438. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  439. up->port.icount.brk++;
  440. /*
  441. * We do the SysRQ and SAK checking
  442. * here because otherwise the break
  443. * may get masked by ignore_status_mask
  444. * or read_status_mask.
  445. */
  446. if (uart_handle_break(&up->port))
  447. return;
  448. }
  449. if (lsr & UART_LSR_PE) {
  450. flag = TTY_PARITY;
  451. up->port.icount.parity++;
  452. }
  453. if (lsr & UART_LSR_FE) {
  454. flag = TTY_FRAME;
  455. up->port.icount.frame++;
  456. }
  457. if (lsr & UART_LSR_OE)
  458. up->port.icount.overrun++;
  459. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  460. if (up->port.line == up->port.cons->index) {
  461. /* Recover the break flag from console xmit */
  462. lsr |= up->lsr_break_flag;
  463. }
  464. #endif
  465. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  466. }
  467. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  468. {
  469. unsigned char ch = 0;
  470. unsigned int flag;
  471. if (!(lsr & UART_LSR_DR))
  472. return;
  473. ch = serial_in(up, UART_RX);
  474. flag = TTY_NORMAL;
  475. up->port.icount.rx++;
  476. if (uart_handle_sysrq_char(&up->port, ch))
  477. return;
  478. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  479. }
  480. /**
  481. * serial_omap_irq() - This handles the interrupt from one port
  482. * @irq: uart port irq number
  483. * @dev_id: uart port info
  484. */
  485. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  486. {
  487. struct uart_omap_port *up = dev_id;
  488. unsigned int iir, lsr;
  489. unsigned int type;
  490. irqreturn_t ret = IRQ_NONE;
  491. int max_count = 256;
  492. spin_lock(&up->port.lock);
  493. pm_runtime_get_sync(up->dev);
  494. do {
  495. iir = serial_in(up, UART_IIR);
  496. if (iir & UART_IIR_NO_INT)
  497. break;
  498. ret = IRQ_HANDLED;
  499. lsr = serial_in(up, UART_LSR);
  500. /* extract IRQ type from IIR register */
  501. type = iir & 0x3e;
  502. switch (type) {
  503. case UART_IIR_MSI:
  504. check_modem_status(up);
  505. break;
  506. case UART_IIR_THRI:
  507. transmit_chars(up, lsr);
  508. break;
  509. case UART_IIR_RX_TIMEOUT:
  510. /* FALLTHROUGH */
  511. case UART_IIR_RDI:
  512. serial_omap_rdi(up, lsr);
  513. break;
  514. case UART_IIR_RLSI:
  515. serial_omap_rlsi(up, lsr);
  516. break;
  517. case UART_IIR_CTS_RTS_DSR:
  518. /* simply try again */
  519. break;
  520. case UART_IIR_XOFF:
  521. /* FALLTHROUGH */
  522. default:
  523. break;
  524. }
  525. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  526. spin_unlock(&up->port.lock);
  527. tty_flip_buffer_push(&up->port.state->port);
  528. pm_runtime_mark_last_busy(up->dev);
  529. pm_runtime_put_autosuspend(up->dev);
  530. up->port_activity = jiffies;
  531. return ret;
  532. }
  533. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  534. {
  535. struct uart_omap_port *up = to_uart_omap_port(port);
  536. unsigned long flags = 0;
  537. unsigned int ret = 0;
  538. pm_runtime_get_sync(up->dev);
  539. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  540. spin_lock_irqsave(&up->port.lock, flags);
  541. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  542. spin_unlock_irqrestore(&up->port.lock, flags);
  543. pm_runtime_mark_last_busy(up->dev);
  544. pm_runtime_put_autosuspend(up->dev);
  545. return ret;
  546. }
  547. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  548. {
  549. struct uart_omap_port *up = to_uart_omap_port(port);
  550. unsigned int status;
  551. unsigned int ret = 0;
  552. pm_runtime_get_sync(up->dev);
  553. status = check_modem_status(up);
  554. pm_runtime_mark_last_busy(up->dev);
  555. pm_runtime_put_autosuspend(up->dev);
  556. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  557. if (status & UART_MSR_DCD)
  558. ret |= TIOCM_CAR;
  559. if (status & UART_MSR_RI)
  560. ret |= TIOCM_RNG;
  561. if (status & UART_MSR_DSR)
  562. ret |= TIOCM_DSR;
  563. if (status & UART_MSR_CTS)
  564. ret |= TIOCM_CTS;
  565. return ret;
  566. }
  567. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  568. {
  569. struct uart_omap_port *up = to_uart_omap_port(port);
  570. unsigned char mcr = 0, old_mcr;
  571. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  572. if (mctrl & TIOCM_RTS)
  573. mcr |= UART_MCR_RTS;
  574. if (mctrl & TIOCM_DTR)
  575. mcr |= UART_MCR_DTR;
  576. if (mctrl & TIOCM_OUT1)
  577. mcr |= UART_MCR_OUT1;
  578. if (mctrl & TIOCM_OUT2)
  579. mcr |= UART_MCR_OUT2;
  580. if (mctrl & TIOCM_LOOP)
  581. mcr |= UART_MCR_LOOP;
  582. pm_runtime_get_sync(up->dev);
  583. old_mcr = serial_in(up, UART_MCR);
  584. old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
  585. UART_MCR_DTR | UART_MCR_RTS);
  586. up->mcr = old_mcr | mcr;
  587. serial_out(up, UART_MCR, up->mcr);
  588. pm_runtime_mark_last_busy(up->dev);
  589. pm_runtime_put_autosuspend(up->dev);
  590. }
  591. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  592. {
  593. struct uart_omap_port *up = to_uart_omap_port(port);
  594. unsigned long flags = 0;
  595. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  596. pm_runtime_get_sync(up->dev);
  597. spin_lock_irqsave(&up->port.lock, flags);
  598. if (break_state == -1)
  599. up->lcr |= UART_LCR_SBC;
  600. else
  601. up->lcr &= ~UART_LCR_SBC;
  602. serial_out(up, UART_LCR, up->lcr);
  603. spin_unlock_irqrestore(&up->port.lock, flags);
  604. pm_runtime_mark_last_busy(up->dev);
  605. pm_runtime_put_autosuspend(up->dev);
  606. }
  607. static int serial_omap_startup(struct uart_port *port)
  608. {
  609. struct uart_omap_port *up = to_uart_omap_port(port);
  610. unsigned long flags = 0;
  611. int retval;
  612. /*
  613. * Allocate the IRQ
  614. */
  615. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  616. up->name, up);
  617. if (retval)
  618. return retval;
  619. /* Optional wake-up IRQ */
  620. if (up->wakeirq) {
  621. retval = request_irq(up->wakeirq, serial_omap_irq,
  622. up->port.irqflags, up->name, up);
  623. if (retval) {
  624. free_irq(up->port.irq, up);
  625. return retval;
  626. }
  627. disable_irq(up->wakeirq);
  628. }
  629. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  630. pm_runtime_get_sync(up->dev);
  631. /*
  632. * Clear the FIFO buffers and disable them.
  633. * (they will be reenabled in set_termios())
  634. */
  635. serial_omap_clear_fifos(up);
  636. /* For Hardware flow control */
  637. serial_out(up, UART_MCR, UART_MCR_RTS);
  638. /*
  639. * Clear the interrupt registers.
  640. */
  641. (void) serial_in(up, UART_LSR);
  642. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  643. (void) serial_in(up, UART_RX);
  644. (void) serial_in(up, UART_IIR);
  645. (void) serial_in(up, UART_MSR);
  646. /*
  647. * Now, initialize the UART
  648. */
  649. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  650. spin_lock_irqsave(&up->port.lock, flags);
  651. /*
  652. * Most PC uarts need OUT2 raised to enable interrupts.
  653. */
  654. up->port.mctrl |= TIOCM_OUT2;
  655. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  656. spin_unlock_irqrestore(&up->port.lock, flags);
  657. up->msr_saved_flags = 0;
  658. /*
  659. * Finally, enable interrupts. Note: Modem status interrupts
  660. * are set via set_termios(), which will be occurring imminently
  661. * anyway, so we don't enable them here.
  662. */
  663. up->ier = UART_IER_RLSI | UART_IER_RDI;
  664. serial_out(up, UART_IER, up->ier);
  665. /* Enable module level wake up */
  666. up->wer = OMAP_UART_WER_MOD_WKUP;
  667. if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
  668. up->wer |= OMAP_UART_TX_WAKEUP_EN;
  669. serial_out(up, UART_OMAP_WER, up->wer);
  670. pm_runtime_mark_last_busy(up->dev);
  671. pm_runtime_put_autosuspend(up->dev);
  672. up->port_activity = jiffies;
  673. return 0;
  674. }
  675. static void serial_omap_shutdown(struct uart_port *port)
  676. {
  677. struct uart_omap_port *up = to_uart_omap_port(port);
  678. unsigned long flags = 0;
  679. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  680. pm_runtime_get_sync(up->dev);
  681. /*
  682. * Disable interrupts from this port
  683. */
  684. up->ier = 0;
  685. serial_out(up, UART_IER, 0);
  686. spin_lock_irqsave(&up->port.lock, flags);
  687. up->port.mctrl &= ~TIOCM_OUT2;
  688. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  689. spin_unlock_irqrestore(&up->port.lock, flags);
  690. /*
  691. * Disable break condition and FIFOs
  692. */
  693. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  694. serial_omap_clear_fifos(up);
  695. /*
  696. * Read data port to reset things, and then free the irq
  697. */
  698. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  699. (void) serial_in(up, UART_RX);
  700. pm_runtime_mark_last_busy(up->dev);
  701. pm_runtime_put_autosuspend(up->dev);
  702. free_irq(up->port.irq, up);
  703. if (up->wakeirq)
  704. free_irq(up->wakeirq, up);
  705. }
  706. static void serial_omap_uart_qos_work(struct work_struct *work)
  707. {
  708. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  709. qos_work);
  710. pm_qos_update_request(&up->pm_qos_request, up->latency);
  711. }
  712. static void
  713. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  714. struct ktermios *old)
  715. {
  716. struct uart_omap_port *up = to_uart_omap_port(port);
  717. unsigned char cval = 0;
  718. unsigned long flags = 0;
  719. unsigned int baud, quot;
  720. switch (termios->c_cflag & CSIZE) {
  721. case CS5:
  722. cval = UART_LCR_WLEN5;
  723. break;
  724. case CS6:
  725. cval = UART_LCR_WLEN6;
  726. break;
  727. case CS7:
  728. cval = UART_LCR_WLEN7;
  729. break;
  730. default:
  731. case CS8:
  732. cval = UART_LCR_WLEN8;
  733. break;
  734. }
  735. if (termios->c_cflag & CSTOPB)
  736. cval |= UART_LCR_STOP;
  737. if (termios->c_cflag & PARENB)
  738. cval |= UART_LCR_PARITY;
  739. if (!(termios->c_cflag & PARODD))
  740. cval |= UART_LCR_EPAR;
  741. if (termios->c_cflag & CMSPAR)
  742. cval |= UART_LCR_SPAR;
  743. /*
  744. * Ask the core to calculate the divisor for us.
  745. */
  746. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  747. quot = serial_omap_get_divisor(port, baud);
  748. /* calculate wakeup latency constraint */
  749. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  750. up->latency = up->calc_latency;
  751. schedule_work(&up->qos_work);
  752. up->dll = quot & 0xff;
  753. up->dlh = quot >> 8;
  754. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  755. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  756. UART_FCR_ENABLE_FIFO;
  757. /*
  758. * Ok, we're now changing the port state. Do it with
  759. * interrupts disabled.
  760. */
  761. pm_runtime_get_sync(up->dev);
  762. spin_lock_irqsave(&up->port.lock, flags);
  763. /*
  764. * Update the per-port timeout.
  765. */
  766. uart_update_timeout(port, termios->c_cflag, baud);
  767. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  768. if (termios->c_iflag & INPCK)
  769. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  770. if (termios->c_iflag & (BRKINT | PARMRK))
  771. up->port.read_status_mask |= UART_LSR_BI;
  772. /*
  773. * Characters to ignore
  774. */
  775. up->port.ignore_status_mask = 0;
  776. if (termios->c_iflag & IGNPAR)
  777. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  778. if (termios->c_iflag & IGNBRK) {
  779. up->port.ignore_status_mask |= UART_LSR_BI;
  780. /*
  781. * If we're ignoring parity and break indicators,
  782. * ignore overruns too (for real raw support).
  783. */
  784. if (termios->c_iflag & IGNPAR)
  785. up->port.ignore_status_mask |= UART_LSR_OE;
  786. }
  787. /*
  788. * ignore all characters if CREAD is not set
  789. */
  790. if ((termios->c_cflag & CREAD) == 0)
  791. up->port.ignore_status_mask |= UART_LSR_DR;
  792. /*
  793. * Modem status interrupts
  794. */
  795. up->ier &= ~UART_IER_MSI;
  796. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  797. up->ier |= UART_IER_MSI;
  798. serial_out(up, UART_IER, up->ier);
  799. serial_out(up, UART_LCR, cval); /* reset DLAB */
  800. up->lcr = cval;
  801. up->scr = 0;
  802. /* FIFOs and DMA Settings */
  803. /* FCR can be changed only when the
  804. * baud clock is not running
  805. * DLL_REG and DLH_REG set to 0.
  806. */
  807. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  808. serial_out(up, UART_DLL, 0);
  809. serial_out(up, UART_DLM, 0);
  810. serial_out(up, UART_LCR, 0);
  811. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  812. up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
  813. up->efr &= ~UART_EFR_SCD;
  814. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  815. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  816. up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
  817. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  818. /* FIFO ENABLE, DMA MODE */
  819. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  820. /*
  821. * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
  822. * sets Enables the granularity of 1 for TRIGGER RX
  823. * level. Along with setting RX FIFO trigger level
  824. * to 1 (as noted below, 16 characters) and TLR[3:0]
  825. * to zero this will result RX FIFO threshold level
  826. * to 1 character, instead of 16 as noted in comment
  827. * below.
  828. */
  829. /* Set receive FIFO threshold to 16 characters and
  830. * transmit FIFO threshold to 32 spaces
  831. */
  832. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  833. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  834. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  835. UART_FCR_ENABLE_FIFO;
  836. serial_out(up, UART_FCR, up->fcr);
  837. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  838. serial_out(up, UART_OMAP_SCR, up->scr);
  839. /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
  840. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  841. serial_out(up, UART_MCR, up->mcr);
  842. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  843. serial_out(up, UART_EFR, up->efr);
  844. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  845. /* Protocol, Baud Rate, and Interrupt Settings */
  846. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  847. serial_omap_mdr1_errataset(up, up->mdr1);
  848. else
  849. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  850. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  851. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  852. serial_out(up, UART_LCR, 0);
  853. serial_out(up, UART_IER, 0);
  854. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  855. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  856. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  857. serial_out(up, UART_LCR, 0);
  858. serial_out(up, UART_IER, up->ier);
  859. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  860. serial_out(up, UART_EFR, up->efr);
  861. serial_out(up, UART_LCR, cval);
  862. if (!serial_omap_baud_is_mode16(port, baud))
  863. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  864. else
  865. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  866. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  867. serial_omap_mdr1_errataset(up, up->mdr1);
  868. else
  869. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  870. /* Configure flow control */
  871. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  872. /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
  873. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  874. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  875. /* Enable access to TCR/TLR */
  876. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  877. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  878. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  879. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  880. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  881. /* Enable AUTORTS and AUTOCTS */
  882. up->efr |= UART_EFR_CTS | UART_EFR_RTS;
  883. /* Ensure MCR RTS is asserted */
  884. up->mcr |= UART_MCR_RTS;
  885. } else {
  886. /* Disable AUTORTS and AUTOCTS */
  887. up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
  888. }
  889. if (up->port.flags & UPF_SOFT_FLOW) {
  890. /* clear SW control mode bits */
  891. up->efr &= OMAP_UART_SW_CLR;
  892. /*
  893. * IXON Flag:
  894. * Enable XON/XOFF flow control on input.
  895. * Receiver compares XON1, XOFF1.
  896. */
  897. if (termios->c_iflag & IXON)
  898. up->efr |= OMAP_UART_SW_RX;
  899. /*
  900. * IXOFF Flag:
  901. * Enable XON/XOFF flow control on output.
  902. * Transmit XON1, XOFF1
  903. */
  904. if (termios->c_iflag & IXOFF)
  905. up->efr |= OMAP_UART_SW_TX;
  906. /*
  907. * IXANY Flag:
  908. * Enable any character to restart output.
  909. * Operation resumes after receiving any
  910. * character after recognition of the XOFF character
  911. */
  912. if (termios->c_iflag & IXANY)
  913. up->mcr |= UART_MCR_XONANY;
  914. else
  915. up->mcr &= ~UART_MCR_XONANY;
  916. }
  917. serial_out(up, UART_MCR, up->mcr);
  918. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  919. serial_out(up, UART_EFR, up->efr);
  920. serial_out(up, UART_LCR, up->lcr);
  921. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  922. spin_unlock_irqrestore(&up->port.lock, flags);
  923. pm_runtime_mark_last_busy(up->dev);
  924. pm_runtime_put_autosuspend(up->dev);
  925. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  926. }
  927. static void
  928. serial_omap_pm(struct uart_port *port, unsigned int state,
  929. unsigned int oldstate)
  930. {
  931. struct uart_omap_port *up = to_uart_omap_port(port);
  932. unsigned char efr;
  933. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  934. pm_runtime_get_sync(up->dev);
  935. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  936. efr = serial_in(up, UART_EFR);
  937. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  938. serial_out(up, UART_LCR, 0);
  939. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  940. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  941. serial_out(up, UART_EFR, efr);
  942. serial_out(up, UART_LCR, 0);
  943. if (!device_may_wakeup(up->dev)) {
  944. if (!state)
  945. pm_runtime_forbid(up->dev);
  946. else
  947. pm_runtime_allow(up->dev);
  948. }
  949. pm_runtime_mark_last_busy(up->dev);
  950. pm_runtime_put_autosuspend(up->dev);
  951. }
  952. static void serial_omap_release_port(struct uart_port *port)
  953. {
  954. dev_dbg(port->dev, "serial_omap_release_port+\n");
  955. }
  956. static int serial_omap_request_port(struct uart_port *port)
  957. {
  958. dev_dbg(port->dev, "serial_omap_request_port+\n");
  959. return 0;
  960. }
  961. static void serial_omap_config_port(struct uart_port *port, int flags)
  962. {
  963. struct uart_omap_port *up = to_uart_omap_port(port);
  964. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  965. up->port.line);
  966. up->port.type = PORT_OMAP;
  967. up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
  968. }
  969. static int
  970. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  971. {
  972. /* we don't want the core code to modify any port params */
  973. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  974. return -EINVAL;
  975. }
  976. static const char *
  977. serial_omap_type(struct uart_port *port)
  978. {
  979. struct uart_omap_port *up = to_uart_omap_port(port);
  980. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  981. return up->name;
  982. }
  983. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  984. static inline void wait_for_xmitr(struct uart_omap_port *up)
  985. {
  986. unsigned int status, tmout = 10000;
  987. /* Wait up to 10ms for the character(s) to be sent. */
  988. do {
  989. status = serial_in(up, UART_LSR);
  990. if (status & UART_LSR_BI)
  991. up->lsr_break_flag = UART_LSR_BI;
  992. if (--tmout == 0)
  993. break;
  994. udelay(1);
  995. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  996. /* Wait up to 1s for flow control if necessary */
  997. if (up->port.flags & UPF_CONS_FLOW) {
  998. tmout = 1000000;
  999. for (tmout = 1000000; tmout; tmout--) {
  1000. unsigned int msr = serial_in(up, UART_MSR);
  1001. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  1002. if (msr & UART_MSR_CTS)
  1003. break;
  1004. udelay(1);
  1005. }
  1006. }
  1007. }
  1008. #ifdef CONFIG_CONSOLE_POLL
  1009. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  1010. {
  1011. struct uart_omap_port *up = to_uart_omap_port(port);
  1012. pm_runtime_get_sync(up->dev);
  1013. wait_for_xmitr(up);
  1014. serial_out(up, UART_TX, ch);
  1015. pm_runtime_mark_last_busy(up->dev);
  1016. pm_runtime_put_autosuspend(up->dev);
  1017. }
  1018. static int serial_omap_poll_get_char(struct uart_port *port)
  1019. {
  1020. struct uart_omap_port *up = to_uart_omap_port(port);
  1021. unsigned int status;
  1022. pm_runtime_get_sync(up->dev);
  1023. status = serial_in(up, UART_LSR);
  1024. if (!(status & UART_LSR_DR)) {
  1025. status = NO_POLL_CHAR;
  1026. goto out;
  1027. }
  1028. status = serial_in(up, UART_RX);
  1029. out:
  1030. pm_runtime_mark_last_busy(up->dev);
  1031. pm_runtime_put_autosuspend(up->dev);
  1032. return status;
  1033. }
  1034. #endif /* CONFIG_CONSOLE_POLL */
  1035. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  1036. static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
  1037. static struct uart_driver serial_omap_reg;
  1038. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  1039. {
  1040. struct uart_omap_port *up = to_uart_omap_port(port);
  1041. wait_for_xmitr(up);
  1042. serial_out(up, UART_TX, ch);
  1043. }
  1044. static void
  1045. serial_omap_console_write(struct console *co, const char *s,
  1046. unsigned int count)
  1047. {
  1048. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  1049. unsigned long flags;
  1050. unsigned int ier;
  1051. int locked = 1;
  1052. pm_runtime_get_sync(up->dev);
  1053. local_irq_save(flags);
  1054. if (up->port.sysrq)
  1055. locked = 0;
  1056. else if (oops_in_progress)
  1057. locked = spin_trylock(&up->port.lock);
  1058. else
  1059. spin_lock(&up->port.lock);
  1060. /*
  1061. * First save the IER then disable the interrupts
  1062. */
  1063. ier = serial_in(up, UART_IER);
  1064. serial_out(up, UART_IER, 0);
  1065. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  1066. /*
  1067. * Finally, wait for transmitter to become empty
  1068. * and restore the IER
  1069. */
  1070. wait_for_xmitr(up);
  1071. serial_out(up, UART_IER, ier);
  1072. /*
  1073. * The receive handling will happen properly because the
  1074. * receive ready bit will still be set; it is not cleared
  1075. * on read. However, modem control will not, we must
  1076. * call it if we have saved something in the saved flags
  1077. * while processing with interrupts off.
  1078. */
  1079. if (up->msr_saved_flags)
  1080. check_modem_status(up);
  1081. pm_runtime_mark_last_busy(up->dev);
  1082. pm_runtime_put_autosuspend(up->dev);
  1083. if (locked)
  1084. spin_unlock(&up->port.lock);
  1085. local_irq_restore(flags);
  1086. }
  1087. static int __init
  1088. serial_omap_console_setup(struct console *co, char *options)
  1089. {
  1090. struct uart_omap_port *up;
  1091. int baud = 115200;
  1092. int bits = 8;
  1093. int parity = 'n';
  1094. int flow = 'n';
  1095. if (serial_omap_console_ports[co->index] == NULL)
  1096. return -ENODEV;
  1097. up = serial_omap_console_ports[co->index];
  1098. if (options)
  1099. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1100. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  1101. }
  1102. static struct console serial_omap_console = {
  1103. .name = OMAP_SERIAL_NAME,
  1104. .write = serial_omap_console_write,
  1105. .device = uart_console_device,
  1106. .setup = serial_omap_console_setup,
  1107. .flags = CON_PRINTBUFFER,
  1108. .index = -1,
  1109. .data = &serial_omap_reg,
  1110. };
  1111. static void serial_omap_add_console_port(struct uart_omap_port *up)
  1112. {
  1113. serial_omap_console_ports[up->port.line] = up;
  1114. }
  1115. #define OMAP_CONSOLE (&serial_omap_console)
  1116. #else
  1117. #define OMAP_CONSOLE NULL
  1118. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  1119. {}
  1120. #endif
  1121. /* Enable or disable the rs485 support */
  1122. static void
  1123. serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
  1124. {
  1125. struct uart_omap_port *up = to_uart_omap_port(port);
  1126. unsigned long flags;
  1127. unsigned int mode;
  1128. int val;
  1129. pm_runtime_get_sync(up->dev);
  1130. spin_lock_irqsave(&up->port.lock, flags);
  1131. /* Disable interrupts from this port */
  1132. mode = up->ier;
  1133. up->ier = 0;
  1134. serial_out(up, UART_IER, 0);
  1135. /* store new config */
  1136. up->rs485 = *rs485conf;
  1137. /*
  1138. * Just as a precaution, only allow rs485
  1139. * to be enabled if the gpio pin is valid
  1140. */
  1141. if (gpio_is_valid(up->rts_gpio)) {
  1142. /* enable / disable rts */
  1143. val = (up->rs485.flags & SER_RS485_ENABLED) ?
  1144. SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
  1145. val = (up->rs485.flags & val) ? 1 : 0;
  1146. gpio_set_value(up->rts_gpio, val);
  1147. } else
  1148. up->rs485.flags &= ~SER_RS485_ENABLED;
  1149. /* Enable interrupts */
  1150. up->ier = mode;
  1151. serial_out(up, UART_IER, up->ier);
  1152. /* If RS-485 is disabled, make sure the THR interrupt is fired when
  1153. * TX FIFO is below the trigger level.
  1154. */
  1155. if (!(up->rs485.flags & SER_RS485_ENABLED) &&
  1156. (up->scr & OMAP_UART_SCR_TX_EMPTY)) {
  1157. up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
  1158. serial_out(up, UART_OMAP_SCR, up->scr);
  1159. }
  1160. spin_unlock_irqrestore(&up->port.lock, flags);
  1161. pm_runtime_mark_last_busy(up->dev);
  1162. pm_runtime_put_autosuspend(up->dev);
  1163. }
  1164. static int
  1165. serial_omap_ioctl(struct uart_port *port, unsigned int cmd, unsigned long arg)
  1166. {
  1167. struct serial_rs485 rs485conf;
  1168. switch (cmd) {
  1169. case TIOCSRS485:
  1170. if (copy_from_user(&rs485conf, (void __user *) arg,
  1171. sizeof(rs485conf)))
  1172. return -EFAULT;
  1173. serial_omap_config_rs485(port, &rs485conf);
  1174. break;
  1175. case TIOCGRS485:
  1176. if (copy_to_user((void __user *) arg,
  1177. &(to_uart_omap_port(port)->rs485),
  1178. sizeof(rs485conf)))
  1179. return -EFAULT;
  1180. break;
  1181. default:
  1182. return -ENOIOCTLCMD;
  1183. }
  1184. return 0;
  1185. }
  1186. static struct uart_ops serial_omap_pops = {
  1187. .tx_empty = serial_omap_tx_empty,
  1188. .set_mctrl = serial_omap_set_mctrl,
  1189. .get_mctrl = serial_omap_get_mctrl,
  1190. .stop_tx = serial_omap_stop_tx,
  1191. .start_tx = serial_omap_start_tx,
  1192. .throttle = serial_omap_throttle,
  1193. .unthrottle = serial_omap_unthrottle,
  1194. .stop_rx = serial_omap_stop_rx,
  1195. .enable_ms = serial_omap_enable_ms,
  1196. .break_ctl = serial_omap_break_ctl,
  1197. .startup = serial_omap_startup,
  1198. .shutdown = serial_omap_shutdown,
  1199. .set_termios = serial_omap_set_termios,
  1200. .pm = serial_omap_pm,
  1201. .type = serial_omap_type,
  1202. .release_port = serial_omap_release_port,
  1203. .request_port = serial_omap_request_port,
  1204. .config_port = serial_omap_config_port,
  1205. .verify_port = serial_omap_verify_port,
  1206. .ioctl = serial_omap_ioctl,
  1207. #ifdef CONFIG_CONSOLE_POLL
  1208. .poll_put_char = serial_omap_poll_put_char,
  1209. .poll_get_char = serial_omap_poll_get_char,
  1210. #endif
  1211. };
  1212. static struct uart_driver serial_omap_reg = {
  1213. .owner = THIS_MODULE,
  1214. .driver_name = "OMAP-SERIAL",
  1215. .dev_name = OMAP_SERIAL_NAME,
  1216. .nr = OMAP_MAX_HSUART_PORTS,
  1217. .cons = OMAP_CONSOLE,
  1218. };
  1219. #ifdef CONFIG_PM_SLEEP
  1220. static int serial_omap_prepare(struct device *dev)
  1221. {
  1222. struct uart_omap_port *up = dev_get_drvdata(dev);
  1223. up->is_suspending = true;
  1224. return 0;
  1225. }
  1226. static void serial_omap_complete(struct device *dev)
  1227. {
  1228. struct uart_omap_port *up = dev_get_drvdata(dev);
  1229. up->is_suspending = false;
  1230. }
  1231. static int serial_omap_suspend(struct device *dev)
  1232. {
  1233. struct uart_omap_port *up = dev_get_drvdata(dev);
  1234. uart_suspend_port(&serial_omap_reg, &up->port);
  1235. flush_work(&up->qos_work);
  1236. if (device_may_wakeup(dev))
  1237. serial_omap_enable_wakeup(up, true);
  1238. else
  1239. serial_omap_enable_wakeup(up, false);
  1240. return 0;
  1241. }
  1242. static int serial_omap_resume(struct device *dev)
  1243. {
  1244. struct uart_omap_port *up = dev_get_drvdata(dev);
  1245. if (device_may_wakeup(dev))
  1246. serial_omap_enable_wakeup(up, false);
  1247. uart_resume_port(&serial_omap_reg, &up->port);
  1248. return 0;
  1249. }
  1250. #else
  1251. #define serial_omap_prepare NULL
  1252. #define serial_omap_complete NULL
  1253. #endif /* CONFIG_PM_SLEEP */
  1254. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1255. {
  1256. u32 mvr, scheme;
  1257. u16 revision, major, minor;
  1258. mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
  1259. /* Check revision register scheme */
  1260. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1261. switch (scheme) {
  1262. case 0: /* Legacy Scheme: OMAP2/3 */
  1263. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1264. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1265. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1266. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1267. break;
  1268. case 1:
  1269. /* New Scheme: OMAP4+ */
  1270. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1271. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1272. OMAP_UART_MVR_MAJ_SHIFT;
  1273. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1274. break;
  1275. default:
  1276. dev_warn(up->dev,
  1277. "Unknown %s revision, defaulting to highest\n",
  1278. up->name);
  1279. /* highest possible revision */
  1280. major = 0xff;
  1281. minor = 0xff;
  1282. }
  1283. /* normalize revision for the driver */
  1284. revision = UART_BUILD_REVISION(major, minor);
  1285. switch (revision) {
  1286. case OMAP_UART_REV_46:
  1287. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1288. UART_ERRATA_i291_DMA_FORCEIDLE);
  1289. break;
  1290. case OMAP_UART_REV_52:
  1291. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1292. UART_ERRATA_i291_DMA_FORCEIDLE);
  1293. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1294. break;
  1295. case OMAP_UART_REV_63:
  1296. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1297. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1298. break;
  1299. default:
  1300. break;
  1301. }
  1302. }
  1303. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1304. {
  1305. struct omap_uart_port_info *omap_up_info;
  1306. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1307. if (!omap_up_info)
  1308. return NULL; /* out of memory */
  1309. of_property_read_u32(dev->of_node, "clock-frequency",
  1310. &omap_up_info->uartclk);
  1311. return omap_up_info;
  1312. }
  1313. static int serial_omap_probe_rs485(struct uart_omap_port *up,
  1314. struct device_node *np)
  1315. {
  1316. struct serial_rs485 *rs485conf = &up->rs485;
  1317. u32 rs485_delay[2];
  1318. enum of_gpio_flags flags;
  1319. int ret;
  1320. rs485conf->flags = 0;
  1321. up->rts_gpio = -EINVAL;
  1322. if (!np)
  1323. return 0;
  1324. if (of_property_read_bool(np, "rs485-rts-active-high"))
  1325. rs485conf->flags |= SER_RS485_RTS_ON_SEND;
  1326. else
  1327. rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
  1328. /* check for tx enable gpio */
  1329. up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
  1330. if (gpio_is_valid(up->rts_gpio)) {
  1331. ret = devm_gpio_request(up->dev, up->rts_gpio, "omap-serial");
  1332. if (ret < 0)
  1333. return ret;
  1334. ret = gpio_direction_output(up->rts_gpio,
  1335. flags & SER_RS485_RTS_AFTER_SEND);
  1336. if (ret < 0)
  1337. return ret;
  1338. } else if (up->rts_gpio == -EPROBE_DEFER) {
  1339. return -EPROBE_DEFER;
  1340. } else {
  1341. up->rts_gpio = -EINVAL;
  1342. }
  1343. if (of_property_read_u32_array(np, "rs485-rts-delay",
  1344. rs485_delay, 2) == 0) {
  1345. rs485conf->delay_rts_before_send = rs485_delay[0];
  1346. rs485conf->delay_rts_after_send = rs485_delay[1];
  1347. }
  1348. if (of_property_read_bool(np, "rs485-rx-during-tx"))
  1349. rs485conf->flags |= SER_RS485_RX_DURING_TX;
  1350. if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
  1351. rs485conf->flags |= SER_RS485_ENABLED;
  1352. return 0;
  1353. }
  1354. static int serial_omap_probe(struct platform_device *pdev)
  1355. {
  1356. struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
  1357. struct uart_omap_port *up;
  1358. struct resource *mem;
  1359. void __iomem *base;
  1360. int uartirq = 0;
  1361. int wakeirq = 0;
  1362. int ret;
  1363. /* The optional wakeirq may be specified in the board dts file */
  1364. if (pdev->dev.of_node) {
  1365. uartirq = irq_of_parse_and_map(pdev->dev.of_node, 0);
  1366. if (!uartirq)
  1367. return -EPROBE_DEFER;
  1368. wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
  1369. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1370. pdev->dev.platform_data = omap_up_info;
  1371. } else {
  1372. uartirq = platform_get_irq(pdev, 0);
  1373. if (uartirq < 0)
  1374. return -EPROBE_DEFER;
  1375. }
  1376. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1377. if (!up)
  1378. return -ENOMEM;
  1379. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1380. base = devm_ioremap_resource(&pdev->dev, mem);
  1381. if (IS_ERR(base))
  1382. return PTR_ERR(base);
  1383. up->dev = &pdev->dev;
  1384. up->port.dev = &pdev->dev;
  1385. up->port.type = PORT_OMAP;
  1386. up->port.iotype = UPIO_MEM;
  1387. up->port.irq = uartirq;
  1388. up->wakeirq = wakeirq;
  1389. if (!up->wakeirq)
  1390. dev_info(up->port.dev, "no wakeirq for uart%d\n",
  1391. up->port.line);
  1392. up->port.regshift = 2;
  1393. up->port.fifosize = 64;
  1394. up->port.ops = &serial_omap_pops;
  1395. if (pdev->dev.of_node)
  1396. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1397. else
  1398. up->port.line = pdev->id;
  1399. if (up->port.line < 0) {
  1400. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1401. up->port.line);
  1402. ret = -ENODEV;
  1403. goto err_port_line;
  1404. }
  1405. ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
  1406. if (ret < 0)
  1407. goto err_rs485;
  1408. sprintf(up->name, "OMAP UART%d", up->port.line);
  1409. up->port.mapbase = mem->start;
  1410. up->port.membase = base;
  1411. up->port.flags = omap_up_info->flags;
  1412. up->port.uartclk = omap_up_info->uartclk;
  1413. if (!up->port.uartclk) {
  1414. up->port.uartclk = DEFAULT_CLK_SPEED;
  1415. dev_warn(&pdev->dev,
  1416. "No clock speed specified: using default: %d\n",
  1417. DEFAULT_CLK_SPEED);
  1418. }
  1419. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1420. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1421. pm_qos_add_request(&up->pm_qos_request,
  1422. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1423. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1424. platform_set_drvdata(pdev, up);
  1425. if (omap_up_info->autosuspend_timeout == 0)
  1426. omap_up_info->autosuspend_timeout = -1;
  1427. device_init_wakeup(up->dev, true);
  1428. pm_runtime_use_autosuspend(&pdev->dev);
  1429. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1430. omap_up_info->autosuspend_timeout);
  1431. pm_runtime_irq_safe(&pdev->dev);
  1432. pm_runtime_enable(&pdev->dev);
  1433. pm_runtime_get_sync(&pdev->dev);
  1434. omap_serial_fill_features_erratas(up);
  1435. ui[up->port.line] = up;
  1436. serial_omap_add_console_port(up);
  1437. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1438. if (ret != 0)
  1439. goto err_add_port;
  1440. pm_runtime_mark_last_busy(up->dev);
  1441. pm_runtime_put_autosuspend(up->dev);
  1442. return 0;
  1443. err_add_port:
  1444. pm_runtime_put(&pdev->dev);
  1445. pm_runtime_disable(&pdev->dev);
  1446. err_rs485:
  1447. err_port_line:
  1448. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1449. pdev->id, __func__, ret);
  1450. return ret;
  1451. }
  1452. static int serial_omap_remove(struct platform_device *dev)
  1453. {
  1454. struct uart_omap_port *up = platform_get_drvdata(dev);
  1455. pm_runtime_put_sync(up->dev);
  1456. pm_runtime_disable(up->dev);
  1457. uart_remove_one_port(&serial_omap_reg, &up->port);
  1458. pm_qos_remove_request(&up->pm_qos_request);
  1459. device_init_wakeup(&dev->dev, false);
  1460. return 0;
  1461. }
  1462. /*
  1463. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1464. * The access to uart register after MDR1 Access
  1465. * causes UART to corrupt data.
  1466. *
  1467. * Need a delay =
  1468. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1469. * give 10 times as much
  1470. */
  1471. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1472. {
  1473. u8 timeout = 255;
  1474. serial_out(up, UART_OMAP_MDR1, mdr1);
  1475. udelay(2);
  1476. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1477. UART_FCR_CLEAR_RCVR);
  1478. /*
  1479. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1480. * TX_FIFO_E bit is 1.
  1481. */
  1482. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1483. (UART_LSR_THRE | UART_LSR_DR))) {
  1484. timeout--;
  1485. if (!timeout) {
  1486. /* Should *never* happen. we warn and carry on */
  1487. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1488. serial_in(up, UART_LSR));
  1489. break;
  1490. }
  1491. udelay(1);
  1492. }
  1493. }
  1494. #ifdef CONFIG_PM_RUNTIME
  1495. static void serial_omap_restore_context(struct uart_omap_port *up)
  1496. {
  1497. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1498. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1499. else
  1500. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1501. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1502. serial_out(up, UART_EFR, UART_EFR_ECB);
  1503. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1504. serial_out(up, UART_IER, 0x0);
  1505. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1506. serial_out(up, UART_DLL, up->dll);
  1507. serial_out(up, UART_DLM, up->dlh);
  1508. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1509. serial_out(up, UART_IER, up->ier);
  1510. serial_out(up, UART_FCR, up->fcr);
  1511. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1512. serial_out(up, UART_MCR, up->mcr);
  1513. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1514. serial_out(up, UART_OMAP_SCR, up->scr);
  1515. serial_out(up, UART_EFR, up->efr);
  1516. serial_out(up, UART_LCR, up->lcr);
  1517. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1518. serial_omap_mdr1_errataset(up, up->mdr1);
  1519. else
  1520. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1521. serial_out(up, UART_OMAP_WER, up->wer);
  1522. }
  1523. static int serial_omap_runtime_suspend(struct device *dev)
  1524. {
  1525. struct uart_omap_port *up = dev_get_drvdata(dev);
  1526. if (!up)
  1527. return -EINVAL;
  1528. /*
  1529. * When using 'no_console_suspend', the console UART must not be
  1530. * suspended. Since driver suspend is managed by runtime suspend,
  1531. * preventing runtime suspend (by returning error) will keep device
  1532. * active during suspend.
  1533. */
  1534. if (up->is_suspending && !console_suspend_enabled &&
  1535. uart_console(&up->port))
  1536. return -EBUSY;
  1537. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1538. serial_omap_enable_wakeup(up, true);
  1539. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1540. schedule_work(&up->qos_work);
  1541. return 0;
  1542. }
  1543. static int serial_omap_runtime_resume(struct device *dev)
  1544. {
  1545. struct uart_omap_port *up = dev_get_drvdata(dev);
  1546. int loss_cnt = serial_omap_get_context_loss_count(up);
  1547. serial_omap_enable_wakeup(up, false);
  1548. if (loss_cnt < 0) {
  1549. dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
  1550. loss_cnt);
  1551. serial_omap_restore_context(up);
  1552. } else if (up->context_loss_cnt != loss_cnt) {
  1553. serial_omap_restore_context(up);
  1554. }
  1555. up->latency = up->calc_latency;
  1556. schedule_work(&up->qos_work);
  1557. return 0;
  1558. }
  1559. #endif
  1560. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1561. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1562. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1563. serial_omap_runtime_resume, NULL)
  1564. .prepare = serial_omap_prepare,
  1565. .complete = serial_omap_complete,
  1566. };
  1567. #if defined(CONFIG_OF)
  1568. static const struct of_device_id omap_serial_of_match[] = {
  1569. { .compatible = "ti,omap2-uart" },
  1570. { .compatible = "ti,omap3-uart" },
  1571. { .compatible = "ti,omap4-uart" },
  1572. {},
  1573. };
  1574. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1575. #endif
  1576. static struct platform_driver serial_omap_driver = {
  1577. .probe = serial_omap_probe,
  1578. .remove = serial_omap_remove,
  1579. .driver = {
  1580. .name = DRIVER_NAME,
  1581. .pm = &serial_omap_dev_pm_ops,
  1582. .of_match_table = of_match_ptr(omap_serial_of_match),
  1583. },
  1584. };
  1585. static int __init serial_omap_init(void)
  1586. {
  1587. int ret;
  1588. ret = uart_register_driver(&serial_omap_reg);
  1589. if (ret != 0)
  1590. return ret;
  1591. ret = platform_driver_register(&serial_omap_driver);
  1592. if (ret != 0)
  1593. uart_unregister_driver(&serial_omap_reg);
  1594. return ret;
  1595. }
  1596. static void __exit serial_omap_exit(void)
  1597. {
  1598. platform_driver_unregister(&serial_omap_driver);
  1599. uart_unregister_driver(&serial_omap_reg);
  1600. }
  1601. module_init(serial_omap_init);
  1602. module_exit(serial_omap_exit);
  1603. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1604. MODULE_LICENSE("GPL");
  1605. MODULE_AUTHOR("Texas Instruments Inc");