spi-xilinx.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481
  1. /*
  2. * Xilinx SPI controller driver (master mode only)
  3. *
  4. * Author: MontaVista Software, Inc.
  5. * source@mvista.com
  6. *
  7. * Copyright (c) 2010 Secret Lab Technologies, Ltd.
  8. * Copyright (c) 2009 Intel Corporation
  9. * 2002-2007 (c) MontaVista Software, Inc.
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/of.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/spi/spi.h>
  19. #include <linux/spi/spi_bitbang.h>
  20. #include <linux/spi/xilinx_spi.h>
  21. #include <linux/io.h>
  22. #define XILINX_SPI_NAME "xilinx_spi"
  23. /* Register definitions as per "OPB Serial Peripheral Interface (SPI) (v1.00e)
  24. * Product Specification", DS464
  25. */
  26. #define XSPI_CR_OFFSET 0x60 /* Control Register */
  27. #define XSPI_CR_LOOP 0x01
  28. #define XSPI_CR_ENABLE 0x02
  29. #define XSPI_CR_MASTER_MODE 0x04
  30. #define XSPI_CR_CPOL 0x08
  31. #define XSPI_CR_CPHA 0x10
  32. #define XSPI_CR_MODE_MASK (XSPI_CR_CPHA | XSPI_CR_CPOL)
  33. #define XSPI_CR_TXFIFO_RESET 0x20
  34. #define XSPI_CR_RXFIFO_RESET 0x40
  35. #define XSPI_CR_MANUAL_SSELECT 0x80
  36. #define XSPI_CR_TRANS_INHIBIT 0x100
  37. #define XSPI_CR_LSB_FIRST 0x200
  38. #define XSPI_SR_OFFSET 0x64 /* Status Register */
  39. #define XSPI_SR_RX_EMPTY_MASK 0x01 /* Receive FIFO is empty */
  40. #define XSPI_SR_RX_FULL_MASK 0x02 /* Receive FIFO is full */
  41. #define XSPI_SR_TX_EMPTY_MASK 0x04 /* Transmit FIFO is empty */
  42. #define XSPI_SR_TX_FULL_MASK 0x08 /* Transmit FIFO is full */
  43. #define XSPI_SR_MODE_FAULT_MASK 0x10 /* Mode fault error */
  44. #define XSPI_TXD_OFFSET 0x68 /* Data Transmit Register */
  45. #define XSPI_RXD_OFFSET 0x6c /* Data Receive Register */
  46. #define XSPI_SSR_OFFSET 0x70 /* 32-bit Slave Select Register */
  47. /* Register definitions as per "OPB IPIF (v3.01c) Product Specification", DS414
  48. * IPIF registers are 32 bit
  49. */
  50. #define XIPIF_V123B_DGIER_OFFSET 0x1c /* IPIF global int enable reg */
  51. #define XIPIF_V123B_GINTR_ENABLE 0x80000000
  52. #define XIPIF_V123B_IISR_OFFSET 0x20 /* IPIF interrupt status reg */
  53. #define XIPIF_V123B_IIER_OFFSET 0x28 /* IPIF interrupt enable reg */
  54. #define XSPI_INTR_MODE_FAULT 0x01 /* Mode fault error */
  55. #define XSPI_INTR_SLAVE_MODE_FAULT 0x02 /* Selected as slave while
  56. * disabled */
  57. #define XSPI_INTR_TX_EMPTY 0x04 /* TxFIFO is empty */
  58. #define XSPI_INTR_TX_UNDERRUN 0x08 /* TxFIFO was underrun */
  59. #define XSPI_INTR_RX_FULL 0x10 /* RxFIFO is full */
  60. #define XSPI_INTR_RX_OVERRUN 0x20 /* RxFIFO was overrun */
  61. #define XSPI_INTR_TX_HALF_EMPTY 0x40 /* TxFIFO is half empty */
  62. #define XIPIF_V123B_RESETR_OFFSET 0x40 /* IPIF reset register */
  63. #define XIPIF_V123B_RESET_MASK 0x0a /* the value to write */
  64. struct xilinx_spi {
  65. /* bitbang has to be first */
  66. struct spi_bitbang bitbang;
  67. struct completion done;
  68. void __iomem *regs; /* virt. address of the control registers */
  69. int irq;
  70. u8 *rx_ptr; /* pointer in the Tx buffer */
  71. const u8 *tx_ptr; /* pointer in the Rx buffer */
  72. int remaining_bytes; /* the number of bytes left to transfer */
  73. u8 bits_per_word;
  74. unsigned int (*read_fn)(void __iomem *);
  75. void (*write_fn)(u32, void __iomem *);
  76. void (*tx_fn)(struct xilinx_spi *);
  77. void (*rx_fn)(struct xilinx_spi *);
  78. };
  79. static void xspi_write32(u32 val, void __iomem *addr)
  80. {
  81. iowrite32(val, addr);
  82. }
  83. static unsigned int xspi_read32(void __iomem *addr)
  84. {
  85. return ioread32(addr);
  86. }
  87. static void xspi_write32_be(u32 val, void __iomem *addr)
  88. {
  89. iowrite32be(val, addr);
  90. }
  91. static unsigned int xspi_read32_be(void __iomem *addr)
  92. {
  93. return ioread32be(addr);
  94. }
  95. static void xspi_tx8(struct xilinx_spi *xspi)
  96. {
  97. xspi->write_fn(*xspi->tx_ptr, xspi->regs + XSPI_TXD_OFFSET);
  98. xspi->tx_ptr++;
  99. }
  100. static void xspi_tx16(struct xilinx_spi *xspi)
  101. {
  102. xspi->write_fn(*(u16 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
  103. xspi->tx_ptr += 2;
  104. }
  105. static void xspi_tx32(struct xilinx_spi *xspi)
  106. {
  107. xspi->write_fn(*(u32 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
  108. xspi->tx_ptr += 4;
  109. }
  110. static void xspi_rx8(struct xilinx_spi *xspi)
  111. {
  112. u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
  113. if (xspi->rx_ptr) {
  114. *xspi->rx_ptr = data & 0xff;
  115. xspi->rx_ptr++;
  116. }
  117. }
  118. static void xspi_rx16(struct xilinx_spi *xspi)
  119. {
  120. u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
  121. if (xspi->rx_ptr) {
  122. *(u16 *)(xspi->rx_ptr) = data & 0xffff;
  123. xspi->rx_ptr += 2;
  124. }
  125. }
  126. static void xspi_rx32(struct xilinx_spi *xspi)
  127. {
  128. u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
  129. if (xspi->rx_ptr) {
  130. *(u32 *)(xspi->rx_ptr) = data;
  131. xspi->rx_ptr += 4;
  132. }
  133. }
  134. static void xspi_init_hw(struct xilinx_spi *xspi)
  135. {
  136. void __iomem *regs_base = xspi->regs;
  137. /* Reset the SPI device */
  138. xspi->write_fn(XIPIF_V123B_RESET_MASK,
  139. regs_base + XIPIF_V123B_RESETR_OFFSET);
  140. /* Disable all the interrupts just in case */
  141. xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET);
  142. /* Enable the global IPIF interrupt */
  143. xspi->write_fn(XIPIF_V123B_GINTR_ENABLE,
  144. regs_base + XIPIF_V123B_DGIER_OFFSET);
  145. /* Deselect the slave on the SPI bus */
  146. xspi->write_fn(0xffff, regs_base + XSPI_SSR_OFFSET);
  147. /* Disable the transmitter, enable Manual Slave Select Assertion,
  148. * put SPI controller into master mode, and enable it */
  149. xspi->write_fn(XSPI_CR_TRANS_INHIBIT | XSPI_CR_MANUAL_SSELECT |
  150. XSPI_CR_MASTER_MODE | XSPI_CR_ENABLE | XSPI_CR_TXFIFO_RESET |
  151. XSPI_CR_RXFIFO_RESET, regs_base + XSPI_CR_OFFSET);
  152. }
  153. static void xilinx_spi_chipselect(struct spi_device *spi, int is_on)
  154. {
  155. struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
  156. if (is_on == BITBANG_CS_INACTIVE) {
  157. /* Deselect the slave on the SPI bus */
  158. xspi->write_fn(0xffff, xspi->regs + XSPI_SSR_OFFSET);
  159. } else if (is_on == BITBANG_CS_ACTIVE) {
  160. /* Set the SPI clock phase and polarity */
  161. u16 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET)
  162. & ~XSPI_CR_MODE_MASK;
  163. if (spi->mode & SPI_CPHA)
  164. cr |= XSPI_CR_CPHA;
  165. if (spi->mode & SPI_CPOL)
  166. cr |= XSPI_CR_CPOL;
  167. xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
  168. /* We do not check spi->max_speed_hz here as the SPI clock
  169. * frequency is not software programmable (the IP block design
  170. * parameter)
  171. */
  172. /* Activate the chip select */
  173. xspi->write_fn(~(0x0001 << spi->chip_select),
  174. xspi->regs + XSPI_SSR_OFFSET);
  175. }
  176. }
  177. /* spi_bitbang requires custom setup_transfer() to be defined if there is a
  178. * custom txrx_bufs().
  179. */
  180. static int xilinx_spi_setup_transfer(struct spi_device *spi,
  181. struct spi_transfer *t)
  182. {
  183. return 0;
  184. }
  185. static void xilinx_spi_fill_tx_fifo(struct xilinx_spi *xspi)
  186. {
  187. u8 sr;
  188. /* Fill the Tx FIFO with as many bytes as possible */
  189. sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
  190. while ((sr & XSPI_SR_TX_FULL_MASK) == 0 && xspi->remaining_bytes > 0) {
  191. if (xspi->tx_ptr)
  192. xspi->tx_fn(xspi);
  193. else
  194. xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
  195. xspi->remaining_bytes -= xspi->bits_per_word / 8;
  196. sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
  197. }
  198. }
  199. static int xilinx_spi_txrx_bufs(struct spi_device *spi, struct spi_transfer *t)
  200. {
  201. struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
  202. u32 ipif_ier;
  203. /* We get here with transmitter inhibited */
  204. xspi->tx_ptr = t->tx_buf;
  205. xspi->rx_ptr = t->rx_buf;
  206. xspi->remaining_bytes = t->len;
  207. reinit_completion(&xspi->done);
  208. /* Enable the transmit empty interrupt, which we use to determine
  209. * progress on the transmission.
  210. */
  211. ipif_ier = xspi->read_fn(xspi->regs + XIPIF_V123B_IIER_OFFSET);
  212. xspi->write_fn(ipif_ier | XSPI_INTR_TX_EMPTY,
  213. xspi->regs + XIPIF_V123B_IIER_OFFSET);
  214. for (;;) {
  215. u16 cr;
  216. u8 sr;
  217. xilinx_spi_fill_tx_fifo(xspi);
  218. /* Start the transfer by not inhibiting the transmitter any
  219. * longer
  220. */
  221. cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET) &
  222. ~XSPI_CR_TRANS_INHIBIT;
  223. xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
  224. wait_for_completion(&xspi->done);
  225. /* A transmit has just completed. Process received data and
  226. * check for more data to transmit. Always inhibit the
  227. * transmitter while the Isr refills the transmit register/FIFO,
  228. * or make sure it is stopped if we're done.
  229. */
  230. cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
  231. xspi->write_fn(cr | XSPI_CR_TRANS_INHIBIT,
  232. xspi->regs + XSPI_CR_OFFSET);
  233. /* Read out all the data from the Rx FIFO */
  234. sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
  235. while ((sr & XSPI_SR_RX_EMPTY_MASK) == 0) {
  236. xspi->rx_fn(xspi);
  237. sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
  238. }
  239. /* See if there is more data to send */
  240. if (xspi->remaining_bytes <= 0)
  241. break;
  242. }
  243. /* Disable the transmit empty interrupt */
  244. xspi->write_fn(ipif_ier, xspi->regs + XIPIF_V123B_IIER_OFFSET);
  245. return t->len - xspi->remaining_bytes;
  246. }
  247. /* This driver supports single master mode only. Hence Tx FIFO Empty
  248. * is the only interrupt we care about.
  249. * Receive FIFO Overrun, Transmit FIFO Underrun, Mode Fault, and Slave Mode
  250. * Fault are not to happen.
  251. */
  252. static irqreturn_t xilinx_spi_irq(int irq, void *dev_id)
  253. {
  254. struct xilinx_spi *xspi = dev_id;
  255. u32 ipif_isr;
  256. /* Get the IPIF interrupts, and clear them immediately */
  257. ipif_isr = xspi->read_fn(xspi->regs + XIPIF_V123B_IISR_OFFSET);
  258. xspi->write_fn(ipif_isr, xspi->regs + XIPIF_V123B_IISR_OFFSET);
  259. if (ipif_isr & XSPI_INTR_TX_EMPTY) { /* Transmission completed */
  260. complete(&xspi->done);
  261. }
  262. return IRQ_HANDLED;
  263. }
  264. static const struct of_device_id xilinx_spi_of_match[] = {
  265. { .compatible = "xlnx,xps-spi-2.00.a", },
  266. { .compatible = "xlnx,xps-spi-2.00.b", },
  267. {}
  268. };
  269. MODULE_DEVICE_TABLE(of, xilinx_spi_of_match);
  270. static int xilinx_spi_probe(struct platform_device *pdev)
  271. {
  272. struct xilinx_spi *xspi;
  273. struct xspi_platform_data *pdata;
  274. struct resource *res;
  275. int ret, num_cs = 0, bits_per_word = 8;
  276. struct spi_master *master;
  277. u32 tmp;
  278. u8 i;
  279. pdata = dev_get_platdata(&pdev->dev);
  280. if (pdata) {
  281. num_cs = pdata->num_chipselect;
  282. bits_per_word = pdata->bits_per_word;
  283. } else {
  284. of_property_read_u32(pdev->dev.of_node, "xlnx,num-ss-bits",
  285. &num_cs);
  286. }
  287. if (!num_cs) {
  288. dev_err(&pdev->dev,
  289. "Missing slave select configuration data\n");
  290. return -EINVAL;
  291. }
  292. master = spi_alloc_master(&pdev->dev, sizeof(struct xilinx_spi));
  293. if (!master)
  294. return -ENODEV;
  295. /* the spi->mode bits understood by this driver: */
  296. master->mode_bits = SPI_CPOL | SPI_CPHA;
  297. xspi = spi_master_get_devdata(master);
  298. xspi->bitbang.master = master;
  299. xspi->bitbang.chipselect = xilinx_spi_chipselect;
  300. xspi->bitbang.setup_transfer = xilinx_spi_setup_transfer;
  301. xspi->bitbang.txrx_bufs = xilinx_spi_txrx_bufs;
  302. init_completion(&xspi->done);
  303. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  304. xspi->regs = devm_ioremap_resource(&pdev->dev, res);
  305. if (IS_ERR(xspi->regs)) {
  306. ret = PTR_ERR(xspi->regs);
  307. goto put_master;
  308. }
  309. master->bus_num = pdev->id;
  310. master->num_chipselect = num_cs;
  311. master->dev.of_node = pdev->dev.of_node;
  312. /*
  313. * Detect endianess on the IP via loop bit in CR. Detection
  314. * must be done before reset is sent because incorrect reset
  315. * value generates error interrupt.
  316. * Setup little endian helper functions first and try to use them
  317. * and check if bit was correctly setup or not.
  318. */
  319. xspi->read_fn = xspi_read32;
  320. xspi->write_fn = xspi_write32;
  321. xspi->write_fn(XSPI_CR_LOOP, xspi->regs + XSPI_CR_OFFSET);
  322. tmp = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
  323. tmp &= XSPI_CR_LOOP;
  324. if (tmp != XSPI_CR_LOOP) {
  325. xspi->read_fn = xspi_read32_be;
  326. xspi->write_fn = xspi_write32_be;
  327. }
  328. master->bits_per_word_mask = SPI_BPW_MASK(bits_per_word);
  329. xspi->bits_per_word = bits_per_word;
  330. if (xspi->bits_per_word == 8) {
  331. xspi->tx_fn = xspi_tx8;
  332. xspi->rx_fn = xspi_rx8;
  333. } else if (xspi->bits_per_word == 16) {
  334. xspi->tx_fn = xspi_tx16;
  335. xspi->rx_fn = xspi_rx16;
  336. } else if (xspi->bits_per_word == 32) {
  337. xspi->tx_fn = xspi_tx32;
  338. xspi->rx_fn = xspi_rx32;
  339. } else {
  340. ret = -EINVAL;
  341. goto put_master;
  342. }
  343. /* SPI controller initializations */
  344. xspi_init_hw(xspi);
  345. xspi->irq = platform_get_irq(pdev, 0);
  346. if (xspi->irq < 0) {
  347. ret = xspi->irq;
  348. goto put_master;
  349. }
  350. /* Register for SPI Interrupt */
  351. ret = devm_request_irq(&pdev->dev, xspi->irq, xilinx_spi_irq, 0,
  352. dev_name(&pdev->dev), xspi);
  353. if (ret)
  354. goto put_master;
  355. ret = spi_bitbang_start(&xspi->bitbang);
  356. if (ret) {
  357. dev_err(&pdev->dev, "spi_bitbang_start FAILED\n");
  358. goto put_master;
  359. }
  360. dev_info(&pdev->dev, "at 0x%08llX mapped to 0x%p, irq=%d\n",
  361. (unsigned long long)res->start, xspi->regs, xspi->irq);
  362. if (pdata) {
  363. for (i = 0; i < pdata->num_devices; i++)
  364. spi_new_device(master, pdata->devices + i);
  365. }
  366. platform_set_drvdata(pdev, master);
  367. return 0;
  368. put_master:
  369. spi_master_put(master);
  370. return ret;
  371. }
  372. static int xilinx_spi_remove(struct platform_device *pdev)
  373. {
  374. struct spi_master *master = platform_get_drvdata(pdev);
  375. struct xilinx_spi *xspi = spi_master_get_devdata(master);
  376. void __iomem *regs_base = xspi->regs;
  377. spi_bitbang_stop(&xspi->bitbang);
  378. /* Disable all the interrupts just in case */
  379. xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET);
  380. /* Disable the global IPIF interrupt */
  381. xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET);
  382. spi_master_put(xspi->bitbang.master);
  383. return 0;
  384. }
  385. /* work with hotplug and coldplug */
  386. MODULE_ALIAS("platform:" XILINX_SPI_NAME);
  387. static struct platform_driver xilinx_spi_driver = {
  388. .probe = xilinx_spi_probe,
  389. .remove = xilinx_spi_remove,
  390. .driver = {
  391. .name = XILINX_SPI_NAME,
  392. .of_match_table = xilinx_spi_of_match,
  393. },
  394. };
  395. module_platform_driver(xilinx_spi_driver);
  396. MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
  397. MODULE_DESCRIPTION("Xilinx SPI driver");
  398. MODULE_LICENSE("GPL");