spi-ti-qspi.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581
  1. /*
  2. * TI QSPI driver
  3. *
  4. * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
  5. * Author: Sourav Poddar <sourav.poddar@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GPLv2.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/delay.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/dmaengine.h>
  23. #include <linux/omap-dma.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/err.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/slab.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/of.h>
  31. #include <linux/of_device.h>
  32. #include <linux/pinctrl/consumer.h>
  33. #include <linux/spi/spi.h>
  34. struct ti_qspi_regs {
  35. u32 clkctrl;
  36. };
  37. struct ti_qspi {
  38. struct completion transfer_complete;
  39. /* list synchronization */
  40. struct mutex list_lock;
  41. struct spi_master *master;
  42. void __iomem *base;
  43. void __iomem *ctrl_base;
  44. void __iomem *mmap_base;
  45. struct clk *fclk;
  46. struct device *dev;
  47. struct ti_qspi_regs ctx_reg;
  48. u32 spi_max_frequency;
  49. u32 cmd;
  50. u32 dc;
  51. bool ctrl_mod;
  52. };
  53. #define QSPI_PID (0x0)
  54. #define QSPI_SYSCONFIG (0x10)
  55. #define QSPI_INTR_STATUS_RAW_SET (0x20)
  56. #define QSPI_INTR_STATUS_ENABLED_CLEAR (0x24)
  57. #define QSPI_INTR_ENABLE_SET_REG (0x28)
  58. #define QSPI_INTR_ENABLE_CLEAR_REG (0x2c)
  59. #define QSPI_SPI_CLOCK_CNTRL_REG (0x40)
  60. #define QSPI_SPI_DC_REG (0x44)
  61. #define QSPI_SPI_CMD_REG (0x48)
  62. #define QSPI_SPI_STATUS_REG (0x4c)
  63. #define QSPI_SPI_DATA_REG (0x50)
  64. #define QSPI_SPI_SETUP0_REG (0x54)
  65. #define QSPI_SPI_SWITCH_REG (0x64)
  66. #define QSPI_SPI_SETUP1_REG (0x58)
  67. #define QSPI_SPI_SETUP2_REG (0x5c)
  68. #define QSPI_SPI_SETUP3_REG (0x60)
  69. #define QSPI_SPI_DATA_REG_1 (0x68)
  70. #define QSPI_SPI_DATA_REG_2 (0x6c)
  71. #define QSPI_SPI_DATA_REG_3 (0x70)
  72. #define QSPI_COMPLETION_TIMEOUT msecs_to_jiffies(2000)
  73. #define QSPI_FCLK 192000000
  74. /* Clock Control */
  75. #define QSPI_CLK_EN (1 << 31)
  76. #define QSPI_CLK_DIV_MAX 0xffff
  77. /* Command */
  78. #define QSPI_EN_CS(n) (n << 28)
  79. #define QSPI_WLEN(n) ((n - 1) << 19)
  80. #define QSPI_3_PIN (1 << 18)
  81. #define QSPI_RD_SNGL (1 << 16)
  82. #define QSPI_WR_SNGL (2 << 16)
  83. #define QSPI_RD_DUAL (3 << 16)
  84. #define QSPI_RD_QUAD (7 << 16)
  85. #define QSPI_INVAL (4 << 16)
  86. #define QSPI_WC_CMD_INT_EN (1 << 14)
  87. #define QSPI_FLEN(n) ((n - 1) << 0)
  88. /* STATUS REGISTER */
  89. #define WC 0x02
  90. /* INTERRUPT REGISTER */
  91. #define QSPI_WC_INT_EN (1 << 1)
  92. #define QSPI_WC_INT_DISABLE (1 << 1)
  93. /* Device Control */
  94. #define QSPI_DD(m, n) (m << (3 + n * 8))
  95. #define QSPI_CKPHA(n) (1 << (2 + n * 8))
  96. #define QSPI_CSPOL(n) (1 << (1 + n * 8))
  97. #define QSPI_CKPOL(n) (1 << (n * 8))
  98. #define QSPI_FRAME 4096
  99. #define QSPI_AUTOSUSPEND_TIMEOUT 2000
  100. static inline unsigned long ti_qspi_read(struct ti_qspi *qspi,
  101. unsigned long reg)
  102. {
  103. return readl(qspi->base + reg);
  104. }
  105. static inline void ti_qspi_write(struct ti_qspi *qspi,
  106. unsigned long val, unsigned long reg)
  107. {
  108. writel(val, qspi->base + reg);
  109. }
  110. static int ti_qspi_setup(struct spi_device *spi)
  111. {
  112. struct ti_qspi *qspi = spi_master_get_devdata(spi->master);
  113. struct ti_qspi_regs *ctx_reg = &qspi->ctx_reg;
  114. int clk_div = 0, ret;
  115. u32 clk_ctrl_reg, clk_rate, clk_mask;
  116. if (spi->master->busy) {
  117. dev_dbg(qspi->dev, "master busy doing other trasnfers\n");
  118. return -EBUSY;
  119. }
  120. if (!qspi->spi_max_frequency) {
  121. dev_err(qspi->dev, "spi max frequency not defined\n");
  122. return -EINVAL;
  123. }
  124. clk_rate = clk_get_rate(qspi->fclk);
  125. clk_div = DIV_ROUND_UP(clk_rate, qspi->spi_max_frequency) - 1;
  126. if (clk_div < 0) {
  127. dev_dbg(qspi->dev, "clock divider < 0, using /1 divider\n");
  128. return -EINVAL;
  129. }
  130. if (clk_div > QSPI_CLK_DIV_MAX) {
  131. dev_dbg(qspi->dev, "clock divider >%d , using /%d divider\n",
  132. QSPI_CLK_DIV_MAX, QSPI_CLK_DIV_MAX + 1);
  133. return -EINVAL;
  134. }
  135. dev_dbg(qspi->dev, "hz: %d, clock divider %d\n",
  136. qspi->spi_max_frequency, clk_div);
  137. ret = pm_runtime_get_sync(qspi->dev);
  138. if (ret < 0) {
  139. dev_err(qspi->dev, "pm_runtime_get_sync() failed\n");
  140. return ret;
  141. }
  142. clk_ctrl_reg = ti_qspi_read(qspi, QSPI_SPI_CLOCK_CNTRL_REG);
  143. clk_ctrl_reg &= ~QSPI_CLK_EN;
  144. /* disable SCLK */
  145. ti_qspi_write(qspi, clk_ctrl_reg, QSPI_SPI_CLOCK_CNTRL_REG);
  146. /* enable SCLK */
  147. clk_mask = QSPI_CLK_EN | clk_div;
  148. ti_qspi_write(qspi, clk_mask, QSPI_SPI_CLOCK_CNTRL_REG);
  149. ctx_reg->clkctrl = clk_mask;
  150. pm_runtime_mark_last_busy(qspi->dev);
  151. ret = pm_runtime_put_autosuspend(qspi->dev);
  152. if (ret < 0) {
  153. dev_err(qspi->dev, "pm_runtime_put_autosuspend() failed\n");
  154. return ret;
  155. }
  156. return 0;
  157. }
  158. static void ti_qspi_restore_ctx(struct ti_qspi *qspi)
  159. {
  160. struct ti_qspi_regs *ctx_reg = &qspi->ctx_reg;
  161. ti_qspi_write(qspi, ctx_reg->clkctrl, QSPI_SPI_CLOCK_CNTRL_REG);
  162. }
  163. static int qspi_write_msg(struct ti_qspi *qspi, struct spi_transfer *t)
  164. {
  165. int wlen, count, ret;
  166. unsigned int cmd;
  167. const u8 *txbuf;
  168. txbuf = t->tx_buf;
  169. cmd = qspi->cmd | QSPI_WR_SNGL;
  170. count = t->len;
  171. wlen = t->bits_per_word >> 3; /* in bytes */
  172. while (count) {
  173. switch (wlen) {
  174. case 1:
  175. dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %02x\n",
  176. cmd, qspi->dc, *txbuf);
  177. writeb(*txbuf, qspi->base + QSPI_SPI_DATA_REG);
  178. break;
  179. case 2:
  180. dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %04x\n",
  181. cmd, qspi->dc, *txbuf);
  182. writew(*((u16 *)txbuf), qspi->base + QSPI_SPI_DATA_REG);
  183. break;
  184. case 4:
  185. dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %08x\n",
  186. cmd, qspi->dc, *txbuf);
  187. writel(*((u32 *)txbuf), qspi->base + QSPI_SPI_DATA_REG);
  188. break;
  189. }
  190. ti_qspi_write(qspi, cmd, QSPI_SPI_CMD_REG);
  191. ret = wait_for_completion_timeout(&qspi->transfer_complete,
  192. QSPI_COMPLETION_TIMEOUT);
  193. if (ret == 0) {
  194. dev_err(qspi->dev, "write timed out\n");
  195. return -ETIMEDOUT;
  196. }
  197. txbuf += wlen;
  198. count -= wlen;
  199. }
  200. return 0;
  201. }
  202. static int qspi_read_msg(struct ti_qspi *qspi, struct spi_transfer *t)
  203. {
  204. int wlen, count, ret;
  205. unsigned int cmd;
  206. u8 *rxbuf;
  207. rxbuf = t->rx_buf;
  208. cmd = qspi->cmd;
  209. switch (t->rx_nbits) {
  210. case SPI_NBITS_DUAL:
  211. cmd |= QSPI_RD_DUAL;
  212. break;
  213. case SPI_NBITS_QUAD:
  214. cmd |= QSPI_RD_QUAD;
  215. break;
  216. default:
  217. cmd |= QSPI_RD_SNGL;
  218. break;
  219. }
  220. count = t->len;
  221. wlen = t->bits_per_word >> 3; /* in bytes */
  222. while (count) {
  223. dev_dbg(qspi->dev, "rx cmd %08x dc %08x\n", cmd, qspi->dc);
  224. ti_qspi_write(qspi, cmd, QSPI_SPI_CMD_REG);
  225. ret = wait_for_completion_timeout(&qspi->transfer_complete,
  226. QSPI_COMPLETION_TIMEOUT);
  227. if (ret == 0) {
  228. dev_err(qspi->dev, "read timed out\n");
  229. return -ETIMEDOUT;
  230. }
  231. switch (wlen) {
  232. case 1:
  233. *rxbuf = readb(qspi->base + QSPI_SPI_DATA_REG);
  234. break;
  235. case 2:
  236. *((u16 *)rxbuf) = readw(qspi->base + QSPI_SPI_DATA_REG);
  237. break;
  238. case 4:
  239. *((u32 *)rxbuf) = readl(qspi->base + QSPI_SPI_DATA_REG);
  240. break;
  241. }
  242. rxbuf += wlen;
  243. count -= wlen;
  244. }
  245. return 0;
  246. }
  247. static int qspi_transfer_msg(struct ti_qspi *qspi, struct spi_transfer *t)
  248. {
  249. int ret;
  250. if (t->tx_buf) {
  251. ret = qspi_write_msg(qspi, t);
  252. if (ret) {
  253. dev_dbg(qspi->dev, "Error while writing\n");
  254. return ret;
  255. }
  256. }
  257. if (t->rx_buf) {
  258. ret = qspi_read_msg(qspi, t);
  259. if (ret) {
  260. dev_dbg(qspi->dev, "Error while reading\n");
  261. return ret;
  262. }
  263. }
  264. return 0;
  265. }
  266. static int ti_qspi_start_transfer_one(struct spi_master *master,
  267. struct spi_message *m)
  268. {
  269. struct ti_qspi *qspi = spi_master_get_devdata(master);
  270. struct spi_device *spi = m->spi;
  271. struct spi_transfer *t;
  272. int status = 0, ret;
  273. int frame_length;
  274. /* setup device control reg */
  275. qspi->dc = 0;
  276. if (spi->mode & SPI_CPHA)
  277. qspi->dc |= QSPI_CKPHA(spi->chip_select);
  278. if (spi->mode & SPI_CPOL)
  279. qspi->dc |= QSPI_CKPOL(spi->chip_select);
  280. if (spi->mode & SPI_CS_HIGH)
  281. qspi->dc |= QSPI_CSPOL(spi->chip_select);
  282. frame_length = (m->frame_length << 3) / spi->bits_per_word;
  283. frame_length = clamp(frame_length, 0, QSPI_FRAME);
  284. /* setup command reg */
  285. qspi->cmd = 0;
  286. qspi->cmd |= QSPI_EN_CS(spi->chip_select);
  287. qspi->cmd |= QSPI_FLEN(frame_length);
  288. qspi->cmd |= QSPI_WC_CMD_INT_EN;
  289. ti_qspi_write(qspi, QSPI_WC_INT_EN, QSPI_INTR_ENABLE_SET_REG);
  290. ti_qspi_write(qspi, qspi->dc, QSPI_SPI_DC_REG);
  291. mutex_lock(&qspi->list_lock);
  292. list_for_each_entry(t, &m->transfers, transfer_list) {
  293. qspi->cmd |= QSPI_WLEN(t->bits_per_word);
  294. ret = qspi_transfer_msg(qspi, t);
  295. if (ret) {
  296. dev_dbg(qspi->dev, "transfer message failed\n");
  297. mutex_unlock(&qspi->list_lock);
  298. return -EINVAL;
  299. }
  300. m->actual_length += t->len;
  301. }
  302. mutex_unlock(&qspi->list_lock);
  303. m->status = status;
  304. spi_finalize_current_message(master);
  305. ti_qspi_write(qspi, qspi->cmd | QSPI_INVAL, QSPI_SPI_CMD_REG);
  306. return status;
  307. }
  308. static irqreturn_t ti_qspi_isr(int irq, void *dev_id)
  309. {
  310. struct ti_qspi *qspi = dev_id;
  311. u16 int_stat;
  312. u32 stat;
  313. irqreturn_t ret = IRQ_HANDLED;
  314. int_stat = ti_qspi_read(qspi, QSPI_INTR_STATUS_ENABLED_CLEAR);
  315. stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
  316. if (!int_stat) {
  317. dev_dbg(qspi->dev, "No IRQ triggered\n");
  318. ret = IRQ_NONE;
  319. goto out;
  320. }
  321. ti_qspi_write(qspi, QSPI_WC_INT_DISABLE,
  322. QSPI_INTR_STATUS_ENABLED_CLEAR);
  323. if (stat & WC)
  324. complete(&qspi->transfer_complete);
  325. out:
  326. return ret;
  327. }
  328. static int ti_qspi_runtime_resume(struct device *dev)
  329. {
  330. struct ti_qspi *qspi;
  331. qspi = dev_get_drvdata(dev);
  332. ti_qspi_restore_ctx(qspi);
  333. return 0;
  334. }
  335. static const struct of_device_id ti_qspi_match[] = {
  336. {.compatible = "ti,dra7xxx-qspi" },
  337. {.compatible = "ti,am4372-qspi" },
  338. {},
  339. };
  340. MODULE_DEVICE_TABLE(of, ti_qspi_match);
  341. static int ti_qspi_probe(struct platform_device *pdev)
  342. {
  343. struct ti_qspi *qspi;
  344. struct spi_master *master;
  345. struct resource *r, *res_ctrl, *res_mmap;
  346. struct device_node *np = pdev->dev.of_node;
  347. u32 max_freq;
  348. int ret = 0, num_cs, irq;
  349. master = spi_alloc_master(&pdev->dev, sizeof(*qspi));
  350. if (!master)
  351. return -ENOMEM;
  352. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_RX_DUAL | SPI_RX_QUAD;
  353. master->flags = SPI_MASTER_HALF_DUPLEX;
  354. master->setup = ti_qspi_setup;
  355. master->auto_runtime_pm = true;
  356. master->transfer_one_message = ti_qspi_start_transfer_one;
  357. master->dev.of_node = pdev->dev.of_node;
  358. master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
  359. SPI_BPW_MASK(8);
  360. if (!of_property_read_u32(np, "num-cs", &num_cs))
  361. master->num_chipselect = num_cs;
  362. qspi = spi_master_get_devdata(master);
  363. qspi->master = master;
  364. qspi->dev = &pdev->dev;
  365. platform_set_drvdata(pdev, qspi);
  366. r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qspi_base");
  367. if (r == NULL) {
  368. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  369. if (r == NULL) {
  370. dev_err(&pdev->dev, "missing platform data\n");
  371. return -ENODEV;
  372. }
  373. }
  374. res_mmap = platform_get_resource_byname(pdev,
  375. IORESOURCE_MEM, "qspi_mmap");
  376. if (res_mmap == NULL) {
  377. res_mmap = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  378. if (res_mmap == NULL) {
  379. dev_err(&pdev->dev,
  380. "memory mapped resource not required\n");
  381. }
  382. }
  383. res_ctrl = platform_get_resource_byname(pdev,
  384. IORESOURCE_MEM, "qspi_ctrlmod");
  385. if (res_ctrl == NULL) {
  386. res_ctrl = platform_get_resource(pdev, IORESOURCE_MEM, 2);
  387. if (res_ctrl == NULL) {
  388. dev_dbg(&pdev->dev,
  389. "control module resources not required\n");
  390. }
  391. }
  392. irq = platform_get_irq(pdev, 0);
  393. if (irq < 0) {
  394. dev_err(&pdev->dev, "no irq resource?\n");
  395. return irq;
  396. }
  397. mutex_init(&qspi->list_lock);
  398. qspi->base = devm_ioremap_resource(&pdev->dev, r);
  399. if (IS_ERR(qspi->base)) {
  400. ret = PTR_ERR(qspi->base);
  401. goto free_master;
  402. }
  403. if (res_ctrl) {
  404. qspi->ctrl_mod = true;
  405. qspi->ctrl_base = devm_ioremap_resource(&pdev->dev, res_ctrl);
  406. if (IS_ERR(qspi->ctrl_base)) {
  407. ret = PTR_ERR(qspi->ctrl_base);
  408. goto free_master;
  409. }
  410. }
  411. if (res_mmap) {
  412. qspi->mmap_base = devm_ioremap_resource(&pdev->dev, res_mmap);
  413. if (IS_ERR(qspi->mmap_base)) {
  414. ret = PTR_ERR(qspi->mmap_base);
  415. goto free_master;
  416. }
  417. }
  418. ret = devm_request_irq(&pdev->dev, irq, ti_qspi_isr, 0,
  419. dev_name(&pdev->dev), qspi);
  420. if (ret < 0) {
  421. dev_err(&pdev->dev, "Failed to register ISR for IRQ %d\n",
  422. irq);
  423. goto free_master;
  424. }
  425. qspi->fclk = devm_clk_get(&pdev->dev, "fck");
  426. if (IS_ERR(qspi->fclk)) {
  427. ret = PTR_ERR(qspi->fclk);
  428. dev_err(&pdev->dev, "could not get clk: %d\n", ret);
  429. }
  430. init_completion(&qspi->transfer_complete);
  431. pm_runtime_use_autosuspend(&pdev->dev);
  432. pm_runtime_set_autosuspend_delay(&pdev->dev, QSPI_AUTOSUSPEND_TIMEOUT);
  433. pm_runtime_enable(&pdev->dev);
  434. if (!of_property_read_u32(np, "spi-max-frequency", &max_freq))
  435. qspi->spi_max_frequency = max_freq;
  436. ret = devm_spi_register_master(&pdev->dev, master);
  437. if (ret)
  438. goto free_master;
  439. return 0;
  440. free_master:
  441. spi_master_put(master);
  442. return ret;
  443. }
  444. static int ti_qspi_remove(struct platform_device *pdev)
  445. {
  446. struct ti_qspi *qspi = platform_get_drvdata(pdev);
  447. int ret;
  448. ret = pm_runtime_get_sync(qspi->dev);
  449. if (ret < 0) {
  450. dev_err(qspi->dev, "pm_runtime_get_sync() failed\n");
  451. return ret;
  452. }
  453. ti_qspi_write(qspi, QSPI_WC_INT_DISABLE, QSPI_INTR_ENABLE_CLEAR_REG);
  454. pm_runtime_put(qspi->dev);
  455. pm_runtime_disable(&pdev->dev);
  456. return 0;
  457. }
  458. static const struct dev_pm_ops ti_qspi_pm_ops = {
  459. .runtime_resume = ti_qspi_runtime_resume,
  460. };
  461. static struct platform_driver ti_qspi_driver = {
  462. .probe = ti_qspi_probe,
  463. .remove = ti_qspi_remove,
  464. .driver = {
  465. .name = "ti-qspi",
  466. .owner = THIS_MODULE,
  467. .pm = &ti_qspi_pm_ops,
  468. .of_match_table = ti_qspi_match,
  469. }
  470. };
  471. module_platform_driver(ti_qspi_driver);
  472. MODULE_AUTHOR("Sourav Poddar <sourav.poddar@ti.com>");
  473. MODULE_LICENSE("GPL v2");
  474. MODULE_DESCRIPTION("TI QSPI controller driver");
  475. MODULE_ALIAS("platform:ti-qspi");