spi-imx.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2008 Juergen Beisert
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the
  16. * Free Software Foundation
  17. * 51 Franklin Street, Fifth Floor
  18. * Boston, MA 02110-1301, USA.
  19. */
  20. #include <linux/clk.h>
  21. #include <linux/completion.h>
  22. #include <linux/delay.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/io.h>
  29. #include <linux/irq.h>
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/slab.h>
  34. #include <linux/spi/spi.h>
  35. #include <linux/spi/spi_bitbang.h>
  36. #include <linux/types.h>
  37. #include <linux/of.h>
  38. #include <linux/of_device.h>
  39. #include <linux/of_gpio.h>
  40. #include <linux/platform_data/dma-imx.h>
  41. #include <linux/platform_data/spi-imx.h>
  42. #define DRIVER_NAME "spi_imx"
  43. #define MXC_CSPIRXDATA 0x00
  44. #define MXC_CSPITXDATA 0x04
  45. #define MXC_CSPICTRL 0x08
  46. #define MXC_CSPIINT 0x0c
  47. #define MXC_RESET 0x1c
  48. /* generic defines to abstract from the different register layouts */
  49. #define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
  50. #define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
  51. /* The maximum bytes that a sdma BD can transfer.*/
  52. #define MAX_SDMA_BD_BYTES (1 << 15)
  53. #define IMX_DMA_TIMEOUT (msecs_to_jiffies(3000))
  54. struct spi_imx_config {
  55. unsigned int speed_hz;
  56. unsigned int bpw;
  57. unsigned int mode;
  58. u8 cs;
  59. };
  60. enum spi_imx_devtype {
  61. IMX1_CSPI,
  62. IMX21_CSPI,
  63. IMX27_CSPI,
  64. IMX31_CSPI,
  65. IMX35_CSPI, /* CSPI on all i.mx except above */
  66. IMX51_ECSPI, /* ECSPI on i.mx51 and later */
  67. };
  68. struct spi_imx_data;
  69. struct spi_imx_devtype_data {
  70. void (*intctrl)(struct spi_imx_data *, int);
  71. int (*config)(struct spi_imx_data *, struct spi_imx_config *);
  72. void (*trigger)(struct spi_imx_data *);
  73. int (*rx_available)(struct spi_imx_data *);
  74. void (*reset)(struct spi_imx_data *);
  75. enum spi_imx_devtype devtype;
  76. };
  77. struct spi_imx_data {
  78. struct spi_bitbang bitbang;
  79. struct completion xfer_done;
  80. void __iomem *base;
  81. int irq;
  82. struct clk *clk_per;
  83. struct clk *clk_ipg;
  84. unsigned long spi_clk;
  85. unsigned int count;
  86. void (*tx)(struct spi_imx_data *);
  87. void (*rx)(struct spi_imx_data *);
  88. void *rx_buf;
  89. const void *tx_buf;
  90. unsigned int txfifo; /* number of words pushed in tx FIFO */
  91. /* DMA */
  92. unsigned int dma_is_inited;
  93. unsigned int dma_finished;
  94. bool usedma;
  95. u32 rx_wml;
  96. u32 tx_wml;
  97. u32 rxt_wml;
  98. struct completion dma_rx_completion;
  99. struct completion dma_tx_completion;
  100. const struct spi_imx_devtype_data *devtype_data;
  101. int chipselect[0];
  102. };
  103. static inline int is_imx27_cspi(struct spi_imx_data *d)
  104. {
  105. return d->devtype_data->devtype == IMX27_CSPI;
  106. }
  107. static inline int is_imx35_cspi(struct spi_imx_data *d)
  108. {
  109. return d->devtype_data->devtype == IMX35_CSPI;
  110. }
  111. static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
  112. {
  113. return (d->devtype_data->devtype == IMX51_ECSPI) ? 64 : 8;
  114. }
  115. #define MXC_SPI_BUF_RX(type) \
  116. static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
  117. { \
  118. unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
  119. \
  120. if (spi_imx->rx_buf) { \
  121. *(type *)spi_imx->rx_buf = val; \
  122. spi_imx->rx_buf += sizeof(type); \
  123. } \
  124. }
  125. #define MXC_SPI_BUF_TX(type) \
  126. static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
  127. { \
  128. type val = 0; \
  129. \
  130. if (spi_imx->tx_buf) { \
  131. val = *(type *)spi_imx->tx_buf; \
  132. spi_imx->tx_buf += sizeof(type); \
  133. } \
  134. \
  135. spi_imx->count -= sizeof(type); \
  136. \
  137. writel(val, spi_imx->base + MXC_CSPITXDATA); \
  138. }
  139. MXC_SPI_BUF_RX(u8)
  140. MXC_SPI_BUF_TX(u8)
  141. MXC_SPI_BUF_RX(u16)
  142. MXC_SPI_BUF_TX(u16)
  143. MXC_SPI_BUF_RX(u32)
  144. MXC_SPI_BUF_TX(u32)
  145. /* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
  146. * (which is currently not the case in this driver)
  147. */
  148. static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
  149. 256, 384, 512, 768, 1024};
  150. /* MX21, MX27 */
  151. static unsigned int spi_imx_clkdiv_1(unsigned int fin,
  152. unsigned int fspi, unsigned int max)
  153. {
  154. int i;
  155. for (i = 2; i < max; i++)
  156. if (fspi * mxc_clkdivs[i] >= fin)
  157. return i;
  158. return max;
  159. }
  160. /* MX1, MX31, MX35, MX51 CSPI */
  161. static unsigned int spi_imx_clkdiv_2(unsigned int fin,
  162. unsigned int fspi)
  163. {
  164. int i, div = 4;
  165. for (i = 0; i < 7; i++) {
  166. if (fspi * div >= fin)
  167. return i;
  168. div <<= 1;
  169. }
  170. return 7;
  171. }
  172. static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
  173. struct spi_transfer *transfer)
  174. {
  175. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  176. if (spi_imx->dma_is_inited && (transfer->len > spi_imx->rx_wml)
  177. && (transfer->len > spi_imx->tx_wml))
  178. return true;
  179. return false;
  180. }
  181. #define MX51_ECSPI_CTRL 0x08
  182. #define MX51_ECSPI_CTRL_ENABLE (1 << 0)
  183. #define MX51_ECSPI_CTRL_XCH (1 << 2)
  184. #define MX51_ECSPI_CTRL_SMC (1 << 3)
  185. #define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
  186. #define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
  187. #define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
  188. #define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
  189. #define MX51_ECSPI_CTRL_BL_OFFSET 20
  190. #define MX51_ECSPI_CONFIG 0x0c
  191. #define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
  192. #define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
  193. #define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
  194. #define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
  195. #define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
  196. #define MX51_ECSPI_INT 0x10
  197. #define MX51_ECSPI_INT_TEEN (1 << 0)
  198. #define MX51_ECSPI_INT_RREN (1 << 3)
  199. #define MX51_ECSPI_DMA 0x14
  200. #define MX51_ECSPI_DMA_TX_WML_OFFSET 0
  201. #define MX51_ECSPI_DMA_TX_WML_MASK 0x3F
  202. #define MX51_ECSPI_DMA_RX_WML_OFFSET 16
  203. #define MX51_ECSPI_DMA_RX_WML_MASK (0x3F << 16)
  204. #define MX51_ECSPI_DMA_RXT_WML_OFFSET 24
  205. #define MX51_ECSPI_DMA_RXT_WML_MASK (0x3F << 24)
  206. #define MX51_ECSPI_DMA_TEDEN_OFFSET 7
  207. #define MX51_ECSPI_DMA_RXDEN_OFFSET 23
  208. #define MX51_ECSPI_DMA_RXTDEN_OFFSET 31
  209. #define MX51_ECSPI_STAT 0x18
  210. #define MX51_ECSPI_STAT_RR (1 << 3)
  211. /* MX51 eCSPI */
  212. static unsigned int mx51_ecspi_clkdiv(unsigned int fin, unsigned int fspi,
  213. unsigned int *fres)
  214. {
  215. /*
  216. * there are two 4-bit dividers, the pre-divider divides by
  217. * $pre, the post-divider by 2^$post
  218. */
  219. unsigned int pre, post;
  220. if (unlikely(fspi > fin))
  221. return 0;
  222. post = fls(fin) - fls(fspi);
  223. if (fin > fspi << post)
  224. post++;
  225. /* now we have: (fin <= fspi << post) with post being minimal */
  226. post = max(4U, post) - 4;
  227. if (unlikely(post > 0xf)) {
  228. pr_err("%s: cannot set clock freq: %u (base freq: %u)\n",
  229. __func__, fspi, fin);
  230. return 0xff;
  231. }
  232. pre = DIV_ROUND_UP(fin, fspi << post) - 1;
  233. pr_debug("%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
  234. __func__, fin, fspi, post, pre);
  235. /* Resulting frequency for the SCLK line. */
  236. *fres = (fin / (pre + 1)) >> post;
  237. return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
  238. (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
  239. }
  240. static void __maybe_unused mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
  241. {
  242. unsigned val = 0;
  243. if (enable & MXC_INT_TE)
  244. val |= MX51_ECSPI_INT_TEEN;
  245. if (enable & MXC_INT_RR)
  246. val |= MX51_ECSPI_INT_RREN;
  247. writel(val, spi_imx->base + MX51_ECSPI_INT);
  248. }
  249. static void __maybe_unused mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
  250. {
  251. u32 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
  252. if (!spi_imx->usedma)
  253. reg |= MX51_ECSPI_CTRL_XCH;
  254. else if (!spi_imx->dma_finished)
  255. reg |= MX51_ECSPI_CTRL_SMC;
  256. else
  257. reg &= ~MX51_ECSPI_CTRL_SMC;
  258. writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
  259. }
  260. static int __maybe_unused mx51_ecspi_config(struct spi_imx_data *spi_imx,
  261. struct spi_imx_config *config)
  262. {
  263. u32 ctrl = MX51_ECSPI_CTRL_ENABLE, cfg = 0, dma = 0;
  264. u32 tx_wml_cfg, rx_wml_cfg, rxt_wml_cfg;
  265. u32 clk = config->speed_hz, delay;
  266. /*
  267. * The hardware seems to have a race condition when changing modes. The
  268. * current assumption is that the selection of the channel arrives
  269. * earlier in the hardware than the mode bits when they are written at
  270. * the same time.
  271. * So set master mode for all channels as we do not support slave mode.
  272. */
  273. ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
  274. /* set clock speed */
  275. ctrl |= mx51_ecspi_clkdiv(spi_imx->spi_clk, config->speed_hz, &clk);
  276. /* set chip select to use */
  277. ctrl |= MX51_ECSPI_CTRL_CS(config->cs);
  278. ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
  279. cfg |= MX51_ECSPI_CONFIG_SBBCTRL(config->cs);
  280. if (config->mode & SPI_CPHA)
  281. cfg |= MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
  282. if (config->mode & SPI_CPOL) {
  283. cfg |= MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
  284. cfg |= MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
  285. }
  286. if (config->mode & SPI_CS_HIGH)
  287. cfg |= MX51_ECSPI_CONFIG_SSBPOL(config->cs);
  288. writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
  289. writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
  290. /*
  291. * Wait until the changes in the configuration register CONFIGREG
  292. * propagate into the hardware. It takes exactly one tick of the
  293. * SCLK clock, but we will wait two SCLK clock just to be sure. The
  294. * effect of the delay it takes for the hardware to apply changes
  295. * is noticable if the SCLK clock run very slow. In such a case, if
  296. * the polarity of SCLK should be inverted, the GPIO ChipSelect might
  297. * be asserted before the SCLK polarity changes, which would disrupt
  298. * the SPI communication as the device on the other end would consider
  299. * the change of SCLK polarity as a clock tick already.
  300. */
  301. delay = (2 * 1000000) / clk;
  302. if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
  303. udelay(delay);
  304. else /* SCLK is _very_ slow */
  305. usleep_range(delay, delay + 10);
  306. /*
  307. * Configure the DMA register: setup the watermark
  308. * and enable DMA request.
  309. */
  310. if (spi_imx->dma_is_inited) {
  311. dma = readl(spi_imx->base + MX51_ECSPI_DMA);
  312. spi_imx->tx_wml = spi_imx_get_fifosize(spi_imx) / 2;
  313. spi_imx->rx_wml = spi_imx_get_fifosize(spi_imx) / 2;
  314. spi_imx->rxt_wml = spi_imx_get_fifosize(spi_imx) / 2;
  315. rx_wml_cfg = spi_imx->rx_wml << MX51_ECSPI_DMA_RX_WML_OFFSET;
  316. tx_wml_cfg = spi_imx->tx_wml << MX51_ECSPI_DMA_TX_WML_OFFSET;
  317. rxt_wml_cfg = spi_imx->rxt_wml << MX51_ECSPI_DMA_RXT_WML_OFFSET;
  318. dma = (dma & ~MX51_ECSPI_DMA_TX_WML_MASK
  319. & ~MX51_ECSPI_DMA_RX_WML_MASK
  320. & ~MX51_ECSPI_DMA_RXT_WML_MASK)
  321. | rx_wml_cfg | tx_wml_cfg | rxt_wml_cfg
  322. |(1 << MX51_ECSPI_DMA_TEDEN_OFFSET)
  323. |(1 << MX51_ECSPI_DMA_RXDEN_OFFSET)
  324. |(1 << MX51_ECSPI_DMA_RXTDEN_OFFSET);
  325. writel(dma, spi_imx->base + MX51_ECSPI_DMA);
  326. }
  327. return 0;
  328. }
  329. static int __maybe_unused mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
  330. {
  331. return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
  332. }
  333. static void __maybe_unused mx51_ecspi_reset(struct spi_imx_data *spi_imx)
  334. {
  335. /* drain receive buffer */
  336. while (mx51_ecspi_rx_available(spi_imx))
  337. readl(spi_imx->base + MXC_CSPIRXDATA);
  338. }
  339. #define MX31_INTREG_TEEN (1 << 0)
  340. #define MX31_INTREG_RREN (1 << 3)
  341. #define MX31_CSPICTRL_ENABLE (1 << 0)
  342. #define MX31_CSPICTRL_MASTER (1 << 1)
  343. #define MX31_CSPICTRL_XCH (1 << 2)
  344. #define MX31_CSPICTRL_POL (1 << 4)
  345. #define MX31_CSPICTRL_PHA (1 << 5)
  346. #define MX31_CSPICTRL_SSCTL (1 << 6)
  347. #define MX31_CSPICTRL_SSPOL (1 << 7)
  348. #define MX31_CSPICTRL_BC_SHIFT 8
  349. #define MX35_CSPICTRL_BL_SHIFT 20
  350. #define MX31_CSPICTRL_CS_SHIFT 24
  351. #define MX35_CSPICTRL_CS_SHIFT 12
  352. #define MX31_CSPICTRL_DR_SHIFT 16
  353. #define MX31_CSPISTATUS 0x14
  354. #define MX31_STATUS_RR (1 << 3)
  355. /* These functions also work for the i.MX35, but be aware that
  356. * the i.MX35 has a slightly different register layout for bits
  357. * we do not use here.
  358. */
  359. static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
  360. {
  361. unsigned int val = 0;
  362. if (enable & MXC_INT_TE)
  363. val |= MX31_INTREG_TEEN;
  364. if (enable & MXC_INT_RR)
  365. val |= MX31_INTREG_RREN;
  366. writel(val, spi_imx->base + MXC_CSPIINT);
  367. }
  368. static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
  369. {
  370. unsigned int reg;
  371. reg = readl(spi_imx->base + MXC_CSPICTRL);
  372. reg |= MX31_CSPICTRL_XCH;
  373. writel(reg, spi_imx->base + MXC_CSPICTRL);
  374. }
  375. static int __maybe_unused mx31_config(struct spi_imx_data *spi_imx,
  376. struct spi_imx_config *config)
  377. {
  378. unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
  379. int cs = spi_imx->chipselect[config->cs];
  380. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  381. MX31_CSPICTRL_DR_SHIFT;
  382. if (is_imx35_cspi(spi_imx)) {
  383. reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
  384. reg |= MX31_CSPICTRL_SSCTL;
  385. } else {
  386. reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
  387. }
  388. if (config->mode & SPI_CPHA)
  389. reg |= MX31_CSPICTRL_PHA;
  390. if (config->mode & SPI_CPOL)
  391. reg |= MX31_CSPICTRL_POL;
  392. if (config->mode & SPI_CS_HIGH)
  393. reg |= MX31_CSPICTRL_SSPOL;
  394. if (cs < 0)
  395. reg |= (cs + 32) <<
  396. (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
  397. MX31_CSPICTRL_CS_SHIFT);
  398. writel(reg, spi_imx->base + MXC_CSPICTRL);
  399. return 0;
  400. }
  401. static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
  402. {
  403. return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
  404. }
  405. static void __maybe_unused mx31_reset(struct spi_imx_data *spi_imx)
  406. {
  407. /* drain receive buffer */
  408. while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
  409. readl(spi_imx->base + MXC_CSPIRXDATA);
  410. }
  411. #define MX21_INTREG_RR (1 << 4)
  412. #define MX21_INTREG_TEEN (1 << 9)
  413. #define MX21_INTREG_RREN (1 << 13)
  414. #define MX21_CSPICTRL_POL (1 << 5)
  415. #define MX21_CSPICTRL_PHA (1 << 6)
  416. #define MX21_CSPICTRL_SSPOL (1 << 8)
  417. #define MX21_CSPICTRL_XCH (1 << 9)
  418. #define MX21_CSPICTRL_ENABLE (1 << 10)
  419. #define MX21_CSPICTRL_MASTER (1 << 11)
  420. #define MX21_CSPICTRL_DR_SHIFT 14
  421. #define MX21_CSPICTRL_CS_SHIFT 19
  422. static void __maybe_unused mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
  423. {
  424. unsigned int val = 0;
  425. if (enable & MXC_INT_TE)
  426. val |= MX21_INTREG_TEEN;
  427. if (enable & MXC_INT_RR)
  428. val |= MX21_INTREG_RREN;
  429. writel(val, spi_imx->base + MXC_CSPIINT);
  430. }
  431. static void __maybe_unused mx21_trigger(struct spi_imx_data *spi_imx)
  432. {
  433. unsigned int reg;
  434. reg = readl(spi_imx->base + MXC_CSPICTRL);
  435. reg |= MX21_CSPICTRL_XCH;
  436. writel(reg, spi_imx->base + MXC_CSPICTRL);
  437. }
  438. static int __maybe_unused mx21_config(struct spi_imx_data *spi_imx,
  439. struct spi_imx_config *config)
  440. {
  441. unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
  442. int cs = spi_imx->chipselect[config->cs];
  443. unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
  444. reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max) <<
  445. MX21_CSPICTRL_DR_SHIFT;
  446. reg |= config->bpw - 1;
  447. if (config->mode & SPI_CPHA)
  448. reg |= MX21_CSPICTRL_PHA;
  449. if (config->mode & SPI_CPOL)
  450. reg |= MX21_CSPICTRL_POL;
  451. if (config->mode & SPI_CS_HIGH)
  452. reg |= MX21_CSPICTRL_SSPOL;
  453. if (cs < 0)
  454. reg |= (cs + 32) << MX21_CSPICTRL_CS_SHIFT;
  455. writel(reg, spi_imx->base + MXC_CSPICTRL);
  456. return 0;
  457. }
  458. static int __maybe_unused mx21_rx_available(struct spi_imx_data *spi_imx)
  459. {
  460. return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
  461. }
  462. static void __maybe_unused mx21_reset(struct spi_imx_data *spi_imx)
  463. {
  464. writel(1, spi_imx->base + MXC_RESET);
  465. }
  466. #define MX1_INTREG_RR (1 << 3)
  467. #define MX1_INTREG_TEEN (1 << 8)
  468. #define MX1_INTREG_RREN (1 << 11)
  469. #define MX1_CSPICTRL_POL (1 << 4)
  470. #define MX1_CSPICTRL_PHA (1 << 5)
  471. #define MX1_CSPICTRL_XCH (1 << 8)
  472. #define MX1_CSPICTRL_ENABLE (1 << 9)
  473. #define MX1_CSPICTRL_MASTER (1 << 10)
  474. #define MX1_CSPICTRL_DR_SHIFT 13
  475. static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
  476. {
  477. unsigned int val = 0;
  478. if (enable & MXC_INT_TE)
  479. val |= MX1_INTREG_TEEN;
  480. if (enable & MXC_INT_RR)
  481. val |= MX1_INTREG_RREN;
  482. writel(val, spi_imx->base + MXC_CSPIINT);
  483. }
  484. static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
  485. {
  486. unsigned int reg;
  487. reg = readl(spi_imx->base + MXC_CSPICTRL);
  488. reg |= MX1_CSPICTRL_XCH;
  489. writel(reg, spi_imx->base + MXC_CSPICTRL);
  490. }
  491. static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
  492. struct spi_imx_config *config)
  493. {
  494. unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
  495. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  496. MX1_CSPICTRL_DR_SHIFT;
  497. reg |= config->bpw - 1;
  498. if (config->mode & SPI_CPHA)
  499. reg |= MX1_CSPICTRL_PHA;
  500. if (config->mode & SPI_CPOL)
  501. reg |= MX1_CSPICTRL_POL;
  502. writel(reg, spi_imx->base + MXC_CSPICTRL);
  503. return 0;
  504. }
  505. static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
  506. {
  507. return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
  508. }
  509. static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
  510. {
  511. writel(1, spi_imx->base + MXC_RESET);
  512. }
  513. static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
  514. .intctrl = mx1_intctrl,
  515. .config = mx1_config,
  516. .trigger = mx1_trigger,
  517. .rx_available = mx1_rx_available,
  518. .reset = mx1_reset,
  519. .devtype = IMX1_CSPI,
  520. };
  521. static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
  522. .intctrl = mx21_intctrl,
  523. .config = mx21_config,
  524. .trigger = mx21_trigger,
  525. .rx_available = mx21_rx_available,
  526. .reset = mx21_reset,
  527. .devtype = IMX21_CSPI,
  528. };
  529. static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
  530. /* i.mx27 cspi shares the functions with i.mx21 one */
  531. .intctrl = mx21_intctrl,
  532. .config = mx21_config,
  533. .trigger = mx21_trigger,
  534. .rx_available = mx21_rx_available,
  535. .reset = mx21_reset,
  536. .devtype = IMX27_CSPI,
  537. };
  538. static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
  539. .intctrl = mx31_intctrl,
  540. .config = mx31_config,
  541. .trigger = mx31_trigger,
  542. .rx_available = mx31_rx_available,
  543. .reset = mx31_reset,
  544. .devtype = IMX31_CSPI,
  545. };
  546. static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
  547. /* i.mx35 and later cspi shares the functions with i.mx31 one */
  548. .intctrl = mx31_intctrl,
  549. .config = mx31_config,
  550. .trigger = mx31_trigger,
  551. .rx_available = mx31_rx_available,
  552. .reset = mx31_reset,
  553. .devtype = IMX35_CSPI,
  554. };
  555. static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
  556. .intctrl = mx51_ecspi_intctrl,
  557. .config = mx51_ecspi_config,
  558. .trigger = mx51_ecspi_trigger,
  559. .rx_available = mx51_ecspi_rx_available,
  560. .reset = mx51_ecspi_reset,
  561. .devtype = IMX51_ECSPI,
  562. };
  563. static struct platform_device_id spi_imx_devtype[] = {
  564. {
  565. .name = "imx1-cspi",
  566. .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
  567. }, {
  568. .name = "imx21-cspi",
  569. .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
  570. }, {
  571. .name = "imx27-cspi",
  572. .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
  573. }, {
  574. .name = "imx31-cspi",
  575. .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
  576. }, {
  577. .name = "imx35-cspi",
  578. .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
  579. }, {
  580. .name = "imx51-ecspi",
  581. .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
  582. }, {
  583. /* sentinel */
  584. }
  585. };
  586. static const struct of_device_id spi_imx_dt_ids[] = {
  587. { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
  588. { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
  589. { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
  590. { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
  591. { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
  592. { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
  593. { /* sentinel */ }
  594. };
  595. MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
  596. static void spi_imx_chipselect(struct spi_device *spi, int is_active)
  597. {
  598. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  599. int gpio = spi_imx->chipselect[spi->chip_select];
  600. int active = is_active != BITBANG_CS_INACTIVE;
  601. int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
  602. if (!gpio_is_valid(gpio))
  603. return;
  604. gpio_set_value(gpio, dev_is_lowactive ^ active);
  605. }
  606. static void spi_imx_push(struct spi_imx_data *spi_imx)
  607. {
  608. while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
  609. if (!spi_imx->count)
  610. break;
  611. spi_imx->tx(spi_imx);
  612. spi_imx->txfifo++;
  613. }
  614. spi_imx->devtype_data->trigger(spi_imx);
  615. }
  616. static irqreturn_t spi_imx_isr(int irq, void *dev_id)
  617. {
  618. struct spi_imx_data *spi_imx = dev_id;
  619. while (spi_imx->devtype_data->rx_available(spi_imx)) {
  620. spi_imx->rx(spi_imx);
  621. spi_imx->txfifo--;
  622. }
  623. if (spi_imx->count) {
  624. spi_imx_push(spi_imx);
  625. return IRQ_HANDLED;
  626. }
  627. if (spi_imx->txfifo) {
  628. /* No data left to push, but still waiting for rx data,
  629. * enable receive data available interrupt.
  630. */
  631. spi_imx->devtype_data->intctrl(
  632. spi_imx, MXC_INT_RR);
  633. return IRQ_HANDLED;
  634. }
  635. spi_imx->devtype_data->intctrl(spi_imx, 0);
  636. complete(&spi_imx->xfer_done);
  637. return IRQ_HANDLED;
  638. }
  639. static int spi_imx_setupxfer(struct spi_device *spi,
  640. struct spi_transfer *t)
  641. {
  642. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  643. struct spi_imx_config config;
  644. config.bpw = t ? t->bits_per_word : spi->bits_per_word;
  645. config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
  646. config.mode = spi->mode;
  647. config.cs = spi->chip_select;
  648. if (!config.speed_hz)
  649. config.speed_hz = spi->max_speed_hz;
  650. if (!config.bpw)
  651. config.bpw = spi->bits_per_word;
  652. /* Initialize the functions for transfer */
  653. if (config.bpw <= 8) {
  654. spi_imx->rx = spi_imx_buf_rx_u8;
  655. spi_imx->tx = spi_imx_buf_tx_u8;
  656. } else if (config.bpw <= 16) {
  657. spi_imx->rx = spi_imx_buf_rx_u16;
  658. spi_imx->tx = spi_imx_buf_tx_u16;
  659. } else {
  660. spi_imx->rx = spi_imx_buf_rx_u32;
  661. spi_imx->tx = spi_imx_buf_tx_u32;
  662. }
  663. spi_imx->devtype_data->config(spi_imx, &config);
  664. return 0;
  665. }
  666. static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
  667. {
  668. struct spi_master *master = spi_imx->bitbang.master;
  669. if (master->dma_rx) {
  670. dma_release_channel(master->dma_rx);
  671. master->dma_rx = NULL;
  672. }
  673. if (master->dma_tx) {
  674. dma_release_channel(master->dma_tx);
  675. master->dma_tx = NULL;
  676. }
  677. spi_imx->dma_is_inited = 0;
  678. }
  679. static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
  680. struct spi_master *master,
  681. const struct resource *res)
  682. {
  683. struct dma_slave_config slave_config = {};
  684. int ret;
  685. /* Prepare for TX DMA: */
  686. master->dma_tx = dma_request_slave_channel(dev, "tx");
  687. if (!master->dma_tx) {
  688. dev_err(dev, "cannot get the TX DMA channel!\n");
  689. ret = -EINVAL;
  690. goto err;
  691. }
  692. slave_config.direction = DMA_MEM_TO_DEV;
  693. slave_config.dst_addr = res->start + MXC_CSPITXDATA;
  694. slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  695. slave_config.dst_maxburst = spi_imx_get_fifosize(spi_imx) / 2;
  696. ret = dmaengine_slave_config(master->dma_tx, &slave_config);
  697. if (ret) {
  698. dev_err(dev, "error in TX dma configuration.\n");
  699. goto err;
  700. }
  701. /* Prepare for RX : */
  702. master->dma_rx = dma_request_slave_channel(dev, "rx");
  703. if (!master->dma_rx) {
  704. dev_dbg(dev, "cannot get the DMA channel.\n");
  705. ret = -EINVAL;
  706. goto err;
  707. }
  708. slave_config.direction = DMA_DEV_TO_MEM;
  709. slave_config.src_addr = res->start + MXC_CSPIRXDATA;
  710. slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  711. slave_config.src_maxburst = spi_imx_get_fifosize(spi_imx) / 2;
  712. ret = dmaengine_slave_config(master->dma_rx, &slave_config);
  713. if (ret) {
  714. dev_err(dev, "error in RX dma configuration.\n");
  715. goto err;
  716. }
  717. init_completion(&spi_imx->dma_rx_completion);
  718. init_completion(&spi_imx->dma_tx_completion);
  719. master->can_dma = spi_imx_can_dma;
  720. master->max_dma_len = MAX_SDMA_BD_BYTES;
  721. spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
  722. SPI_MASTER_MUST_TX;
  723. spi_imx->dma_is_inited = 1;
  724. return 0;
  725. err:
  726. spi_imx_sdma_exit(spi_imx);
  727. return ret;
  728. }
  729. static void spi_imx_dma_rx_callback(void *cookie)
  730. {
  731. struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
  732. complete(&spi_imx->dma_rx_completion);
  733. }
  734. static void spi_imx_dma_tx_callback(void *cookie)
  735. {
  736. struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
  737. complete(&spi_imx->dma_tx_completion);
  738. }
  739. static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
  740. struct spi_transfer *transfer)
  741. {
  742. struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
  743. int ret;
  744. u32 dma;
  745. int left;
  746. struct spi_master *master = spi_imx->bitbang.master;
  747. struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
  748. if (tx) {
  749. desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
  750. tx->sgl, tx->nents, DMA_TO_DEVICE,
  751. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  752. if (!desc_tx)
  753. goto no_dma;
  754. desc_tx->callback = spi_imx_dma_tx_callback;
  755. desc_tx->callback_param = (void *)spi_imx;
  756. dmaengine_submit(desc_tx);
  757. }
  758. if (rx) {
  759. desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
  760. rx->sgl, rx->nents, DMA_FROM_DEVICE,
  761. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  762. if (!desc_rx)
  763. goto no_dma;
  764. desc_rx->callback = spi_imx_dma_rx_callback;
  765. desc_rx->callback_param = (void *)spi_imx;
  766. dmaengine_submit(desc_rx);
  767. }
  768. reinit_completion(&spi_imx->dma_rx_completion);
  769. reinit_completion(&spi_imx->dma_tx_completion);
  770. /* Trigger the cspi module. */
  771. spi_imx->dma_finished = 0;
  772. dma = readl(spi_imx->base + MX51_ECSPI_DMA);
  773. dma = dma & (~MX51_ECSPI_DMA_RXT_WML_MASK);
  774. /* Change RX_DMA_LENGTH trigger dma fetch tail data */
  775. left = transfer->len % spi_imx->rxt_wml;
  776. if (left)
  777. writel(dma | (left << MX51_ECSPI_DMA_RXT_WML_OFFSET),
  778. spi_imx->base + MX51_ECSPI_DMA);
  779. spi_imx->devtype_data->trigger(spi_imx);
  780. dma_async_issue_pending(master->dma_tx);
  781. dma_async_issue_pending(master->dma_rx);
  782. /* Wait SDMA to finish the data transfer.*/
  783. ret = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
  784. IMX_DMA_TIMEOUT);
  785. if (!ret) {
  786. pr_warn("%s %s: I/O Error in DMA TX\n",
  787. dev_driver_string(&master->dev),
  788. dev_name(&master->dev));
  789. dmaengine_terminate_all(master->dma_tx);
  790. } else {
  791. ret = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
  792. IMX_DMA_TIMEOUT);
  793. if (!ret) {
  794. pr_warn("%s %s: I/O Error in DMA RX\n",
  795. dev_driver_string(&master->dev),
  796. dev_name(&master->dev));
  797. spi_imx->devtype_data->reset(spi_imx);
  798. dmaengine_terminate_all(master->dma_rx);
  799. }
  800. writel(dma |
  801. spi_imx->rxt_wml << MX51_ECSPI_DMA_RXT_WML_OFFSET,
  802. spi_imx->base + MX51_ECSPI_DMA);
  803. }
  804. spi_imx->dma_finished = 1;
  805. spi_imx->devtype_data->trigger(spi_imx);
  806. if (!ret)
  807. ret = -ETIMEDOUT;
  808. else if (ret > 0)
  809. ret = transfer->len;
  810. return ret;
  811. no_dma:
  812. pr_warn_once("%s %s: DMA not available, falling back to PIO\n",
  813. dev_driver_string(&master->dev),
  814. dev_name(&master->dev));
  815. return -EAGAIN;
  816. }
  817. static int spi_imx_pio_transfer(struct spi_device *spi,
  818. struct spi_transfer *transfer)
  819. {
  820. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  821. spi_imx->tx_buf = transfer->tx_buf;
  822. spi_imx->rx_buf = transfer->rx_buf;
  823. spi_imx->count = transfer->len;
  824. spi_imx->txfifo = 0;
  825. reinit_completion(&spi_imx->xfer_done);
  826. spi_imx_push(spi_imx);
  827. spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
  828. wait_for_completion(&spi_imx->xfer_done);
  829. return transfer->len;
  830. }
  831. static int spi_imx_transfer(struct spi_device *spi,
  832. struct spi_transfer *transfer)
  833. {
  834. int ret;
  835. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  836. if (spi_imx->bitbang.master->can_dma &&
  837. spi_imx_can_dma(spi_imx->bitbang.master, spi, transfer)) {
  838. spi_imx->usedma = true;
  839. ret = spi_imx_dma_transfer(spi_imx, transfer);
  840. if (ret != -EAGAIN)
  841. return ret;
  842. }
  843. spi_imx->usedma = false;
  844. return spi_imx_pio_transfer(spi, transfer);
  845. }
  846. static int spi_imx_setup(struct spi_device *spi)
  847. {
  848. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  849. int gpio = spi_imx->chipselect[spi->chip_select];
  850. dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
  851. spi->mode, spi->bits_per_word, spi->max_speed_hz);
  852. if (gpio_is_valid(gpio))
  853. gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
  854. spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
  855. return 0;
  856. }
  857. static void spi_imx_cleanup(struct spi_device *spi)
  858. {
  859. }
  860. static int
  861. spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
  862. {
  863. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  864. int ret;
  865. ret = clk_enable(spi_imx->clk_per);
  866. if (ret)
  867. return ret;
  868. ret = clk_enable(spi_imx->clk_ipg);
  869. if (ret) {
  870. clk_disable(spi_imx->clk_per);
  871. return ret;
  872. }
  873. return 0;
  874. }
  875. static int
  876. spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
  877. {
  878. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  879. clk_disable(spi_imx->clk_ipg);
  880. clk_disable(spi_imx->clk_per);
  881. return 0;
  882. }
  883. static int spi_imx_probe(struct platform_device *pdev)
  884. {
  885. struct device_node *np = pdev->dev.of_node;
  886. const struct of_device_id *of_id =
  887. of_match_device(spi_imx_dt_ids, &pdev->dev);
  888. struct spi_imx_master *mxc_platform_info =
  889. dev_get_platdata(&pdev->dev);
  890. struct spi_master *master;
  891. struct spi_imx_data *spi_imx;
  892. struct resource *res;
  893. int i, ret, num_cs;
  894. if (!np && !mxc_platform_info) {
  895. dev_err(&pdev->dev, "can't get the platform data\n");
  896. return -EINVAL;
  897. }
  898. ret = of_property_read_u32(np, "fsl,spi-num-chipselects", &num_cs);
  899. if (ret < 0) {
  900. if (mxc_platform_info)
  901. num_cs = mxc_platform_info->num_chipselect;
  902. else
  903. return ret;
  904. }
  905. master = spi_alloc_master(&pdev->dev,
  906. sizeof(struct spi_imx_data) + sizeof(int) * num_cs);
  907. if (!master)
  908. return -ENOMEM;
  909. platform_set_drvdata(pdev, master);
  910. master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
  911. master->bus_num = pdev->id;
  912. master->num_chipselect = num_cs;
  913. spi_imx = spi_master_get_devdata(master);
  914. spi_imx->bitbang.master = master;
  915. for (i = 0; i < master->num_chipselect; i++) {
  916. int cs_gpio = of_get_named_gpio(np, "cs-gpios", i);
  917. if (!gpio_is_valid(cs_gpio) && mxc_platform_info)
  918. cs_gpio = mxc_platform_info->chipselect[i];
  919. spi_imx->chipselect[i] = cs_gpio;
  920. if (!gpio_is_valid(cs_gpio))
  921. continue;
  922. ret = devm_gpio_request(&pdev->dev, spi_imx->chipselect[i],
  923. DRIVER_NAME);
  924. if (ret) {
  925. dev_err(&pdev->dev, "can't get cs gpios\n");
  926. goto out_master_put;
  927. }
  928. }
  929. spi_imx->bitbang.chipselect = spi_imx_chipselect;
  930. spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
  931. spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
  932. spi_imx->bitbang.master->setup = spi_imx_setup;
  933. spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
  934. spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
  935. spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
  936. spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  937. init_completion(&spi_imx->xfer_done);
  938. spi_imx->devtype_data = of_id ? of_id->data :
  939. (struct spi_imx_devtype_data *) pdev->id_entry->driver_data;
  940. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  941. spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
  942. if (IS_ERR(spi_imx->base)) {
  943. ret = PTR_ERR(spi_imx->base);
  944. goto out_master_put;
  945. }
  946. spi_imx->irq = platform_get_irq(pdev, 0);
  947. if (spi_imx->irq < 0) {
  948. ret = spi_imx->irq;
  949. goto out_master_put;
  950. }
  951. ret = devm_request_irq(&pdev->dev, spi_imx->irq, spi_imx_isr, 0,
  952. dev_name(&pdev->dev), spi_imx);
  953. if (ret) {
  954. dev_err(&pdev->dev, "can't get irq%d: %d\n", spi_imx->irq, ret);
  955. goto out_master_put;
  956. }
  957. spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  958. if (IS_ERR(spi_imx->clk_ipg)) {
  959. ret = PTR_ERR(spi_imx->clk_ipg);
  960. goto out_master_put;
  961. }
  962. spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
  963. if (IS_ERR(spi_imx->clk_per)) {
  964. ret = PTR_ERR(spi_imx->clk_per);
  965. goto out_master_put;
  966. }
  967. ret = clk_prepare_enable(spi_imx->clk_per);
  968. if (ret)
  969. goto out_master_put;
  970. ret = clk_prepare_enable(spi_imx->clk_ipg);
  971. if (ret)
  972. goto out_put_per;
  973. spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
  974. /*
  975. * Only validated on i.mx6 now, can remove the constrain if validated on
  976. * other chips.
  977. */
  978. if (spi_imx->devtype_data == &imx51_ecspi_devtype_data
  979. && spi_imx_sdma_init(&pdev->dev, spi_imx, master, res))
  980. dev_err(&pdev->dev, "dma setup error,use pio instead\n");
  981. spi_imx->devtype_data->reset(spi_imx);
  982. spi_imx->devtype_data->intctrl(spi_imx, 0);
  983. master->dev.of_node = pdev->dev.of_node;
  984. ret = spi_bitbang_start(&spi_imx->bitbang);
  985. if (ret) {
  986. dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
  987. goto out_clk_put;
  988. }
  989. dev_info(&pdev->dev, "probed\n");
  990. clk_disable(spi_imx->clk_ipg);
  991. clk_disable(spi_imx->clk_per);
  992. return ret;
  993. out_clk_put:
  994. clk_disable_unprepare(spi_imx->clk_ipg);
  995. out_put_per:
  996. clk_disable_unprepare(spi_imx->clk_per);
  997. out_master_put:
  998. spi_master_put(master);
  999. return ret;
  1000. }
  1001. static int spi_imx_remove(struct platform_device *pdev)
  1002. {
  1003. struct spi_master *master = platform_get_drvdata(pdev);
  1004. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  1005. spi_bitbang_stop(&spi_imx->bitbang);
  1006. writel(0, spi_imx->base + MXC_CSPICTRL);
  1007. clk_unprepare(spi_imx->clk_ipg);
  1008. clk_unprepare(spi_imx->clk_per);
  1009. spi_imx_sdma_exit(spi_imx);
  1010. spi_master_put(master);
  1011. return 0;
  1012. }
  1013. static struct platform_driver spi_imx_driver = {
  1014. .driver = {
  1015. .name = DRIVER_NAME,
  1016. .owner = THIS_MODULE,
  1017. .of_match_table = spi_imx_dt_ids,
  1018. },
  1019. .id_table = spi_imx_devtype,
  1020. .probe = spi_imx_probe,
  1021. .remove = spi_imx_remove,
  1022. };
  1023. module_platform_driver(spi_imx_driver);
  1024. MODULE_DESCRIPTION("SPI Master Controller driver");
  1025. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  1026. MODULE_LICENSE("GPL");
  1027. MODULE_ALIAS("platform:" DRIVER_NAME);