spi-coldfire-qspi.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534
  1. /*
  2. * Freescale/Motorola Coldfire Queued SPI driver
  3. *
  4. * Copyright 2010 Steven King <sfking@fdwdc.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA
  19. *
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/errno.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/sched.h>
  27. #include <linux/delay.h>
  28. #include <linux/io.h>
  29. #include <linux/clk.h>
  30. #include <linux/err.h>
  31. #include <linux/spi/spi.h>
  32. #include <linux/pm_runtime.h>
  33. #include <asm/coldfire.h>
  34. #include <asm/mcfsim.h>
  35. #include <asm/mcfqspi.h>
  36. #define DRIVER_NAME "mcfqspi"
  37. #define MCFQSPI_BUSCLK (MCF_BUSCLK / 2)
  38. #define MCFQSPI_QMR 0x00
  39. #define MCFQSPI_QMR_MSTR 0x8000
  40. #define MCFQSPI_QMR_CPOL 0x0200
  41. #define MCFQSPI_QMR_CPHA 0x0100
  42. #define MCFQSPI_QDLYR 0x04
  43. #define MCFQSPI_QDLYR_SPE 0x8000
  44. #define MCFQSPI_QWR 0x08
  45. #define MCFQSPI_QWR_HALT 0x8000
  46. #define MCFQSPI_QWR_WREN 0x4000
  47. #define MCFQSPI_QWR_CSIV 0x1000
  48. #define MCFQSPI_QIR 0x0C
  49. #define MCFQSPI_QIR_WCEFB 0x8000
  50. #define MCFQSPI_QIR_ABRTB 0x4000
  51. #define MCFQSPI_QIR_ABRTL 0x1000
  52. #define MCFQSPI_QIR_WCEFE 0x0800
  53. #define MCFQSPI_QIR_ABRTE 0x0400
  54. #define MCFQSPI_QIR_SPIFE 0x0100
  55. #define MCFQSPI_QIR_WCEF 0x0008
  56. #define MCFQSPI_QIR_ABRT 0x0004
  57. #define MCFQSPI_QIR_SPIF 0x0001
  58. #define MCFQSPI_QAR 0x010
  59. #define MCFQSPI_QAR_TXBUF 0x00
  60. #define MCFQSPI_QAR_RXBUF 0x10
  61. #define MCFQSPI_QAR_CMDBUF 0x20
  62. #define MCFQSPI_QDR 0x014
  63. #define MCFQSPI_QCR 0x014
  64. #define MCFQSPI_QCR_CONT 0x8000
  65. #define MCFQSPI_QCR_BITSE 0x4000
  66. #define MCFQSPI_QCR_DT 0x2000
  67. struct mcfqspi {
  68. void __iomem *iobase;
  69. int irq;
  70. struct clk *clk;
  71. struct mcfqspi_cs_control *cs_control;
  72. wait_queue_head_t waitq;
  73. };
  74. static void mcfqspi_wr_qmr(struct mcfqspi *mcfqspi, u16 val)
  75. {
  76. writew(val, mcfqspi->iobase + MCFQSPI_QMR);
  77. }
  78. static void mcfqspi_wr_qdlyr(struct mcfqspi *mcfqspi, u16 val)
  79. {
  80. writew(val, mcfqspi->iobase + MCFQSPI_QDLYR);
  81. }
  82. static u16 mcfqspi_rd_qdlyr(struct mcfqspi *mcfqspi)
  83. {
  84. return readw(mcfqspi->iobase + MCFQSPI_QDLYR);
  85. }
  86. static void mcfqspi_wr_qwr(struct mcfqspi *mcfqspi, u16 val)
  87. {
  88. writew(val, mcfqspi->iobase + MCFQSPI_QWR);
  89. }
  90. static void mcfqspi_wr_qir(struct mcfqspi *mcfqspi, u16 val)
  91. {
  92. writew(val, mcfqspi->iobase + MCFQSPI_QIR);
  93. }
  94. static void mcfqspi_wr_qar(struct mcfqspi *mcfqspi, u16 val)
  95. {
  96. writew(val, mcfqspi->iobase + MCFQSPI_QAR);
  97. }
  98. static void mcfqspi_wr_qdr(struct mcfqspi *mcfqspi, u16 val)
  99. {
  100. writew(val, mcfqspi->iobase + MCFQSPI_QDR);
  101. }
  102. static u16 mcfqspi_rd_qdr(struct mcfqspi *mcfqspi)
  103. {
  104. return readw(mcfqspi->iobase + MCFQSPI_QDR);
  105. }
  106. static void mcfqspi_cs_select(struct mcfqspi *mcfqspi, u8 chip_select,
  107. bool cs_high)
  108. {
  109. mcfqspi->cs_control->select(mcfqspi->cs_control, chip_select, cs_high);
  110. }
  111. static void mcfqspi_cs_deselect(struct mcfqspi *mcfqspi, u8 chip_select,
  112. bool cs_high)
  113. {
  114. mcfqspi->cs_control->deselect(mcfqspi->cs_control, chip_select, cs_high);
  115. }
  116. static int mcfqspi_cs_setup(struct mcfqspi *mcfqspi)
  117. {
  118. return (mcfqspi->cs_control->setup) ?
  119. mcfqspi->cs_control->setup(mcfqspi->cs_control) : 0;
  120. }
  121. static void mcfqspi_cs_teardown(struct mcfqspi *mcfqspi)
  122. {
  123. if (mcfqspi->cs_control->teardown)
  124. mcfqspi->cs_control->teardown(mcfqspi->cs_control);
  125. }
  126. static u8 mcfqspi_qmr_baud(u32 speed_hz)
  127. {
  128. return clamp((MCFQSPI_BUSCLK + speed_hz - 1) / speed_hz, 2u, 255u);
  129. }
  130. static bool mcfqspi_qdlyr_spe(struct mcfqspi *mcfqspi)
  131. {
  132. return mcfqspi_rd_qdlyr(mcfqspi) & MCFQSPI_QDLYR_SPE;
  133. }
  134. static irqreturn_t mcfqspi_irq_handler(int this_irq, void *dev_id)
  135. {
  136. struct mcfqspi *mcfqspi = dev_id;
  137. /* clear interrupt */
  138. mcfqspi_wr_qir(mcfqspi, MCFQSPI_QIR_SPIFE | MCFQSPI_QIR_SPIF);
  139. wake_up(&mcfqspi->waitq);
  140. return IRQ_HANDLED;
  141. }
  142. static void mcfqspi_transfer_msg8(struct mcfqspi *mcfqspi, unsigned count,
  143. const u8 *txbuf, u8 *rxbuf)
  144. {
  145. unsigned i, n, offset = 0;
  146. n = min(count, 16u);
  147. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_CMDBUF);
  148. for (i = 0; i < n; ++i)
  149. mcfqspi_wr_qdr(mcfqspi, MCFQSPI_QCR_BITSE);
  150. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_TXBUF);
  151. if (txbuf)
  152. for (i = 0; i < n; ++i)
  153. mcfqspi_wr_qdr(mcfqspi, *txbuf++);
  154. else
  155. for (i = 0; i < count; ++i)
  156. mcfqspi_wr_qdr(mcfqspi, 0);
  157. count -= n;
  158. if (count) {
  159. u16 qwr = 0xf08;
  160. mcfqspi_wr_qwr(mcfqspi, 0x700);
  161. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  162. do {
  163. wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
  164. mcfqspi_wr_qwr(mcfqspi, qwr);
  165. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  166. if (rxbuf) {
  167. mcfqspi_wr_qar(mcfqspi,
  168. MCFQSPI_QAR_RXBUF + offset);
  169. for (i = 0; i < 8; ++i)
  170. *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
  171. }
  172. n = min(count, 8u);
  173. if (txbuf) {
  174. mcfqspi_wr_qar(mcfqspi,
  175. MCFQSPI_QAR_TXBUF + offset);
  176. for (i = 0; i < n; ++i)
  177. mcfqspi_wr_qdr(mcfqspi, *txbuf++);
  178. }
  179. qwr = (offset ? 0x808 : 0) + ((n - 1) << 8);
  180. offset ^= 8;
  181. count -= n;
  182. } while (count);
  183. wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
  184. mcfqspi_wr_qwr(mcfqspi, qwr);
  185. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  186. if (rxbuf) {
  187. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_RXBUF + offset);
  188. for (i = 0; i < 8; ++i)
  189. *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
  190. offset ^= 8;
  191. }
  192. } else {
  193. mcfqspi_wr_qwr(mcfqspi, (n - 1) << 8);
  194. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  195. }
  196. wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
  197. if (rxbuf) {
  198. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_RXBUF + offset);
  199. for (i = 0; i < n; ++i)
  200. *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
  201. }
  202. }
  203. static void mcfqspi_transfer_msg16(struct mcfqspi *mcfqspi, unsigned count,
  204. const u16 *txbuf, u16 *rxbuf)
  205. {
  206. unsigned i, n, offset = 0;
  207. n = min(count, 16u);
  208. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_CMDBUF);
  209. for (i = 0; i < n; ++i)
  210. mcfqspi_wr_qdr(mcfqspi, MCFQSPI_QCR_BITSE);
  211. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_TXBUF);
  212. if (txbuf)
  213. for (i = 0; i < n; ++i)
  214. mcfqspi_wr_qdr(mcfqspi, *txbuf++);
  215. else
  216. for (i = 0; i < count; ++i)
  217. mcfqspi_wr_qdr(mcfqspi, 0);
  218. count -= n;
  219. if (count) {
  220. u16 qwr = 0xf08;
  221. mcfqspi_wr_qwr(mcfqspi, 0x700);
  222. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  223. do {
  224. wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
  225. mcfqspi_wr_qwr(mcfqspi, qwr);
  226. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  227. if (rxbuf) {
  228. mcfqspi_wr_qar(mcfqspi,
  229. MCFQSPI_QAR_RXBUF + offset);
  230. for (i = 0; i < 8; ++i)
  231. *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
  232. }
  233. n = min(count, 8u);
  234. if (txbuf) {
  235. mcfqspi_wr_qar(mcfqspi,
  236. MCFQSPI_QAR_TXBUF + offset);
  237. for (i = 0; i < n; ++i)
  238. mcfqspi_wr_qdr(mcfqspi, *txbuf++);
  239. }
  240. qwr = (offset ? 0x808 : 0x000) + ((n - 1) << 8);
  241. offset ^= 8;
  242. count -= n;
  243. } while (count);
  244. wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
  245. mcfqspi_wr_qwr(mcfqspi, qwr);
  246. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  247. if (rxbuf) {
  248. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_RXBUF + offset);
  249. for (i = 0; i < 8; ++i)
  250. *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
  251. offset ^= 8;
  252. }
  253. } else {
  254. mcfqspi_wr_qwr(mcfqspi, (n - 1) << 8);
  255. mcfqspi_wr_qdlyr(mcfqspi, MCFQSPI_QDLYR_SPE);
  256. }
  257. wait_event(mcfqspi->waitq, !mcfqspi_qdlyr_spe(mcfqspi));
  258. if (rxbuf) {
  259. mcfqspi_wr_qar(mcfqspi, MCFQSPI_QAR_RXBUF + offset);
  260. for (i = 0; i < n; ++i)
  261. *rxbuf++ = mcfqspi_rd_qdr(mcfqspi);
  262. }
  263. }
  264. static void mcfqspi_set_cs(struct spi_device *spi, bool enable)
  265. {
  266. struct mcfqspi *mcfqspi = spi_master_get_devdata(spi->master);
  267. bool cs_high = spi->mode & SPI_CS_HIGH;
  268. if (enable)
  269. mcfqspi_cs_select(mcfqspi, spi->chip_select, cs_high);
  270. else
  271. mcfqspi_cs_deselect(mcfqspi, spi->chip_select, cs_high);
  272. }
  273. static int mcfqspi_transfer_one(struct spi_master *master,
  274. struct spi_device *spi,
  275. struct spi_transfer *t)
  276. {
  277. struct mcfqspi *mcfqspi = spi_master_get_devdata(master);
  278. u16 qmr = MCFQSPI_QMR_MSTR;
  279. qmr |= t->bits_per_word << 10;
  280. if (spi->mode & SPI_CPHA)
  281. qmr |= MCFQSPI_QMR_CPHA;
  282. if (spi->mode & SPI_CPOL)
  283. qmr |= MCFQSPI_QMR_CPOL;
  284. qmr |= mcfqspi_qmr_baud(t->speed_hz);
  285. mcfqspi_wr_qmr(mcfqspi, qmr);
  286. mcfqspi_wr_qir(mcfqspi, MCFQSPI_QIR_SPIFE);
  287. if (t->bits_per_word == 8)
  288. mcfqspi_transfer_msg8(mcfqspi, t->len, t->tx_buf, t->rx_buf);
  289. else
  290. mcfqspi_transfer_msg16(mcfqspi, t->len / 2, t->tx_buf,
  291. t->rx_buf);
  292. mcfqspi_wr_qir(mcfqspi, 0);
  293. return 0;
  294. }
  295. static int mcfqspi_setup(struct spi_device *spi)
  296. {
  297. mcfqspi_cs_deselect(spi_master_get_devdata(spi->master),
  298. spi->chip_select, spi->mode & SPI_CS_HIGH);
  299. dev_dbg(&spi->dev,
  300. "bits per word %d, chip select %d, speed %d KHz\n",
  301. spi->bits_per_word, spi->chip_select,
  302. (MCFQSPI_BUSCLK / mcfqspi_qmr_baud(spi->max_speed_hz))
  303. / 1000);
  304. return 0;
  305. }
  306. static int mcfqspi_probe(struct platform_device *pdev)
  307. {
  308. struct spi_master *master;
  309. struct mcfqspi *mcfqspi;
  310. struct resource *res;
  311. struct mcfqspi_platform_data *pdata;
  312. int status;
  313. pdata = dev_get_platdata(&pdev->dev);
  314. if (!pdata) {
  315. dev_dbg(&pdev->dev, "platform data is missing\n");
  316. return -ENOENT;
  317. }
  318. if (!pdata->cs_control) {
  319. dev_dbg(&pdev->dev, "pdata->cs_control is NULL\n");
  320. return -EINVAL;
  321. }
  322. master = spi_alloc_master(&pdev->dev, sizeof(*mcfqspi));
  323. if (master == NULL) {
  324. dev_dbg(&pdev->dev, "spi_alloc_master failed\n");
  325. return -ENOMEM;
  326. }
  327. mcfqspi = spi_master_get_devdata(master);
  328. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  329. mcfqspi->iobase = devm_ioremap_resource(&pdev->dev, res);
  330. if (IS_ERR(mcfqspi->iobase)) {
  331. status = PTR_ERR(mcfqspi->iobase);
  332. goto fail0;
  333. }
  334. mcfqspi->irq = platform_get_irq(pdev, 0);
  335. if (mcfqspi->irq < 0) {
  336. dev_dbg(&pdev->dev, "platform_get_irq failed\n");
  337. status = -ENXIO;
  338. goto fail0;
  339. }
  340. status = devm_request_irq(&pdev->dev, mcfqspi->irq, mcfqspi_irq_handler,
  341. 0, pdev->name, mcfqspi);
  342. if (status) {
  343. dev_dbg(&pdev->dev, "request_irq failed\n");
  344. goto fail0;
  345. }
  346. mcfqspi->clk = devm_clk_get(&pdev->dev, "qspi_clk");
  347. if (IS_ERR(mcfqspi->clk)) {
  348. dev_dbg(&pdev->dev, "clk_get failed\n");
  349. status = PTR_ERR(mcfqspi->clk);
  350. goto fail0;
  351. }
  352. clk_enable(mcfqspi->clk);
  353. master->bus_num = pdata->bus_num;
  354. master->num_chipselect = pdata->num_chipselect;
  355. mcfqspi->cs_control = pdata->cs_control;
  356. status = mcfqspi_cs_setup(mcfqspi);
  357. if (status) {
  358. dev_dbg(&pdev->dev, "error initializing cs_control\n");
  359. goto fail1;
  360. }
  361. init_waitqueue_head(&mcfqspi->waitq);
  362. master->mode_bits = SPI_CS_HIGH | SPI_CPOL | SPI_CPHA;
  363. master->bits_per_word_mask = SPI_BPW_RANGE_MASK(8, 16);
  364. master->setup = mcfqspi_setup;
  365. master->set_cs = mcfqspi_set_cs;
  366. master->transfer_one = mcfqspi_transfer_one;
  367. master->auto_runtime_pm = true;
  368. platform_set_drvdata(pdev, master);
  369. status = devm_spi_register_master(&pdev->dev, master);
  370. if (status) {
  371. dev_dbg(&pdev->dev, "spi_register_master failed\n");
  372. goto fail2;
  373. }
  374. pm_runtime_enable(&pdev->dev);
  375. dev_info(&pdev->dev, "Coldfire QSPI bus driver\n");
  376. return 0;
  377. fail2:
  378. mcfqspi_cs_teardown(mcfqspi);
  379. fail1:
  380. clk_disable(mcfqspi->clk);
  381. fail0:
  382. spi_master_put(master);
  383. dev_dbg(&pdev->dev, "Coldfire QSPI probe failed\n");
  384. return status;
  385. }
  386. static int mcfqspi_remove(struct platform_device *pdev)
  387. {
  388. struct spi_master *master = platform_get_drvdata(pdev);
  389. struct mcfqspi *mcfqspi = spi_master_get_devdata(master);
  390. pm_runtime_disable(&pdev->dev);
  391. /* disable the hardware (set the baud rate to 0) */
  392. mcfqspi_wr_qmr(mcfqspi, MCFQSPI_QMR_MSTR);
  393. mcfqspi_cs_teardown(mcfqspi);
  394. clk_disable(mcfqspi->clk);
  395. return 0;
  396. }
  397. #ifdef CONFIG_PM_SLEEP
  398. static int mcfqspi_suspend(struct device *dev)
  399. {
  400. struct spi_master *master = dev_get_drvdata(dev);
  401. struct mcfqspi *mcfqspi = spi_master_get_devdata(master);
  402. int ret;
  403. ret = spi_master_suspend(master);
  404. if (ret)
  405. return ret;
  406. clk_disable(mcfqspi->clk);
  407. return 0;
  408. }
  409. static int mcfqspi_resume(struct device *dev)
  410. {
  411. struct spi_master *master = dev_get_drvdata(dev);
  412. struct mcfqspi *mcfqspi = spi_master_get_devdata(master);
  413. clk_enable(mcfqspi->clk);
  414. return spi_master_resume(master);
  415. }
  416. #endif
  417. #ifdef CONFIG_PM_RUNTIME
  418. static int mcfqspi_runtime_suspend(struct device *dev)
  419. {
  420. struct spi_master *master = dev_get_drvdata(dev);
  421. struct mcfqspi *mcfqspi = spi_master_get_devdata(master);
  422. clk_disable(mcfqspi->clk);
  423. return 0;
  424. }
  425. static int mcfqspi_runtime_resume(struct device *dev)
  426. {
  427. struct spi_master *master = dev_get_drvdata(dev);
  428. struct mcfqspi *mcfqspi = spi_master_get_devdata(master);
  429. clk_enable(mcfqspi->clk);
  430. return 0;
  431. }
  432. #endif
  433. static const struct dev_pm_ops mcfqspi_pm = {
  434. SET_SYSTEM_SLEEP_PM_OPS(mcfqspi_suspend, mcfqspi_resume)
  435. SET_RUNTIME_PM_OPS(mcfqspi_runtime_suspend, mcfqspi_runtime_resume,
  436. NULL)
  437. };
  438. static struct platform_driver mcfqspi_driver = {
  439. .driver.name = DRIVER_NAME,
  440. .driver.owner = THIS_MODULE,
  441. .driver.pm = &mcfqspi_pm,
  442. .probe = mcfqspi_probe,
  443. .remove = mcfqspi_remove,
  444. };
  445. module_platform_driver(mcfqspi_driver);
  446. MODULE_AUTHOR("Steven King <sfking@fdwdc.com>");
  447. MODULE_DESCRIPTION("Coldfire QSPI Controller Driver");
  448. MODULE_LICENSE("GPL");
  449. MODULE_ALIAS("platform:" DRIVER_NAME);