mpi2_ioc.h 85 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706
  1. /*
  2. * Copyright (c) 2000-2014 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2_ioc.h
  6. * Title: MPI IOC, Port, Event, FW Download, and FW Upload messages
  7. * Creation Date: October 11, 2006
  8. *
  9. * mpi2_ioc.h Version: 02.00.23
  10. *
  11. * Version History
  12. * ---------------
  13. *
  14. * Date Version Description
  15. * -------- -------- ------------------------------------------------------
  16. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  17. * 06-04-07 02.00.01 In IOCFacts Reply structure, renamed MaxDevices to
  18. * MaxTargets.
  19. * Added TotalImageSize field to FWDownload Request.
  20. * Added reserved words to FWUpload Request.
  21. * 06-26-07 02.00.02 Added IR Configuration Change List Event.
  22. * 08-31-07 02.00.03 Removed SystemReplyQueueDepth field from the IOCInit
  23. * request and replaced it with
  24. * ReplyDescriptorPostQueueDepth and ReplyFreeQueueDepth.
  25. * Replaced the MinReplyQueueDepth field of the IOCFacts
  26. * reply with MaxReplyDescriptorPostQueueDepth.
  27. * Added MPI2_RDPQ_DEPTH_MIN define to specify the minimum
  28. * depth for the Reply Descriptor Post Queue.
  29. * Added SASAddress field to Initiator Device Table
  30. * Overflow Event data.
  31. * 10-31-07 02.00.04 Added ReasonCode MPI2_EVENT_SAS_INIT_RC_NOT_RESPONDING
  32. * for SAS Initiator Device Status Change Event data.
  33. * Modified Reason Code defines for SAS Topology Change
  34. * List Event data, including adding a bit for PHY Vacant
  35. * status, and adding a mask for the Reason Code.
  36. * Added define for
  37. * MPI2_EVENT_SAS_TOPO_ES_DELAY_NOT_RESPONDING.
  38. * Added define for MPI2_EXT_IMAGE_TYPE_MEGARAID.
  39. * 12-18-07 02.00.05 Added Boot Status defines for the IOCExceptions field of
  40. * the IOCFacts Reply.
  41. * Removed MPI2_IOCFACTS_CAPABILITY_EXTENDED_BUFFER define.
  42. * Moved MPI2_VERSION_UNION to mpi2.h.
  43. * Changed MPI2_EVENT_NOTIFICATION_REQUEST to use masks
  44. * instead of enables, and added SASBroadcastPrimitiveMasks
  45. * field.
  46. * Added Log Entry Added Event and related structure.
  47. * 02-29-08 02.00.06 Added define MPI2_IOCFACTS_CAPABILITY_INTEGRATED_RAID.
  48. * Removed define MPI2_IOCFACTS_PROTOCOL_SMP_TARGET.
  49. * Added MaxVolumes and MaxPersistentEntries fields to
  50. * IOCFacts reply.
  51. * Added ProtocalFlags and IOCCapabilities fields to
  52. * MPI2_FW_IMAGE_HEADER.
  53. * Removed MPI2_PORTENABLE_FLAGS_ENABLE_SINGLE_PORT.
  54. * 03-03-08 02.00.07 Fixed MPI2_FW_IMAGE_HEADER by changing Reserved26 to
  55. * a U16 (from a U32).
  56. * Removed extra 's' from EventMasks name.
  57. * 06-27-08 02.00.08 Fixed an offset in a comment.
  58. * 10-02-08 02.00.09 Removed SystemReplyFrameSize from MPI2_IOC_INIT_REQUEST.
  59. * Removed CurReplyFrameSize from MPI2_IOC_FACTS_REPLY and
  60. * renamed MinReplyFrameSize to ReplyFrameSize.
  61. * Added MPI2_IOCFACTS_EXCEPT_IR_FOREIGN_CONFIG_MAX.
  62. * Added two new RAIDOperation values for Integrated RAID
  63. * Operations Status Event data.
  64. * Added four new IR Configuration Change List Event data
  65. * ReasonCode values.
  66. * Added two new ReasonCode defines for SAS Device Status
  67. * Change Event data.
  68. * Added three new DiscoveryStatus bits for the SAS
  69. * Discovery event data.
  70. * Added Multiplexing Status Change bit to the PhyStatus
  71. * field of the SAS Topology Change List event data.
  72. * Removed define for MPI2_INIT_IMAGE_BOOTFLAGS_XMEMCOPY.
  73. * BootFlags are now product-specific.
  74. * Added defines for the indivdual signature bytes
  75. * for MPI2_INIT_IMAGE_FOOTER.
  76. * 01-19-09 02.00.10 Added MPI2_IOCFACTS_CAPABILITY_EVENT_REPLAY define.
  77. * Added MPI2_EVENT_SAS_DISC_DS_DOWNSTREAM_INITIATOR
  78. * define.
  79. * Added MPI2_EVENT_SAS_DEV_STAT_RC_SATA_INIT_FAILURE
  80. * define.
  81. * Removed MPI2_EVENT_SAS_DISC_DS_SATA_INIT_FAILURE define.
  82. * 05-06-09 02.00.11 Added MPI2_IOCFACTS_CAPABILITY_RAID_ACCELERATOR define.
  83. * Added MPI2_IOCFACTS_CAPABILITY_MSI_X_INDEX define.
  84. * Added two new reason codes for SAS Device Status Change
  85. * Event.
  86. * Added new event: SAS PHY Counter.
  87. * 07-30-09 02.00.12 Added GPIO Interrupt event define and structure.
  88. * Added MPI2_IOCFACTS_CAPABILITY_EXTENDED_BUFFER define.
  89. * Added new product id family for 2208.
  90. * 10-28-09 02.00.13 Added HostMSIxVectors field to MPI2_IOC_INIT_REQUEST.
  91. * Added MaxMSIxVectors field to MPI2_IOC_FACTS_REPLY.
  92. * Added MinDevHandle field to MPI2_IOC_FACTS_REPLY.
  93. * Added MPI2_IOCFACTS_CAPABILITY_HOST_BASED_DISCOVERY.
  94. * Added MPI2_EVENT_HOST_BASED_DISCOVERY_PHY define.
  95. * Added MPI2_EVENT_SAS_TOPO_ES_NO_EXPANDER define.
  96. * Added Host Based Discovery Phy Event data.
  97. * Added defines for ProductID Product field
  98. * (MPI2_FW_HEADER_PID_).
  99. * Modified values for SAS ProductID Family
  100. * (MPI2_FW_HEADER_PID_FAMILY_).
  101. * 02-10-10 02.00.14 Added SAS Quiesce Event structure and defines.
  102. * Added PowerManagementControl Request structures and
  103. * defines.
  104. * 05-12-10 02.00.15 Marked Task Set Full Event as obsolete.
  105. * Added MPI2_EVENT_SAS_TOPO_LR_UNSUPPORTED_PHY define.
  106. * 11-10-10 02.00.16 Added MPI2_FW_DOWNLOAD_ITYPE_MIN_PRODUCT_SPECIFIC.
  107. * 02-23-11 02.00.17 Added SAS NOTIFY Primitive event, and added
  108. * SASNotifyPrimitiveMasks field to
  109. * MPI2_EVENT_NOTIFICATION_REQUEST.
  110. * Added Temperature Threshold Event.
  111. * Added Host Message Event.
  112. * Added Send Host Message request and reply.
  113. * 05-25-11 02.00.18 For Extended Image Header, added
  114. * MPI2_EXT_IMAGE_TYPE_MIN_PRODUCT_SPECIFIC and
  115. * MPI2_EXT_IMAGE_TYPE_MAX_PRODUCT_SPECIFIC defines.
  116. * Deprecated MPI2_EXT_IMAGE_TYPE_MAX define.
  117. * 08-24-11 02.00.19 Added PhysicalPort field to
  118. * MPI2_EVENT_DATA_SAS_DEVICE_STATUS_CHANGE structure.
  119. * Marked MPI2_PM_CONTROL_FEATURE_PCIE_LINK as obsolete.
  120. * 03-29-12 02.00.21 Added a product specific range to event values.
  121. * 07-26-12 02.00.22 Added MPI2_IOCFACTS_EXCEPT_PARTIAL_MEMORY_FAILURE.
  122. * Added ElapsedSeconds field to
  123. * MPI2_EVENT_DATA_IR_OPERATION_STATUS.
  124. * 08-19-13 02.00.23 For IOCInit, added MPI2_IOCINIT_MSGFLAG_RDPQ_ARRAY_MODE
  125. * and MPI2_IOC_INIT_RDPQ_ARRAY_ENTRY.
  126. * Added MPI2_IOCFACTS_CAPABILITY_RDPQ_ARRAY_CAPABLE.
  127. * Added MPI2_FW_DOWNLOAD_ITYPE_PUBLIC_KEY.
  128. * Added Encrypted Hash Extended Image.
  129. * --------------------------------------------------------------------------
  130. */
  131. #ifndef MPI2_IOC_H
  132. #define MPI2_IOC_H
  133. /*****************************************************************************
  134. *
  135. * IOC Messages
  136. *
  137. *****************************************************************************/
  138. /****************************************************************************
  139. * IOCInit message
  140. ****************************************************************************/
  141. /* IOCInit Request message */
  142. typedef struct _MPI2_IOC_INIT_REQUEST
  143. {
  144. U8 WhoInit; /* 0x00 */
  145. U8 Reserved1; /* 0x01 */
  146. U8 ChainOffset; /* 0x02 */
  147. U8 Function; /* 0x03 */
  148. U16 Reserved2; /* 0x04 */
  149. U8 Reserved3; /* 0x06 */
  150. U8 MsgFlags; /* 0x07 */
  151. U8 VP_ID; /* 0x08 */
  152. U8 VF_ID; /* 0x09 */
  153. U16 Reserved4; /* 0x0A */
  154. U16 MsgVersion; /* 0x0C */
  155. U16 HeaderVersion; /* 0x0E */
  156. U32 Reserved5; /* 0x10 */
  157. U16 Reserved6; /* 0x14 */
  158. U8 Reserved7; /* 0x16 */
  159. U8 HostMSIxVectors; /* 0x17 */
  160. U16 Reserved8; /* 0x18 */
  161. U16 SystemRequestFrameSize; /* 0x1A */
  162. U16 ReplyDescriptorPostQueueDepth; /* 0x1C */
  163. U16 ReplyFreeQueueDepth; /* 0x1E */
  164. U32 SenseBufferAddressHigh; /* 0x20 */
  165. U32 SystemReplyAddressHigh; /* 0x24 */
  166. U64 SystemRequestFrameBaseAddress; /* 0x28 */
  167. U64 ReplyDescriptorPostQueueAddress;/* 0x30 */
  168. U64 ReplyFreeQueueAddress; /* 0x38 */
  169. U64 TimeStamp; /* 0x40 */
  170. } MPI2_IOC_INIT_REQUEST, MPI2_POINTER PTR_MPI2_IOC_INIT_REQUEST,
  171. Mpi2IOCInitRequest_t, MPI2_POINTER pMpi2IOCInitRequest_t;
  172. /* WhoInit values */
  173. #define MPI2_WHOINIT_NOT_INITIALIZED (0x00)
  174. #define MPI2_WHOINIT_SYSTEM_BIOS (0x01)
  175. #define MPI2_WHOINIT_ROM_BIOS (0x02)
  176. #define MPI2_WHOINIT_PCI_PEER (0x03)
  177. #define MPI2_WHOINIT_HOST_DRIVER (0x04)
  178. #define MPI2_WHOINIT_MANUFACTURER (0x05)
  179. /* MsgFlags */
  180. #define MPI2_IOCINIT_MSGFLAG_RDPQ_ARRAY_MODE (0x01)
  181. /* MsgVersion */
  182. #define MPI2_IOCINIT_MSGVERSION_MAJOR_MASK (0xFF00)
  183. #define MPI2_IOCINIT_MSGVERSION_MAJOR_SHIFT (8)
  184. #define MPI2_IOCINIT_MSGVERSION_MINOR_MASK (0x00FF)
  185. #define MPI2_IOCINIT_MSGVERSION_MINOR_SHIFT (0)
  186. /* HeaderVersion */
  187. #define MPI2_IOCINIT_HDRVERSION_UNIT_MASK (0xFF00)
  188. #define MPI2_IOCINIT_HDRVERSION_UNIT_SHIFT (8)
  189. #define MPI2_IOCINIT_HDRVERSION_DEV_MASK (0x00FF)
  190. #define MPI2_IOCINIT_HDRVERSION_DEV_SHIFT (0)
  191. /* minimum depth for a Reply Descriptor Post Queue */
  192. #define MPI2_RDPQ_DEPTH_MIN (16)
  193. /* Reply Descriptor Post Queue Array Entry */
  194. typedef struct _MPI2_IOC_INIT_RDPQ_ARRAY_ENTRY {
  195. U64 RDPQBaseAddress; /* 0x00 */
  196. U32 Reserved1; /* 0x08 */
  197. U32 Reserved2; /* 0x0C */
  198. } MPI2_IOC_INIT_RDPQ_ARRAY_ENTRY,
  199. MPI2_POINTER PTR_MPI2_IOC_INIT_RDPQ_ARRAY_ENTRY,
  200. Mpi2IOCInitRDPQArrayEntry, MPI2_POINTER pMpi2IOCInitRDPQArrayEntry;
  201. /* IOCInit Reply message */
  202. typedef struct _MPI2_IOC_INIT_REPLY
  203. {
  204. U8 WhoInit; /* 0x00 */
  205. U8 Reserved1; /* 0x01 */
  206. U8 MsgLength; /* 0x02 */
  207. U8 Function; /* 0x03 */
  208. U16 Reserved2; /* 0x04 */
  209. U8 Reserved3; /* 0x06 */
  210. U8 MsgFlags; /* 0x07 */
  211. U8 VP_ID; /* 0x08 */
  212. U8 VF_ID; /* 0x09 */
  213. U16 Reserved4; /* 0x0A */
  214. U16 Reserved5; /* 0x0C */
  215. U16 IOCStatus; /* 0x0E */
  216. U32 IOCLogInfo; /* 0x10 */
  217. } MPI2_IOC_INIT_REPLY, MPI2_POINTER PTR_MPI2_IOC_INIT_REPLY,
  218. Mpi2IOCInitReply_t, MPI2_POINTER pMpi2IOCInitReply_t;
  219. /****************************************************************************
  220. * IOCFacts message
  221. ****************************************************************************/
  222. /* IOCFacts Request message */
  223. typedef struct _MPI2_IOC_FACTS_REQUEST
  224. {
  225. U16 Reserved1; /* 0x00 */
  226. U8 ChainOffset; /* 0x02 */
  227. U8 Function; /* 0x03 */
  228. U16 Reserved2; /* 0x04 */
  229. U8 Reserved3; /* 0x06 */
  230. U8 MsgFlags; /* 0x07 */
  231. U8 VP_ID; /* 0x08 */
  232. U8 VF_ID; /* 0x09 */
  233. U16 Reserved4; /* 0x0A */
  234. } MPI2_IOC_FACTS_REQUEST, MPI2_POINTER PTR_MPI2_IOC_FACTS_REQUEST,
  235. Mpi2IOCFactsRequest_t, MPI2_POINTER pMpi2IOCFactsRequest_t;
  236. /* IOCFacts Reply message */
  237. typedef struct _MPI2_IOC_FACTS_REPLY
  238. {
  239. U16 MsgVersion; /* 0x00 */
  240. U8 MsgLength; /* 0x02 */
  241. U8 Function; /* 0x03 */
  242. U16 HeaderVersion; /* 0x04 */
  243. U8 IOCNumber; /* 0x06 */
  244. U8 MsgFlags; /* 0x07 */
  245. U8 VP_ID; /* 0x08 */
  246. U8 VF_ID; /* 0x09 */
  247. U16 Reserved1; /* 0x0A */
  248. U16 IOCExceptions; /* 0x0C */
  249. U16 IOCStatus; /* 0x0E */
  250. U32 IOCLogInfo; /* 0x10 */
  251. U8 MaxChainDepth; /* 0x14 */
  252. U8 WhoInit; /* 0x15 */
  253. U8 NumberOfPorts; /* 0x16 */
  254. U8 MaxMSIxVectors; /* 0x17 */
  255. U16 RequestCredit; /* 0x18 */
  256. U16 ProductID; /* 0x1A */
  257. U32 IOCCapabilities; /* 0x1C */
  258. MPI2_VERSION_UNION FWVersion; /* 0x20 */
  259. U16 IOCRequestFrameSize; /* 0x24 */
  260. U16 Reserved3; /* 0x26 */
  261. U16 MaxInitiators; /* 0x28 */
  262. U16 MaxTargets; /* 0x2A */
  263. U16 MaxSasExpanders; /* 0x2C */
  264. U16 MaxEnclosures; /* 0x2E */
  265. U16 ProtocolFlags; /* 0x30 */
  266. U16 HighPriorityCredit; /* 0x32 */
  267. U16 MaxReplyDescriptorPostQueueDepth; /* 0x34 */
  268. U8 ReplyFrameSize; /* 0x36 */
  269. U8 MaxVolumes; /* 0x37 */
  270. U16 MaxDevHandle; /* 0x38 */
  271. U16 MaxPersistentEntries; /* 0x3A */
  272. U16 MinDevHandle; /* 0x3C */
  273. U16 Reserved4; /* 0x3E */
  274. } MPI2_IOC_FACTS_REPLY, MPI2_POINTER PTR_MPI2_IOC_FACTS_REPLY,
  275. Mpi2IOCFactsReply_t, MPI2_POINTER pMpi2IOCFactsReply_t;
  276. /* MsgVersion */
  277. #define MPI2_IOCFACTS_MSGVERSION_MAJOR_MASK (0xFF00)
  278. #define MPI2_IOCFACTS_MSGVERSION_MAJOR_SHIFT (8)
  279. #define MPI2_IOCFACTS_MSGVERSION_MINOR_MASK (0x00FF)
  280. #define MPI2_IOCFACTS_MSGVERSION_MINOR_SHIFT (0)
  281. /* HeaderVersion */
  282. #define MPI2_IOCFACTS_HDRVERSION_UNIT_MASK (0xFF00)
  283. #define MPI2_IOCFACTS_HDRVERSION_UNIT_SHIFT (8)
  284. #define MPI2_IOCFACTS_HDRVERSION_DEV_MASK (0x00FF)
  285. #define MPI2_IOCFACTS_HDRVERSION_DEV_SHIFT (0)
  286. /* IOCExceptions */
  287. #define MPI2_IOCFACTS_EXCEPT_PARTIAL_MEMORY_FAILURE (0x0200)
  288. #define MPI2_IOCFACTS_EXCEPT_IR_FOREIGN_CONFIG_MAX (0x0100)
  289. #define MPI2_IOCFACTS_EXCEPT_BOOTSTAT_MASK (0x00E0)
  290. #define MPI2_IOCFACTS_EXCEPT_BOOTSTAT_GOOD (0x0000)
  291. #define MPI2_IOCFACTS_EXCEPT_BOOTSTAT_BACKUP (0x0020)
  292. #define MPI2_IOCFACTS_EXCEPT_BOOTSTAT_RESTORED (0x0040)
  293. #define MPI2_IOCFACTS_EXCEPT_BOOTSTAT_CORRUPT_BACKUP (0x0060)
  294. #define MPI2_IOCFACTS_EXCEPT_METADATA_UNSUPPORTED (0x0010)
  295. #define MPI2_IOCFACTS_EXCEPT_MANUFACT_CHECKSUM_FAIL (0x0008)
  296. #define MPI2_IOCFACTS_EXCEPT_FW_CHECKSUM_FAIL (0x0004)
  297. #define MPI2_IOCFACTS_EXCEPT_RAID_CONFIG_INVALID (0x0002)
  298. #define MPI2_IOCFACTS_EXCEPT_CONFIG_CHECKSUM_FAIL (0x0001)
  299. /* defines for WhoInit field are after the IOCInit Request */
  300. /* ProductID field uses MPI2_FW_HEADER_PID_ */
  301. /* IOCCapabilities */
  302. #define MPI2_IOCFACTS_CAPABILITY_RDPQ_ARRAY_CAPABLE (0x00040000)
  303. #define MPI2_IOCFACTS_CAPABILITY_HOST_BASED_DISCOVERY (0x00010000)
  304. #define MPI2_IOCFACTS_CAPABILITY_MSI_X_INDEX (0x00008000)
  305. #define MPI2_IOCFACTS_CAPABILITY_RAID_ACCELERATOR (0x00004000)
  306. #define MPI2_IOCFACTS_CAPABILITY_EVENT_REPLAY (0x00002000)
  307. #define MPI2_IOCFACTS_CAPABILITY_INTEGRATED_RAID (0x00001000)
  308. #define MPI2_IOCFACTS_CAPABILITY_TLR (0x00000800)
  309. #define MPI2_IOCFACTS_CAPABILITY_MULTICAST (0x00000100)
  310. #define MPI2_IOCFACTS_CAPABILITY_BIDIRECTIONAL_TARGET (0x00000080)
  311. #define MPI2_IOCFACTS_CAPABILITY_EEDP (0x00000040)
  312. #define MPI2_IOCFACTS_CAPABILITY_EXTENDED_BUFFER (0x00000020)
  313. #define MPI2_IOCFACTS_CAPABILITY_SNAPSHOT_BUFFER (0x00000010)
  314. #define MPI2_IOCFACTS_CAPABILITY_DIAG_TRACE_BUFFER (0x00000008)
  315. #define MPI2_IOCFACTS_CAPABILITY_TASK_SET_FULL_HANDLING (0x00000004)
  316. /* ProtocolFlags */
  317. #define MPI2_IOCFACTS_PROTOCOL_SCSI_TARGET (0x0001)
  318. #define MPI2_IOCFACTS_PROTOCOL_SCSI_INITIATOR (0x0002)
  319. /****************************************************************************
  320. * PortFacts message
  321. ****************************************************************************/
  322. /* PortFacts Request message */
  323. typedef struct _MPI2_PORT_FACTS_REQUEST
  324. {
  325. U16 Reserved1; /* 0x00 */
  326. U8 ChainOffset; /* 0x02 */
  327. U8 Function; /* 0x03 */
  328. U16 Reserved2; /* 0x04 */
  329. U8 PortNumber; /* 0x06 */
  330. U8 MsgFlags; /* 0x07 */
  331. U8 VP_ID; /* 0x08 */
  332. U8 VF_ID; /* 0x09 */
  333. U16 Reserved3; /* 0x0A */
  334. } MPI2_PORT_FACTS_REQUEST, MPI2_POINTER PTR_MPI2_PORT_FACTS_REQUEST,
  335. Mpi2PortFactsRequest_t, MPI2_POINTER pMpi2PortFactsRequest_t;
  336. /* PortFacts Reply message */
  337. typedef struct _MPI2_PORT_FACTS_REPLY
  338. {
  339. U16 Reserved1; /* 0x00 */
  340. U8 MsgLength; /* 0x02 */
  341. U8 Function; /* 0x03 */
  342. U16 Reserved2; /* 0x04 */
  343. U8 PortNumber; /* 0x06 */
  344. U8 MsgFlags; /* 0x07 */
  345. U8 VP_ID; /* 0x08 */
  346. U8 VF_ID; /* 0x09 */
  347. U16 Reserved3; /* 0x0A */
  348. U16 Reserved4; /* 0x0C */
  349. U16 IOCStatus; /* 0x0E */
  350. U32 IOCLogInfo; /* 0x10 */
  351. U8 Reserved5; /* 0x14 */
  352. U8 PortType; /* 0x15 */
  353. U16 Reserved6; /* 0x16 */
  354. U16 MaxPostedCmdBuffers; /* 0x18 */
  355. U16 Reserved7; /* 0x1A */
  356. } MPI2_PORT_FACTS_REPLY, MPI2_POINTER PTR_MPI2_PORT_FACTS_REPLY,
  357. Mpi2PortFactsReply_t, MPI2_POINTER pMpi2PortFactsReply_t;
  358. /* PortType values */
  359. #define MPI2_PORTFACTS_PORTTYPE_INACTIVE (0x00)
  360. #define MPI2_PORTFACTS_PORTTYPE_FC (0x10)
  361. #define MPI2_PORTFACTS_PORTTYPE_ISCSI (0x20)
  362. #define MPI2_PORTFACTS_PORTTYPE_SAS_PHYSICAL (0x30)
  363. #define MPI2_PORTFACTS_PORTTYPE_SAS_VIRTUAL (0x31)
  364. /****************************************************************************
  365. * PortEnable message
  366. ****************************************************************************/
  367. /* PortEnable Request message */
  368. typedef struct _MPI2_PORT_ENABLE_REQUEST
  369. {
  370. U16 Reserved1; /* 0x00 */
  371. U8 ChainOffset; /* 0x02 */
  372. U8 Function; /* 0x03 */
  373. U8 Reserved2; /* 0x04 */
  374. U8 PortFlags; /* 0x05 */
  375. U8 Reserved3; /* 0x06 */
  376. U8 MsgFlags; /* 0x07 */
  377. U8 VP_ID; /* 0x08 */
  378. U8 VF_ID; /* 0x09 */
  379. U16 Reserved4; /* 0x0A */
  380. } MPI2_PORT_ENABLE_REQUEST, MPI2_POINTER PTR_MPI2_PORT_ENABLE_REQUEST,
  381. Mpi2PortEnableRequest_t, MPI2_POINTER pMpi2PortEnableRequest_t;
  382. /* PortEnable Reply message */
  383. typedef struct _MPI2_PORT_ENABLE_REPLY
  384. {
  385. U16 Reserved1; /* 0x00 */
  386. U8 MsgLength; /* 0x02 */
  387. U8 Function; /* 0x03 */
  388. U8 Reserved2; /* 0x04 */
  389. U8 PortFlags; /* 0x05 */
  390. U8 Reserved3; /* 0x06 */
  391. U8 MsgFlags; /* 0x07 */
  392. U8 VP_ID; /* 0x08 */
  393. U8 VF_ID; /* 0x09 */
  394. U16 Reserved4; /* 0x0A */
  395. U16 Reserved5; /* 0x0C */
  396. U16 IOCStatus; /* 0x0E */
  397. U32 IOCLogInfo; /* 0x10 */
  398. } MPI2_PORT_ENABLE_REPLY, MPI2_POINTER PTR_MPI2_PORT_ENABLE_REPLY,
  399. Mpi2PortEnableReply_t, MPI2_POINTER pMpi2PortEnableReply_t;
  400. /****************************************************************************
  401. * EventNotification message
  402. ****************************************************************************/
  403. /* EventNotification Request message */
  404. #define MPI2_EVENT_NOTIFY_EVENTMASK_WORDS (4)
  405. typedef struct _MPI2_EVENT_NOTIFICATION_REQUEST
  406. {
  407. U16 Reserved1; /* 0x00 */
  408. U8 ChainOffset; /* 0x02 */
  409. U8 Function; /* 0x03 */
  410. U16 Reserved2; /* 0x04 */
  411. U8 Reserved3; /* 0x06 */
  412. U8 MsgFlags; /* 0x07 */
  413. U8 VP_ID; /* 0x08 */
  414. U8 VF_ID; /* 0x09 */
  415. U16 Reserved4; /* 0x0A */
  416. U32 Reserved5; /* 0x0C */
  417. U32 Reserved6; /* 0x10 */
  418. U32 EventMasks[MPI2_EVENT_NOTIFY_EVENTMASK_WORDS];/* 0x14 */
  419. U16 SASBroadcastPrimitiveMasks; /* 0x24 */
  420. U16 SASNotifyPrimitiveMasks; /* 0x26 */
  421. U32 Reserved8; /* 0x28 */
  422. } MPI2_EVENT_NOTIFICATION_REQUEST,
  423. MPI2_POINTER PTR_MPI2_EVENT_NOTIFICATION_REQUEST,
  424. Mpi2EventNotificationRequest_t, MPI2_POINTER pMpi2EventNotificationRequest_t;
  425. /* EventNotification Reply message */
  426. typedef struct _MPI2_EVENT_NOTIFICATION_REPLY
  427. {
  428. U16 EventDataLength; /* 0x00 */
  429. U8 MsgLength; /* 0x02 */
  430. U8 Function; /* 0x03 */
  431. U16 Reserved1; /* 0x04 */
  432. U8 AckRequired; /* 0x06 */
  433. U8 MsgFlags; /* 0x07 */
  434. U8 VP_ID; /* 0x08 */
  435. U8 VF_ID; /* 0x09 */
  436. U16 Reserved2; /* 0x0A */
  437. U16 Reserved3; /* 0x0C */
  438. U16 IOCStatus; /* 0x0E */
  439. U32 IOCLogInfo; /* 0x10 */
  440. U16 Event; /* 0x14 */
  441. U16 Reserved4; /* 0x16 */
  442. U32 EventContext; /* 0x18 */
  443. U32 EventData[1]; /* 0x1C */
  444. } MPI2_EVENT_NOTIFICATION_REPLY, MPI2_POINTER PTR_MPI2_EVENT_NOTIFICATION_REPLY,
  445. Mpi2EventNotificationReply_t, MPI2_POINTER pMpi2EventNotificationReply_t;
  446. /* AckRequired */
  447. #define MPI2_EVENT_NOTIFICATION_ACK_NOT_REQUIRED (0x00)
  448. #define MPI2_EVENT_NOTIFICATION_ACK_REQUIRED (0x01)
  449. /* Event */
  450. #define MPI2_EVENT_LOG_DATA (0x0001)
  451. #define MPI2_EVENT_STATE_CHANGE (0x0002)
  452. #define MPI2_EVENT_HARD_RESET_RECEIVED (0x0005)
  453. #define MPI2_EVENT_EVENT_CHANGE (0x000A)
  454. #define MPI2_EVENT_TASK_SET_FULL (0x000E) /* obsolete */
  455. #define MPI2_EVENT_SAS_DEVICE_STATUS_CHANGE (0x000F)
  456. #define MPI2_EVENT_IR_OPERATION_STATUS (0x0014)
  457. #define MPI2_EVENT_SAS_DISCOVERY (0x0016)
  458. #define MPI2_EVENT_SAS_BROADCAST_PRIMITIVE (0x0017)
  459. #define MPI2_EVENT_SAS_INIT_DEVICE_STATUS_CHANGE (0x0018)
  460. #define MPI2_EVENT_SAS_INIT_TABLE_OVERFLOW (0x0019)
  461. #define MPI2_EVENT_SAS_TOPOLOGY_CHANGE_LIST (0x001C)
  462. #define MPI2_EVENT_SAS_ENCL_DEVICE_STATUS_CHANGE (0x001D)
  463. #define MPI2_EVENT_IR_VOLUME (0x001E)
  464. #define MPI2_EVENT_IR_PHYSICAL_DISK (0x001F)
  465. #define MPI2_EVENT_IR_CONFIGURATION_CHANGE_LIST (0x0020)
  466. #define MPI2_EVENT_LOG_ENTRY_ADDED (0x0021)
  467. #define MPI2_EVENT_SAS_PHY_COUNTER (0x0022)
  468. #define MPI2_EVENT_GPIO_INTERRUPT (0x0023)
  469. #define MPI2_EVENT_HOST_BASED_DISCOVERY_PHY (0x0024)
  470. #define MPI2_EVENT_SAS_QUIESCE (0x0025)
  471. #define MPI2_EVENT_SAS_NOTIFY_PRIMITIVE (0x0026)
  472. #define MPI2_EVENT_TEMP_THRESHOLD (0x0027)
  473. #define MPI2_EVENT_HOST_MESSAGE (0x0028)
  474. #define MPI2_EVENT_MIN_PRODUCT_SPECIFIC (0x006E)
  475. #define MPI2_EVENT_MAX_PRODUCT_SPECIFIC (0x007F)
  476. /* Log Entry Added Event data */
  477. /* the following structure matches MPI2_LOG_0_ENTRY in mpi2_cnfg.h */
  478. #define MPI2_EVENT_DATA_LOG_DATA_LENGTH (0x1C)
  479. typedef struct _MPI2_EVENT_DATA_LOG_ENTRY_ADDED
  480. {
  481. U64 TimeStamp; /* 0x00 */
  482. U32 Reserved1; /* 0x08 */
  483. U16 LogSequence; /* 0x0C */
  484. U16 LogEntryQualifier; /* 0x0E */
  485. U8 VP_ID; /* 0x10 */
  486. U8 VF_ID; /* 0x11 */
  487. U16 Reserved2; /* 0x12 */
  488. U8 LogData[MPI2_EVENT_DATA_LOG_DATA_LENGTH];/* 0x14 */
  489. } MPI2_EVENT_DATA_LOG_ENTRY_ADDED,
  490. MPI2_POINTER PTR_MPI2_EVENT_DATA_LOG_ENTRY_ADDED,
  491. Mpi2EventDataLogEntryAdded_t, MPI2_POINTER pMpi2EventDataLogEntryAdded_t;
  492. /* GPIO Interrupt Event data */
  493. typedef struct _MPI2_EVENT_DATA_GPIO_INTERRUPT {
  494. U8 GPIONum; /* 0x00 */
  495. U8 Reserved1; /* 0x01 */
  496. U16 Reserved2; /* 0x02 */
  497. } MPI2_EVENT_DATA_GPIO_INTERRUPT,
  498. MPI2_POINTER PTR_MPI2_EVENT_DATA_GPIO_INTERRUPT,
  499. Mpi2EventDataGpioInterrupt_t, MPI2_POINTER pMpi2EventDataGpioInterrupt_t;
  500. /* Temperature Threshold Event data */
  501. typedef struct _MPI2_EVENT_DATA_TEMPERATURE {
  502. U16 Status; /* 0x00 */
  503. U8 SensorNum; /* 0x02 */
  504. U8 Reserved1; /* 0x03 */
  505. U16 CurrentTemperature; /* 0x04 */
  506. U16 Reserved2; /* 0x06 */
  507. U32 Reserved3; /* 0x08 */
  508. U32 Reserved4; /* 0x0C */
  509. } MPI2_EVENT_DATA_TEMPERATURE,
  510. MPI2_POINTER PTR_MPI2_EVENT_DATA_TEMPERATURE,
  511. Mpi2EventDataTemperature_t, MPI2_POINTER pMpi2EventDataTemperature_t;
  512. /* Temperature Threshold Event data Status bits */
  513. #define MPI2_EVENT_TEMPERATURE3_EXCEEDED (0x0008)
  514. #define MPI2_EVENT_TEMPERATURE2_EXCEEDED (0x0004)
  515. #define MPI2_EVENT_TEMPERATURE1_EXCEEDED (0x0002)
  516. #define MPI2_EVENT_TEMPERATURE0_EXCEEDED (0x0001)
  517. /* Host Message Event data */
  518. typedef struct _MPI2_EVENT_DATA_HOST_MESSAGE {
  519. U8 SourceVF_ID; /* 0x00 */
  520. U8 Reserved1; /* 0x01 */
  521. U16 Reserved2; /* 0x02 */
  522. U32 Reserved3; /* 0x04 */
  523. U32 HostData[1]; /* 0x08 */
  524. } MPI2_EVENT_DATA_HOST_MESSAGE, MPI2_POINTER PTR_MPI2_EVENT_DATA_HOST_MESSAGE,
  525. Mpi2EventDataHostMessage_t, MPI2_POINTER pMpi2EventDataHostMessage_t;
  526. /* Hard Reset Received Event data */
  527. typedef struct _MPI2_EVENT_DATA_HARD_RESET_RECEIVED
  528. {
  529. U8 Reserved1; /* 0x00 */
  530. U8 Port; /* 0x01 */
  531. U16 Reserved2; /* 0x02 */
  532. } MPI2_EVENT_DATA_HARD_RESET_RECEIVED,
  533. MPI2_POINTER PTR_MPI2_EVENT_DATA_HARD_RESET_RECEIVED,
  534. Mpi2EventDataHardResetReceived_t,
  535. MPI2_POINTER pMpi2EventDataHardResetReceived_t;
  536. /* Task Set Full Event data */
  537. /* this event is obsolete */
  538. typedef struct _MPI2_EVENT_DATA_TASK_SET_FULL
  539. {
  540. U16 DevHandle; /* 0x00 */
  541. U16 CurrentDepth; /* 0x02 */
  542. } MPI2_EVENT_DATA_TASK_SET_FULL, MPI2_POINTER PTR_MPI2_EVENT_DATA_TASK_SET_FULL,
  543. Mpi2EventDataTaskSetFull_t, MPI2_POINTER pMpi2EventDataTaskSetFull_t;
  544. /* SAS Device Status Change Event data */
  545. typedef struct _MPI2_EVENT_DATA_SAS_DEVICE_STATUS_CHANGE
  546. {
  547. U16 TaskTag; /* 0x00 */
  548. U8 ReasonCode; /* 0x02 */
  549. U8 PhysicalPort; /* 0x03 */
  550. U8 ASC; /* 0x04 */
  551. U8 ASCQ; /* 0x05 */
  552. U16 DevHandle; /* 0x06 */
  553. U32 Reserved2; /* 0x08 */
  554. U64 SASAddress; /* 0x0C */
  555. U8 LUN[8]; /* 0x14 */
  556. } MPI2_EVENT_DATA_SAS_DEVICE_STATUS_CHANGE,
  557. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_DEVICE_STATUS_CHANGE,
  558. Mpi2EventDataSasDeviceStatusChange_t,
  559. MPI2_POINTER pMpi2EventDataSasDeviceStatusChange_t;
  560. /* SAS Device Status Change Event data ReasonCode values */
  561. #define MPI2_EVENT_SAS_DEV_STAT_RC_SMART_DATA (0x05)
  562. #define MPI2_EVENT_SAS_DEV_STAT_RC_UNSUPPORTED (0x07)
  563. #define MPI2_EVENT_SAS_DEV_STAT_RC_INTERNAL_DEVICE_RESET (0x08)
  564. #define MPI2_EVENT_SAS_DEV_STAT_RC_TASK_ABORT_INTERNAL (0x09)
  565. #define MPI2_EVENT_SAS_DEV_STAT_RC_ABORT_TASK_SET_INTERNAL (0x0A)
  566. #define MPI2_EVENT_SAS_DEV_STAT_RC_CLEAR_TASK_SET_INTERNAL (0x0B)
  567. #define MPI2_EVENT_SAS_DEV_STAT_RC_QUERY_TASK_INTERNAL (0x0C)
  568. #define MPI2_EVENT_SAS_DEV_STAT_RC_ASYNC_NOTIFICATION (0x0D)
  569. #define MPI2_EVENT_SAS_DEV_STAT_RC_CMP_INTERNAL_DEV_RESET (0x0E)
  570. #define MPI2_EVENT_SAS_DEV_STAT_RC_CMP_TASK_ABORT_INTERNAL (0x0F)
  571. #define MPI2_EVENT_SAS_DEV_STAT_RC_SATA_INIT_FAILURE (0x10)
  572. #define MPI2_EVENT_SAS_DEV_STAT_RC_EXPANDER_REDUCED_FUNCTIONALITY (0x11)
  573. #define MPI2_EVENT_SAS_DEV_STAT_RC_CMP_EXPANDER_REDUCED_FUNCTIONALITY (0x12)
  574. /* Integrated RAID Operation Status Event data */
  575. typedef struct _MPI2_EVENT_DATA_IR_OPERATION_STATUS
  576. {
  577. U16 VolDevHandle; /* 0x00 */
  578. U16 Reserved1; /* 0x02 */
  579. U8 RAIDOperation; /* 0x04 */
  580. U8 PercentComplete; /* 0x05 */
  581. U16 Reserved2; /* 0x06 */
  582. U32 ElapsedSeconds; /* 0x08 */
  583. } MPI2_EVENT_DATA_IR_OPERATION_STATUS,
  584. MPI2_POINTER PTR_MPI2_EVENT_DATA_IR_OPERATION_STATUS,
  585. Mpi2EventDataIrOperationStatus_t,
  586. MPI2_POINTER pMpi2EventDataIrOperationStatus_t;
  587. /* Integrated RAID Operation Status Event data RAIDOperation values */
  588. #define MPI2_EVENT_IR_RAIDOP_RESYNC (0x00)
  589. #define MPI2_EVENT_IR_RAIDOP_ONLINE_CAP_EXPANSION (0x01)
  590. #define MPI2_EVENT_IR_RAIDOP_CONSISTENCY_CHECK (0x02)
  591. #define MPI2_EVENT_IR_RAIDOP_BACKGROUND_INIT (0x03)
  592. #define MPI2_EVENT_IR_RAIDOP_MAKE_DATA_CONSISTENT (0x04)
  593. /* Integrated RAID Volume Event data */
  594. typedef struct _MPI2_EVENT_DATA_IR_VOLUME
  595. {
  596. U16 VolDevHandle; /* 0x00 */
  597. U8 ReasonCode; /* 0x02 */
  598. U8 Reserved1; /* 0x03 */
  599. U32 NewValue; /* 0x04 */
  600. U32 PreviousValue; /* 0x08 */
  601. } MPI2_EVENT_DATA_IR_VOLUME, MPI2_POINTER PTR_MPI2_EVENT_DATA_IR_VOLUME,
  602. Mpi2EventDataIrVolume_t, MPI2_POINTER pMpi2EventDataIrVolume_t;
  603. /* Integrated RAID Volume Event data ReasonCode values */
  604. #define MPI2_EVENT_IR_VOLUME_RC_SETTINGS_CHANGED (0x01)
  605. #define MPI2_EVENT_IR_VOLUME_RC_STATUS_FLAGS_CHANGED (0x02)
  606. #define MPI2_EVENT_IR_VOLUME_RC_STATE_CHANGED (0x03)
  607. /* Integrated RAID Physical Disk Event data */
  608. typedef struct _MPI2_EVENT_DATA_IR_PHYSICAL_DISK
  609. {
  610. U16 Reserved1; /* 0x00 */
  611. U8 ReasonCode; /* 0x02 */
  612. U8 PhysDiskNum; /* 0x03 */
  613. U16 PhysDiskDevHandle; /* 0x04 */
  614. U16 Reserved2; /* 0x06 */
  615. U16 Slot; /* 0x08 */
  616. U16 EnclosureHandle; /* 0x0A */
  617. U32 NewValue; /* 0x0C */
  618. U32 PreviousValue; /* 0x10 */
  619. } MPI2_EVENT_DATA_IR_PHYSICAL_DISK,
  620. MPI2_POINTER PTR_MPI2_EVENT_DATA_IR_PHYSICAL_DISK,
  621. Mpi2EventDataIrPhysicalDisk_t, MPI2_POINTER pMpi2EventDataIrPhysicalDisk_t;
  622. /* Integrated RAID Physical Disk Event data ReasonCode values */
  623. #define MPI2_EVENT_IR_PHYSDISK_RC_SETTINGS_CHANGED (0x01)
  624. #define MPI2_EVENT_IR_PHYSDISK_RC_STATUS_FLAGS_CHANGED (0x02)
  625. #define MPI2_EVENT_IR_PHYSDISK_RC_STATE_CHANGED (0x03)
  626. /* Integrated RAID Configuration Change List Event data */
  627. /*
  628. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  629. * one and check NumElements at runtime.
  630. */
  631. #ifndef MPI2_EVENT_IR_CONFIG_ELEMENT_COUNT
  632. #define MPI2_EVENT_IR_CONFIG_ELEMENT_COUNT (1)
  633. #endif
  634. typedef struct _MPI2_EVENT_IR_CONFIG_ELEMENT
  635. {
  636. U16 ElementFlags; /* 0x00 */
  637. U16 VolDevHandle; /* 0x02 */
  638. U8 ReasonCode; /* 0x04 */
  639. U8 PhysDiskNum; /* 0x05 */
  640. U16 PhysDiskDevHandle; /* 0x06 */
  641. } MPI2_EVENT_IR_CONFIG_ELEMENT, MPI2_POINTER PTR_MPI2_EVENT_IR_CONFIG_ELEMENT,
  642. Mpi2EventIrConfigElement_t, MPI2_POINTER pMpi2EventIrConfigElement_t;
  643. /* IR Configuration Change List Event data ElementFlags values */
  644. #define MPI2_EVENT_IR_CHANGE_EFLAGS_ELEMENT_TYPE_MASK (0x000F)
  645. #define MPI2_EVENT_IR_CHANGE_EFLAGS_VOLUME_ELEMENT (0x0000)
  646. #define MPI2_EVENT_IR_CHANGE_EFLAGS_VOLPHYSDISK_ELEMENT (0x0001)
  647. #define MPI2_EVENT_IR_CHANGE_EFLAGS_HOTSPARE_ELEMENT (0x0002)
  648. /* IR Configuration Change List Event data ReasonCode values */
  649. #define MPI2_EVENT_IR_CHANGE_RC_ADDED (0x01)
  650. #define MPI2_EVENT_IR_CHANGE_RC_REMOVED (0x02)
  651. #define MPI2_EVENT_IR_CHANGE_RC_NO_CHANGE (0x03)
  652. #define MPI2_EVENT_IR_CHANGE_RC_HIDE (0x04)
  653. #define MPI2_EVENT_IR_CHANGE_RC_UNHIDE (0x05)
  654. #define MPI2_EVENT_IR_CHANGE_RC_VOLUME_CREATED (0x06)
  655. #define MPI2_EVENT_IR_CHANGE_RC_VOLUME_DELETED (0x07)
  656. #define MPI2_EVENT_IR_CHANGE_RC_PD_CREATED (0x08)
  657. #define MPI2_EVENT_IR_CHANGE_RC_PD_DELETED (0x09)
  658. typedef struct _MPI2_EVENT_DATA_IR_CONFIG_CHANGE_LIST
  659. {
  660. U8 NumElements; /* 0x00 */
  661. U8 Reserved1; /* 0x01 */
  662. U8 Reserved2; /* 0x02 */
  663. U8 ConfigNum; /* 0x03 */
  664. U32 Flags; /* 0x04 */
  665. MPI2_EVENT_IR_CONFIG_ELEMENT ConfigElement[MPI2_EVENT_IR_CONFIG_ELEMENT_COUNT]; /* 0x08 */
  666. } MPI2_EVENT_DATA_IR_CONFIG_CHANGE_LIST,
  667. MPI2_POINTER PTR_MPI2_EVENT_DATA_IR_CONFIG_CHANGE_LIST,
  668. Mpi2EventDataIrConfigChangeList_t,
  669. MPI2_POINTER pMpi2EventDataIrConfigChangeList_t;
  670. /* IR Configuration Change List Event data Flags values */
  671. #define MPI2_EVENT_IR_CHANGE_FLAGS_FOREIGN_CONFIG (0x00000001)
  672. /* SAS Discovery Event data */
  673. typedef struct _MPI2_EVENT_DATA_SAS_DISCOVERY
  674. {
  675. U8 Flags; /* 0x00 */
  676. U8 ReasonCode; /* 0x01 */
  677. U8 PhysicalPort; /* 0x02 */
  678. U8 Reserved1; /* 0x03 */
  679. U32 DiscoveryStatus; /* 0x04 */
  680. } MPI2_EVENT_DATA_SAS_DISCOVERY,
  681. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_DISCOVERY,
  682. Mpi2EventDataSasDiscovery_t, MPI2_POINTER pMpi2EventDataSasDiscovery_t;
  683. /* SAS Discovery Event data Flags values */
  684. #define MPI2_EVENT_SAS_DISC_DEVICE_CHANGE (0x02)
  685. #define MPI2_EVENT_SAS_DISC_IN_PROGRESS (0x01)
  686. /* SAS Discovery Event data ReasonCode values */
  687. #define MPI2_EVENT_SAS_DISC_RC_STARTED (0x01)
  688. #define MPI2_EVENT_SAS_DISC_RC_COMPLETED (0x02)
  689. /* SAS Discovery Event data DiscoveryStatus values */
  690. #define MPI2_EVENT_SAS_DISC_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  691. #define MPI2_EVENT_SAS_DISC_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  692. #define MPI2_EVENT_SAS_DISC_DS_MAX_DEVICES_EXCEED (0x20000000)
  693. #define MPI2_EVENT_SAS_DISC_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  694. #define MPI2_EVENT_SAS_DISC_DS_DOWNSTREAM_INITIATOR (0x08000000)
  695. #define MPI2_EVENT_SAS_DISC_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  696. #define MPI2_EVENT_SAS_DISC_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  697. #define MPI2_EVENT_SAS_DISC_DS_MULTI_PORT_DOMAIN (0x00002000)
  698. #define MPI2_EVENT_SAS_DISC_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  699. #define MPI2_EVENT_SAS_DISC_DS_UNSUPPORTED_DEVICE (0x00000800)
  700. #define MPI2_EVENT_SAS_DISC_DS_TABLE_LINK (0x00000400)
  701. #define MPI2_EVENT_SAS_DISC_DS_SUBTRACTIVE_LINK (0x00000200)
  702. #define MPI2_EVENT_SAS_DISC_DS_SMP_CRC_ERROR (0x00000100)
  703. #define MPI2_EVENT_SAS_DISC_DS_SMP_FUNCTION_FAILED (0x00000080)
  704. #define MPI2_EVENT_SAS_DISC_DS_INDEX_NOT_EXIST (0x00000040)
  705. #define MPI2_EVENT_SAS_DISC_DS_OUT_ROUTE_ENTRIES (0x00000020)
  706. #define MPI2_EVENT_SAS_DISC_DS_SMP_TIMEOUT (0x00000010)
  707. #define MPI2_EVENT_SAS_DISC_DS_MULTIPLE_PORTS (0x00000004)
  708. #define MPI2_EVENT_SAS_DISC_DS_UNADDRESSABLE_DEVICE (0x00000002)
  709. #define MPI2_EVENT_SAS_DISC_DS_LOOP_DETECTED (0x00000001)
  710. /* SAS Broadcast Primitive Event data */
  711. typedef struct _MPI2_EVENT_DATA_SAS_BROADCAST_PRIMITIVE
  712. {
  713. U8 PhyNum; /* 0x00 */
  714. U8 Port; /* 0x01 */
  715. U8 PortWidth; /* 0x02 */
  716. U8 Primitive; /* 0x03 */
  717. } MPI2_EVENT_DATA_SAS_BROADCAST_PRIMITIVE,
  718. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_BROADCAST_PRIMITIVE,
  719. Mpi2EventDataSasBroadcastPrimitive_t,
  720. MPI2_POINTER pMpi2EventDataSasBroadcastPrimitive_t;
  721. /* defines for the Primitive field */
  722. #define MPI2_EVENT_PRIMITIVE_CHANGE (0x01)
  723. #define MPI2_EVENT_PRIMITIVE_SES (0x02)
  724. #define MPI2_EVENT_PRIMITIVE_EXPANDER (0x03)
  725. #define MPI2_EVENT_PRIMITIVE_ASYNCHRONOUS_EVENT (0x04)
  726. #define MPI2_EVENT_PRIMITIVE_RESERVED3 (0x05)
  727. #define MPI2_EVENT_PRIMITIVE_RESERVED4 (0x06)
  728. #define MPI2_EVENT_PRIMITIVE_CHANGE0_RESERVED (0x07)
  729. #define MPI2_EVENT_PRIMITIVE_CHANGE1_RESERVED (0x08)
  730. /* SAS Notify Primitive Event data */
  731. typedef struct _MPI2_EVENT_DATA_SAS_NOTIFY_PRIMITIVE {
  732. U8 PhyNum; /* 0x00 */
  733. U8 Port; /* 0x01 */
  734. U8 Reserved1; /* 0x02 */
  735. U8 Primitive; /* 0x03 */
  736. } MPI2_EVENT_DATA_SAS_NOTIFY_PRIMITIVE,
  737. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_NOTIFY_PRIMITIVE,
  738. Mpi2EventDataSasNotifyPrimitive_t,
  739. MPI2_POINTER pMpi2EventDataSasNotifyPrimitive_t;
  740. /* defines for the Primitive field */
  741. #define MPI2_EVENT_NOTIFY_ENABLE_SPINUP (0x01)
  742. #define MPI2_EVENT_NOTIFY_POWER_LOSS_EXPECTED (0x02)
  743. #define MPI2_EVENT_NOTIFY_RESERVED1 (0x03)
  744. #define MPI2_EVENT_NOTIFY_RESERVED2 (0x04)
  745. /* SAS Initiator Device Status Change Event data */
  746. typedef struct _MPI2_EVENT_DATA_SAS_INIT_DEV_STATUS_CHANGE
  747. {
  748. U8 ReasonCode; /* 0x00 */
  749. U8 PhysicalPort; /* 0x01 */
  750. U16 DevHandle; /* 0x02 */
  751. U64 SASAddress; /* 0x04 */
  752. } MPI2_EVENT_DATA_SAS_INIT_DEV_STATUS_CHANGE,
  753. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_INIT_DEV_STATUS_CHANGE,
  754. Mpi2EventDataSasInitDevStatusChange_t,
  755. MPI2_POINTER pMpi2EventDataSasInitDevStatusChange_t;
  756. /* SAS Initiator Device Status Change event ReasonCode values */
  757. #define MPI2_EVENT_SAS_INIT_RC_ADDED (0x01)
  758. #define MPI2_EVENT_SAS_INIT_RC_NOT_RESPONDING (0x02)
  759. /* SAS Initiator Device Table Overflow Event data */
  760. typedef struct _MPI2_EVENT_DATA_SAS_INIT_TABLE_OVERFLOW
  761. {
  762. U16 MaxInit; /* 0x00 */
  763. U16 CurrentInit; /* 0x02 */
  764. U64 SASAddress; /* 0x04 */
  765. } MPI2_EVENT_DATA_SAS_INIT_TABLE_OVERFLOW,
  766. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_INIT_TABLE_OVERFLOW,
  767. Mpi2EventDataSasInitTableOverflow_t,
  768. MPI2_POINTER pMpi2EventDataSasInitTableOverflow_t;
  769. /* SAS Topology Change List Event data */
  770. /*
  771. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  772. * one and check NumEntries at runtime.
  773. */
  774. #ifndef MPI2_EVENT_SAS_TOPO_PHY_COUNT
  775. #define MPI2_EVENT_SAS_TOPO_PHY_COUNT (1)
  776. #endif
  777. typedef struct _MPI2_EVENT_SAS_TOPO_PHY_ENTRY
  778. {
  779. U16 AttachedDevHandle; /* 0x00 */
  780. U8 LinkRate; /* 0x02 */
  781. U8 PhyStatus; /* 0x03 */
  782. } MPI2_EVENT_SAS_TOPO_PHY_ENTRY, MPI2_POINTER PTR_MPI2_EVENT_SAS_TOPO_PHY_ENTRY,
  783. Mpi2EventSasTopoPhyEntry_t, MPI2_POINTER pMpi2EventSasTopoPhyEntry_t;
  784. typedef struct _MPI2_EVENT_DATA_SAS_TOPOLOGY_CHANGE_LIST
  785. {
  786. U16 EnclosureHandle; /* 0x00 */
  787. U16 ExpanderDevHandle; /* 0x02 */
  788. U8 NumPhys; /* 0x04 */
  789. U8 Reserved1; /* 0x05 */
  790. U16 Reserved2; /* 0x06 */
  791. U8 NumEntries; /* 0x08 */
  792. U8 StartPhyNum; /* 0x09 */
  793. U8 ExpStatus; /* 0x0A */
  794. U8 PhysicalPort; /* 0x0B */
  795. MPI2_EVENT_SAS_TOPO_PHY_ENTRY PHY[MPI2_EVENT_SAS_TOPO_PHY_COUNT]; /* 0x0C*/
  796. } MPI2_EVENT_DATA_SAS_TOPOLOGY_CHANGE_LIST,
  797. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_TOPOLOGY_CHANGE_LIST,
  798. Mpi2EventDataSasTopologyChangeList_t,
  799. MPI2_POINTER pMpi2EventDataSasTopologyChangeList_t;
  800. /* values for the ExpStatus field */
  801. #define MPI2_EVENT_SAS_TOPO_ES_NO_EXPANDER (0x00)
  802. #define MPI2_EVENT_SAS_TOPO_ES_ADDED (0x01)
  803. #define MPI2_EVENT_SAS_TOPO_ES_NOT_RESPONDING (0x02)
  804. #define MPI2_EVENT_SAS_TOPO_ES_RESPONDING (0x03)
  805. #define MPI2_EVENT_SAS_TOPO_ES_DELAY_NOT_RESPONDING (0x04)
  806. /* defines for the LinkRate field */
  807. #define MPI2_EVENT_SAS_TOPO_LR_CURRENT_MASK (0xF0)
  808. #define MPI2_EVENT_SAS_TOPO_LR_CURRENT_SHIFT (4)
  809. #define MPI2_EVENT_SAS_TOPO_LR_PREV_MASK (0x0F)
  810. #define MPI2_EVENT_SAS_TOPO_LR_PREV_SHIFT (0)
  811. #define MPI2_EVENT_SAS_TOPO_LR_UNKNOWN_LINK_RATE (0x00)
  812. #define MPI2_EVENT_SAS_TOPO_LR_PHY_DISABLED (0x01)
  813. #define MPI2_EVENT_SAS_TOPO_LR_NEGOTIATION_FAILED (0x02)
  814. #define MPI2_EVENT_SAS_TOPO_LR_SATA_OOB_COMPLETE (0x03)
  815. #define MPI2_EVENT_SAS_TOPO_LR_PORT_SELECTOR (0x04)
  816. #define MPI2_EVENT_SAS_TOPO_LR_SMP_RESET_IN_PROGRESS (0x05)
  817. #define MPI2_EVENT_SAS_TOPO_LR_UNSUPPORTED_PHY (0x06)
  818. #define MPI2_EVENT_SAS_TOPO_LR_RATE_1_5 (0x08)
  819. #define MPI2_EVENT_SAS_TOPO_LR_RATE_3_0 (0x09)
  820. #define MPI2_EVENT_SAS_TOPO_LR_RATE_6_0 (0x0A)
  821. /* values for the PhyStatus field */
  822. #define MPI2_EVENT_SAS_TOPO_PHYSTATUS_VACANT (0x80)
  823. #define MPI2_EVENT_SAS_TOPO_PS_MULTIPLEX_CHANGE (0x10)
  824. /* values for the PhyStatus ReasonCode sub-field */
  825. #define MPI2_EVENT_SAS_TOPO_RC_MASK (0x0F)
  826. #define MPI2_EVENT_SAS_TOPO_RC_TARG_ADDED (0x01)
  827. #define MPI2_EVENT_SAS_TOPO_RC_TARG_NOT_RESPONDING (0x02)
  828. #define MPI2_EVENT_SAS_TOPO_RC_PHY_CHANGED (0x03)
  829. #define MPI2_EVENT_SAS_TOPO_RC_NO_CHANGE (0x04)
  830. #define MPI2_EVENT_SAS_TOPO_RC_DELAY_NOT_RESPONDING (0x05)
  831. /* SAS Enclosure Device Status Change Event data */
  832. typedef struct _MPI2_EVENT_DATA_SAS_ENCL_DEV_STATUS_CHANGE
  833. {
  834. U16 EnclosureHandle; /* 0x00 */
  835. U8 ReasonCode; /* 0x02 */
  836. U8 PhysicalPort; /* 0x03 */
  837. U64 EnclosureLogicalID; /* 0x04 */
  838. U16 NumSlots; /* 0x0C */
  839. U16 StartSlot; /* 0x0E */
  840. U32 PhyBits; /* 0x10 */
  841. } MPI2_EVENT_DATA_SAS_ENCL_DEV_STATUS_CHANGE,
  842. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_ENCL_DEV_STATUS_CHANGE,
  843. Mpi2EventDataSasEnclDevStatusChange_t,
  844. MPI2_POINTER pMpi2EventDataSasEnclDevStatusChange_t;
  845. /* SAS Enclosure Device Status Change event ReasonCode values */
  846. #define MPI2_EVENT_SAS_ENCL_RC_ADDED (0x01)
  847. #define MPI2_EVENT_SAS_ENCL_RC_NOT_RESPONDING (0x02)
  848. /* SAS PHY Counter Event data */
  849. typedef struct _MPI2_EVENT_DATA_SAS_PHY_COUNTER {
  850. U64 TimeStamp; /* 0x00 */
  851. U32 Reserved1; /* 0x08 */
  852. U8 PhyEventCode; /* 0x0C */
  853. U8 PhyNum; /* 0x0D */
  854. U16 Reserved2; /* 0x0E */
  855. U32 PhyEventInfo; /* 0x10 */
  856. U8 CounterType; /* 0x14 */
  857. U8 ThresholdWindow; /* 0x15 */
  858. U8 TimeUnits; /* 0x16 */
  859. U8 Reserved3; /* 0x17 */
  860. U32 EventThreshold; /* 0x18 */
  861. U16 ThresholdFlags; /* 0x1C */
  862. U16 Reserved4; /* 0x1E */
  863. } MPI2_EVENT_DATA_SAS_PHY_COUNTER,
  864. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_PHY_COUNTER,
  865. Mpi2EventDataSasPhyCounter_t, MPI2_POINTER pMpi2EventDataSasPhyCounter_t;
  866. /* use MPI2_SASPHY3_EVENT_CODE_ values from mpi2_cnfg.h for the
  867. * PhyEventCode field
  868. * use MPI2_SASPHY3_COUNTER_TYPE_ values from mpi2_cnfg.h for the
  869. * CounterType field
  870. * use MPI2_SASPHY3_TIME_UNITS_ values from mpi2_cnfg.h for the
  871. * TimeUnits field
  872. * use MPI2_SASPHY3_TFLAGS_ values from mpi2_cnfg.h for the
  873. * ThresholdFlags field
  874. * */
  875. /* SAS Quiesce Event data */
  876. typedef struct _MPI2_EVENT_DATA_SAS_QUIESCE {
  877. U8 ReasonCode; /* 0x00 */
  878. U8 Reserved1; /* 0x01 */
  879. U16 Reserved2; /* 0x02 */
  880. U32 Reserved3; /* 0x04 */
  881. } MPI2_EVENT_DATA_SAS_QUIESCE,
  882. MPI2_POINTER PTR_MPI2_EVENT_DATA_SAS_QUIESCE,
  883. Mpi2EventDataSasQuiesce_t, MPI2_POINTER pMpi2EventDataSasQuiesce_t;
  884. /* SAS Quiesce Event data ReasonCode values */
  885. #define MPI2_EVENT_SAS_QUIESCE_RC_STARTED (0x01)
  886. #define MPI2_EVENT_SAS_QUIESCE_RC_COMPLETED (0x02)
  887. /* Host Based Discovery Phy Event data */
  888. typedef struct _MPI2_EVENT_HBD_PHY_SAS {
  889. U8 Flags; /* 0x00 */
  890. U8 NegotiatedLinkRate; /* 0x01 */
  891. U8 PhyNum; /* 0x02 */
  892. U8 PhysicalPort; /* 0x03 */
  893. U32 Reserved1; /* 0x04 */
  894. U8 InitialFrame[28]; /* 0x08 */
  895. } MPI2_EVENT_HBD_PHY_SAS, MPI2_POINTER PTR_MPI2_EVENT_HBD_PHY_SAS,
  896. Mpi2EventHbdPhySas_t, MPI2_POINTER pMpi2EventHbdPhySas_t;
  897. /* values for the Flags field */
  898. #define MPI2_EVENT_HBD_SAS_FLAGS_FRAME_VALID (0x02)
  899. #define MPI2_EVENT_HBD_SAS_FLAGS_SATA_FRAME (0x01)
  900. /* use MPI2_SAS_NEG_LINK_RATE_ defines from mpi2_cnfg.h for
  901. * the NegotiatedLinkRate field */
  902. typedef union _MPI2_EVENT_HBD_DESCRIPTOR {
  903. MPI2_EVENT_HBD_PHY_SAS Sas;
  904. } MPI2_EVENT_HBD_DESCRIPTOR, MPI2_POINTER PTR_MPI2_EVENT_HBD_DESCRIPTOR,
  905. Mpi2EventHbdDescriptor_t, MPI2_POINTER pMpi2EventHbdDescriptor_t;
  906. typedef struct _MPI2_EVENT_DATA_HBD_PHY {
  907. U8 DescriptorType; /* 0x00 */
  908. U8 Reserved1; /* 0x01 */
  909. U16 Reserved2; /* 0x02 */
  910. U32 Reserved3; /* 0x04 */
  911. MPI2_EVENT_HBD_DESCRIPTOR Descriptor; /* 0x08 */
  912. } MPI2_EVENT_DATA_HBD_PHY, MPI2_POINTER PTR_MPI2_EVENT_DATA_HBD_PHY,
  913. Mpi2EventDataHbdPhy_t, MPI2_POINTER pMpi2EventDataMpi2EventDataHbdPhy_t;
  914. /* values for the DescriptorType field */
  915. #define MPI2_EVENT_HBD_DT_SAS (0x01)
  916. /****************************************************************************
  917. * EventAck message
  918. ****************************************************************************/
  919. /* EventAck Request message */
  920. typedef struct _MPI2_EVENT_ACK_REQUEST
  921. {
  922. U16 Reserved1; /* 0x00 */
  923. U8 ChainOffset; /* 0x02 */
  924. U8 Function; /* 0x03 */
  925. U16 Reserved2; /* 0x04 */
  926. U8 Reserved3; /* 0x06 */
  927. U8 MsgFlags; /* 0x07 */
  928. U8 VP_ID; /* 0x08 */
  929. U8 VF_ID; /* 0x09 */
  930. U16 Reserved4; /* 0x0A */
  931. U16 Event; /* 0x0C */
  932. U16 Reserved5; /* 0x0E */
  933. U32 EventContext; /* 0x10 */
  934. } MPI2_EVENT_ACK_REQUEST, MPI2_POINTER PTR_MPI2_EVENT_ACK_REQUEST,
  935. Mpi2EventAckRequest_t, MPI2_POINTER pMpi2EventAckRequest_t;
  936. /* EventAck Reply message */
  937. typedef struct _MPI2_EVENT_ACK_REPLY
  938. {
  939. U16 Reserved1; /* 0x00 */
  940. U8 MsgLength; /* 0x02 */
  941. U8 Function; /* 0x03 */
  942. U16 Reserved2; /* 0x04 */
  943. U8 Reserved3; /* 0x06 */
  944. U8 MsgFlags; /* 0x07 */
  945. U8 VP_ID; /* 0x08 */
  946. U8 VF_ID; /* 0x09 */
  947. U16 Reserved4; /* 0x0A */
  948. U16 Reserved5; /* 0x0C */
  949. U16 IOCStatus; /* 0x0E */
  950. U32 IOCLogInfo; /* 0x10 */
  951. } MPI2_EVENT_ACK_REPLY, MPI2_POINTER PTR_MPI2_EVENT_ACK_REPLY,
  952. Mpi2EventAckReply_t, MPI2_POINTER pMpi2EventAckReply_t;
  953. /****************************************************************************
  954. * SendHostMessage message
  955. ****************************************************************************/
  956. /* SendHostMessage Request message */
  957. typedef struct _MPI2_SEND_HOST_MESSAGE_REQUEST {
  958. U16 HostDataLength; /* 0x00 */
  959. U8 ChainOffset; /* 0x02 */
  960. U8 Function; /* 0x03 */
  961. U16 Reserved1; /* 0x04 */
  962. U8 Reserved2; /* 0x06 */
  963. U8 MsgFlags; /* 0x07 */
  964. U8 VP_ID; /* 0x08 */
  965. U8 VF_ID; /* 0x09 */
  966. U16 Reserved3; /* 0x0A */
  967. U8 Reserved4; /* 0x0C */
  968. U8 DestVF_ID; /* 0x0D */
  969. U16 Reserved5; /* 0x0E */
  970. U32 Reserved6; /* 0x10 */
  971. U32 Reserved7; /* 0x14 */
  972. U32 Reserved8; /* 0x18 */
  973. U32 Reserved9; /* 0x1C */
  974. U32 Reserved10; /* 0x20 */
  975. U32 HostData[1]; /* 0x24 */
  976. } MPI2_SEND_HOST_MESSAGE_REQUEST,
  977. MPI2_POINTER PTR_MPI2_SEND_HOST_MESSAGE_REQUEST,
  978. Mpi2SendHostMessageRequest_t, MPI2_POINTER pMpi2SendHostMessageRequest_t;
  979. /* SendHostMessage Reply message */
  980. typedef struct _MPI2_SEND_HOST_MESSAGE_REPLY {
  981. U16 HostDataLength; /* 0x00 */
  982. U8 MsgLength; /* 0x02 */
  983. U8 Function; /* 0x03 */
  984. U16 Reserved1; /* 0x04 */
  985. U8 Reserved2; /* 0x06 */
  986. U8 MsgFlags; /* 0x07 */
  987. U8 VP_ID; /* 0x08 */
  988. U8 VF_ID; /* 0x09 */
  989. U16 Reserved3; /* 0x0A */
  990. U16 Reserved4; /* 0x0C */
  991. U16 IOCStatus; /* 0x0E */
  992. U32 IOCLogInfo; /* 0x10 */
  993. } MPI2_SEND_HOST_MESSAGE_REPLY, MPI2_POINTER PTR_MPI2_SEND_HOST_MESSAGE_REPLY,
  994. Mpi2SendHostMessageReply_t, MPI2_POINTER pMpi2SendHostMessageReply_t;
  995. /****************************************************************************
  996. * FWDownload message
  997. ****************************************************************************/
  998. /* FWDownload Request message */
  999. typedef struct _MPI2_FW_DOWNLOAD_REQUEST
  1000. {
  1001. U8 ImageType; /* 0x00 */
  1002. U8 Reserved1; /* 0x01 */
  1003. U8 ChainOffset; /* 0x02 */
  1004. U8 Function; /* 0x03 */
  1005. U16 Reserved2; /* 0x04 */
  1006. U8 Reserved3; /* 0x06 */
  1007. U8 MsgFlags; /* 0x07 */
  1008. U8 VP_ID; /* 0x08 */
  1009. U8 VF_ID; /* 0x09 */
  1010. U16 Reserved4; /* 0x0A */
  1011. U32 TotalImageSize; /* 0x0C */
  1012. U32 Reserved5; /* 0x10 */
  1013. MPI2_MPI_SGE_UNION SGL; /* 0x14 */
  1014. } MPI2_FW_DOWNLOAD_REQUEST, MPI2_POINTER PTR_MPI2_FW_DOWNLOAD_REQUEST,
  1015. Mpi2FWDownloadRequest, MPI2_POINTER pMpi2FWDownloadRequest;
  1016. #define MPI2_FW_DOWNLOAD_MSGFLGS_LAST_SEGMENT (0x01)
  1017. #define MPI2_FW_DOWNLOAD_ITYPE_FW (0x01)
  1018. #define MPI2_FW_DOWNLOAD_ITYPE_BIOS (0x02)
  1019. #define MPI2_FW_DOWNLOAD_ITYPE_MANUFACTURING (0x06)
  1020. #define MPI2_FW_DOWNLOAD_ITYPE_CONFIG_1 (0x07)
  1021. #define MPI2_FW_DOWNLOAD_ITYPE_CONFIG_2 (0x08)
  1022. #define MPI2_FW_DOWNLOAD_ITYPE_MEGARAID (0x09)
  1023. #define MPI2_FW_DOWNLOAD_ITYPE_COMPLETE (0x0A)
  1024. #define MPI2_FW_DOWNLOAD_ITYPE_COMMON_BOOT_BLOCK (0x0B)
  1025. #define MPI2_FW_DOWNLOAD_ITYPE_PUBLIC_KEY (0x0C)
  1026. #define MPI2_FW_DOWNLOAD_ITYPE_MIN_PRODUCT_SPECIFIC (0xF0)
  1027. /* FWDownload TransactionContext Element */
  1028. typedef struct _MPI2_FW_DOWNLOAD_TCSGE
  1029. {
  1030. U8 Reserved1; /* 0x00 */
  1031. U8 ContextSize; /* 0x01 */
  1032. U8 DetailsLength; /* 0x02 */
  1033. U8 Flags; /* 0x03 */
  1034. U32 Reserved2; /* 0x04 */
  1035. U32 ImageOffset; /* 0x08 */
  1036. U32 ImageSize; /* 0x0C */
  1037. } MPI2_FW_DOWNLOAD_TCSGE, MPI2_POINTER PTR_MPI2_FW_DOWNLOAD_TCSGE,
  1038. Mpi2FWDownloadTCSGE_t, MPI2_POINTER pMpi2FWDownloadTCSGE_t;
  1039. /* FWDownload Reply message */
  1040. typedef struct _MPI2_FW_DOWNLOAD_REPLY
  1041. {
  1042. U8 ImageType; /* 0x00 */
  1043. U8 Reserved1; /* 0x01 */
  1044. U8 MsgLength; /* 0x02 */
  1045. U8 Function; /* 0x03 */
  1046. U16 Reserved2; /* 0x04 */
  1047. U8 Reserved3; /* 0x06 */
  1048. U8 MsgFlags; /* 0x07 */
  1049. U8 VP_ID; /* 0x08 */
  1050. U8 VF_ID; /* 0x09 */
  1051. U16 Reserved4; /* 0x0A */
  1052. U16 Reserved5; /* 0x0C */
  1053. U16 IOCStatus; /* 0x0E */
  1054. U32 IOCLogInfo; /* 0x10 */
  1055. } MPI2_FW_DOWNLOAD_REPLY, MPI2_POINTER PTR_MPI2_FW_DOWNLOAD_REPLY,
  1056. Mpi2FWDownloadReply_t, MPI2_POINTER pMpi2FWDownloadReply_t;
  1057. /****************************************************************************
  1058. * FWUpload message
  1059. ****************************************************************************/
  1060. /* FWUpload Request message */
  1061. typedef struct _MPI2_FW_UPLOAD_REQUEST
  1062. {
  1063. U8 ImageType; /* 0x00 */
  1064. U8 Reserved1; /* 0x01 */
  1065. U8 ChainOffset; /* 0x02 */
  1066. U8 Function; /* 0x03 */
  1067. U16 Reserved2; /* 0x04 */
  1068. U8 Reserved3; /* 0x06 */
  1069. U8 MsgFlags; /* 0x07 */
  1070. U8 VP_ID; /* 0x08 */
  1071. U8 VF_ID; /* 0x09 */
  1072. U16 Reserved4; /* 0x0A */
  1073. U32 Reserved5; /* 0x0C */
  1074. U32 Reserved6; /* 0x10 */
  1075. MPI2_MPI_SGE_UNION SGL; /* 0x14 */
  1076. } MPI2_FW_UPLOAD_REQUEST, MPI2_POINTER PTR_MPI2_FW_UPLOAD_REQUEST,
  1077. Mpi2FWUploadRequest_t, MPI2_POINTER pMpi2FWUploadRequest_t;
  1078. #define MPI2_FW_UPLOAD_ITYPE_FW_CURRENT (0x00)
  1079. #define MPI2_FW_UPLOAD_ITYPE_FW_FLASH (0x01)
  1080. #define MPI2_FW_UPLOAD_ITYPE_BIOS_FLASH (0x02)
  1081. #define MPI2_FW_UPLOAD_ITYPE_FW_BACKUP (0x05)
  1082. #define MPI2_FW_UPLOAD_ITYPE_MANUFACTURING (0x06)
  1083. #define MPI2_FW_UPLOAD_ITYPE_CONFIG_1 (0x07)
  1084. #define MPI2_FW_UPLOAD_ITYPE_CONFIG_2 (0x08)
  1085. #define MPI2_FW_UPLOAD_ITYPE_MEGARAID (0x09)
  1086. #define MPI2_FW_UPLOAD_ITYPE_COMPLETE (0x0A)
  1087. #define MPI2_FW_UPLOAD_ITYPE_COMMON_BOOT_BLOCK (0x0B)
  1088. typedef struct _MPI2_FW_UPLOAD_TCSGE
  1089. {
  1090. U8 Reserved1; /* 0x00 */
  1091. U8 ContextSize; /* 0x01 */
  1092. U8 DetailsLength; /* 0x02 */
  1093. U8 Flags; /* 0x03 */
  1094. U32 Reserved2; /* 0x04 */
  1095. U32 ImageOffset; /* 0x08 */
  1096. U32 ImageSize; /* 0x0C */
  1097. } MPI2_FW_UPLOAD_TCSGE, MPI2_POINTER PTR_MPI2_FW_UPLOAD_TCSGE,
  1098. Mpi2FWUploadTCSGE_t, MPI2_POINTER pMpi2FWUploadTCSGE_t;
  1099. /* FWUpload Reply message */
  1100. typedef struct _MPI2_FW_UPLOAD_REPLY
  1101. {
  1102. U8 ImageType; /* 0x00 */
  1103. U8 Reserved1; /* 0x01 */
  1104. U8 MsgLength; /* 0x02 */
  1105. U8 Function; /* 0x03 */
  1106. U16 Reserved2; /* 0x04 */
  1107. U8 Reserved3; /* 0x06 */
  1108. U8 MsgFlags; /* 0x07 */
  1109. U8 VP_ID; /* 0x08 */
  1110. U8 VF_ID; /* 0x09 */
  1111. U16 Reserved4; /* 0x0A */
  1112. U16 Reserved5; /* 0x0C */
  1113. U16 IOCStatus; /* 0x0E */
  1114. U32 IOCLogInfo; /* 0x10 */
  1115. U32 ActualImageSize; /* 0x14 */
  1116. } MPI2_FW_UPLOAD_REPLY, MPI2_POINTER PTR_MPI2_FW_UPLOAD_REPLY,
  1117. Mpi2FWUploadReply_t, MPI2_POINTER pMPi2FWUploadReply_t;
  1118. /* FW Image Header */
  1119. typedef struct _MPI2_FW_IMAGE_HEADER
  1120. {
  1121. U32 Signature; /* 0x00 */
  1122. U32 Signature0; /* 0x04 */
  1123. U32 Signature1; /* 0x08 */
  1124. U32 Signature2; /* 0x0C */
  1125. MPI2_VERSION_UNION MPIVersion; /* 0x10 */
  1126. MPI2_VERSION_UNION FWVersion; /* 0x14 */
  1127. MPI2_VERSION_UNION NVDATAVersion; /* 0x18 */
  1128. MPI2_VERSION_UNION PackageVersion; /* 0x1C */
  1129. U16 VendorID; /* 0x20 */
  1130. U16 ProductID; /* 0x22 */
  1131. U16 ProtocolFlags; /* 0x24 */
  1132. U16 Reserved26; /* 0x26 */
  1133. U32 IOCCapabilities; /* 0x28 */
  1134. U32 ImageSize; /* 0x2C */
  1135. U32 NextImageHeaderOffset; /* 0x30 */
  1136. U32 Checksum; /* 0x34 */
  1137. U32 Reserved38; /* 0x38 */
  1138. U32 Reserved3C; /* 0x3C */
  1139. U32 Reserved40; /* 0x40 */
  1140. U32 Reserved44; /* 0x44 */
  1141. U32 Reserved48; /* 0x48 */
  1142. U32 Reserved4C; /* 0x4C */
  1143. U32 Reserved50; /* 0x50 */
  1144. U32 Reserved54; /* 0x54 */
  1145. U32 Reserved58; /* 0x58 */
  1146. U32 Reserved5C; /* 0x5C */
  1147. U32 Reserved60; /* 0x60 */
  1148. U32 FirmwareVersionNameWhat; /* 0x64 */
  1149. U8 FirmwareVersionName[32]; /* 0x68 */
  1150. U32 VendorNameWhat; /* 0x88 */
  1151. U8 VendorName[32]; /* 0x8C */
  1152. U32 PackageNameWhat; /* 0x88 */
  1153. U8 PackageName[32]; /* 0x8C */
  1154. U32 ReservedD0; /* 0xD0 */
  1155. U32 ReservedD4; /* 0xD4 */
  1156. U32 ReservedD8; /* 0xD8 */
  1157. U32 ReservedDC; /* 0xDC */
  1158. U32 ReservedE0; /* 0xE0 */
  1159. U32 ReservedE4; /* 0xE4 */
  1160. U32 ReservedE8; /* 0xE8 */
  1161. U32 ReservedEC; /* 0xEC */
  1162. U32 ReservedF0; /* 0xF0 */
  1163. U32 ReservedF4; /* 0xF4 */
  1164. U32 ReservedF8; /* 0xF8 */
  1165. U32 ReservedFC; /* 0xFC */
  1166. } MPI2_FW_IMAGE_HEADER, MPI2_POINTER PTR_MPI2_FW_IMAGE_HEADER,
  1167. Mpi2FWImageHeader_t, MPI2_POINTER pMpi2FWImageHeader_t;
  1168. /* Signature field */
  1169. #define MPI2_FW_HEADER_SIGNATURE_OFFSET (0x00)
  1170. #define MPI2_FW_HEADER_SIGNATURE_MASK (0xFF000000)
  1171. #define MPI2_FW_HEADER_SIGNATURE (0xEA000000)
  1172. /* Signature0 field */
  1173. #define MPI2_FW_HEADER_SIGNATURE0_OFFSET (0x04)
  1174. #define MPI2_FW_HEADER_SIGNATURE0 (0x5AFAA55A)
  1175. /* Signature1 field */
  1176. #define MPI2_FW_HEADER_SIGNATURE1_OFFSET (0x08)
  1177. #define MPI2_FW_HEADER_SIGNATURE1 (0xA55AFAA5)
  1178. /* Signature2 field */
  1179. #define MPI2_FW_HEADER_SIGNATURE2_OFFSET (0x0C)
  1180. #define MPI2_FW_HEADER_SIGNATURE2 (0x5AA55AFA)
  1181. /* defines for using the ProductID field */
  1182. #define MPI2_FW_HEADER_PID_TYPE_MASK (0xF000)
  1183. #define MPI2_FW_HEADER_PID_TYPE_SAS (0x2000)
  1184. #define MPI2_FW_HEADER_PID_PROD_MASK (0x0F00)
  1185. #define MPI2_FW_HEADER_PID_PROD_A (0x0000)
  1186. #define MPI2_FW_HEADER_PID_PROD_TARGET_INITIATOR_SCSI (0x0200)
  1187. #define MPI2_FW_HEADER_PID_PROD_IR_SCSI (0x0700)
  1188. #define MPI2_FW_HEADER_PID_FAMILY_MASK (0x00FF)
  1189. /* SAS */
  1190. #define MPI2_FW_HEADER_PID_FAMILY_2108_SAS (0x0013)
  1191. #define MPI2_FW_HEADER_PID_FAMILY_2208_SAS (0x0014)
  1192. /* use MPI2_IOCFACTS_PROTOCOL_ defines for ProtocolFlags field */
  1193. /* use MPI2_IOCFACTS_CAPABILITY_ defines for IOCCapabilities field */
  1194. #define MPI2_FW_HEADER_IMAGESIZE_OFFSET (0x2C)
  1195. #define MPI2_FW_HEADER_NEXTIMAGE_OFFSET (0x30)
  1196. #define MPI2_FW_HEADER_VERNMHWAT_OFFSET (0x64)
  1197. #define MPI2_FW_HEADER_WHAT_SIGNATURE (0x29232840)
  1198. #define MPI2_FW_HEADER_SIZE (0x100)
  1199. /* Extended Image Header */
  1200. typedef struct _MPI2_EXT_IMAGE_HEADER
  1201. {
  1202. U8 ImageType; /* 0x00 */
  1203. U8 Reserved1; /* 0x01 */
  1204. U16 Reserved2; /* 0x02 */
  1205. U32 Checksum; /* 0x04 */
  1206. U32 ImageSize; /* 0x08 */
  1207. U32 NextImageHeaderOffset; /* 0x0C */
  1208. U32 PackageVersion; /* 0x10 */
  1209. U32 Reserved3; /* 0x14 */
  1210. U32 Reserved4; /* 0x18 */
  1211. U32 Reserved5; /* 0x1C */
  1212. U8 IdentifyString[32]; /* 0x20 */
  1213. } MPI2_EXT_IMAGE_HEADER, MPI2_POINTER PTR_MPI2_EXT_IMAGE_HEADER,
  1214. Mpi2ExtImageHeader_t, MPI2_POINTER pMpi2ExtImageHeader_t;
  1215. /* useful offsets */
  1216. #define MPI2_EXT_IMAGE_IMAGETYPE_OFFSET (0x00)
  1217. #define MPI2_EXT_IMAGE_IMAGESIZE_OFFSET (0x08)
  1218. #define MPI2_EXT_IMAGE_NEXTIMAGE_OFFSET (0x0C)
  1219. #define MPI2_EXT_IMAGE_HEADER_SIZE (0x40)
  1220. /* defines for the ImageType field */
  1221. #define MPI2_EXT_IMAGE_TYPE_UNSPECIFIED (0x00)
  1222. #define MPI2_EXT_IMAGE_TYPE_FW (0x01)
  1223. #define MPI2_EXT_IMAGE_TYPE_NVDATA (0x03)
  1224. #define MPI2_EXT_IMAGE_TYPE_BOOTLOADER (0x04)
  1225. #define MPI2_EXT_IMAGE_TYPE_INITIALIZATION (0x05)
  1226. #define MPI2_EXT_IMAGE_TYPE_FLASH_LAYOUT (0x06)
  1227. #define MPI2_EXT_IMAGE_TYPE_SUPPORTED_DEVICES (0x07)
  1228. #define MPI2_EXT_IMAGE_TYPE_MEGARAID (0x08)
  1229. #define MPI2_EXT_IMAGE_TYPE_ENCRYPTED_HASH (0x09)
  1230. #define MPI2_EXT_IMAGE_TYPE_MIN_PRODUCT_SPECIFIC (0x80)
  1231. #define MPI2_EXT_IMAGE_TYPE_MAX_PRODUCT_SPECIFIC (0xFF)
  1232. #define MPI2_EXT_IMAGE_TYPE_MAX \
  1233. (MPI2_EXT_IMAGE_TYPE_MAX_PRODUCT_SPECIFIC) /* deprecated */
  1234. /* FLASH Layout Extended Image Data */
  1235. /*
  1236. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1237. * one and check RegionsPerLayout at runtime.
  1238. */
  1239. #ifndef MPI2_FLASH_NUMBER_OF_REGIONS
  1240. #define MPI2_FLASH_NUMBER_OF_REGIONS (1)
  1241. #endif
  1242. /*
  1243. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1244. * one and check NumberOfLayouts at runtime.
  1245. */
  1246. #ifndef MPI2_FLASH_NUMBER_OF_LAYOUTS
  1247. #define MPI2_FLASH_NUMBER_OF_LAYOUTS (1)
  1248. #endif
  1249. typedef struct _MPI2_FLASH_REGION
  1250. {
  1251. U8 RegionType; /* 0x00 */
  1252. U8 Reserved1; /* 0x01 */
  1253. U16 Reserved2; /* 0x02 */
  1254. U32 RegionOffset; /* 0x04 */
  1255. U32 RegionSize; /* 0x08 */
  1256. U32 Reserved3; /* 0x0C */
  1257. } MPI2_FLASH_REGION, MPI2_POINTER PTR_MPI2_FLASH_REGION,
  1258. Mpi2FlashRegion_t, MPI2_POINTER pMpi2FlashRegion_t;
  1259. typedef struct _MPI2_FLASH_LAYOUT
  1260. {
  1261. U32 FlashSize; /* 0x00 */
  1262. U32 Reserved1; /* 0x04 */
  1263. U32 Reserved2; /* 0x08 */
  1264. U32 Reserved3; /* 0x0C */
  1265. MPI2_FLASH_REGION Region[MPI2_FLASH_NUMBER_OF_REGIONS];/* 0x10 */
  1266. } MPI2_FLASH_LAYOUT, MPI2_POINTER PTR_MPI2_FLASH_LAYOUT,
  1267. Mpi2FlashLayout_t, MPI2_POINTER pMpi2FlashLayout_t;
  1268. typedef struct _MPI2_FLASH_LAYOUT_DATA
  1269. {
  1270. U8 ImageRevision; /* 0x00 */
  1271. U8 Reserved1; /* 0x01 */
  1272. U8 SizeOfRegion; /* 0x02 */
  1273. U8 Reserved2; /* 0x03 */
  1274. U16 NumberOfLayouts; /* 0x04 */
  1275. U16 RegionsPerLayout; /* 0x06 */
  1276. U16 MinimumSectorAlignment; /* 0x08 */
  1277. U16 Reserved3; /* 0x0A */
  1278. U32 Reserved4; /* 0x0C */
  1279. MPI2_FLASH_LAYOUT Layout[MPI2_FLASH_NUMBER_OF_LAYOUTS];/* 0x10 */
  1280. } MPI2_FLASH_LAYOUT_DATA, MPI2_POINTER PTR_MPI2_FLASH_LAYOUT_DATA,
  1281. Mpi2FlashLayoutData_t, MPI2_POINTER pMpi2FlashLayoutData_t;
  1282. /* defines for the RegionType field */
  1283. #define MPI2_FLASH_REGION_UNUSED (0x00)
  1284. #define MPI2_FLASH_REGION_FIRMWARE (0x01)
  1285. #define MPI2_FLASH_REGION_BIOS (0x02)
  1286. #define MPI2_FLASH_REGION_NVDATA (0x03)
  1287. #define MPI2_FLASH_REGION_FIRMWARE_BACKUP (0x05)
  1288. #define MPI2_FLASH_REGION_MFG_INFORMATION (0x06)
  1289. #define MPI2_FLASH_REGION_CONFIG_1 (0x07)
  1290. #define MPI2_FLASH_REGION_CONFIG_2 (0x08)
  1291. #define MPI2_FLASH_REGION_MEGARAID (0x09)
  1292. #define MPI2_FLASH_REGION_INIT (0x0A)
  1293. /* ImageRevision */
  1294. #define MPI2_FLASH_LAYOUT_IMAGE_REVISION (0x00)
  1295. /* Supported Devices Extended Image Data */
  1296. /*
  1297. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1298. * one and check NumberOfDevices at runtime.
  1299. */
  1300. #ifndef MPI2_SUPPORTED_DEVICES_IMAGE_NUM_DEVICES
  1301. #define MPI2_SUPPORTED_DEVICES_IMAGE_NUM_DEVICES (1)
  1302. #endif
  1303. typedef struct _MPI2_SUPPORTED_DEVICE
  1304. {
  1305. U16 DeviceID; /* 0x00 */
  1306. U16 VendorID; /* 0x02 */
  1307. U16 DeviceIDMask; /* 0x04 */
  1308. U16 Reserved1; /* 0x06 */
  1309. U8 LowPCIRev; /* 0x08 */
  1310. U8 HighPCIRev; /* 0x09 */
  1311. U16 Reserved2; /* 0x0A */
  1312. U32 Reserved3; /* 0x0C */
  1313. } MPI2_SUPPORTED_DEVICE, MPI2_POINTER PTR_MPI2_SUPPORTED_DEVICE,
  1314. Mpi2SupportedDevice_t, MPI2_POINTER pMpi2SupportedDevice_t;
  1315. typedef struct _MPI2_SUPPORTED_DEVICES_DATA
  1316. {
  1317. U8 ImageRevision; /* 0x00 */
  1318. U8 Reserved1; /* 0x01 */
  1319. U8 NumberOfDevices; /* 0x02 */
  1320. U8 Reserved2; /* 0x03 */
  1321. U32 Reserved3; /* 0x04 */
  1322. MPI2_SUPPORTED_DEVICE SupportedDevice[MPI2_SUPPORTED_DEVICES_IMAGE_NUM_DEVICES]; /* 0x08 */
  1323. } MPI2_SUPPORTED_DEVICES_DATA, MPI2_POINTER PTR_MPI2_SUPPORTED_DEVICES_DATA,
  1324. Mpi2SupportedDevicesData_t, MPI2_POINTER pMpi2SupportedDevicesData_t;
  1325. /* ImageRevision */
  1326. #define MPI2_SUPPORTED_DEVICES_IMAGE_REVISION (0x00)
  1327. /* Init Extended Image Data */
  1328. typedef struct _MPI2_INIT_IMAGE_FOOTER
  1329. {
  1330. U32 BootFlags; /* 0x00 */
  1331. U32 ImageSize; /* 0x04 */
  1332. U32 Signature0; /* 0x08 */
  1333. U32 Signature1; /* 0x0C */
  1334. U32 Signature2; /* 0x10 */
  1335. U32 ResetVector; /* 0x14 */
  1336. } MPI2_INIT_IMAGE_FOOTER, MPI2_POINTER PTR_MPI2_INIT_IMAGE_FOOTER,
  1337. Mpi2InitImageFooter_t, MPI2_POINTER pMpi2InitImageFooter_t;
  1338. /* defines for the BootFlags field */
  1339. #define MPI2_INIT_IMAGE_BOOTFLAGS_OFFSET (0x00)
  1340. /* defines for the ImageSize field */
  1341. #define MPI2_INIT_IMAGE_IMAGESIZE_OFFSET (0x04)
  1342. /* defines for the Signature0 field */
  1343. #define MPI2_INIT_IMAGE_SIGNATURE0_OFFSET (0x08)
  1344. #define MPI2_INIT_IMAGE_SIGNATURE0 (0x5AA55AEA)
  1345. /* defines for the Signature1 field */
  1346. #define MPI2_INIT_IMAGE_SIGNATURE1_OFFSET (0x0C)
  1347. #define MPI2_INIT_IMAGE_SIGNATURE1 (0xA55AEAA5)
  1348. /* defines for the Signature2 field */
  1349. #define MPI2_INIT_IMAGE_SIGNATURE2_OFFSET (0x10)
  1350. #define MPI2_INIT_IMAGE_SIGNATURE2 (0x5AEAA55A)
  1351. /* Signature fields as individual bytes */
  1352. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_0 (0xEA)
  1353. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_1 (0x5A)
  1354. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_2 (0xA5)
  1355. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_3 (0x5A)
  1356. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_4 (0xA5)
  1357. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_5 (0xEA)
  1358. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_6 (0x5A)
  1359. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_7 (0xA5)
  1360. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_8 (0x5A)
  1361. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_9 (0xA5)
  1362. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_A (0xEA)
  1363. #define MPI2_INIT_IMAGE_SIGNATURE_BYTE_B (0x5A)
  1364. /* defines for the ResetVector field */
  1365. #define MPI2_INIT_IMAGE_RESETVECTOR_OFFSET (0x14)
  1366. /* Encrypted Hash Extended Image Data */
  1367. typedef struct _MPI25_ENCRYPTED_HASH_ENTRY {
  1368. U8 HashImageType; /* 0x00 */
  1369. U8 HashAlgorithm; /* 0x01 */
  1370. U8 EncryptionAlgorithm; /* 0x02 */
  1371. U8 Reserved1; /* 0x03 */
  1372. U32 Reserved2; /* 0x04 */
  1373. U32 EncryptedHash[1]; /* 0x08 */
  1374. } MPI25_ENCRYPTED_HASH_ENTRY, MPI2_POINTER PTR_MPI25_ENCRYPTED_HASH_ENTRY,
  1375. Mpi25EncryptedHashEntry_t, MPI2_POINTER pMpi25EncryptedHashEntry_t;
  1376. /* values for HashImageType */
  1377. #define MPI25_HASH_IMAGE_TYPE_UNUSED (0x00)
  1378. #define MPI25_HASH_IMAGE_TYPE_FIRMWARE (0x01)
  1379. /* values for HashAlgorithm */
  1380. #define MPI25_HASH_ALGORITHM_UNUSED (0x00)
  1381. #define MPI25_HASH_ALGORITHM_SHA256 (0x01)
  1382. /* values for EncryptionAlgorithm */
  1383. #define MPI25_ENCRYPTION_ALG_UNUSED (0x00)
  1384. #define MPI25_ENCRYPTION_ALG_RSA256 (0x01)
  1385. typedef struct _MPI25_ENCRYPTED_HASH_DATA {
  1386. U8 ImageVersion; /* 0x00 */
  1387. U8 NumHash; /* 0x01 */
  1388. U16 Reserved1; /* 0x02 */
  1389. U32 Reserved2; /* 0x04 */
  1390. MPI25_ENCRYPTED_HASH_ENTRY EncryptedHashEntry[1]; /* 0x08 */
  1391. } MPI25_ENCRYPTED_HASH_DATA, MPI2_POINTER PTR_MPI25_ENCRYPTED_HASH_DATA,
  1392. Mpi25EncryptedHashData_t, MPI2_POINTER pMpi25EncryptedHashData_t;
  1393. /****************************************************************************
  1394. * PowerManagementControl message
  1395. ****************************************************************************/
  1396. /* PowerManagementControl Request message */
  1397. typedef struct _MPI2_PWR_MGMT_CONTROL_REQUEST {
  1398. U8 Feature; /* 0x00 */
  1399. U8 Reserved1; /* 0x01 */
  1400. U8 ChainOffset; /* 0x02 */
  1401. U8 Function; /* 0x03 */
  1402. U16 Reserved2; /* 0x04 */
  1403. U8 Reserved3; /* 0x06 */
  1404. U8 MsgFlags; /* 0x07 */
  1405. U8 VP_ID; /* 0x08 */
  1406. U8 VF_ID; /* 0x09 */
  1407. U16 Reserved4; /* 0x0A */
  1408. U8 Parameter1; /* 0x0C */
  1409. U8 Parameter2; /* 0x0D */
  1410. U8 Parameter3; /* 0x0E */
  1411. U8 Parameter4; /* 0x0F */
  1412. U32 Reserved5; /* 0x10 */
  1413. U32 Reserved6; /* 0x14 */
  1414. } MPI2_PWR_MGMT_CONTROL_REQUEST, MPI2_POINTER PTR_MPI2_PWR_MGMT_CONTROL_REQUEST,
  1415. Mpi2PwrMgmtControlRequest_t, MPI2_POINTER pMpi2PwrMgmtControlRequest_t;
  1416. /* defines for the Feature field */
  1417. #define MPI2_PM_CONTROL_FEATURE_DA_PHY_POWER_COND (0x01)
  1418. #define MPI2_PM_CONTROL_FEATURE_PORT_WIDTH_MODULATION (0x02)
  1419. #define MPI2_PM_CONTROL_FEATURE_PCIE_LINK (0x03) /* obsolete */
  1420. #define MPI2_PM_CONTROL_FEATURE_IOC_SPEED (0x04)
  1421. #define MPI2_PM_CONTROL_FEATURE_MIN_PRODUCT_SPECIFIC (0x80)
  1422. #define MPI2_PM_CONTROL_FEATURE_MAX_PRODUCT_SPECIFIC (0xFF)
  1423. /* parameter usage for the MPI2_PM_CONTROL_FEATURE_DA_PHY_POWER_COND Feature */
  1424. /* Parameter1 contains a PHY number */
  1425. /* Parameter2 indicates power condition action using these defines */
  1426. #define MPI2_PM_CONTROL_PARAM2_PARTIAL (0x01)
  1427. #define MPI2_PM_CONTROL_PARAM2_SLUMBER (0x02)
  1428. #define MPI2_PM_CONTROL_PARAM2_EXIT_PWR_MGMT (0x03)
  1429. /* Parameter3 and Parameter4 are reserved */
  1430. /* parameter usage for the MPI2_PM_CONTROL_FEATURE_PORT_WIDTH_MODULATION
  1431. * Feature */
  1432. /* Parameter1 contains SAS port width modulation group number */
  1433. /* Parameter2 indicates IOC action using these defines */
  1434. #define MPI2_PM_CONTROL_PARAM2_REQUEST_OWNERSHIP (0x01)
  1435. #define MPI2_PM_CONTROL_PARAM2_CHANGE_MODULATION (0x02)
  1436. #define MPI2_PM_CONTROL_PARAM2_RELINQUISH_OWNERSHIP (0x03)
  1437. /* Parameter3 indicates desired modulation level using these defines */
  1438. #define MPI2_PM_CONTROL_PARAM3_25_PERCENT (0x00)
  1439. #define MPI2_PM_CONTROL_PARAM3_50_PERCENT (0x01)
  1440. #define MPI2_PM_CONTROL_PARAM3_75_PERCENT (0x02)
  1441. #define MPI2_PM_CONTROL_PARAM3_100_PERCENT (0x03)
  1442. /* Parameter4 is reserved */
  1443. /* parameter usage for the MPI2_PM_CONTROL_FEATURE_PCIE_LINK Feature */
  1444. /* Parameter1 indicates desired PCIe link speed using these defines */
  1445. #define MPI2_PM_CONTROL_PARAM1_PCIE_2_5_GBPS (0x00) /* obsolete */
  1446. #define MPI2_PM_CONTROL_PARAM1_PCIE_5_0_GBPS (0x01) /* obsolete */
  1447. #define MPI2_PM_CONTROL_PARAM1_PCIE_8_0_GBPS (0x02) /* obsolete */
  1448. /* Parameter2 indicates desired PCIe link width using these defines */
  1449. #define MPI2_PM_CONTROL_PARAM2_WIDTH_X1 (0x01) /* obsolete */
  1450. #define MPI2_PM_CONTROL_PARAM2_WIDTH_X2 (0x02) /* obsolete */
  1451. #define MPI2_PM_CONTROL_PARAM2_WIDTH_X4 (0x04) /* obsolete */
  1452. #define MPI2_PM_CONTROL_PARAM2_WIDTH_X8 (0x08) /* obsolete */
  1453. /* Parameter3 and Parameter4 are reserved */
  1454. /* parameter usage for the MPI2_PM_CONTROL_FEATURE_IOC_SPEED Feature */
  1455. /* Parameter1 indicates desired IOC hardware clock speed using these defines */
  1456. #define MPI2_PM_CONTROL_PARAM1_FULL_IOC_SPEED (0x01)
  1457. #define MPI2_PM_CONTROL_PARAM1_HALF_IOC_SPEED (0x02)
  1458. #define MPI2_PM_CONTROL_PARAM1_QUARTER_IOC_SPEED (0x04)
  1459. #define MPI2_PM_CONTROL_PARAM1_EIGHTH_IOC_SPEED (0x08)
  1460. /* Parameter2, Parameter3, and Parameter4 are reserved */
  1461. /* PowerManagementControl Reply message */
  1462. typedef struct _MPI2_PWR_MGMT_CONTROL_REPLY {
  1463. U8 Feature; /* 0x00 */
  1464. U8 Reserved1; /* 0x01 */
  1465. U8 MsgLength; /* 0x02 */
  1466. U8 Function; /* 0x03 */
  1467. U16 Reserved2; /* 0x04 */
  1468. U8 Reserved3; /* 0x06 */
  1469. U8 MsgFlags; /* 0x07 */
  1470. U8 VP_ID; /* 0x08 */
  1471. U8 VF_ID; /* 0x09 */
  1472. U16 Reserved4; /* 0x0A */
  1473. U16 Reserved5; /* 0x0C */
  1474. U16 IOCStatus; /* 0x0E */
  1475. U32 IOCLogInfo; /* 0x10 */
  1476. } MPI2_PWR_MGMT_CONTROL_REPLY, MPI2_POINTER PTR_MPI2_PWR_MGMT_CONTROL_REPLY,
  1477. Mpi2PwrMgmtControlReply_t, MPI2_POINTER pMpi2PwrMgmtControlReply_t;
  1478. #endif