mpi2_cnfg.h 146 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033
  1. /*
  2. * Copyright (c) 2000-2014 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2_cnfg.h
  6. * Title: MPI Configuration messages and pages
  7. * Creation Date: November 10, 2006
  8. *
  9. * mpi2_cnfg.h Version: 02.00.26
  10. *
  11. * Version History
  12. * ---------------
  13. *
  14. * Date Version Description
  15. * -------- -------- ------------------------------------------------------
  16. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  17. * 06-04-07 02.00.01 Added defines for SAS IO Unit Page 2 PhyFlags.
  18. * Added Manufacturing Page 11.
  19. * Added MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE
  20. * define.
  21. * 06-26-07 02.00.02 Adding generic structure for product-specific
  22. * Manufacturing pages: MPI2_CONFIG_PAGE_MANUFACTURING_PS.
  23. * Rework of BIOS Page 2 configuration page.
  24. * Fixed MPI2_BIOSPAGE2_BOOT_DEVICE to be a union of the
  25. * forms.
  26. * Added configuration pages IOC Page 8 and Driver
  27. * Persistent Mapping Page 0.
  28. * 08-31-07 02.00.03 Modified configuration pages dealing with Integrated
  29. * RAID (Manufacturing Page 4, RAID Volume Pages 0 and 1,
  30. * RAID Physical Disk Pages 0 and 1, RAID Configuration
  31. * Page 0).
  32. * Added new value for AccessStatus field of SAS Device
  33. * Page 0 (_SATA_NEEDS_INITIALIZATION).
  34. * 10-31-07 02.00.04 Added missing SEPDevHandle field to
  35. * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
  36. * 12-18-07 02.00.05 Modified IO Unit Page 0 to use 32-bit version fields for
  37. * NVDATA.
  38. * Modified IOC Page 7 to use masks and added field for
  39. * SASBroadcastPrimitiveMasks.
  40. * Added MPI2_CONFIG_PAGE_BIOS_4.
  41. * Added MPI2_CONFIG_PAGE_LOG_0.
  42. * 02-29-08 02.00.06 Modified various names to make them 32-character unique.
  43. * Added SAS Device IDs.
  44. * Updated Integrated RAID configuration pages including
  45. * Manufacturing Page 4, IOC Page 6, and RAID Configuration
  46. * Page 0.
  47. * 05-21-08 02.00.07 Added define MPI2_MANPAGE4_MIX_SSD_SAS_SATA.
  48. * Added define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION.
  49. * Fixed define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING.
  50. * Added missing MaxNumRoutedSasAddresses field to
  51. * MPI2_CONFIG_PAGE_EXPANDER_0.
  52. * Added SAS Port Page 0.
  53. * Modified structure layout for
  54. * MPI2_CONFIG_PAGE_DRIVER_MAPPING_0.
  55. * 06-27-08 02.00.08 Changed MPI2_CONFIG_PAGE_RD_PDISK_1 to use
  56. * MPI2_RAID_PHYS_DISK1_PATH_MAX to size the array.
  57. * 10-02-08 02.00.09 Changed MPI2_RAID_PGAD_CONFIGNUM_MASK from 0x0000FFFF
  58. * to 0x000000FF.
  59. * Added two new values for the Physical Disk Coercion Size
  60. * bits in the Flags field of Manufacturing Page 4.
  61. * Added product-specific Manufacturing pages 16 to 31.
  62. * Modified Flags bits for controlling write cache on SATA
  63. * drives in IO Unit Page 1.
  64. * Added new bit to AdditionalControlFlags of SAS IO Unit
  65. * Page 1 to control Invalid Topology Correction.
  66. * Added additional defines for RAID Volume Page 0
  67. * VolumeStatusFlags field.
  68. * Modified meaning of RAID Volume Page 0 VolumeSettings
  69. * define for auto-configure of hot-swap drives.
  70. * Added SupportedPhysDisks field to RAID Volume Page 1 and
  71. * added related defines.
  72. * Added PhysDiskAttributes field (and related defines) to
  73. * RAID Physical Disk Page 0.
  74. * Added MPI2_SAS_PHYINFO_PHY_VACANT define.
  75. * Added three new DiscoveryStatus bits for SAS IO Unit
  76. * Page 0 and SAS Expander Page 0.
  77. * Removed multiplexing information from SAS IO Unit pages.
  78. * Added BootDeviceWaitTime field to SAS IO Unit Page 4.
  79. * Removed Zone Address Resolved bit from PhyInfo and from
  80. * Expander Page 0 Flags field.
  81. * Added two new AccessStatus values to SAS Device Page 0
  82. * for indicating routing problems. Added 3 reserved words
  83. * to this page.
  84. * 01-19-09 02.00.10 Fixed defines for GPIOVal field of IO Unit Page 3.
  85. * Inserted missing reserved field into structure for IOC
  86. * Page 6.
  87. * Added more pending task bits to RAID Volume Page 0
  88. * VolumeStatusFlags defines.
  89. * Added MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED define.
  90. * Added a new DiscoveryStatus bit for SAS IO Unit Page 0
  91. * and SAS Expander Page 0 to flag a downstream initiator
  92. * when in simplified routing mode.
  93. * Removed SATA Init Failure defines for DiscoveryStatus
  94. * fields of SAS IO Unit Page 0 and SAS Expander Page 0.
  95. * Added MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED define.
  96. * Added PortGroups, DmaGroup, and ControlGroup fields to
  97. * SAS Device Page 0.
  98. * 05-06-09 02.00.11 Added structures and defines for IO Unit Page 5 and IO
  99. * Unit Page 6.
  100. * Added expander reduced functionality data to SAS
  101. * Expander Page 0.
  102. * Added SAS PHY Page 2 and SAS PHY Page 3.
  103. * 07-30-09 02.00.12 Added IO Unit Page 7.
  104. * Added new device ids.
  105. * Added SAS IO Unit Page 5.
  106. * Added partial and slumber power management capable flags
  107. * to SAS Device Page 0 Flags field.
  108. * Added PhyInfo defines for power condition.
  109. * Added Ethernet configuration pages.
  110. * 10-28-09 02.00.13 Added MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY.
  111. * Added SAS PHY Page 4 structure and defines.
  112. * 02-10-10 02.00.14 Modified the comments for the configuration page
  113. * structures that contain an array of data. The host
  114. * should use the "count" field in the page data (e.g. the
  115. * NumPhys field) to determine the number of valid elements
  116. * in the array.
  117. * Added/modified some MPI2_MFGPAGE_DEVID_SAS defines.
  118. * Added PowerManagementCapabilities to IO Unit Page 7.
  119. * Added PortWidthModGroup field to
  120. * MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS.
  121. * Added MPI2_CONFIG_PAGE_SASIOUNIT_6 and related defines.
  122. * Added MPI2_CONFIG_PAGE_SASIOUNIT_7 and related defines.
  123. * Added MPI2_CONFIG_PAGE_SASIOUNIT_8 and related defines.
  124. * 05-12-10 02.00.15 Added MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT
  125. * define.
  126. * Added MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE define.
  127. * Added MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY define.
  128. * 08-11-10 02.00.16 Removed IO Unit Page 1 device path (multi-pathing)
  129. * defines.
  130. * 11-10-10 02.00.17 Added ReceptacleID field (replacing Reserved1) to
  131. * MPI2_MANPAGE7_CONNECTOR_INFO and reworked defines for
  132. * the Pinout field.
  133. * Added BoardTemperature and BoardTemperatureUnits fields
  134. * to MPI2_CONFIG_PAGE_IO_UNIT_7.
  135. * Added MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING define
  136. * and MPI2_CONFIG_PAGE_EXT_MAN_PS structure.
  137. * 02-23-11 02.00.18 Added ProxyVF_ID field to MPI2_CONFIG_REQUEST.
  138. * Added IO Unit Page 8, IO Unit Page 9,
  139. * and IO Unit Page 10.
  140. * Added SASNotifyPrimitiveMasks field to
  141. * MPI2_CONFIG_PAGE_IOC_7.
  142. * 03-09-11 02.00.19 Fixed IO Unit Page 10 (to match the spec).
  143. * 05-25-11 02.00.20 Cleaned up a few comments.
  144. * 08-24-11 02.00.21 Marked the IO Unit Page 7 PowerManagementCapabilities
  145. * for PCIe link as obsolete.
  146. * Added SpinupFlags field containing a Disable Spin-up
  147. * bit to the MPI2_SAS_IOUNIT4_SPINUP_GROUP fields of
  148. * SAS IO Unit Page 4.
  149. * 11-18-11 02.00.22 Added define MPI2_IOCPAGE6_CAP_FLAGS_4K_SECTORS_SUPPORT.
  150. * Added UEFIVersion field to BIOS Page 1 and defined new
  151. * BiosOptions bits.
  152. * 11-27-12 02.00.23 Added MPI2_MANPAGE7_FLAG_EVENTREPLAY_SLOT_ORDER.
  153. * Added MPI2_BIOSPAGE1_OPTIONS_MASK_OEM_ID.
  154. * 12-20-12 02.00.24 Marked MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION as
  155. * obsolete for MPI v2.5 and later.
  156. * Added some defines for 12G SAS speeds.
  157. * 04-09-13 02.00.25 Added MPI2_IOUNITPAGE1_ATA_SECURITY_FREEZE_LOCK.
  158. * Fixed MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS to
  159. * match the specification.
  160. * --------------------------------------------------------------------------
  161. */
  162. #ifndef MPI2_CNFG_H
  163. #define MPI2_CNFG_H
  164. /*****************************************************************************
  165. * Configuration Page Header and defines
  166. *****************************************************************************/
  167. /* Config Page Header */
  168. typedef struct _MPI2_CONFIG_PAGE_HEADER
  169. {
  170. U8 PageVersion; /* 0x00 */
  171. U8 PageLength; /* 0x01 */
  172. U8 PageNumber; /* 0x02 */
  173. U8 PageType; /* 0x03 */
  174. } MPI2_CONFIG_PAGE_HEADER, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_HEADER,
  175. Mpi2ConfigPageHeader_t, MPI2_POINTER pMpi2ConfigPageHeader_t;
  176. typedef union _MPI2_CONFIG_PAGE_HEADER_UNION
  177. {
  178. MPI2_CONFIG_PAGE_HEADER Struct;
  179. U8 Bytes[4];
  180. U16 Word16[2];
  181. U32 Word32;
  182. } MPI2_CONFIG_PAGE_HEADER_UNION, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_HEADER_UNION,
  183. Mpi2ConfigPageHeaderUnion, MPI2_POINTER pMpi2ConfigPageHeaderUnion;
  184. /* Extended Config Page Header */
  185. typedef struct _MPI2_CONFIG_EXTENDED_PAGE_HEADER
  186. {
  187. U8 PageVersion; /* 0x00 */
  188. U8 Reserved1; /* 0x01 */
  189. U8 PageNumber; /* 0x02 */
  190. U8 PageType; /* 0x03 */
  191. U16 ExtPageLength; /* 0x04 */
  192. U8 ExtPageType; /* 0x06 */
  193. U8 Reserved2; /* 0x07 */
  194. } MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  195. MPI2_POINTER PTR_MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  196. Mpi2ConfigExtendedPageHeader_t, MPI2_POINTER pMpi2ConfigExtendedPageHeader_t;
  197. typedef union _MPI2_CONFIG_EXT_PAGE_HEADER_UNION
  198. {
  199. MPI2_CONFIG_PAGE_HEADER Struct;
  200. MPI2_CONFIG_EXTENDED_PAGE_HEADER Ext;
  201. U8 Bytes[8];
  202. U16 Word16[4];
  203. U32 Word32[2];
  204. } MPI2_CONFIG_EXT_PAGE_HEADER_UNION, MPI2_POINTER PTR_MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
  205. Mpi2ConfigPageExtendedHeaderUnion, MPI2_POINTER pMpi2ConfigPageExtendedHeaderUnion;
  206. /* PageType field values */
  207. #define MPI2_CONFIG_PAGEATTR_READ_ONLY (0x00)
  208. #define MPI2_CONFIG_PAGEATTR_CHANGEABLE (0x10)
  209. #define MPI2_CONFIG_PAGEATTR_PERSISTENT (0x20)
  210. #define MPI2_CONFIG_PAGEATTR_MASK (0xF0)
  211. #define MPI2_CONFIG_PAGETYPE_IO_UNIT (0x00)
  212. #define MPI2_CONFIG_PAGETYPE_IOC (0x01)
  213. #define MPI2_CONFIG_PAGETYPE_BIOS (0x02)
  214. #define MPI2_CONFIG_PAGETYPE_RAID_VOLUME (0x08)
  215. #define MPI2_CONFIG_PAGETYPE_MANUFACTURING (0x09)
  216. #define MPI2_CONFIG_PAGETYPE_RAID_PHYSDISK (0x0A)
  217. #define MPI2_CONFIG_PAGETYPE_EXTENDED (0x0F)
  218. #define MPI2_CONFIG_PAGETYPE_MASK (0x0F)
  219. #define MPI2_CONFIG_TYPENUM_MASK (0x0FFF)
  220. /* ExtPageType field values */
  221. #define MPI2_CONFIG_EXTPAGETYPE_SAS_IO_UNIT (0x10)
  222. #define MPI2_CONFIG_EXTPAGETYPE_SAS_EXPANDER (0x11)
  223. #define MPI2_CONFIG_EXTPAGETYPE_SAS_DEVICE (0x12)
  224. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PHY (0x13)
  225. #define MPI2_CONFIG_EXTPAGETYPE_LOG (0x14)
  226. #define MPI2_CONFIG_EXTPAGETYPE_ENCLOSURE (0x15)
  227. #define MPI2_CONFIG_EXTPAGETYPE_RAID_CONFIG (0x16)
  228. #define MPI2_CONFIG_EXTPAGETYPE_DRIVER_MAPPING (0x17)
  229. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PORT (0x18)
  230. #define MPI2_CONFIG_EXTPAGETYPE_ETHERNET (0x19)
  231. #define MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING (0x1A)
  232. /*****************************************************************************
  233. * PageAddress defines
  234. *****************************************************************************/
  235. /* RAID Volume PageAddress format */
  236. #define MPI2_RAID_VOLUME_PGAD_FORM_MASK (0xF0000000)
  237. #define MPI2_RAID_VOLUME_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  238. #define MPI2_RAID_VOLUME_PGAD_FORM_HANDLE (0x10000000)
  239. #define MPI2_RAID_VOLUME_PGAD_HANDLE_MASK (0x0000FFFF)
  240. /* RAID Physical Disk PageAddress format */
  241. #define MPI2_PHYSDISK_PGAD_FORM_MASK (0xF0000000)
  242. #define MPI2_PHYSDISK_PGAD_FORM_GET_NEXT_PHYSDISKNUM (0x00000000)
  243. #define MPI2_PHYSDISK_PGAD_FORM_PHYSDISKNUM (0x10000000)
  244. #define MPI2_PHYSDISK_PGAD_FORM_DEVHANDLE (0x20000000)
  245. #define MPI2_PHYSDISK_PGAD_PHYSDISKNUM_MASK (0x000000FF)
  246. #define MPI2_PHYSDISK_PGAD_DEVHANDLE_MASK (0x0000FFFF)
  247. /* SAS Expander PageAddress format */
  248. #define MPI2_SAS_EXPAND_PGAD_FORM_MASK (0xF0000000)
  249. #define MPI2_SAS_EXPAND_PGAD_FORM_GET_NEXT_HNDL (0x00000000)
  250. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL_PHY_NUM (0x10000000)
  251. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL (0x20000000)
  252. #define MPI2_SAS_EXPAND_PGAD_HANDLE_MASK (0x0000FFFF)
  253. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_MASK (0x00FF0000)
  254. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_SHIFT (16)
  255. /* SAS Device PageAddress format */
  256. #define MPI2_SAS_DEVICE_PGAD_FORM_MASK (0xF0000000)
  257. #define MPI2_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  258. #define MPI2_SAS_DEVICE_PGAD_FORM_HANDLE (0x20000000)
  259. #define MPI2_SAS_DEVICE_PGAD_HANDLE_MASK (0x0000FFFF)
  260. /* SAS PHY PageAddress format */
  261. #define MPI2_SAS_PHY_PGAD_FORM_MASK (0xF0000000)
  262. #define MPI2_SAS_PHY_PGAD_FORM_PHY_NUMBER (0x00000000)
  263. #define MPI2_SAS_PHY_PGAD_FORM_PHY_TBL_INDEX (0x10000000)
  264. #define MPI2_SAS_PHY_PGAD_PHY_NUMBER_MASK (0x000000FF)
  265. #define MPI2_SAS_PHY_PGAD_PHY_TBL_INDEX_MASK (0x0000FFFF)
  266. /* SAS Port PageAddress format */
  267. #define MPI2_SASPORT_PGAD_FORM_MASK (0xF0000000)
  268. #define MPI2_SASPORT_PGAD_FORM_GET_NEXT_PORT (0x00000000)
  269. #define MPI2_SASPORT_PGAD_FORM_PORT_NUM (0x10000000)
  270. #define MPI2_SASPORT_PGAD_PORTNUMBER_MASK (0x00000FFF)
  271. /* SAS Enclosure PageAddress format */
  272. #define MPI2_SAS_ENCLOS_PGAD_FORM_MASK (0xF0000000)
  273. #define MPI2_SAS_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  274. #define MPI2_SAS_ENCLOS_PGAD_FORM_HANDLE (0x10000000)
  275. #define MPI2_SAS_ENCLOS_PGAD_HANDLE_MASK (0x0000FFFF)
  276. /* RAID Configuration PageAddress format */
  277. #define MPI2_RAID_PGAD_FORM_MASK (0xF0000000)
  278. #define MPI2_RAID_PGAD_FORM_GET_NEXT_CONFIGNUM (0x00000000)
  279. #define MPI2_RAID_PGAD_FORM_CONFIGNUM (0x10000000)
  280. #define MPI2_RAID_PGAD_FORM_ACTIVE_CONFIG (0x20000000)
  281. #define MPI2_RAID_PGAD_CONFIGNUM_MASK (0x000000FF)
  282. /* Driver Persistent Mapping PageAddress format */
  283. #define MPI2_DPM_PGAD_FORM_MASK (0xF0000000)
  284. #define MPI2_DPM_PGAD_FORM_ENTRY_RANGE (0x00000000)
  285. #define MPI2_DPM_PGAD_ENTRY_COUNT_MASK (0x0FFF0000)
  286. #define MPI2_DPM_PGAD_ENTRY_COUNT_SHIFT (16)
  287. #define MPI2_DPM_PGAD_START_ENTRY_MASK (0x0000FFFF)
  288. /* Ethernet PageAddress format */
  289. #define MPI2_ETHERNET_PGAD_FORM_MASK (0xF0000000)
  290. #define MPI2_ETHERNET_PGAD_FORM_IF_NUM (0x00000000)
  291. #define MPI2_ETHERNET_PGAD_IF_NUMBER_MASK (0x000000FF)
  292. /****************************************************************************
  293. * Configuration messages
  294. ****************************************************************************/
  295. /* Configuration Request Message */
  296. typedef struct _MPI2_CONFIG_REQUEST
  297. {
  298. U8 Action; /* 0x00 */
  299. U8 SGLFlags; /* 0x01 */
  300. U8 ChainOffset; /* 0x02 */
  301. U8 Function; /* 0x03 */
  302. U16 ExtPageLength; /* 0x04 */
  303. U8 ExtPageType; /* 0x06 */
  304. U8 MsgFlags; /* 0x07 */
  305. U8 VP_ID; /* 0x08 */
  306. U8 VF_ID; /* 0x09 */
  307. U16 Reserved1; /* 0x0A */
  308. U8 Reserved2; /* 0x0C */
  309. U8 ProxyVF_ID; /* 0x0D */
  310. U16 Reserved4; /* 0x0E */
  311. U32 Reserved3; /* 0x10 */
  312. MPI2_CONFIG_PAGE_HEADER Header; /* 0x14 */
  313. U32 PageAddress; /* 0x18 */
  314. MPI2_SGE_IO_UNION PageBufferSGE; /* 0x1C */
  315. } MPI2_CONFIG_REQUEST, MPI2_POINTER PTR_MPI2_CONFIG_REQUEST,
  316. Mpi2ConfigRequest_t, MPI2_POINTER pMpi2ConfigRequest_t;
  317. /* values for the Action field */
  318. #define MPI2_CONFIG_ACTION_PAGE_HEADER (0x00)
  319. #define MPI2_CONFIG_ACTION_PAGE_READ_CURRENT (0x01)
  320. #define MPI2_CONFIG_ACTION_PAGE_WRITE_CURRENT (0x02)
  321. #define MPI2_CONFIG_ACTION_PAGE_DEFAULT (0x03)
  322. #define MPI2_CONFIG_ACTION_PAGE_WRITE_NVRAM (0x04)
  323. #define MPI2_CONFIG_ACTION_PAGE_READ_DEFAULT (0x05)
  324. #define MPI2_CONFIG_ACTION_PAGE_READ_NVRAM (0x06)
  325. #define MPI2_CONFIG_ACTION_PAGE_GET_CHANGEABLE (0x07)
  326. /* use MPI2_SGLFLAGS_ defines from mpi2.h for the SGLFlags field */
  327. /* Config Reply Message */
  328. typedef struct _MPI2_CONFIG_REPLY
  329. {
  330. U8 Action; /* 0x00 */
  331. U8 SGLFlags; /* 0x01 */
  332. U8 MsgLength; /* 0x02 */
  333. U8 Function; /* 0x03 */
  334. U16 ExtPageLength; /* 0x04 */
  335. U8 ExtPageType; /* 0x06 */
  336. U8 MsgFlags; /* 0x07 */
  337. U8 VP_ID; /* 0x08 */
  338. U8 VF_ID; /* 0x09 */
  339. U16 Reserved1; /* 0x0A */
  340. U16 Reserved2; /* 0x0C */
  341. U16 IOCStatus; /* 0x0E */
  342. U32 IOCLogInfo; /* 0x10 */
  343. MPI2_CONFIG_PAGE_HEADER Header; /* 0x14 */
  344. } MPI2_CONFIG_REPLY, MPI2_POINTER PTR_MPI2_CONFIG_REPLY,
  345. Mpi2ConfigReply_t, MPI2_POINTER pMpi2ConfigReply_t;
  346. /*****************************************************************************
  347. *
  348. * C o n f i g u r a t i o n P a g e s
  349. *
  350. *****************************************************************************/
  351. /****************************************************************************
  352. * Manufacturing Config pages
  353. ****************************************************************************/
  354. #define MPI2_MFGPAGE_VENDORID_LSI (0x1000)
  355. /* SAS */
  356. #define MPI2_MFGPAGE_DEVID_SAS2004 (0x0070)
  357. #define MPI2_MFGPAGE_DEVID_SAS2008 (0x0072)
  358. #define MPI2_MFGPAGE_DEVID_SAS2108_1 (0x0074)
  359. #define MPI2_MFGPAGE_DEVID_SAS2108_2 (0x0076)
  360. #define MPI2_MFGPAGE_DEVID_SAS2108_3 (0x0077)
  361. #define MPI2_MFGPAGE_DEVID_SAS2116_1 (0x0064)
  362. #define MPI2_MFGPAGE_DEVID_SAS2116_2 (0x0065)
  363. #define MPI2_MFGPAGE_DEVID_SSS6200 (0x007E)
  364. #define MPI2_MFGPAGE_DEVID_SAS2208_1 (0x0080)
  365. #define MPI2_MFGPAGE_DEVID_SAS2208_2 (0x0081)
  366. #define MPI2_MFGPAGE_DEVID_SAS2208_3 (0x0082)
  367. #define MPI2_MFGPAGE_DEVID_SAS2208_4 (0x0083)
  368. #define MPI2_MFGPAGE_DEVID_SAS2208_5 (0x0084)
  369. #define MPI2_MFGPAGE_DEVID_SAS2208_6 (0x0085)
  370. #define MPI2_MFGPAGE_DEVID_SAS2308_1 (0x0086)
  371. #define MPI2_MFGPAGE_DEVID_SAS2308_2 (0x0087)
  372. #define MPI2_MFGPAGE_DEVID_SAS2308_3 (0x006E)
  373. /* Manufacturing Page 0 */
  374. typedef struct _MPI2_CONFIG_PAGE_MAN_0
  375. {
  376. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  377. U8 ChipName[16]; /* 0x04 */
  378. U8 ChipRevision[8]; /* 0x14 */
  379. U8 BoardName[16]; /* 0x1C */
  380. U8 BoardAssembly[16]; /* 0x2C */
  381. U8 BoardTracerNumber[16]; /* 0x3C */
  382. } MPI2_CONFIG_PAGE_MAN_0,
  383. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_0,
  384. Mpi2ManufacturingPage0_t, MPI2_POINTER pMpi2ManufacturingPage0_t;
  385. #define MPI2_MANUFACTURING0_PAGEVERSION (0x00)
  386. /* Manufacturing Page 1 */
  387. typedef struct _MPI2_CONFIG_PAGE_MAN_1
  388. {
  389. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  390. U8 VPD[256]; /* 0x04 */
  391. } MPI2_CONFIG_PAGE_MAN_1,
  392. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_1,
  393. Mpi2ManufacturingPage1_t, MPI2_POINTER pMpi2ManufacturingPage1_t;
  394. #define MPI2_MANUFACTURING1_PAGEVERSION (0x00)
  395. typedef struct _MPI2_CHIP_REVISION_ID
  396. {
  397. U16 DeviceID; /* 0x00 */
  398. U8 PCIRevisionID; /* 0x02 */
  399. U8 Reserved; /* 0x03 */
  400. } MPI2_CHIP_REVISION_ID, MPI2_POINTER PTR_MPI2_CHIP_REVISION_ID,
  401. Mpi2ChipRevisionId_t, MPI2_POINTER pMpi2ChipRevisionId_t;
  402. /* Manufacturing Page 2 */
  403. /*
  404. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  405. * one and check Header.PageLength at runtime.
  406. */
  407. #ifndef MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS
  408. #define MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS (1)
  409. #endif
  410. typedef struct _MPI2_CONFIG_PAGE_MAN_2
  411. {
  412. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  413. MPI2_CHIP_REVISION_ID ChipId; /* 0x04 */
  414. U32 HwSettings[MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS];/* 0x08 */
  415. } MPI2_CONFIG_PAGE_MAN_2,
  416. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_2,
  417. Mpi2ManufacturingPage2_t, MPI2_POINTER pMpi2ManufacturingPage2_t;
  418. #define MPI2_MANUFACTURING2_PAGEVERSION (0x00)
  419. /* Manufacturing Page 3 */
  420. /*
  421. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  422. * one and check Header.PageLength at runtime.
  423. */
  424. #ifndef MPI2_MAN_PAGE_3_INFO_WORDS
  425. #define MPI2_MAN_PAGE_3_INFO_WORDS (1)
  426. #endif
  427. typedef struct _MPI2_CONFIG_PAGE_MAN_3
  428. {
  429. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  430. MPI2_CHIP_REVISION_ID ChipId; /* 0x04 */
  431. U32 Info[MPI2_MAN_PAGE_3_INFO_WORDS];/* 0x08 */
  432. } MPI2_CONFIG_PAGE_MAN_3,
  433. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_3,
  434. Mpi2ManufacturingPage3_t, MPI2_POINTER pMpi2ManufacturingPage3_t;
  435. #define MPI2_MANUFACTURING3_PAGEVERSION (0x00)
  436. /* Manufacturing Page 4 */
  437. typedef struct _MPI2_MANPAGE4_PWR_SAVE_SETTINGS
  438. {
  439. U8 PowerSaveFlags; /* 0x00 */
  440. U8 InternalOperationsSleepTime; /* 0x01 */
  441. U8 InternalOperationsRunTime; /* 0x02 */
  442. U8 HostIdleTime; /* 0x03 */
  443. } MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  444. MPI2_POINTER PTR_MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  445. Mpi2ManPage4PwrSaveSettings_t, MPI2_POINTER pMpi2ManPage4PwrSaveSettings_t;
  446. /* defines for the PowerSaveFlags field */
  447. #define MPI2_MANPAGE4_MASK_POWERSAVE_MODE (0x03)
  448. #define MPI2_MANPAGE4_POWERSAVE_MODE_DISABLED (0x00)
  449. #define MPI2_MANPAGE4_CUSTOM_POWERSAVE_MODE (0x01)
  450. #define MPI2_MANPAGE4_FULL_POWERSAVE_MODE (0x02)
  451. typedef struct _MPI2_CONFIG_PAGE_MAN_4
  452. {
  453. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  454. U32 Reserved1; /* 0x04 */
  455. U32 Flags; /* 0x08 */
  456. U8 InquirySize; /* 0x0C */
  457. U8 Reserved2; /* 0x0D */
  458. U16 Reserved3; /* 0x0E */
  459. U8 InquiryData[56]; /* 0x10 */
  460. U32 RAID0VolumeSettings; /* 0x48 */
  461. U32 RAID1EVolumeSettings; /* 0x4C */
  462. U32 RAID1VolumeSettings; /* 0x50 */
  463. U32 RAID10VolumeSettings; /* 0x54 */
  464. U32 Reserved4; /* 0x58 */
  465. U32 Reserved5; /* 0x5C */
  466. MPI2_MANPAGE4_PWR_SAVE_SETTINGS PowerSaveSettings; /* 0x60 */
  467. U8 MaxOCEDisks; /* 0x64 */
  468. U8 ResyncRate; /* 0x65 */
  469. U16 DataScrubDuration; /* 0x66 */
  470. U8 MaxHotSpares; /* 0x68 */
  471. U8 MaxPhysDisksPerVol; /* 0x69 */
  472. U8 MaxPhysDisks; /* 0x6A */
  473. U8 MaxVolumes; /* 0x6B */
  474. } MPI2_CONFIG_PAGE_MAN_4,
  475. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_4,
  476. Mpi2ManufacturingPage4_t, MPI2_POINTER pMpi2ManufacturingPage4_t;
  477. #define MPI2_MANUFACTURING4_PAGEVERSION (0x0A)
  478. /* Manufacturing Page 4 Flags field */
  479. #define MPI2_MANPAGE4_METADATA_SIZE_MASK (0x00030000)
  480. #define MPI2_MANPAGE4_METADATA_512MB (0x00000000)
  481. #define MPI2_MANPAGE4_MIX_SSD_SAS_SATA (0x00008000)
  482. #define MPI2_MANPAGE4_MIX_SSD_AND_NON_SSD (0x00004000)
  483. #define MPI2_MANPAGE4_HIDE_PHYSDISK_NON_IR (0x00002000)
  484. #define MPI2_MANPAGE4_MASK_PHYSDISK_COERCION (0x00001C00)
  485. #define MPI2_MANPAGE4_PHYSDISK_COERCION_1GB (0x00000000)
  486. #define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION (0x00000400)
  487. #define MPI2_MANPAGE4_PHYSDISK_ADAPTIVE_COERCION (0x00000800)
  488. #define MPI2_MANPAGE4_PHYSDISK_ZERO_COERCION (0x00000C00)
  489. #define MPI2_MANPAGE4_MASK_BAD_BLOCK_MARKING (0x00000300)
  490. #define MPI2_MANPAGE4_DEFAULT_BAD_BLOCK_MARKING (0x00000000)
  491. #define MPI2_MANPAGE4_TABLE_BAD_BLOCK_MARKING (0x00000100)
  492. #define MPI2_MANPAGE4_WRITE_LONG_BAD_BLOCK_MARKING (0x00000200)
  493. #define MPI2_MANPAGE4_FORCE_OFFLINE_FAILOVER (0x00000080)
  494. #define MPI2_MANPAGE4_RAID10_DISABLE (0x00000040)
  495. #define MPI2_MANPAGE4_RAID1E_DISABLE (0x00000020)
  496. #define MPI2_MANPAGE4_RAID1_DISABLE (0x00000010)
  497. #define MPI2_MANPAGE4_RAID0_DISABLE (0x00000008)
  498. #define MPI2_MANPAGE4_IR_MODEPAGE8_DISABLE (0x00000004)
  499. #define MPI2_MANPAGE4_IM_RESYNC_CACHE_ENABLE (0x00000002)
  500. #define MPI2_MANPAGE4_IR_NO_MIX_SAS_SATA (0x00000001)
  501. /* Manufacturing Page 5 */
  502. /*
  503. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  504. * one and check the value returned for NumPhys at runtime.
  505. */
  506. #ifndef MPI2_MAN_PAGE_5_PHY_ENTRIES
  507. #define MPI2_MAN_PAGE_5_PHY_ENTRIES (1)
  508. #endif
  509. typedef struct _MPI2_MANUFACTURING5_ENTRY
  510. {
  511. U64 WWID; /* 0x00 */
  512. U64 DeviceName; /* 0x08 */
  513. } MPI2_MANUFACTURING5_ENTRY, MPI2_POINTER PTR_MPI2_MANUFACTURING5_ENTRY,
  514. Mpi2Manufacturing5Entry_t, MPI2_POINTER pMpi2Manufacturing5Entry_t;
  515. typedef struct _MPI2_CONFIG_PAGE_MAN_5
  516. {
  517. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  518. U8 NumPhys; /* 0x04 */
  519. U8 Reserved1; /* 0x05 */
  520. U16 Reserved2; /* 0x06 */
  521. U32 Reserved3; /* 0x08 */
  522. U32 Reserved4; /* 0x0C */
  523. MPI2_MANUFACTURING5_ENTRY Phy[MPI2_MAN_PAGE_5_PHY_ENTRIES];/* 0x08 */
  524. } MPI2_CONFIG_PAGE_MAN_5,
  525. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_5,
  526. Mpi2ManufacturingPage5_t, MPI2_POINTER pMpi2ManufacturingPage5_t;
  527. #define MPI2_MANUFACTURING5_PAGEVERSION (0x03)
  528. /* Manufacturing Page 6 */
  529. typedef struct _MPI2_CONFIG_PAGE_MAN_6
  530. {
  531. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  532. U32 ProductSpecificInfo;/* 0x04 */
  533. } MPI2_CONFIG_PAGE_MAN_6,
  534. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_6,
  535. Mpi2ManufacturingPage6_t, MPI2_POINTER pMpi2ManufacturingPage6_t;
  536. #define MPI2_MANUFACTURING6_PAGEVERSION (0x00)
  537. /* Manufacturing Page 7 */
  538. typedef struct _MPI2_MANPAGE7_CONNECTOR_INFO
  539. {
  540. U32 Pinout; /* 0x00 */
  541. U8 Connector[16]; /* 0x04 */
  542. U8 Location; /* 0x14 */
  543. U8 ReceptacleID; /* 0x15 */
  544. U16 Slot; /* 0x16 */
  545. U32 Reserved2; /* 0x18 */
  546. } MPI2_MANPAGE7_CONNECTOR_INFO, MPI2_POINTER PTR_MPI2_MANPAGE7_CONNECTOR_INFO,
  547. Mpi2ManPage7ConnectorInfo_t, MPI2_POINTER pMpi2ManPage7ConnectorInfo_t;
  548. /* defines for the Pinout field */
  549. #define MPI2_MANPAGE7_PINOUT_LANE_MASK (0x0000FF00)
  550. #define MPI2_MANPAGE7_PINOUT_LANE_SHIFT (8)
  551. #define MPI2_MANPAGE7_PINOUT_TYPE_MASK (0x000000FF)
  552. #define MPI2_MANPAGE7_PINOUT_TYPE_UNKNOWN (0x00)
  553. #define MPI2_MANPAGE7_PINOUT_SATA_SINGLE (0x01)
  554. #define MPI2_MANPAGE7_PINOUT_SFF_8482 (0x02)
  555. #define MPI2_MANPAGE7_PINOUT_SFF_8486 (0x03)
  556. #define MPI2_MANPAGE7_PINOUT_SFF_8484 (0x04)
  557. #define MPI2_MANPAGE7_PINOUT_SFF_8087 (0x05)
  558. #define MPI2_MANPAGE7_PINOUT_SFF_8643_4I (0x06)
  559. #define MPI2_MANPAGE7_PINOUT_SFF_8643_8I (0x07)
  560. #define MPI2_MANPAGE7_PINOUT_SFF_8470 (0x08)
  561. #define MPI2_MANPAGE7_PINOUT_SFF_8088 (0x09)
  562. #define MPI2_MANPAGE7_PINOUT_SFF_8644_4X (0x0A)
  563. #define MPI2_MANPAGE7_PINOUT_SFF_8644_8X (0x0B)
  564. #define MPI2_MANPAGE7_PINOUT_SFF_8644_16X (0x0C)
  565. #define MPI2_MANPAGE7_PINOUT_SFF_8436 (0x0D)
  566. /* defines for the Location field */
  567. #define MPI2_MANPAGE7_LOCATION_UNKNOWN (0x01)
  568. #define MPI2_MANPAGE7_LOCATION_INTERNAL (0x02)
  569. #define MPI2_MANPAGE7_LOCATION_EXTERNAL (0x04)
  570. #define MPI2_MANPAGE7_LOCATION_SWITCHABLE (0x08)
  571. #define MPI2_MANPAGE7_LOCATION_AUTO (0x10)
  572. #define MPI2_MANPAGE7_LOCATION_NOT_PRESENT (0x20)
  573. #define MPI2_MANPAGE7_LOCATION_NOT_CONNECTED (0x80)
  574. /*
  575. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  576. * one and check the value returned for NumPhys at runtime.
  577. */
  578. #ifndef MPI2_MANPAGE7_CONNECTOR_INFO_MAX
  579. #define MPI2_MANPAGE7_CONNECTOR_INFO_MAX (1)
  580. #endif
  581. typedef struct _MPI2_CONFIG_PAGE_MAN_7
  582. {
  583. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  584. U32 Reserved1; /* 0x04 */
  585. U32 Reserved2; /* 0x08 */
  586. U32 Flags; /* 0x0C */
  587. U8 EnclosureName[16]; /* 0x10 */
  588. U8 NumPhys; /* 0x20 */
  589. U8 Reserved3; /* 0x21 */
  590. U16 Reserved4; /* 0x22 */
  591. MPI2_MANPAGE7_CONNECTOR_INFO ConnectorInfo[MPI2_MANPAGE7_CONNECTOR_INFO_MAX]; /* 0x24 */
  592. } MPI2_CONFIG_PAGE_MAN_7,
  593. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_7,
  594. Mpi2ManufacturingPage7_t, MPI2_POINTER pMpi2ManufacturingPage7_t;
  595. #define MPI2_MANUFACTURING7_PAGEVERSION (0x01)
  596. /* defines for the Flags field */
  597. #define MPI2_MANPAGE7_FLAG_EVENTREPLAY_SLOT_ORDER (0x00000002)
  598. #define MPI2_MANPAGE7_FLAG_USE_SLOT_INFO (0x00000001)
  599. /*
  600. * Generic structure to use for product-specific manufacturing pages
  601. * (currently Manufacturing Page 8 through Manufacturing Page 31).
  602. */
  603. typedef struct _MPI2_CONFIG_PAGE_MAN_PS
  604. {
  605. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  606. U32 ProductSpecificInfo;/* 0x04 */
  607. } MPI2_CONFIG_PAGE_MAN_PS,
  608. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_MAN_PS,
  609. Mpi2ManufacturingPagePS_t, MPI2_POINTER pMpi2ManufacturingPagePS_t;
  610. #define MPI2_MANUFACTURING8_PAGEVERSION (0x00)
  611. #define MPI2_MANUFACTURING9_PAGEVERSION (0x00)
  612. #define MPI2_MANUFACTURING10_PAGEVERSION (0x00)
  613. #define MPI2_MANUFACTURING11_PAGEVERSION (0x00)
  614. #define MPI2_MANUFACTURING12_PAGEVERSION (0x00)
  615. #define MPI2_MANUFACTURING13_PAGEVERSION (0x00)
  616. #define MPI2_MANUFACTURING14_PAGEVERSION (0x00)
  617. #define MPI2_MANUFACTURING15_PAGEVERSION (0x00)
  618. #define MPI2_MANUFACTURING16_PAGEVERSION (0x00)
  619. #define MPI2_MANUFACTURING17_PAGEVERSION (0x00)
  620. #define MPI2_MANUFACTURING18_PAGEVERSION (0x00)
  621. #define MPI2_MANUFACTURING19_PAGEVERSION (0x00)
  622. #define MPI2_MANUFACTURING20_PAGEVERSION (0x00)
  623. #define MPI2_MANUFACTURING21_PAGEVERSION (0x00)
  624. #define MPI2_MANUFACTURING22_PAGEVERSION (0x00)
  625. #define MPI2_MANUFACTURING23_PAGEVERSION (0x00)
  626. #define MPI2_MANUFACTURING24_PAGEVERSION (0x00)
  627. #define MPI2_MANUFACTURING25_PAGEVERSION (0x00)
  628. #define MPI2_MANUFACTURING26_PAGEVERSION (0x00)
  629. #define MPI2_MANUFACTURING27_PAGEVERSION (0x00)
  630. #define MPI2_MANUFACTURING28_PAGEVERSION (0x00)
  631. #define MPI2_MANUFACTURING29_PAGEVERSION (0x00)
  632. #define MPI2_MANUFACTURING30_PAGEVERSION (0x00)
  633. #define MPI2_MANUFACTURING31_PAGEVERSION (0x00)
  634. /****************************************************************************
  635. * IO Unit Config Pages
  636. ****************************************************************************/
  637. /* IO Unit Page 0 */
  638. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_0
  639. {
  640. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  641. U64 UniqueValue; /* 0x04 */
  642. MPI2_VERSION_UNION NvdataVersionDefault; /* 0x08 */
  643. MPI2_VERSION_UNION NvdataVersionPersistent; /* 0x0A */
  644. } MPI2_CONFIG_PAGE_IO_UNIT_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_0,
  645. Mpi2IOUnitPage0_t, MPI2_POINTER pMpi2IOUnitPage0_t;
  646. #define MPI2_IOUNITPAGE0_PAGEVERSION (0x02)
  647. /* IO Unit Page 1 */
  648. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_1
  649. {
  650. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  651. U32 Flags; /* 0x04 */
  652. } MPI2_CONFIG_PAGE_IO_UNIT_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_1,
  653. Mpi2IOUnitPage1_t, MPI2_POINTER pMpi2IOUnitPage1_t;
  654. #define MPI2_IOUNITPAGE1_PAGEVERSION (0x04)
  655. /* IO Unit Page 1 Flags defines */
  656. #define MPI2_IOUNITPAGE1_ATA_SECURITY_FREEZE_LOCK (0x00004000)
  657. #define MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY (0x00000800)
  658. #define MPI2_IOUNITPAGE1_MASK_SATA_WRITE_CACHE (0x00000600)
  659. #define MPI2_IOUNITPAGE1_SATA_WRITE_CACHE_SHIFT (9)
  660. #define MPI2_IOUNITPAGE1_ENABLE_SATA_WRITE_CACHE (0x00000000)
  661. #define MPI2_IOUNITPAGE1_DISABLE_SATA_WRITE_CACHE (0x00000200)
  662. #define MPI2_IOUNITPAGE1_UNCHANGED_SATA_WRITE_CACHE (0x00000400)
  663. #define MPI2_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE (0x00000100)
  664. #define MPI2_IOUNITPAGE1_DISABLE_IR (0x00000040)
  665. #define MPI2_IOUNITPAGE1_DISABLE_TASK_SET_FULL_HANDLING (0x00000020)
  666. #define MPI2_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID (0x00000004)
  667. /* IO Unit Page 3 */
  668. /*
  669. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  670. * one and check the value returned for GPIOCount at runtime.
  671. */
  672. #ifndef MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX
  673. #define MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX (1)
  674. #endif
  675. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_3
  676. {
  677. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  678. U8 GPIOCount; /* 0x04 */
  679. U8 Reserved1; /* 0x05 */
  680. U16 Reserved2; /* 0x06 */
  681. U16 GPIOVal[MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX];/* 0x08 */
  682. } MPI2_CONFIG_PAGE_IO_UNIT_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_3,
  683. Mpi2IOUnitPage3_t, MPI2_POINTER pMpi2IOUnitPage3_t;
  684. #define MPI2_IOUNITPAGE3_PAGEVERSION (0x01)
  685. /* defines for IO Unit Page 3 GPIOVal field */
  686. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_MASK (0xFFFC)
  687. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_SHIFT (2)
  688. #define MPI2_IOUNITPAGE3_GPIO_SETTING_OFF (0x0000)
  689. #define MPI2_IOUNITPAGE3_GPIO_SETTING_ON (0x0001)
  690. /* IO Unit Page 5 */
  691. /*
  692. * Upper layer code (drivers, utilities, etc.) should leave this define set to
  693. * one and check the value returned for NumDmaEngines at runtime.
  694. */
  695. #ifndef MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES
  696. #define MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES (1)
  697. #endif
  698. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_5 {
  699. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  700. U64 RaidAcceleratorBufferBaseAddress; /* 0x04 */
  701. U64 RaidAcceleratorBufferSize; /* 0x0C */
  702. U64 RaidAcceleratorControlBaseAddress; /* 0x14 */
  703. U8 RAControlSize; /* 0x1C */
  704. U8 NumDmaEngines; /* 0x1D */
  705. U8 RAMinControlSize; /* 0x1E */
  706. U8 RAMaxControlSize; /* 0x1F */
  707. U32 Reserved1; /* 0x20 */
  708. U32 Reserved2; /* 0x24 */
  709. U32 Reserved3; /* 0x28 */
  710. U32 DmaEngineCapabilities
  711. [MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES]; /* 0x2C */
  712. } MPI2_CONFIG_PAGE_IO_UNIT_5, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_5,
  713. Mpi2IOUnitPage5_t, MPI2_POINTER pMpi2IOUnitPage5_t;
  714. #define MPI2_IOUNITPAGE5_PAGEVERSION (0x00)
  715. /* defines for IO Unit Page 5 DmaEngineCapabilities field */
  716. #define MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS (0xFFFF0000)
  717. #define MPI2_IOUNITPAGE5_DMA_CAP_SHIFT_MAX_REQUESTS (16)
  718. #define MPI2_IOUNITPAGE5_DMA_CAP_EEDP (0x0008)
  719. #define MPI2_IOUNITPAGE5_DMA_CAP_PARITY_GENERATION (0x0004)
  720. #define MPI2_IOUNITPAGE5_DMA_CAP_HASHING (0x0002)
  721. #define MPI2_IOUNITPAGE5_DMA_CAP_ENCRYPTION (0x0001)
  722. /* IO Unit Page 6 */
  723. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_6 {
  724. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  725. U16 Flags; /* 0x04 */
  726. U8 RAHostControlSize; /* 0x06 */
  727. U8 Reserved0; /* 0x07 */
  728. U64 RaidAcceleratorHostControlBaseAddress; /* 0x08 */
  729. U32 Reserved1; /* 0x10 */
  730. U32 Reserved2; /* 0x14 */
  731. U32 Reserved3; /* 0x18 */
  732. } MPI2_CONFIG_PAGE_IO_UNIT_6, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_6,
  733. Mpi2IOUnitPage6_t, MPI2_POINTER pMpi2IOUnitPage6_t;
  734. #define MPI2_IOUNITPAGE6_PAGEVERSION (0x00)
  735. /* defines for IO Unit Page 6 Flags field */
  736. #define MPI2_IOUNITPAGE6_FLAGS_ENABLE_RAID_ACCELERATOR (0x0001)
  737. /* IO Unit Page 7 */
  738. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_7 {
  739. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  740. U16 Reserved1; /* 0x04 */
  741. U8 PCIeWidth; /* 0x06 */
  742. U8 PCIeSpeed; /* 0x07 */
  743. U32 ProcessorState; /* 0x08 */
  744. U32 PowerManagementCapabilities; /* 0x0C */
  745. U16 IOCTemperature; /* 0x10 */
  746. U8 IOCTemperatureUnits; /* 0x12 */
  747. U8 IOCSpeed; /* 0x13 */
  748. U16 BoardTemperature; /* 0x14 */
  749. U8 BoardTemperatureUnits; /* 0x16 */
  750. U8 Reserved3; /* 0x17 */
  751. U32 Reserved4; /* 0x18 */
  752. U32 Reserved5; /* 0x1C */
  753. U32 Reserved6; /* 0x20 */
  754. U32 Reserved7; /* 0x24 */
  755. } MPI2_CONFIG_PAGE_IO_UNIT_7, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_7,
  756. Mpi2IOUnitPage7_t, MPI2_POINTER pMpi2IOUnitPage7_t;
  757. #define MPI2_IOUNITPAGE7_PAGEVERSION (0x04)
  758. /* defines for IO Unit Page 7 PCIeWidth field */
  759. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X1 (0x01)
  760. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X2 (0x02)
  761. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X4 (0x04)
  762. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X8 (0x08)
  763. /* defines for IO Unit Page 7 PCIeSpeed field */
  764. #define MPI2_IOUNITPAGE7_PCIE_SPEED_2_5_GBPS (0x00)
  765. #define MPI2_IOUNITPAGE7_PCIE_SPEED_5_0_GBPS (0x01)
  766. #define MPI2_IOUNITPAGE7_PCIE_SPEED_8_0_GBPS (0x02)
  767. /* defines for IO Unit Page 7 ProcessorState field */
  768. #define MPI2_IOUNITPAGE7_PSTATE_MASK_SECOND (0x0000000F)
  769. #define MPI2_IOUNITPAGE7_PSTATE_SHIFT_SECOND (0)
  770. #define MPI2_IOUNITPAGE7_PSTATE_NOT_PRESENT (0x00)
  771. #define MPI2_IOUNITPAGE7_PSTATE_DISABLED (0x01)
  772. #define MPI2_IOUNITPAGE7_PSTATE_ENABLED (0x02)
  773. /* defines for IO Unit Page 7 PowerManagementCapabilities field */
  774. #define MPI2_IOUNITPAGE7_PMCAP_12_5_PCT_IOCSPEED (0x00000400)
  775. #define MPI2_IOUNITPAGE7_PMCAP_25_0_PCT_IOCSPEED (0x00000200)
  776. #define MPI2_IOUNITPAGE7_PMCAP_50_0_PCT_IOCSPEED (0x00000100)
  777. #define MPI2_IOUNITPAGE7_PMCAP_PCIE_WIDTH_CHANGE (0x00000008) /* obsolete */
  778. #define MPI2_IOUNITPAGE7_PMCAP_PCIE_SPEED_CHANGE (0x00000004) /* obsolete */
  779. /* defines for IO Unit Page 7 IOCTemperatureUnits field */
  780. #define MPI2_IOUNITPAGE7_IOC_TEMP_NOT_PRESENT (0x00)
  781. #define MPI2_IOUNITPAGE7_IOC_TEMP_FAHRENHEIT (0x01)
  782. #define MPI2_IOUNITPAGE7_IOC_TEMP_CELSIUS (0x02)
  783. /* defines for IO Unit Page 7 IOCSpeed field */
  784. #define MPI2_IOUNITPAGE7_IOC_SPEED_FULL (0x01)
  785. #define MPI2_IOUNITPAGE7_IOC_SPEED_HALF (0x02)
  786. #define MPI2_IOUNITPAGE7_IOC_SPEED_QUARTER (0x04)
  787. #define MPI2_IOUNITPAGE7_IOC_SPEED_EIGHTH (0x08)
  788. /* defines for IO Unit Page 7 BoardTemperatureUnits field */
  789. #define MPI2_IOUNITPAGE7_BOARD_TEMP_NOT_PRESENT (0x00)
  790. #define MPI2_IOUNITPAGE7_BOARD_TEMP_FAHRENHEIT (0x01)
  791. #define MPI2_IOUNITPAGE7_BOARD_TEMP_CELSIUS (0x02)
  792. /* IO Unit Page 8 */
  793. #define MPI2_IOUNIT8_NUM_THRESHOLDS (4)
  794. typedef struct _MPI2_IOUNIT8_SENSOR {
  795. U16 Flags; /* 0x00 */
  796. U16 Reserved1; /* 0x02 */
  797. U16
  798. Threshold[MPI2_IOUNIT8_NUM_THRESHOLDS]; /* 0x04 */
  799. U32 Reserved2; /* 0x0C */
  800. U32 Reserved3; /* 0x10 */
  801. U32 Reserved4; /* 0x14 */
  802. } MPI2_IOUNIT8_SENSOR, MPI2_POINTER PTR_MPI2_IOUNIT8_SENSOR,
  803. Mpi2IOUnit8Sensor_t, MPI2_POINTER pMpi2IOUnit8Sensor_t;
  804. /* defines for IO Unit Page 8 Sensor Flags field */
  805. #define MPI2_IOUNIT8_SENSOR_FLAGS_T3_ENABLE (0x0008)
  806. #define MPI2_IOUNIT8_SENSOR_FLAGS_T2_ENABLE (0x0004)
  807. #define MPI2_IOUNIT8_SENSOR_FLAGS_T1_ENABLE (0x0002)
  808. #define MPI2_IOUNIT8_SENSOR_FLAGS_T0_ENABLE (0x0001)
  809. /*
  810. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  811. * one and check the value returned for NumSensors at runtime.
  812. */
  813. #ifndef MPI2_IOUNITPAGE8_SENSOR_ENTRIES
  814. #define MPI2_IOUNITPAGE8_SENSOR_ENTRIES (1)
  815. #endif
  816. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_8 {
  817. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  818. U32 Reserved1; /* 0x04 */
  819. U32 Reserved2; /* 0x08 */
  820. U8 NumSensors; /* 0x0C */
  821. U8 PollingInterval; /* 0x0D */
  822. U16 Reserved3; /* 0x0E */
  823. MPI2_IOUNIT8_SENSOR
  824. Sensor[MPI2_IOUNITPAGE8_SENSOR_ENTRIES];/* 0x10 */
  825. } MPI2_CONFIG_PAGE_IO_UNIT_8, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_8,
  826. Mpi2IOUnitPage8_t, MPI2_POINTER pMpi2IOUnitPage8_t;
  827. #define MPI2_IOUNITPAGE8_PAGEVERSION (0x00)
  828. /* IO Unit Page 9 */
  829. typedef struct _MPI2_IOUNIT9_SENSOR {
  830. U16 CurrentTemperature; /* 0x00 */
  831. U16 Reserved1; /* 0x02 */
  832. U8 Flags; /* 0x04 */
  833. U8 Reserved2; /* 0x05 */
  834. U16 Reserved3; /* 0x06 */
  835. U32 Reserved4; /* 0x08 */
  836. U32 Reserved5; /* 0x0C */
  837. } MPI2_IOUNIT9_SENSOR, MPI2_POINTER PTR_MPI2_IOUNIT9_SENSOR,
  838. Mpi2IOUnit9Sensor_t, MPI2_POINTER pMpi2IOUnit9Sensor_t;
  839. /* defines for IO Unit Page 9 Sensor Flags field */
  840. #define MPI2_IOUNIT9_SENSOR_FLAGS_TEMP_VALID (0x01)
  841. /*
  842. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  843. * one and check the value returned for NumSensors at runtime.
  844. */
  845. #ifndef MPI2_IOUNITPAGE9_SENSOR_ENTRIES
  846. #define MPI2_IOUNITPAGE9_SENSOR_ENTRIES (1)
  847. #endif
  848. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_9 {
  849. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  850. U32 Reserved1; /* 0x04 */
  851. U32 Reserved2; /* 0x08 */
  852. U8 NumSensors; /* 0x0C */
  853. U8 Reserved4; /* 0x0D */
  854. U16 Reserved3; /* 0x0E */
  855. MPI2_IOUNIT9_SENSOR
  856. Sensor[MPI2_IOUNITPAGE9_SENSOR_ENTRIES];/* 0x10 */
  857. } MPI2_CONFIG_PAGE_IO_UNIT_9, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_9,
  858. Mpi2IOUnitPage9_t, MPI2_POINTER pMpi2IOUnitPage9_t;
  859. #define MPI2_IOUNITPAGE9_PAGEVERSION (0x00)
  860. /* IO Unit Page 10 */
  861. typedef struct _MPI2_IOUNIT10_FUNCTION {
  862. U8 CreditPercent; /* 0x00 */
  863. U8 Reserved1; /* 0x01 */
  864. U16 Reserved2; /* 0x02 */
  865. } MPI2_IOUNIT10_FUNCTION, MPI2_POINTER PTR_MPI2_IOUNIT10_FUNCTION,
  866. Mpi2IOUnit10Function_t, MPI2_POINTER pMpi2IOUnit10Function_t;
  867. /*
  868. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  869. * one and check the value returned for NumFunctions at runtime.
  870. */
  871. #ifndef MPI2_IOUNITPAGE10_FUNCTION_ENTRIES
  872. #define MPI2_IOUNITPAGE10_FUNCTION_ENTRIES (1)
  873. #endif
  874. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_10 {
  875. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  876. U8 NumFunctions; /* 0x04 */
  877. U8 Reserved1; /* 0x05 */
  878. U16 Reserved2; /* 0x06 */
  879. U32 Reserved3; /* 0x08 */
  880. U32 Reserved4; /* 0x0C */
  881. MPI2_IOUNIT10_FUNCTION
  882. Function[MPI2_IOUNITPAGE10_FUNCTION_ENTRIES];/* 0x10 */
  883. } MPI2_CONFIG_PAGE_IO_UNIT_10, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IO_UNIT_10,
  884. Mpi2IOUnitPage10_t, MPI2_POINTER pMpi2IOUnitPage10_t;
  885. #define MPI2_IOUNITPAGE10_PAGEVERSION (0x01)
  886. /****************************************************************************
  887. * IOC Config Pages
  888. ****************************************************************************/
  889. /* IOC Page 0 */
  890. typedef struct _MPI2_CONFIG_PAGE_IOC_0
  891. {
  892. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  893. U32 Reserved1; /* 0x04 */
  894. U32 Reserved2; /* 0x08 */
  895. U16 VendorID; /* 0x0C */
  896. U16 DeviceID; /* 0x0E */
  897. U8 RevisionID; /* 0x10 */
  898. U8 Reserved3; /* 0x11 */
  899. U16 Reserved4; /* 0x12 */
  900. U32 ClassCode; /* 0x14 */
  901. U16 SubsystemVendorID; /* 0x18 */
  902. U16 SubsystemID; /* 0x1A */
  903. } MPI2_CONFIG_PAGE_IOC_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_0,
  904. Mpi2IOCPage0_t, MPI2_POINTER pMpi2IOCPage0_t;
  905. #define MPI2_IOCPAGE0_PAGEVERSION (0x02)
  906. /* IOC Page 1 */
  907. typedef struct _MPI2_CONFIG_PAGE_IOC_1
  908. {
  909. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  910. U32 Flags; /* 0x04 */
  911. U32 CoalescingTimeout; /* 0x08 */
  912. U8 CoalescingDepth; /* 0x0C */
  913. U8 PCISlotNum; /* 0x0D */
  914. U8 PCIBusNum; /* 0x0E */
  915. U8 PCIDomainSegment; /* 0x0F */
  916. U32 Reserved1; /* 0x10 */
  917. U32 Reserved2; /* 0x14 */
  918. } MPI2_CONFIG_PAGE_IOC_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_1,
  919. Mpi2IOCPage1_t, MPI2_POINTER pMpi2IOCPage1_t;
  920. #define MPI2_IOCPAGE1_PAGEVERSION (0x05)
  921. /* defines for IOC Page 1 Flags field */
  922. #define MPI2_IOCPAGE1_REPLY_COALESCING (0x00000001)
  923. #define MPI2_IOCPAGE1_PCISLOTNUM_UNKNOWN (0xFF)
  924. #define MPI2_IOCPAGE1_PCIBUSNUM_UNKNOWN (0xFF)
  925. #define MPI2_IOCPAGE1_PCIDOMAIN_UNKNOWN (0xFF)
  926. /* IOC Page 6 */
  927. typedef struct _MPI2_CONFIG_PAGE_IOC_6
  928. {
  929. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  930. U32 CapabilitiesFlags; /* 0x04 */
  931. U8 MaxDrivesRAID0; /* 0x08 */
  932. U8 MaxDrivesRAID1; /* 0x09 */
  933. U8 MaxDrivesRAID1E; /* 0x0A */
  934. U8 MaxDrivesRAID10; /* 0x0B */
  935. U8 MinDrivesRAID0; /* 0x0C */
  936. U8 MinDrivesRAID1; /* 0x0D */
  937. U8 MinDrivesRAID1E; /* 0x0E */
  938. U8 MinDrivesRAID10; /* 0x0F */
  939. U32 Reserved1; /* 0x10 */
  940. U8 MaxGlobalHotSpares; /* 0x14 */
  941. U8 MaxPhysDisks; /* 0x15 */
  942. U8 MaxVolumes; /* 0x16 */
  943. U8 MaxConfigs; /* 0x17 */
  944. U8 MaxOCEDisks; /* 0x18 */
  945. U8 Reserved2; /* 0x19 */
  946. U16 Reserved3; /* 0x1A */
  947. U32 SupportedStripeSizeMapRAID0; /* 0x1C */
  948. U32 SupportedStripeSizeMapRAID1E; /* 0x20 */
  949. U32 SupportedStripeSizeMapRAID10; /* 0x24 */
  950. U32 Reserved4; /* 0x28 */
  951. U32 Reserved5; /* 0x2C */
  952. U16 DefaultMetadataSize; /* 0x30 */
  953. U16 Reserved6; /* 0x32 */
  954. U16 MaxBadBlockTableEntries; /* 0x34 */
  955. U16 Reserved7; /* 0x36 */
  956. U32 IRNvsramVersion; /* 0x38 */
  957. } MPI2_CONFIG_PAGE_IOC_6, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_6,
  958. Mpi2IOCPage6_t, MPI2_POINTER pMpi2IOCPage6_t;
  959. #define MPI2_IOCPAGE6_PAGEVERSION (0x05)
  960. /* defines for IOC Page 6 CapabilitiesFlags */
  961. #define MPI2_IOCPAGE6_CAP_FLAGS_4K_SECTORS_SUPPORT (0x00000020)
  962. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID10_SUPPORT (0x00000010)
  963. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1_SUPPORT (0x00000008)
  964. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1E_SUPPORT (0x00000004)
  965. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID0_SUPPORT (0x00000002)
  966. #define MPI2_IOCPAGE6_CAP_FLAGS_GLOBAL_HOT_SPARE (0x00000001)
  967. /* IOC Page 7 */
  968. #define MPI2_IOCPAGE7_EVENTMASK_WORDS (4)
  969. typedef struct _MPI2_CONFIG_PAGE_IOC_7
  970. {
  971. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  972. U32 Reserved1; /* 0x04 */
  973. U32 EventMasks[MPI2_IOCPAGE7_EVENTMASK_WORDS];/* 0x08 */
  974. U16 SASBroadcastPrimitiveMasks; /* 0x18 */
  975. U16 SASNotifyPrimitiveMasks; /* 0x1A */
  976. U32 Reserved3; /* 0x1C */
  977. } MPI2_CONFIG_PAGE_IOC_7, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_7,
  978. Mpi2IOCPage7_t, MPI2_POINTER pMpi2IOCPage7_t;
  979. #define MPI2_IOCPAGE7_PAGEVERSION (0x02)
  980. /* IOC Page 8 */
  981. typedef struct _MPI2_CONFIG_PAGE_IOC_8
  982. {
  983. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  984. U8 NumDevsPerEnclosure; /* 0x04 */
  985. U8 Reserved1; /* 0x05 */
  986. U16 Reserved2; /* 0x06 */
  987. U16 MaxPersistentEntries; /* 0x08 */
  988. U16 MaxNumPhysicalMappedIDs; /* 0x0A */
  989. U16 Flags; /* 0x0C */
  990. U16 Reserved3; /* 0x0E */
  991. U16 IRVolumeMappingFlags; /* 0x10 */
  992. U16 Reserved4; /* 0x12 */
  993. U32 Reserved5; /* 0x14 */
  994. } MPI2_CONFIG_PAGE_IOC_8, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_IOC_8,
  995. Mpi2IOCPage8_t, MPI2_POINTER pMpi2IOCPage8_t;
  996. #define MPI2_IOCPAGE8_PAGEVERSION (0x00)
  997. /* defines for IOC Page 8 Flags field */
  998. #define MPI2_IOCPAGE8_FLAGS_DA_START_SLOT_1 (0x00000020)
  999. #define MPI2_IOCPAGE8_FLAGS_RESERVED_TARGETID_0 (0x00000010)
  1000. #define MPI2_IOCPAGE8_FLAGS_MASK_MAPPING_MODE (0x0000000E)
  1001. #define MPI2_IOCPAGE8_FLAGS_DEVICE_PERSISTENCE_MAPPING (0x00000000)
  1002. #define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING (0x00000002)
  1003. #define MPI2_IOCPAGE8_FLAGS_DISABLE_PERSISTENT_MAPPING (0x00000001)
  1004. #define MPI2_IOCPAGE8_FLAGS_ENABLE_PERSISTENT_MAPPING (0x00000000)
  1005. /* defines for IOC Page 8 IRVolumeMappingFlags */
  1006. #define MPI2_IOCPAGE8_IRFLAGS_MASK_VOLUME_MAPPING_MODE (0x00000003)
  1007. #define MPI2_IOCPAGE8_IRFLAGS_LOW_VOLUME_MAPPING (0x00000000)
  1008. #define MPI2_IOCPAGE8_IRFLAGS_HIGH_VOLUME_MAPPING (0x00000001)
  1009. /****************************************************************************
  1010. * BIOS Config Pages
  1011. ****************************************************************************/
  1012. /* BIOS Page 1 */
  1013. typedef struct _MPI2_CONFIG_PAGE_BIOS_1
  1014. {
  1015. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1016. U32 BiosOptions; /* 0x04 */
  1017. U32 IOCSettings; /* 0x08 */
  1018. U32 Reserved1; /* 0x0C */
  1019. U32 DeviceSettings; /* 0x10 */
  1020. U16 NumberOfDevices; /* 0x14 */
  1021. U16 UEFIVersion; /* 0x16 */
  1022. U16 IOTimeoutBlockDevicesNonRM; /* 0x18 */
  1023. U16 IOTimeoutSequential; /* 0x1A */
  1024. U16 IOTimeoutOther; /* 0x1C */
  1025. U16 IOTimeoutBlockDevicesRM; /* 0x1E */
  1026. } MPI2_CONFIG_PAGE_BIOS_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_1,
  1027. Mpi2BiosPage1_t, MPI2_POINTER pMpi2BiosPage1_t;
  1028. #define MPI2_BIOSPAGE1_PAGEVERSION (0x05)
  1029. /* values for BIOS Page 1 BiosOptions field */
  1030. #define MPI2_BIOSPAGE1_OPTIONS_MASK_OEM_ID (0x000000F0)
  1031. #define MPI2_BIOSPAGE1_OPTIONS_LSI_OEM_ID (0x00000000)
  1032. #define MPI2_BIOSPAGE1_OPTIONS_MASK_UEFI_HII_REGISTRATION (0x00000006)
  1033. #define MPI2_BIOSPAGE1_OPTIONS_ENABLE_UEFI_HII (0x00000000)
  1034. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_UEFI_HII (0x00000002)
  1035. #define MPI2_BIOSPAGE1_OPTIONS_VERSION_CHECK_UEFI_HII (0x00000004)
  1036. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_BIOS (0x00000001)
  1037. /* values for BIOS Page 1 IOCSettings field */
  1038. #define MPI2_BIOSPAGE1_IOCSET_MASK_BOOT_PREFERENCE (0x00030000)
  1039. #define MPI2_BIOSPAGE1_IOCSET_ENCLOSURE_SLOT_BOOT (0x00000000)
  1040. #define MPI2_BIOSPAGE1_IOCSET_SAS_ADDRESS_BOOT (0x00010000)
  1041. #define MPI2_BIOSPAGE1_IOCSET_MASK_RM_SETTING (0x000000C0)
  1042. #define MPI2_BIOSPAGE1_IOCSET_NONE_RM_SETTING (0x00000000)
  1043. #define MPI2_BIOSPAGE1_IOCSET_BOOT_RM_SETTING (0x00000040)
  1044. #define MPI2_BIOSPAGE1_IOCSET_MEDIA_RM_SETTING (0x00000080)
  1045. #define MPI2_BIOSPAGE1_IOCSET_MASK_ADAPTER_SUPPORT (0x00000030)
  1046. #define MPI2_BIOSPAGE1_IOCSET_NO_SUPPORT (0x00000000)
  1047. #define MPI2_BIOSPAGE1_IOCSET_BIOS_SUPPORT (0x00000010)
  1048. #define MPI2_BIOSPAGE1_IOCSET_OS_SUPPORT (0x00000020)
  1049. #define MPI2_BIOSPAGE1_IOCSET_ALL_SUPPORT (0x00000030)
  1050. #define MPI2_BIOSPAGE1_IOCSET_ALTERNATE_CHS (0x00000008)
  1051. /* values for BIOS Page 1 DeviceSettings field */
  1052. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SMART_POLLING (0x00000010)
  1053. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SEQ_LUN (0x00000008)
  1054. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_RM_LUN (0x00000004)
  1055. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_NON_RM_LUN (0x00000002)
  1056. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_OTHER_LUN (0x00000001)
  1057. /* defines for BIOS Page 1 UEFIVersion field */
  1058. #define MPI2_BIOSPAGE1_UEFI_VER_MAJOR_MASK (0xFF00)
  1059. #define MPI2_BIOSPAGE1_UEFI_VER_MAJOR_SHIFT (8)
  1060. #define MPI2_BIOSPAGE1_UEFI_VER_MINOR_MASK (0x00FF)
  1061. #define MPI2_BIOSPAGE1_UEFI_VER_MINOR_SHIFT (0)
  1062. /* BIOS Page 2 */
  1063. typedef struct _MPI2_BOOT_DEVICE_ADAPTER_ORDER
  1064. {
  1065. U32 Reserved1; /* 0x00 */
  1066. U32 Reserved2; /* 0x04 */
  1067. U32 Reserved3; /* 0x08 */
  1068. U32 Reserved4; /* 0x0C */
  1069. U32 Reserved5; /* 0x10 */
  1070. U32 Reserved6; /* 0x14 */
  1071. } MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  1072. MPI2_POINTER PTR_MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  1073. Mpi2BootDeviceAdapterOrder_t, MPI2_POINTER pMpi2BootDeviceAdapterOrder_t;
  1074. typedef struct _MPI2_BOOT_DEVICE_SAS_WWID
  1075. {
  1076. U64 SASAddress; /* 0x00 */
  1077. U8 LUN[8]; /* 0x08 */
  1078. U32 Reserved1; /* 0x10 */
  1079. U32 Reserved2; /* 0x14 */
  1080. } MPI2_BOOT_DEVICE_SAS_WWID, MPI2_POINTER PTR_MPI2_BOOT_DEVICE_SAS_WWID,
  1081. Mpi2BootDeviceSasWwid_t, MPI2_POINTER pMpi2BootDeviceSasWwid_t;
  1082. typedef struct _MPI2_BOOT_DEVICE_ENCLOSURE_SLOT
  1083. {
  1084. U64 EnclosureLogicalID; /* 0x00 */
  1085. U32 Reserved1; /* 0x08 */
  1086. U32 Reserved2; /* 0x0C */
  1087. U16 SlotNumber; /* 0x10 */
  1088. U16 Reserved3; /* 0x12 */
  1089. U32 Reserved4; /* 0x14 */
  1090. } MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  1091. MPI2_POINTER PTR_MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  1092. Mpi2BootDeviceEnclosureSlot_t, MPI2_POINTER pMpi2BootDeviceEnclosureSlot_t;
  1093. typedef struct _MPI2_BOOT_DEVICE_DEVICE_NAME
  1094. {
  1095. U64 DeviceName; /* 0x00 */
  1096. U8 LUN[8]; /* 0x08 */
  1097. U32 Reserved1; /* 0x10 */
  1098. U32 Reserved2; /* 0x14 */
  1099. } MPI2_BOOT_DEVICE_DEVICE_NAME, MPI2_POINTER PTR_MPI2_BOOT_DEVICE_DEVICE_NAME,
  1100. Mpi2BootDeviceDeviceName_t, MPI2_POINTER pMpi2BootDeviceDeviceName_t;
  1101. typedef union _MPI2_MPI2_BIOSPAGE2_BOOT_DEVICE
  1102. {
  1103. MPI2_BOOT_DEVICE_ADAPTER_ORDER AdapterOrder;
  1104. MPI2_BOOT_DEVICE_SAS_WWID SasWwid;
  1105. MPI2_BOOT_DEVICE_ENCLOSURE_SLOT EnclosureSlot;
  1106. MPI2_BOOT_DEVICE_DEVICE_NAME DeviceName;
  1107. } MPI2_BIOSPAGE2_BOOT_DEVICE, MPI2_POINTER PTR_MPI2_BIOSPAGE2_BOOT_DEVICE,
  1108. Mpi2BiosPage2BootDevice_t, MPI2_POINTER pMpi2BiosPage2BootDevice_t;
  1109. typedef struct _MPI2_CONFIG_PAGE_BIOS_2
  1110. {
  1111. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1112. U32 Reserved1; /* 0x04 */
  1113. U32 Reserved2; /* 0x08 */
  1114. U32 Reserved3; /* 0x0C */
  1115. U32 Reserved4; /* 0x10 */
  1116. U32 Reserved5; /* 0x14 */
  1117. U32 Reserved6; /* 0x18 */
  1118. U8 ReqBootDeviceForm; /* 0x1C */
  1119. U8 Reserved7; /* 0x1D */
  1120. U16 Reserved8; /* 0x1E */
  1121. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedBootDevice; /* 0x20 */
  1122. U8 ReqAltBootDeviceForm; /* 0x38 */
  1123. U8 Reserved9; /* 0x39 */
  1124. U16 Reserved10; /* 0x3A */
  1125. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedAltBootDevice; /* 0x3C */
  1126. U8 CurrentBootDeviceForm; /* 0x58 */
  1127. U8 Reserved11; /* 0x59 */
  1128. U16 Reserved12; /* 0x5A */
  1129. MPI2_BIOSPAGE2_BOOT_DEVICE CurrentBootDevice; /* 0x58 */
  1130. } MPI2_CONFIG_PAGE_BIOS_2, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_2,
  1131. Mpi2BiosPage2_t, MPI2_POINTER pMpi2BiosPage2_t;
  1132. #define MPI2_BIOSPAGE2_PAGEVERSION (0x04)
  1133. /* values for BIOS Page 2 BootDeviceForm fields */
  1134. #define MPI2_BIOSPAGE2_FORM_MASK (0x0F)
  1135. #define MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED (0x00)
  1136. #define MPI2_BIOSPAGE2_FORM_SAS_WWID (0x05)
  1137. #define MPI2_BIOSPAGE2_FORM_ENCLOSURE_SLOT (0x06)
  1138. #define MPI2_BIOSPAGE2_FORM_DEVICE_NAME (0x07)
  1139. /* BIOS Page 3 */
  1140. typedef struct _MPI2_ADAPTER_INFO
  1141. {
  1142. U8 PciBusNumber; /* 0x00 */
  1143. U8 PciDeviceAndFunctionNumber; /* 0x01 */
  1144. U16 AdapterFlags; /* 0x02 */
  1145. } MPI2_ADAPTER_INFO, MPI2_POINTER PTR_MPI2_ADAPTER_INFO,
  1146. Mpi2AdapterInfo_t, MPI2_POINTER pMpi2AdapterInfo_t;
  1147. #define MPI2_ADAPTER_INFO_FLAGS_EMBEDDED (0x0001)
  1148. #define MPI2_ADAPTER_INFO_FLAGS_INIT_STATUS (0x0002)
  1149. typedef struct _MPI2_CONFIG_PAGE_BIOS_3
  1150. {
  1151. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1152. U32 GlobalFlags; /* 0x04 */
  1153. U32 BiosVersion; /* 0x08 */
  1154. MPI2_ADAPTER_INFO AdapterOrder[4]; /* 0x0C */
  1155. U32 Reserved1; /* 0x1C */
  1156. } MPI2_CONFIG_PAGE_BIOS_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_3,
  1157. Mpi2BiosPage3_t, MPI2_POINTER pMpi2BiosPage3_t;
  1158. #define MPI2_BIOSPAGE3_PAGEVERSION (0x00)
  1159. /* values for BIOS Page 3 GlobalFlags */
  1160. #define MPI2_BIOSPAGE3_FLAGS_PAUSE_ON_ERROR (0x00000002)
  1161. #define MPI2_BIOSPAGE3_FLAGS_VERBOSE_ENABLE (0x00000004)
  1162. #define MPI2_BIOSPAGE3_FLAGS_HOOK_INT_40_DISABLE (0x00000010)
  1163. #define MPI2_BIOSPAGE3_FLAGS_DEV_LIST_DISPLAY_MASK (0x000000E0)
  1164. #define MPI2_BIOSPAGE3_FLAGS_INSTALLED_DEV_DISPLAY (0x00000000)
  1165. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DISPLAY (0x00000020)
  1166. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DEV_DISPLAY (0x00000040)
  1167. /* BIOS Page 4 */
  1168. /*
  1169. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1170. * one and check the value returned for NumPhys at runtime.
  1171. */
  1172. #ifndef MPI2_BIOS_PAGE_4_PHY_ENTRIES
  1173. #define MPI2_BIOS_PAGE_4_PHY_ENTRIES (1)
  1174. #endif
  1175. typedef struct _MPI2_BIOS4_ENTRY
  1176. {
  1177. U64 ReassignmentWWID; /* 0x00 */
  1178. U64 ReassignmentDeviceName; /* 0x08 */
  1179. } MPI2_BIOS4_ENTRY, MPI2_POINTER PTR_MPI2_BIOS4_ENTRY,
  1180. Mpi2MBios4Entry_t, MPI2_POINTER pMpi2Bios4Entry_t;
  1181. typedef struct _MPI2_CONFIG_PAGE_BIOS_4
  1182. {
  1183. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1184. U8 NumPhys; /* 0x04 */
  1185. U8 Reserved1; /* 0x05 */
  1186. U16 Reserved2; /* 0x06 */
  1187. MPI2_BIOS4_ENTRY Phy[MPI2_BIOS_PAGE_4_PHY_ENTRIES]; /* 0x08 */
  1188. } MPI2_CONFIG_PAGE_BIOS_4, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_BIOS_4,
  1189. Mpi2BiosPage4_t, MPI2_POINTER pMpi2BiosPage4_t;
  1190. #define MPI2_BIOSPAGE4_PAGEVERSION (0x01)
  1191. /****************************************************************************
  1192. * RAID Volume Config Pages
  1193. ****************************************************************************/
  1194. /* RAID Volume Page 0 */
  1195. typedef struct _MPI2_RAIDVOL0_PHYS_DISK
  1196. {
  1197. U8 RAIDSetNum; /* 0x00 */
  1198. U8 PhysDiskMap; /* 0x01 */
  1199. U8 PhysDiskNum; /* 0x02 */
  1200. U8 Reserved; /* 0x03 */
  1201. } MPI2_RAIDVOL0_PHYS_DISK, MPI2_POINTER PTR_MPI2_RAIDVOL0_PHYS_DISK,
  1202. Mpi2RaidVol0PhysDisk_t, MPI2_POINTER pMpi2RaidVol0PhysDisk_t;
  1203. /* defines for the PhysDiskMap field */
  1204. #define MPI2_RAIDVOL0_PHYSDISK_PRIMARY (0x01)
  1205. #define MPI2_RAIDVOL0_PHYSDISK_SECONDARY (0x02)
  1206. typedef struct _MPI2_RAIDVOL0_SETTINGS
  1207. {
  1208. U16 Settings; /* 0x00 */
  1209. U8 HotSparePool; /* 0x01 */
  1210. U8 Reserved; /* 0x02 */
  1211. } MPI2_RAIDVOL0_SETTINGS, MPI2_POINTER PTR_MPI2_RAIDVOL0_SETTINGS,
  1212. Mpi2RaidVol0Settings_t, MPI2_POINTER pMpi2RaidVol0Settings_t;
  1213. /* RAID Volume Page 0 HotSparePool defines, also used in RAID Physical Disk */
  1214. #define MPI2_RAID_HOT_SPARE_POOL_0 (0x01)
  1215. #define MPI2_RAID_HOT_SPARE_POOL_1 (0x02)
  1216. #define MPI2_RAID_HOT_SPARE_POOL_2 (0x04)
  1217. #define MPI2_RAID_HOT_SPARE_POOL_3 (0x08)
  1218. #define MPI2_RAID_HOT_SPARE_POOL_4 (0x10)
  1219. #define MPI2_RAID_HOT_SPARE_POOL_5 (0x20)
  1220. #define MPI2_RAID_HOT_SPARE_POOL_6 (0x40)
  1221. #define MPI2_RAID_HOT_SPARE_POOL_7 (0x80)
  1222. /* RAID Volume Page 0 VolumeSettings defines */
  1223. #define MPI2_RAIDVOL0_SETTING_USE_PRODUCT_ID_SUFFIX (0x0008)
  1224. #define MPI2_RAIDVOL0_SETTING_AUTO_CONFIG_HSWAP_DISABLE (0x0004)
  1225. #define MPI2_RAIDVOL0_SETTING_MASK_WRITE_CACHING (0x0003)
  1226. #define MPI2_RAIDVOL0_SETTING_UNCHANGED (0x0000)
  1227. #define MPI2_RAIDVOL0_SETTING_DISABLE_WRITE_CACHING (0x0001)
  1228. #define MPI2_RAIDVOL0_SETTING_ENABLE_WRITE_CACHING (0x0002)
  1229. /*
  1230. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1231. * one and check the value returned for NumPhysDisks at runtime.
  1232. */
  1233. #ifndef MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX
  1234. #define MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX (1)
  1235. #endif
  1236. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_0
  1237. {
  1238. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1239. U16 DevHandle; /* 0x04 */
  1240. U8 VolumeState; /* 0x06 */
  1241. U8 VolumeType; /* 0x07 */
  1242. U32 VolumeStatusFlags; /* 0x08 */
  1243. MPI2_RAIDVOL0_SETTINGS VolumeSettings; /* 0x0C */
  1244. U64 MaxLBA; /* 0x10 */
  1245. U32 StripeSize; /* 0x18 */
  1246. U16 BlockSize; /* 0x1C */
  1247. U16 Reserved1; /* 0x1E */
  1248. U8 SupportedPhysDisks; /* 0x20 */
  1249. U8 ResyncRate; /* 0x21 */
  1250. U16 DataScrubDuration; /* 0x22 */
  1251. U8 NumPhysDisks; /* 0x24 */
  1252. U8 Reserved2; /* 0x25 */
  1253. U8 Reserved3; /* 0x26 */
  1254. U8 InactiveStatus; /* 0x27 */
  1255. MPI2_RAIDVOL0_PHYS_DISK PhysDisk[MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX]; /* 0x28 */
  1256. } MPI2_CONFIG_PAGE_RAID_VOL_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_VOL_0,
  1257. Mpi2RaidVolPage0_t, MPI2_POINTER pMpi2RaidVolPage0_t;
  1258. #define MPI2_RAIDVOLPAGE0_PAGEVERSION (0x0A)
  1259. /* values for RAID VolumeState */
  1260. #define MPI2_RAID_VOL_STATE_MISSING (0x00)
  1261. #define MPI2_RAID_VOL_STATE_FAILED (0x01)
  1262. #define MPI2_RAID_VOL_STATE_INITIALIZING (0x02)
  1263. #define MPI2_RAID_VOL_STATE_ONLINE (0x03)
  1264. #define MPI2_RAID_VOL_STATE_DEGRADED (0x04)
  1265. #define MPI2_RAID_VOL_STATE_OPTIMAL (0x05)
  1266. /* values for RAID VolumeType */
  1267. #define MPI2_RAID_VOL_TYPE_RAID0 (0x00)
  1268. #define MPI2_RAID_VOL_TYPE_RAID1E (0x01)
  1269. #define MPI2_RAID_VOL_TYPE_RAID1 (0x02)
  1270. #define MPI2_RAID_VOL_TYPE_RAID10 (0x05)
  1271. #define MPI2_RAID_VOL_TYPE_UNKNOWN (0xFF)
  1272. /* values for RAID Volume Page 0 VolumeStatusFlags field */
  1273. #define MPI2_RAIDVOL0_STATUS_FLAG_PENDING_RESYNC (0x02000000)
  1274. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKG_INIT_PENDING (0x01000000)
  1275. #define MPI2_RAIDVOL0_STATUS_FLAG_MDC_PENDING (0x00800000)
  1276. #define MPI2_RAIDVOL0_STATUS_FLAG_USER_CONSIST_PENDING (0x00400000)
  1277. #define MPI2_RAIDVOL0_STATUS_FLAG_MAKE_DATA_CONSISTENT (0x00200000)
  1278. #define MPI2_RAIDVOL0_STATUS_FLAG_DATA_SCRUB (0x00100000)
  1279. #define MPI2_RAIDVOL0_STATUS_FLAG_CONSISTENCY_CHECK (0x00080000)
  1280. #define MPI2_RAIDVOL0_STATUS_FLAG_CAPACITY_EXPANSION (0x00040000)
  1281. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKGROUND_INIT (0x00020000)
  1282. #define MPI2_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS (0x00010000)
  1283. #define MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT (0x00000080)
  1284. #define MPI2_RAIDVOL0_STATUS_FLAG_OCE_ALLOWED (0x00000040)
  1285. #define MPI2_RAIDVOL0_STATUS_FLAG_BGI_COMPLETE (0x00000020)
  1286. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_OFFSET_MIRROR (0x00000000)
  1287. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_ADJACENT_MIRROR (0x00000010)
  1288. #define MPI2_RAIDVOL0_STATUS_FLAG_BAD_BLOCK_TABLE_FULL (0x00000008)
  1289. #define MPI2_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE (0x00000004)
  1290. #define MPI2_RAIDVOL0_STATUS_FLAG_QUIESCED (0x00000002)
  1291. #define MPI2_RAIDVOL0_STATUS_FLAG_ENABLED (0x00000001)
  1292. /* values for RAID Volume Page 0 SupportedPhysDisks field */
  1293. #define MPI2_RAIDVOL0_SUPPORT_SOLID_STATE_DISKS (0x08)
  1294. #define MPI2_RAIDVOL0_SUPPORT_HARD_DISKS (0x04)
  1295. #define MPI2_RAIDVOL0_SUPPORT_SAS_PROTOCOL (0x02)
  1296. #define MPI2_RAIDVOL0_SUPPORT_SATA_PROTOCOL (0x01)
  1297. /* values for RAID Volume Page 0 InactiveStatus field */
  1298. #define MPI2_RAIDVOLPAGE0_UNKNOWN_INACTIVE (0x00)
  1299. #define MPI2_RAIDVOLPAGE0_STALE_METADATA_INACTIVE (0x01)
  1300. #define MPI2_RAIDVOLPAGE0_FOREIGN_VOLUME_INACTIVE (0x02)
  1301. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_RESOURCE_INACTIVE (0x03)
  1302. #define MPI2_RAIDVOLPAGE0_CLONE_VOLUME_INACTIVE (0x04)
  1303. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_METADATA_INACTIVE (0x05)
  1304. #define MPI2_RAIDVOLPAGE0_PREVIOUSLY_DELETED (0x06)
  1305. /* RAID Volume Page 1 */
  1306. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_1
  1307. {
  1308. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1309. U16 DevHandle; /* 0x04 */
  1310. U16 Reserved0; /* 0x06 */
  1311. U8 GUID[24]; /* 0x08 */
  1312. U8 Name[16]; /* 0x20 */
  1313. U64 WWID; /* 0x30 */
  1314. U32 Reserved1; /* 0x38 */
  1315. U32 Reserved2; /* 0x3C */
  1316. } MPI2_CONFIG_PAGE_RAID_VOL_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_VOL_1,
  1317. Mpi2RaidVolPage1_t, MPI2_POINTER pMpi2RaidVolPage1_t;
  1318. #define MPI2_RAIDVOLPAGE1_PAGEVERSION (0x03)
  1319. /****************************************************************************
  1320. * RAID Physical Disk Config Pages
  1321. ****************************************************************************/
  1322. /* RAID Physical Disk Page 0 */
  1323. typedef struct _MPI2_RAIDPHYSDISK0_SETTINGS
  1324. {
  1325. U16 Reserved1; /* 0x00 */
  1326. U8 HotSparePool; /* 0x02 */
  1327. U8 Reserved2; /* 0x03 */
  1328. } MPI2_RAIDPHYSDISK0_SETTINGS, MPI2_POINTER PTR_MPI2_RAIDPHYSDISK0_SETTINGS,
  1329. Mpi2RaidPhysDisk0Settings_t, MPI2_POINTER pMpi2RaidPhysDisk0Settings_t;
  1330. /* use MPI2_RAID_HOT_SPARE_POOL_ defines for the HotSparePool field */
  1331. typedef struct _MPI2_RAIDPHYSDISK0_INQUIRY_DATA
  1332. {
  1333. U8 VendorID[8]; /* 0x00 */
  1334. U8 ProductID[16]; /* 0x08 */
  1335. U8 ProductRevLevel[4]; /* 0x18 */
  1336. U8 SerialNum[32]; /* 0x1C */
  1337. } MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1338. MPI2_POINTER PTR_MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1339. Mpi2RaidPhysDisk0InquiryData_t, MPI2_POINTER pMpi2RaidPhysDisk0InquiryData_t;
  1340. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_0
  1341. {
  1342. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1343. U16 DevHandle; /* 0x04 */
  1344. U8 Reserved1; /* 0x06 */
  1345. U8 PhysDiskNum; /* 0x07 */
  1346. MPI2_RAIDPHYSDISK0_SETTINGS PhysDiskSettings; /* 0x08 */
  1347. U32 Reserved2; /* 0x0C */
  1348. MPI2_RAIDPHYSDISK0_INQUIRY_DATA InquiryData; /* 0x10 */
  1349. U32 Reserved3; /* 0x4C */
  1350. U8 PhysDiskState; /* 0x50 */
  1351. U8 OfflineReason; /* 0x51 */
  1352. U8 IncompatibleReason; /* 0x52 */
  1353. U8 PhysDiskAttributes; /* 0x53 */
  1354. U32 PhysDiskStatusFlags; /* 0x54 */
  1355. U64 DeviceMaxLBA; /* 0x58 */
  1356. U64 HostMaxLBA; /* 0x60 */
  1357. U64 CoercedMaxLBA; /* 0x68 */
  1358. U16 BlockSize; /* 0x70 */
  1359. U16 Reserved5; /* 0x72 */
  1360. U32 Reserved6; /* 0x74 */
  1361. } MPI2_CONFIG_PAGE_RD_PDISK_0,
  1362. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RD_PDISK_0,
  1363. Mpi2RaidPhysDiskPage0_t, MPI2_POINTER pMpi2RaidPhysDiskPage0_t;
  1364. #define MPI2_RAIDPHYSDISKPAGE0_PAGEVERSION (0x05)
  1365. /* PhysDiskState defines */
  1366. #define MPI2_RAID_PD_STATE_NOT_CONFIGURED (0x00)
  1367. #define MPI2_RAID_PD_STATE_NOT_COMPATIBLE (0x01)
  1368. #define MPI2_RAID_PD_STATE_OFFLINE (0x02)
  1369. #define MPI2_RAID_PD_STATE_ONLINE (0x03)
  1370. #define MPI2_RAID_PD_STATE_HOT_SPARE (0x04)
  1371. #define MPI2_RAID_PD_STATE_DEGRADED (0x05)
  1372. #define MPI2_RAID_PD_STATE_REBUILDING (0x06)
  1373. #define MPI2_RAID_PD_STATE_OPTIMAL (0x07)
  1374. /* OfflineReason defines */
  1375. #define MPI2_PHYSDISK0_ONLINE (0x00)
  1376. #define MPI2_PHYSDISK0_OFFLINE_MISSING (0x01)
  1377. #define MPI2_PHYSDISK0_OFFLINE_FAILED (0x03)
  1378. #define MPI2_PHYSDISK0_OFFLINE_INITIALIZING (0x04)
  1379. #define MPI2_PHYSDISK0_OFFLINE_REQUESTED (0x05)
  1380. #define MPI2_PHYSDISK0_OFFLINE_FAILED_REQUESTED (0x06)
  1381. #define MPI2_PHYSDISK0_OFFLINE_OTHER (0xFF)
  1382. /* IncompatibleReason defines */
  1383. #define MPI2_PHYSDISK0_COMPATIBLE (0x00)
  1384. #define MPI2_PHYSDISK0_INCOMPATIBLE_PROTOCOL (0x01)
  1385. #define MPI2_PHYSDISK0_INCOMPATIBLE_BLOCKSIZE (0x02)
  1386. #define MPI2_PHYSDISK0_INCOMPATIBLE_MAX_LBA (0x03)
  1387. #define MPI2_PHYSDISK0_INCOMPATIBLE_SATA_EXTENDED_CMD (0x04)
  1388. #define MPI2_PHYSDISK0_INCOMPATIBLE_REMOVEABLE_MEDIA (0x05)
  1389. #define MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE (0x06)
  1390. #define MPI2_PHYSDISK0_INCOMPATIBLE_UNKNOWN (0xFF)
  1391. /* PhysDiskAttributes defines */
  1392. #define MPI2_PHYSDISK0_ATTRIB_MEDIA_MASK (0x0C)
  1393. #define MPI2_PHYSDISK0_ATTRIB_SOLID_STATE_DRIVE (0x08)
  1394. #define MPI2_PHYSDISK0_ATTRIB_HARD_DISK_DRIVE (0x04)
  1395. #define MPI2_PHYSDISK0_ATTRIB_PROTOCOL_MASK (0x03)
  1396. #define MPI2_PHYSDISK0_ATTRIB_SAS_PROTOCOL (0x02)
  1397. #define MPI2_PHYSDISK0_ATTRIB_SATA_PROTOCOL (0x01)
  1398. /* PhysDiskStatusFlags defines */
  1399. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED (0x00000040)
  1400. #define MPI2_PHYSDISK0_STATUS_FLAG_OCE_TARGET (0x00000020)
  1401. #define MPI2_PHYSDISK0_STATUS_FLAG_WRITE_CACHE_ENABLED (0x00000010)
  1402. #define MPI2_PHYSDISK0_STATUS_FLAG_OPTIMAL_PREVIOUS (0x00000000)
  1403. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_OPTIMAL_PREVIOUS (0x00000008)
  1404. #define MPI2_PHYSDISK0_STATUS_FLAG_INACTIVE_VOLUME (0x00000004)
  1405. #define MPI2_PHYSDISK0_STATUS_FLAG_QUIESCED (0x00000002)
  1406. #define MPI2_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC (0x00000001)
  1407. /* RAID Physical Disk Page 1 */
  1408. /*
  1409. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1410. * one and check the value returned for NumPhysDiskPaths at runtime.
  1411. */
  1412. #ifndef MPI2_RAID_PHYS_DISK1_PATH_MAX
  1413. #define MPI2_RAID_PHYS_DISK1_PATH_MAX (1)
  1414. #endif
  1415. typedef struct _MPI2_RAIDPHYSDISK1_PATH
  1416. {
  1417. U16 DevHandle; /* 0x00 */
  1418. U16 Reserved1; /* 0x02 */
  1419. U64 WWID; /* 0x04 */
  1420. U64 OwnerWWID; /* 0x0C */
  1421. U8 OwnerIdentifier; /* 0x14 */
  1422. U8 Reserved2; /* 0x15 */
  1423. U16 Flags; /* 0x16 */
  1424. } MPI2_RAIDPHYSDISK1_PATH, MPI2_POINTER PTR_MPI2_RAIDPHYSDISK1_PATH,
  1425. Mpi2RaidPhysDisk1Path_t, MPI2_POINTER pMpi2RaidPhysDisk1Path_t;
  1426. /* RAID Physical Disk Page 1 Physical Disk Path Flags field defines */
  1427. #define MPI2_RAID_PHYSDISK1_FLAG_PRIMARY (0x0004)
  1428. #define MPI2_RAID_PHYSDISK1_FLAG_BROKEN (0x0002)
  1429. #define MPI2_RAID_PHYSDISK1_FLAG_INVALID (0x0001)
  1430. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_1
  1431. {
  1432. MPI2_CONFIG_PAGE_HEADER Header; /* 0x00 */
  1433. U8 NumPhysDiskPaths; /* 0x04 */
  1434. U8 PhysDiskNum; /* 0x05 */
  1435. U16 Reserved1; /* 0x06 */
  1436. U32 Reserved2; /* 0x08 */
  1437. MPI2_RAIDPHYSDISK1_PATH PhysicalDiskPath[MPI2_RAID_PHYS_DISK1_PATH_MAX];/* 0x0C */
  1438. } MPI2_CONFIG_PAGE_RD_PDISK_1,
  1439. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RD_PDISK_1,
  1440. Mpi2RaidPhysDiskPage1_t, MPI2_POINTER pMpi2RaidPhysDiskPage1_t;
  1441. #define MPI2_RAIDPHYSDISKPAGE1_PAGEVERSION (0x02)
  1442. /****************************************************************************
  1443. * values for fields used by several types of SAS Config Pages
  1444. ****************************************************************************/
  1445. /* values for NegotiatedLinkRates fields */
  1446. #define MPI2_SAS_NEG_LINK_RATE_MASK_LOGICAL (0xF0)
  1447. #define MPI2_SAS_NEG_LINK_RATE_SHIFT_LOGICAL (4)
  1448. #define MPI2_SAS_NEG_LINK_RATE_MASK_PHYSICAL (0x0F)
  1449. /* link rates used for Negotiated Physical and Logical Link Rate */
  1450. #define MPI2_SAS_NEG_LINK_RATE_UNKNOWN_LINK_RATE (0x00)
  1451. #define MPI2_SAS_NEG_LINK_RATE_PHY_DISABLED (0x01)
  1452. #define MPI2_SAS_NEG_LINK_RATE_NEGOTIATION_FAILED (0x02)
  1453. #define MPI2_SAS_NEG_LINK_RATE_SATA_OOB_COMPLETE (0x03)
  1454. #define MPI2_SAS_NEG_LINK_RATE_PORT_SELECTOR (0x04)
  1455. #define MPI2_SAS_NEG_LINK_RATE_SMP_RESET_IN_PROGRESS (0x05)
  1456. #define MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY (0x06)
  1457. #define MPI2_SAS_NEG_LINK_RATE_1_5 (0x08)
  1458. #define MPI2_SAS_NEG_LINK_RATE_3_0 (0x09)
  1459. #define MPI2_SAS_NEG_LINK_RATE_6_0 (0x0A)
  1460. /* values for AttachedPhyInfo fields */
  1461. #define MPI2_SAS_APHYINFO_INSIDE_ZPSDS_PERSISTENT (0x00000040)
  1462. #define MPI2_SAS_APHYINFO_REQUESTED_INSIDE_ZPSDS (0x00000020)
  1463. #define MPI2_SAS_APHYINFO_BREAK_REPLY_CAPABLE (0x00000010)
  1464. #define MPI2_SAS_APHYINFO_REASON_MASK (0x0000000F)
  1465. #define MPI2_SAS_APHYINFO_REASON_UNKNOWN (0x00000000)
  1466. #define MPI2_SAS_APHYINFO_REASON_POWER_ON (0x00000001)
  1467. #define MPI2_SAS_APHYINFO_REASON_HARD_RESET (0x00000002)
  1468. #define MPI2_SAS_APHYINFO_REASON_SMP_PHY_CONTROL (0x00000003)
  1469. #define MPI2_SAS_APHYINFO_REASON_LOSS_OF_SYNC (0x00000004)
  1470. #define MPI2_SAS_APHYINFO_REASON_MULTIPLEXING_SEQ (0x00000005)
  1471. #define MPI2_SAS_APHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00000006)
  1472. #define MPI2_SAS_APHYINFO_REASON_BREAK_TIMEOUT (0x00000007)
  1473. #define MPI2_SAS_APHYINFO_REASON_PHY_TEST_STOPPED (0x00000008)
  1474. /* values for PhyInfo fields */
  1475. #define MPI2_SAS_PHYINFO_PHY_VACANT (0x80000000)
  1476. #define MPI2_SAS_PHYINFO_PHY_POWER_CONDITION_MASK (0x18000000)
  1477. #define MPI2_SAS_PHYINFO_SHIFT_PHY_POWER_CONDITION (27)
  1478. #define MPI2_SAS_PHYINFO_PHY_POWER_ACTIVE (0x00000000)
  1479. #define MPI2_SAS_PHYINFO_PHY_POWER_PARTIAL (0x08000000)
  1480. #define MPI2_SAS_PHYINFO_PHY_POWER_SLUMBER (0x10000000)
  1481. #define MPI2_SAS_PHYINFO_CHANGED_REQ_INSIDE_ZPSDS (0x04000000)
  1482. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS_PERSISTENT (0x02000000)
  1483. #define MPI2_SAS_PHYINFO_REQ_INSIDE_ZPSDS (0x01000000)
  1484. #define MPI2_SAS_PHYINFO_ZONE_GROUP_PERSISTENT (0x00400000)
  1485. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS (0x00200000)
  1486. #define MPI2_SAS_PHYINFO_ZONING_ENABLED (0x00100000)
  1487. #define MPI2_SAS_PHYINFO_REASON_MASK (0x000F0000)
  1488. #define MPI2_SAS_PHYINFO_REASON_UNKNOWN (0x00000000)
  1489. #define MPI2_SAS_PHYINFO_REASON_POWER_ON (0x00010000)
  1490. #define MPI2_SAS_PHYINFO_REASON_HARD_RESET (0x00020000)
  1491. #define MPI2_SAS_PHYINFO_REASON_SMP_PHY_CONTROL (0x00030000)
  1492. #define MPI2_SAS_PHYINFO_REASON_LOSS_OF_SYNC (0x00040000)
  1493. #define MPI2_SAS_PHYINFO_REASON_MULTIPLEXING_SEQ (0x00050000)
  1494. #define MPI2_SAS_PHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00060000)
  1495. #define MPI2_SAS_PHYINFO_REASON_BREAK_TIMEOUT (0x00070000)
  1496. #define MPI2_SAS_PHYINFO_REASON_PHY_TEST_STOPPED (0x00080000)
  1497. #define MPI2_SAS_PHYINFO_MULTIPLEXING_SUPPORTED (0x00008000)
  1498. #define MPI2_SAS_PHYINFO_SATA_PORT_ACTIVE (0x00004000)
  1499. #define MPI2_SAS_PHYINFO_SATA_PORT_SELECTOR_PRESENT (0x00002000)
  1500. #define MPI2_SAS_PHYINFO_VIRTUAL_PHY (0x00001000)
  1501. #define MPI2_SAS_PHYINFO_MASK_PARTIAL_PATHWAY_TIME (0x00000F00)
  1502. #define MPI2_SAS_PHYINFO_SHIFT_PARTIAL_PATHWAY_TIME (8)
  1503. #define MPI2_SAS_PHYINFO_MASK_ROUTING_ATTRIBUTE (0x000000F0)
  1504. #define MPI2_SAS_PHYINFO_DIRECT_ROUTING (0x00000000)
  1505. #define MPI2_SAS_PHYINFO_SUBTRACTIVE_ROUTING (0x00000010)
  1506. #define MPI2_SAS_PHYINFO_TABLE_ROUTING (0x00000020)
  1507. /* values for SAS ProgrammedLinkRate fields */
  1508. #define MPI2_SAS_PRATE_MAX_RATE_MASK (0xF0)
  1509. #define MPI2_SAS_PRATE_MAX_RATE_NOT_PROGRAMMABLE (0x00)
  1510. #define MPI2_SAS_PRATE_MAX_RATE_1_5 (0x80)
  1511. #define MPI2_SAS_PRATE_MAX_RATE_3_0 (0x90)
  1512. #define MPI2_SAS_PRATE_MAX_RATE_6_0 (0xA0)
  1513. #define MPI25_SAS_PRATE_MAX_RATE_12_0 (0xB0)
  1514. #define MPI2_SAS_PRATE_MIN_RATE_MASK (0x0F)
  1515. #define MPI2_SAS_PRATE_MIN_RATE_NOT_PROGRAMMABLE (0x00)
  1516. #define MPI2_SAS_PRATE_MIN_RATE_1_5 (0x08)
  1517. #define MPI2_SAS_PRATE_MIN_RATE_3_0 (0x09)
  1518. #define MPI2_SAS_PRATE_MIN_RATE_6_0 (0x0A)
  1519. /* values for SAS HwLinkRate fields */
  1520. #define MPI2_SAS_HWRATE_MAX_RATE_MASK (0xF0)
  1521. #define MPI2_SAS_HWRATE_MAX_RATE_1_5 (0x80)
  1522. #define MPI2_SAS_HWRATE_MAX_RATE_3_0 (0x90)
  1523. #define MPI2_SAS_HWRATE_MAX_RATE_6_0 (0xA0)
  1524. #define MPI25_SAS_HWRATE_MAX_RATE_12_0 (0xB0)
  1525. #define MPI2_SAS_HWRATE_MIN_RATE_MASK (0x0F)
  1526. #define MPI2_SAS_HWRATE_MIN_RATE_1_5 (0x08)
  1527. #define MPI2_SAS_HWRATE_MIN_RATE_3_0 (0x09)
  1528. #define MPI2_SAS_HWRATE_MIN_RATE_6_0 (0x0A)
  1529. /****************************************************************************
  1530. * SAS IO Unit Config Pages
  1531. ****************************************************************************/
  1532. /* SAS IO Unit Page 0 */
  1533. typedef struct _MPI2_SAS_IO_UNIT0_PHY_DATA
  1534. {
  1535. U8 Port; /* 0x00 */
  1536. U8 PortFlags; /* 0x01 */
  1537. U8 PhyFlags; /* 0x02 */
  1538. U8 NegotiatedLinkRate; /* 0x03 */
  1539. U32 ControllerPhyDeviceInfo;/* 0x04 */
  1540. U16 AttachedDevHandle; /* 0x08 */
  1541. U16 ControllerDevHandle; /* 0x0A */
  1542. U32 DiscoveryStatus; /* 0x0C */
  1543. U32 Reserved; /* 0x10 */
  1544. } MPI2_SAS_IO_UNIT0_PHY_DATA, MPI2_POINTER PTR_MPI2_SAS_IO_UNIT0_PHY_DATA,
  1545. Mpi2SasIOUnit0PhyData_t, MPI2_POINTER pMpi2SasIOUnit0PhyData_t;
  1546. /*
  1547. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1548. * one and check the value returned for NumPhys at runtime.
  1549. */
  1550. #ifndef MPI2_SAS_IOUNIT0_PHY_MAX
  1551. #define MPI2_SAS_IOUNIT0_PHY_MAX (1)
  1552. #endif
  1553. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_0
  1554. {
  1555. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1556. U32 Reserved1; /* 0x08 */
  1557. U8 NumPhys; /* 0x0C */
  1558. U8 Reserved2; /* 0x0D */
  1559. U16 Reserved3; /* 0x0E */
  1560. MPI2_SAS_IO_UNIT0_PHY_DATA PhyData[MPI2_SAS_IOUNIT0_PHY_MAX]; /* 0x10 */
  1561. } MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1562. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1563. Mpi2SasIOUnitPage0_t, MPI2_POINTER pMpi2SasIOUnitPage0_t;
  1564. #define MPI2_SASIOUNITPAGE0_PAGEVERSION (0x05)
  1565. /* values for SAS IO Unit Page 0 PortFlags */
  1566. #define MPI2_SASIOUNIT0_PORTFLAGS_DISCOVERY_IN_PROGRESS (0x08)
  1567. #define MPI2_SASIOUNIT0_PORTFLAGS_AUTO_PORT_CONFIG (0x01)
  1568. /* values for SAS IO Unit Page 0 PhyFlags */
  1569. #define MPI2_SASIOUNIT0_PHYFLAGS_ZONING_ENABLED (0x10)
  1570. #define MPI2_SASIOUNIT0_PHYFLAGS_PHY_DISABLED (0x08)
  1571. /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1572. /* see mpi2_sas.h for values for SAS IO Unit Page 0 ControllerPhyDeviceInfo values */
  1573. /* values for SAS IO Unit Page 0 DiscoveryStatus */
  1574. #define MPI2_SASIOUNIT0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  1575. #define MPI2_SASIOUNIT0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  1576. #define MPI2_SASIOUNIT0_DS_MAX_DEVICES_EXCEED (0x20000000)
  1577. #define MPI2_SASIOUNIT0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  1578. #define MPI2_SASIOUNIT0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  1579. #define MPI2_SASIOUNIT0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  1580. #define MPI2_SASIOUNIT0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  1581. #define MPI2_SASIOUNIT0_DS_MULTI_PORT_DOMAIN (0x00002000)
  1582. #define MPI2_SASIOUNIT0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  1583. #define MPI2_SASIOUNIT0_DS_UNSUPPORTED_DEVICE (0x00000800)
  1584. #define MPI2_SASIOUNIT0_DS_TABLE_LINK (0x00000400)
  1585. #define MPI2_SASIOUNIT0_DS_SUBTRACTIVE_LINK (0x00000200)
  1586. #define MPI2_SASIOUNIT0_DS_SMP_CRC_ERROR (0x00000100)
  1587. #define MPI2_SASIOUNIT0_DS_SMP_FUNCTION_FAILED (0x00000080)
  1588. #define MPI2_SASIOUNIT0_DS_INDEX_NOT_EXIST (0x00000040)
  1589. #define MPI2_SASIOUNIT0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  1590. #define MPI2_SASIOUNIT0_DS_SMP_TIMEOUT (0x00000010)
  1591. #define MPI2_SASIOUNIT0_DS_MULTIPLE_PORTS (0x00000004)
  1592. #define MPI2_SASIOUNIT0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  1593. #define MPI2_SASIOUNIT0_DS_LOOP_DETECTED (0x00000001)
  1594. /* SAS IO Unit Page 1 */
  1595. typedef struct _MPI2_SAS_IO_UNIT1_PHY_DATA
  1596. {
  1597. U8 Port; /* 0x00 */
  1598. U8 PortFlags; /* 0x01 */
  1599. U8 PhyFlags; /* 0x02 */
  1600. U8 MaxMinLinkRate; /* 0x03 */
  1601. U32 ControllerPhyDeviceInfo; /* 0x04 */
  1602. U16 MaxTargetPortConnectTime; /* 0x08 */
  1603. U16 Reserved1; /* 0x0A */
  1604. } MPI2_SAS_IO_UNIT1_PHY_DATA, MPI2_POINTER PTR_MPI2_SAS_IO_UNIT1_PHY_DATA,
  1605. Mpi2SasIOUnit1PhyData_t, MPI2_POINTER pMpi2SasIOUnit1PhyData_t;
  1606. /*
  1607. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1608. * one and check the value returned for NumPhys at runtime.
  1609. */
  1610. #ifndef MPI2_SAS_IOUNIT1_PHY_MAX
  1611. #define MPI2_SAS_IOUNIT1_PHY_MAX (1)
  1612. #endif
  1613. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_1
  1614. {
  1615. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1616. U16 ControlFlags; /* 0x08 */
  1617. U16 SASNarrowMaxQueueDepth; /* 0x0A */
  1618. U16 AdditionalControlFlags; /* 0x0C */
  1619. U16 SASWideMaxQueueDepth; /* 0x0E */
  1620. U8 NumPhys; /* 0x10 */
  1621. U8 SATAMaxQDepth; /* 0x11 */
  1622. U8 ReportDeviceMissingDelay; /* 0x12 */
  1623. U8 IODeviceMissingDelay; /* 0x13 */
  1624. MPI2_SAS_IO_UNIT1_PHY_DATA PhyData[MPI2_SAS_IOUNIT1_PHY_MAX]; /* 0x14 */
  1625. } MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1626. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1627. Mpi2SasIOUnitPage1_t, MPI2_POINTER pMpi2SasIOUnitPage1_t;
  1628. #define MPI2_SASIOUNITPAGE1_PAGEVERSION (0x09)
  1629. /* values for SAS IO Unit Page 1 ControlFlags */
  1630. #define MPI2_SASIOUNIT1_CONTROL_DEVICE_SELF_TEST (0x8000)
  1631. #define MPI2_SASIOUNIT1_CONTROL_SATA_3_0_MAX (0x4000)
  1632. #define MPI2_SASIOUNIT1_CONTROL_SATA_1_5_MAX (0x2000)
  1633. #define MPI2_SASIOUNIT1_CONTROL_SATA_SW_PRESERVE (0x1000)
  1634. #define MPI2_SASIOUNIT1_CONTROL_MASK_DEV_SUPPORT (0x0600)
  1635. #define MPI2_SASIOUNIT1_CONTROL_SHIFT_DEV_SUPPORT (9)
  1636. #define MPI2_SASIOUNIT1_CONTROL_DEV_SUPPORT_BOTH (0x0)
  1637. #define MPI2_SASIOUNIT1_CONTROL_DEV_SAS_SUPPORT (0x1)
  1638. #define MPI2_SASIOUNIT1_CONTROL_DEV_SATA_SUPPORT (0x2)
  1639. #define MPI2_SASIOUNIT1_CONTROL_SATA_48BIT_LBA_REQUIRED (0x0080)
  1640. #define MPI2_SASIOUNIT1_CONTROL_SATA_SMART_REQUIRED (0x0040)
  1641. #define MPI2_SASIOUNIT1_CONTROL_SATA_NCQ_REQUIRED (0x0020)
  1642. #define MPI2_SASIOUNIT1_CONTROL_SATA_FUA_REQUIRED (0x0010)
  1643. #define MPI2_SASIOUNIT1_CONTROL_TABLE_SUBTRACTIVE_ILLEGAL (0x0008)
  1644. #define MPI2_SASIOUNIT1_CONTROL_SUBTRACTIVE_ILLEGAL (0x0004)
  1645. #define MPI2_SASIOUNIT1_CONTROL_FIRST_LVL_DISC_ONLY (0x0002)
  1646. #define MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION (0x0001)
  1647. /* values for SAS IO Unit Page 1 AdditionalControlFlags */
  1648. #define MPI2_SASIOUNIT1_ACONTROL_MULTI_PORT_DOMAIN_ILLEGAL (0x0080)
  1649. #define MPI2_SASIOUNIT1_ACONTROL_SATA_ASYNCHROUNOUS_NOTIFICATION (0x0040)
  1650. #define MPI2_SASIOUNIT1_ACONTROL_INVALID_TOPOLOGY_CORRECTION (0x0020)
  1651. #define MPI2_SASIOUNIT1_ACONTROL_PORT_ENABLE_ONLY_SATA_LINK_RESET (0x0010)
  1652. #define MPI2_SASIOUNIT1_ACONTROL_OTHER_AFFILIATION_SATA_LINK_RESET (0x0008)
  1653. #define MPI2_SASIOUNIT1_ACONTROL_SELF_AFFILIATION_SATA_LINK_RESET (0x0004)
  1654. #define MPI2_SASIOUNIT1_ACONTROL_NO_AFFILIATION_SATA_LINK_RESET (0x0002)
  1655. #define MPI2_SASIOUNIT1_ACONTROL_ALLOW_TABLE_TO_TABLE (0x0001)
  1656. /* defines for SAS IO Unit Page 1 ReportDeviceMissingDelay */
  1657. #define MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK (0x7F)
  1658. #define MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16 (0x80)
  1659. /* values for SAS IO Unit Page 1 PortFlags */
  1660. #define MPI2_SASIOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
  1661. /* values for SAS IO Unit Page 1 PhyFlags */
  1662. #define MPI2_SASIOUNIT1_PHYFLAGS_ZONING_ENABLE (0x10)
  1663. #define MPI2_SASIOUNIT1_PHYFLAGS_PHY_DISABLE (0x08)
  1664. /* values for SAS IO Unit Page 1 MaxMinLinkRate */
  1665. #define MPI2_SASIOUNIT1_MAX_RATE_MASK (0xF0)
  1666. #define MPI2_SASIOUNIT1_MAX_RATE_1_5 (0x80)
  1667. #define MPI2_SASIOUNIT1_MAX_RATE_3_0 (0x90)
  1668. #define MPI2_SASIOUNIT1_MAX_RATE_6_0 (0xA0)
  1669. #define MPI2_SASIOUNIT1_MIN_RATE_MASK (0x0F)
  1670. #define MPI2_SASIOUNIT1_MIN_RATE_1_5 (0x08)
  1671. #define MPI2_SASIOUNIT1_MIN_RATE_3_0 (0x09)
  1672. #define MPI2_SASIOUNIT1_MIN_RATE_6_0 (0x0A)
  1673. /* see mpi2_sas.h for values for SAS IO Unit Page 1 ControllerPhyDeviceInfo values */
  1674. /* SAS IO Unit Page 4 */
  1675. typedef struct _MPI2_SAS_IOUNIT4_SPINUP_GROUP
  1676. {
  1677. U8 MaxTargetSpinup; /* 0x00 */
  1678. U8 SpinupDelay; /* 0x01 */
  1679. U8 SpinupFlags; /* 0x02 */
  1680. U8 Reserved1; /* 0x03 */
  1681. } MPI2_SAS_IOUNIT4_SPINUP_GROUP, MPI2_POINTER PTR_MPI2_SAS_IOUNIT4_SPINUP_GROUP,
  1682. Mpi2SasIOUnit4SpinupGroup_t, MPI2_POINTER pMpi2SasIOUnit4SpinupGroup_t;
  1683. /* defines for SAS IO Unit Page 4 SpinupFlags */
  1684. #define MPI2_SASIOUNIT4_SPINUP_DISABLE_FLAG (0x01)
  1685. /*
  1686. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1687. * one and check the value returned for NumPhys at runtime.
  1688. */
  1689. #ifndef MPI2_SAS_IOUNIT4_PHY_MAX
  1690. #define MPI2_SAS_IOUNIT4_PHY_MAX (4)
  1691. #endif
  1692. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_4
  1693. {
  1694. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1695. MPI2_SAS_IOUNIT4_SPINUP_GROUP SpinupGroupParameters[4]; /* 0x08 */
  1696. U32 Reserved1; /* 0x18 */
  1697. U32 Reserved2; /* 0x1C */
  1698. U32 Reserved3; /* 0x20 */
  1699. U8 BootDeviceWaitTime; /* 0x24 */
  1700. U8 Reserved4; /* 0x25 */
  1701. U16 Reserved5; /* 0x26 */
  1702. U8 NumPhys; /* 0x28 */
  1703. U8 PEInitialSpinupDelay; /* 0x29 */
  1704. U8 PEReplyDelay; /* 0x2A */
  1705. U8 Flags; /* 0x2B */
  1706. U8 PHY[MPI2_SAS_IOUNIT4_PHY_MAX]; /* 0x2C */
  1707. } MPI2_CONFIG_PAGE_SASIOUNIT_4,
  1708. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_4,
  1709. Mpi2SasIOUnitPage4_t, MPI2_POINTER pMpi2SasIOUnitPage4_t;
  1710. #define MPI2_SASIOUNITPAGE4_PAGEVERSION (0x02)
  1711. /* defines for Flags field */
  1712. #define MPI2_SASIOUNIT4_FLAGS_AUTO_PORTENABLE (0x01)
  1713. /* defines for PHY field */
  1714. #define MPI2_SASIOUNIT4_PHY_SPINUP_GROUP_MASK (0x03)
  1715. /* SAS IO Unit Page 5 */
  1716. typedef struct _MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS {
  1717. U8 ControlFlags; /* 0x00 */
  1718. U8 PortWidthModGroup; /* 0x01 */
  1719. U16 InactivityTimerExponent; /* 0x02 */
  1720. U8 SATAPartialTimeout; /* 0x04 */
  1721. U8 Reserved2; /* 0x05 */
  1722. U8 SATASlumberTimeout; /* 0x06 */
  1723. U8 Reserved3; /* 0x07 */
  1724. U8 SASPartialTimeout; /* 0x08 */
  1725. U8 Reserved4; /* 0x09 */
  1726. U8 SASSlumberTimeout; /* 0x0A */
  1727. U8 Reserved5; /* 0x0B */
  1728. } MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
  1729. MPI2_POINTER PTR_MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
  1730. Mpi2SasIOUnit5PhyPmSettings_t, MPI2_POINTER pMpi2SasIOUnit5PhyPmSettings_t;
  1731. /* defines for ControlFlags field */
  1732. #define MPI2_SASIOUNIT5_CONTROL_SAS_SLUMBER_ENABLE (0x08)
  1733. #define MPI2_SASIOUNIT5_CONTROL_SAS_PARTIAL_ENABLE (0x04)
  1734. #define MPI2_SASIOUNIT5_CONTROL_SATA_SLUMBER_ENABLE (0x02)
  1735. #define MPI2_SASIOUNIT5_CONTROL_SATA_PARTIAL_ENABLE (0x01)
  1736. /* defines for PortWidthModeGroup field */
  1737. #define MPI2_SASIOUNIT5_PWMG_DISABLE (0xFF)
  1738. /* defines for InactivityTimerExponent field */
  1739. #define MPI2_SASIOUNIT5_ITE_MASK_SAS_SLUMBER (0x7000)
  1740. #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_SLUMBER (12)
  1741. #define MPI2_SASIOUNIT5_ITE_MASK_SAS_PARTIAL (0x0700)
  1742. #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_PARTIAL (8)
  1743. #define MPI2_SASIOUNIT5_ITE_MASK_SATA_SLUMBER (0x0070)
  1744. #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_SLUMBER (4)
  1745. #define MPI2_SASIOUNIT5_ITE_MASK_SATA_PARTIAL (0x0007)
  1746. #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_PARTIAL (0)
  1747. #define MPI2_SASIOUNIT5_ITE_TEN_SECONDS (7)
  1748. #define MPI2_SASIOUNIT5_ITE_ONE_SECOND (6)
  1749. #define MPI2_SASIOUNIT5_ITE_HUNDRED_MILLISECONDS (5)
  1750. #define MPI2_SASIOUNIT5_ITE_TEN_MILLISECONDS (4)
  1751. #define MPI2_SASIOUNIT5_ITE_ONE_MILLISECOND (3)
  1752. #define MPI2_SASIOUNIT5_ITE_HUNDRED_MICROSECONDS (2)
  1753. #define MPI2_SASIOUNIT5_ITE_TEN_MICROSECONDS (1)
  1754. #define MPI2_SASIOUNIT5_ITE_ONE_MICROSECOND (0)
  1755. /*
  1756. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1757. * one and check the value returned for NumPhys at runtime.
  1758. */
  1759. #ifndef MPI2_SAS_IOUNIT5_PHY_MAX
  1760. #define MPI2_SAS_IOUNIT5_PHY_MAX (1)
  1761. #endif
  1762. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_5 {
  1763. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1764. U8 NumPhys; /* 0x08 */
  1765. U8 Reserved1; /* 0x09 */
  1766. U16 Reserved2; /* 0x0A */
  1767. U32 Reserved3; /* 0x0C */
  1768. MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS SASPhyPowerManagementSettings
  1769. [MPI2_SAS_IOUNIT5_PHY_MAX]; /* 0x10 */
  1770. } MPI2_CONFIG_PAGE_SASIOUNIT_5,
  1771. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_5,
  1772. Mpi2SasIOUnitPage5_t, MPI2_POINTER pMpi2SasIOUnitPage5_t;
  1773. #define MPI2_SASIOUNITPAGE5_PAGEVERSION (0x01)
  1774. /* SAS IO Unit Page 6 */
  1775. typedef struct _MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS {
  1776. U8 CurrentStatus; /* 0x00 */
  1777. U8 CurrentModulation; /* 0x01 */
  1778. U8 CurrentUtilization; /* 0x02 */
  1779. U8 Reserved1; /* 0x03 */
  1780. U32 Reserved2; /* 0x04 */
  1781. } MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
  1782. MPI2_POINTER PTR_MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
  1783. Mpi2SasIOUnit6PortWidthModGroupStatus_t,
  1784. MPI2_POINTER pMpi2SasIOUnit6PortWidthModGroupStatus_t;
  1785. /* defines for CurrentStatus field */
  1786. #define MPI2_SASIOUNIT6_STATUS_UNAVAILABLE (0x00)
  1787. #define MPI2_SASIOUNIT6_STATUS_UNCONFIGURED (0x01)
  1788. #define MPI2_SASIOUNIT6_STATUS_INVALID_CONFIG (0x02)
  1789. #define MPI2_SASIOUNIT6_STATUS_LINK_DOWN (0x03)
  1790. #define MPI2_SASIOUNIT6_STATUS_OBSERVATION_ONLY (0x04)
  1791. #define MPI2_SASIOUNIT6_STATUS_INACTIVE (0x05)
  1792. #define MPI2_SASIOUNIT6_STATUS_ACTIVE_IOUNIT (0x06)
  1793. #define MPI2_SASIOUNIT6_STATUS_ACTIVE_HOST (0x07)
  1794. /* defines for CurrentModulation field */
  1795. #define MPI2_SASIOUNIT6_MODULATION_25_PERCENT (0x00)
  1796. #define MPI2_SASIOUNIT6_MODULATION_50_PERCENT (0x01)
  1797. #define MPI2_SASIOUNIT6_MODULATION_75_PERCENT (0x02)
  1798. #define MPI2_SASIOUNIT6_MODULATION_100_PERCENT (0x03)
  1799. /*
  1800. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1801. * one and check the value returned for NumGroups at runtime.
  1802. */
  1803. #ifndef MPI2_SAS_IOUNIT6_GROUP_MAX
  1804. #define MPI2_SAS_IOUNIT6_GROUP_MAX (1)
  1805. #endif
  1806. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_6 {
  1807. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1808. U32 Reserved1; /* 0x08 */
  1809. U32 Reserved2; /* 0x0C */
  1810. U8 NumGroups; /* 0x10 */
  1811. U8 Reserved3; /* 0x11 */
  1812. U16 Reserved4; /* 0x12 */
  1813. MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS
  1814. PortWidthModulationGroupStatus[MPI2_SAS_IOUNIT6_GROUP_MAX]; /* 0x14 */
  1815. } MPI2_CONFIG_PAGE_SASIOUNIT_6,
  1816. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_6,
  1817. Mpi2SasIOUnitPage6_t, MPI2_POINTER pMpi2SasIOUnitPage6_t;
  1818. #define MPI2_SASIOUNITPAGE6_PAGEVERSION (0x00)
  1819. /* SAS IO Unit Page 7 */
  1820. typedef struct _MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS {
  1821. U8 Flags; /* 0x00 */
  1822. U8 Reserved1; /* 0x01 */
  1823. U16 Reserved2; /* 0x02 */
  1824. U8 Threshold75Pct; /* 0x04 */
  1825. U8 Threshold50Pct; /* 0x05 */
  1826. U8 Threshold25Pct; /* 0x06 */
  1827. U8 Reserved3; /* 0x07 */
  1828. } MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
  1829. MPI2_POINTER PTR_MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
  1830. Mpi2SasIOUnit7PortWidthModGroupSettings_t,
  1831. MPI2_POINTER pMpi2SasIOUnit7PortWidthModGroupSettings_t;
  1832. /* defines for Flags field */
  1833. #define MPI2_SASIOUNIT7_FLAGS_ENABLE_PORT_WIDTH_MODULATION (0x01)
  1834. /*
  1835. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1836. * one and check the value returned for NumGroups at runtime.
  1837. */
  1838. #ifndef MPI2_SAS_IOUNIT7_GROUP_MAX
  1839. #define MPI2_SAS_IOUNIT7_GROUP_MAX (1)
  1840. #endif
  1841. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_7 {
  1842. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1843. U8 SamplingInterval; /* 0x08 */
  1844. U8 WindowLength; /* 0x09 */
  1845. U16 Reserved1; /* 0x0A */
  1846. U32 Reserved2; /* 0x0C */
  1847. U32 Reserved3; /* 0x10 */
  1848. U8 NumGroups; /* 0x14 */
  1849. U8 Reserved4; /* 0x15 */
  1850. U16 Reserved5; /* 0x16 */
  1851. MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS
  1852. PortWidthModulationGroupSettings[MPI2_SAS_IOUNIT7_GROUP_MAX]; /* 0x18 */
  1853. } MPI2_CONFIG_PAGE_SASIOUNIT_7,
  1854. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_7,
  1855. Mpi2SasIOUnitPage7_t, MPI2_POINTER pMpi2SasIOUnitPage7_t;
  1856. #define MPI2_SASIOUNITPAGE7_PAGEVERSION (0x00)
  1857. /* SAS IO Unit Page 8 */
  1858. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_8 {
  1859. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1860. U32 Reserved1; /* 0x08 */
  1861. U32 PowerManagementCapabilities;/* 0x0C */
  1862. U32 Reserved2; /* 0x10 */
  1863. } MPI2_CONFIG_PAGE_SASIOUNIT_8,
  1864. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT_8,
  1865. Mpi2SasIOUnitPage8_t, MPI2_POINTER pMpi2SasIOUnitPage8_t;
  1866. #define MPI2_SASIOUNITPAGE8_PAGEVERSION (0x00)
  1867. /* defines for PowerManagementCapabilities field */
  1868. #define MPI2_SASIOUNIT8_PM_HOST_PORT_WIDTH_MOD (0x00001000)
  1869. #define MPI2_SASIOUNIT8_PM_HOST_SAS_SLUMBER_MODE (0x00000800)
  1870. #define MPI2_SASIOUNIT8_PM_HOST_SAS_PARTIAL_MODE (0x00000400)
  1871. #define MPI2_SASIOUNIT8_PM_HOST_SATA_SLUMBER_MODE (0x00000200)
  1872. #define MPI2_SASIOUNIT8_PM_HOST_SATA_PARTIAL_MODE (0x00000100)
  1873. #define MPI2_SASIOUNIT8_PM_IOUNIT_PORT_WIDTH_MOD (0x00000010)
  1874. #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_SLUMBER_MODE (0x00000008)
  1875. #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_PARTIAL_MODE (0x00000004)
  1876. #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_SLUMBER_MODE (0x00000002)
  1877. #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_PARTIAL_MODE (0x00000001)
  1878. /* SAS IO Unit Page 16 */
  1879. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT16 {
  1880. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1881. U64 TimeStamp; /* 0x08 */
  1882. U32 Reserved1; /* 0x10 */
  1883. U32 Reserved2; /* 0x14 */
  1884. U32 FastPathPendedRequests; /* 0x18 */
  1885. U32 FastPathUnPendedRequests; /* 0x1C */
  1886. U32 FastPathHostRequestStarts; /* 0x20 */
  1887. U32 FastPathFirmwareRequestStarts; /* 0x24 */
  1888. U32 FastPathHostCompletions; /* 0x28 */
  1889. U32 FastPathFirmwareCompletions; /* 0x2C */
  1890. U32 NonFastPathRequestStarts; /* 0x30 */
  1891. U32 NonFastPathHostCompletions; /* 0x30 */
  1892. } MPI2_CONFIG_PAGE_SASIOUNIT16,
  1893. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SASIOUNIT16,
  1894. Mpi2SasIOUnitPage16_t, MPI2_POINTER pMpi2SasIOUnitPage16_t;
  1895. #define MPI2_SASIOUNITPAGE16_PAGEVERSION (0x00)
  1896. /****************************************************************************
  1897. * SAS Expander Config Pages
  1898. ****************************************************************************/
  1899. /* SAS Expander Page 0 */
  1900. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_0
  1901. {
  1902. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1903. U8 PhysicalPort; /* 0x08 */
  1904. U8 ReportGenLength; /* 0x09 */
  1905. U16 EnclosureHandle; /* 0x0A */
  1906. U64 SASAddress; /* 0x0C */
  1907. U32 DiscoveryStatus; /* 0x14 */
  1908. U16 DevHandle; /* 0x18 */
  1909. U16 ParentDevHandle; /* 0x1A */
  1910. U16 ExpanderChangeCount; /* 0x1C */
  1911. U16 ExpanderRouteIndexes; /* 0x1E */
  1912. U8 NumPhys; /* 0x20 */
  1913. U8 SASLevel; /* 0x21 */
  1914. U16 Flags; /* 0x22 */
  1915. U16 STPBusInactivityTimeLimit; /* 0x24 */
  1916. U16 STPMaxConnectTimeLimit; /* 0x26 */
  1917. U16 STP_SMP_NexusLossTime; /* 0x28 */
  1918. U16 MaxNumRoutedSasAddresses; /* 0x2A */
  1919. U64 ActiveZoneManagerSASAddress;/* 0x2C */
  1920. U16 ZoneLockInactivityLimit; /* 0x34 */
  1921. U16 Reserved1; /* 0x36 */
  1922. U8 TimeToReducedFunc; /* 0x38 */
  1923. U8 InitialTimeToReducedFunc; /* 0x39 */
  1924. U8 MaxReducedFuncTime; /* 0x3A */
  1925. U8 Reserved2; /* 0x3B */
  1926. } MPI2_CONFIG_PAGE_EXPANDER_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_EXPANDER_0,
  1927. Mpi2ExpanderPage0_t, MPI2_POINTER pMpi2ExpanderPage0_t;
  1928. #define MPI2_SASEXPANDER0_PAGEVERSION (0x06)
  1929. /* values for SAS Expander Page 0 DiscoveryStatus field */
  1930. #define MPI2_SAS_EXPANDER0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  1931. #define MPI2_SAS_EXPANDER0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  1932. #define MPI2_SAS_EXPANDER0_DS_MAX_DEVICES_EXCEED (0x20000000)
  1933. #define MPI2_SAS_EXPANDER0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  1934. #define MPI2_SAS_EXPANDER0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  1935. #define MPI2_SAS_EXPANDER0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  1936. #define MPI2_SAS_EXPANDER0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  1937. #define MPI2_SAS_EXPANDER0_DS_MULTI_PORT_DOMAIN (0x00002000)
  1938. #define MPI2_SAS_EXPANDER0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  1939. #define MPI2_SAS_EXPANDER0_DS_UNSUPPORTED_DEVICE (0x00000800)
  1940. #define MPI2_SAS_EXPANDER0_DS_TABLE_LINK (0x00000400)
  1941. #define MPI2_SAS_EXPANDER0_DS_SUBTRACTIVE_LINK (0x00000200)
  1942. #define MPI2_SAS_EXPANDER0_DS_SMP_CRC_ERROR (0x00000100)
  1943. #define MPI2_SAS_EXPANDER0_DS_SMP_FUNCTION_FAILED (0x00000080)
  1944. #define MPI2_SAS_EXPANDER0_DS_INDEX_NOT_EXIST (0x00000040)
  1945. #define MPI2_SAS_EXPANDER0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  1946. #define MPI2_SAS_EXPANDER0_DS_SMP_TIMEOUT (0x00000010)
  1947. #define MPI2_SAS_EXPANDER0_DS_MULTIPLE_PORTS (0x00000004)
  1948. #define MPI2_SAS_EXPANDER0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  1949. #define MPI2_SAS_EXPANDER0_DS_LOOP_DETECTED (0x00000001)
  1950. /* values for SAS Expander Page 0 Flags field */
  1951. #define MPI2_SAS_EXPANDER0_FLAGS_REDUCED_FUNCTIONALITY (0x2000)
  1952. #define MPI2_SAS_EXPANDER0_FLAGS_ZONE_LOCKED (0x1000)
  1953. #define MPI2_SAS_EXPANDER0_FLAGS_SUPPORTED_PHYSICAL_PRES (0x0800)
  1954. #define MPI2_SAS_EXPANDER0_FLAGS_ASSERTED_PHYSICAL_PRES (0x0400)
  1955. #define MPI2_SAS_EXPANDER0_FLAGS_ZONING_SUPPORT (0x0200)
  1956. #define MPI2_SAS_EXPANDER0_FLAGS_ENABLED_ZONING (0x0100)
  1957. #define MPI2_SAS_EXPANDER0_FLAGS_TABLE_TO_TABLE_SUPPORT (0x0080)
  1958. #define MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE (0x0010)
  1959. #define MPI2_SAS_EXPANDER0_FLAGS_OTHERS_CONFIG (0x0004)
  1960. #define MPI2_SAS_EXPANDER0_FLAGS_CONFIG_IN_PROGRESS (0x0002)
  1961. #define MPI2_SAS_EXPANDER0_FLAGS_ROUTE_TABLE_CONFIG (0x0001)
  1962. /* SAS Expander Page 1 */
  1963. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_1
  1964. {
  1965. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  1966. U8 PhysicalPort; /* 0x08 */
  1967. U8 Reserved1; /* 0x09 */
  1968. U16 Reserved2; /* 0x0A */
  1969. U8 NumPhys; /* 0x0C */
  1970. U8 Phy; /* 0x0D */
  1971. U16 NumTableEntriesProgrammed; /* 0x0E */
  1972. U8 ProgrammedLinkRate; /* 0x10 */
  1973. U8 HwLinkRate; /* 0x11 */
  1974. U16 AttachedDevHandle; /* 0x12 */
  1975. U32 PhyInfo; /* 0x14 */
  1976. U32 AttachedDeviceInfo; /* 0x18 */
  1977. U16 ExpanderDevHandle; /* 0x1C */
  1978. U8 ChangeCount; /* 0x1E */
  1979. U8 NegotiatedLinkRate; /* 0x1F */
  1980. U8 PhyIdentifier; /* 0x20 */
  1981. U8 AttachedPhyIdentifier; /* 0x21 */
  1982. U8 Reserved3; /* 0x22 */
  1983. U8 DiscoveryInfo; /* 0x23 */
  1984. U32 AttachedPhyInfo; /* 0x24 */
  1985. U8 ZoneGroup; /* 0x28 */
  1986. U8 SelfConfigStatus; /* 0x29 */
  1987. U16 Reserved4; /* 0x2A */
  1988. } MPI2_CONFIG_PAGE_EXPANDER_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_EXPANDER_1,
  1989. Mpi2ExpanderPage1_t, MPI2_POINTER pMpi2ExpanderPage1_t;
  1990. #define MPI2_SASEXPANDER1_PAGEVERSION (0x02)
  1991. /* use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  1992. /* use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  1993. /* use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  1994. /* see mpi2_sas.h for the MPI2_SAS_DEVICE_INFO_ defines used for the AttachedDeviceInfo field */
  1995. /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1996. /* values for SAS Expander Page 1 DiscoveryInfo field */
  1997. #define MPI2_SAS_EXPANDER1_DISCINFO_BAD_PHY_DISABLED (0x04)
  1998. #define MPI2_SAS_EXPANDER1_DISCINFO_LINK_STATUS_CHANGE (0x02)
  1999. #define MPI2_SAS_EXPANDER1_DISCINFO_NO_ROUTING_ENTRIES (0x01)
  2000. /* use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  2001. /****************************************************************************
  2002. * SAS Device Config Pages
  2003. ****************************************************************************/
  2004. /* SAS Device Page 0 */
  2005. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_0
  2006. {
  2007. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2008. U16 Slot; /* 0x08 */
  2009. U16 EnclosureHandle; /* 0x0A */
  2010. U64 SASAddress; /* 0x0C */
  2011. U16 ParentDevHandle; /* 0x14 */
  2012. U8 PhyNum; /* 0x16 */
  2013. U8 AccessStatus; /* 0x17 */
  2014. U16 DevHandle; /* 0x18 */
  2015. U8 AttachedPhyIdentifier; /* 0x1A */
  2016. U8 ZoneGroup; /* 0x1B */
  2017. U32 DeviceInfo; /* 0x1C */
  2018. U16 Flags; /* 0x20 */
  2019. U8 PhysicalPort; /* 0x22 */
  2020. U8 MaxPortConnections; /* 0x23 */
  2021. U64 DeviceName; /* 0x24 */
  2022. U8 PortGroups; /* 0x2C */
  2023. U8 DmaGroup; /* 0x2D */
  2024. U8 ControlGroup; /* 0x2E */
  2025. U8 Reserved1; /* 0x2F */
  2026. U32 Reserved2; /* 0x30 */
  2027. U32 Reserved3; /* 0x34 */
  2028. } MPI2_CONFIG_PAGE_SAS_DEV_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_DEV_0,
  2029. Mpi2SasDevicePage0_t, MPI2_POINTER pMpi2SasDevicePage0_t;
  2030. #define MPI2_SASDEVICE0_PAGEVERSION (0x08)
  2031. /* values for SAS Device Page 0 AccessStatus field */
  2032. #define MPI2_SAS_DEVICE0_ASTATUS_NO_ERRORS (0x00)
  2033. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_INIT_FAILED (0x01)
  2034. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_CAPABILITY_FAILED (0x02)
  2035. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_AFFILIATION_CONFLICT (0x03)
  2036. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_NEEDS_INITIALIZATION (0x04)
  2037. #define MPI2_SAS_DEVICE0_ASTATUS_ROUTE_NOT_ADDRESSABLE (0x05)
  2038. #define MPI2_SAS_DEVICE0_ASTATUS_SMP_ERROR_NOT_ADDRESSABLE (0x06)
  2039. #define MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED (0x07)
  2040. /* specific values for SATA Init failures */
  2041. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UNKNOWN (0x10)
  2042. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_AFFILIATION_CONFLICT (0x11)
  2043. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_DIAG (0x12)
  2044. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_IDENTIFICATION (0x13)
  2045. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_CHECK_POWER (0x14)
  2046. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_PIO_SN (0x15)
  2047. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MDMA_SN (0x16)
  2048. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UDMA_SN (0x17)
  2049. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_ZONING_VIOLATION (0x18)
  2050. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_NOT_ADDRESSABLE (0x19)
  2051. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MAX (0x1F)
  2052. /* see mpi2_sas.h for values for SAS Device Page 0 DeviceInfo values */
  2053. /* values for SAS Device Page 0 Flags field */
  2054. #define MPI2_SAS_DEVICE0_FLAGS_UNAUTHORIZED_DEVICE (0x8000)
  2055. #define MPI2_SAS_DEVICE0_FLAGS_SLUMBER_PM_CAPABLE (0x1000)
  2056. #define MPI2_SAS_DEVICE0_FLAGS_PARTIAL_PM_CAPABLE (0x0800)
  2057. #define MPI2_SAS_DEVICE0_FLAGS_SATA_ASYNCHRONOUS_NOTIFY (0x0400)
  2058. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SW_PRESERVE (0x0200)
  2059. #define MPI2_SAS_DEVICE0_FLAGS_UNSUPPORTED_DEVICE (0x0100)
  2060. #define MPI2_SAS_DEVICE0_FLAGS_SATA_48BIT_LBA_SUPPORTED (0x0080)
  2061. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SMART_SUPPORTED (0x0040)
  2062. #define MPI2_SAS_DEVICE0_FLAGS_SATA_NCQ_SUPPORTED (0x0020)
  2063. #define MPI2_SAS_DEVICE0_FLAGS_SATA_FUA_SUPPORTED (0x0010)
  2064. #define MPI2_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH (0x0008)
  2065. #define MPI2_SAS_DEVICE0_FLAGS_DEVICE_PRESENT (0x0001)
  2066. /* SAS Device Page 1 */
  2067. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_1
  2068. {
  2069. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2070. U32 Reserved1; /* 0x08 */
  2071. U64 SASAddress; /* 0x0C */
  2072. U32 Reserved2; /* 0x14 */
  2073. U16 DevHandle; /* 0x18 */
  2074. U16 Reserved3; /* 0x1A */
  2075. U8 InitialRegDeviceFIS[20];/* 0x1C */
  2076. } MPI2_CONFIG_PAGE_SAS_DEV_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_DEV_1,
  2077. Mpi2SasDevicePage1_t, MPI2_POINTER pMpi2SasDevicePage1_t;
  2078. #define MPI2_SASDEVICE1_PAGEVERSION (0x01)
  2079. /****************************************************************************
  2080. * SAS PHY Config Pages
  2081. ****************************************************************************/
  2082. /* SAS PHY Page 0 */
  2083. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_0
  2084. {
  2085. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2086. U16 OwnerDevHandle; /* 0x08 */
  2087. U16 Reserved1; /* 0x0A */
  2088. U16 AttachedDevHandle; /* 0x0C */
  2089. U8 AttachedPhyIdentifier; /* 0x0E */
  2090. U8 Reserved2; /* 0x0F */
  2091. U32 AttachedPhyInfo; /* 0x10 */
  2092. U8 ProgrammedLinkRate; /* 0x14 */
  2093. U8 HwLinkRate; /* 0x15 */
  2094. U8 ChangeCount; /* 0x16 */
  2095. U8 Flags; /* 0x17 */
  2096. U32 PhyInfo; /* 0x18 */
  2097. U8 NegotiatedLinkRate; /* 0x1C */
  2098. U8 Reserved3; /* 0x1D */
  2099. U16 Reserved4; /* 0x1E */
  2100. } MPI2_CONFIG_PAGE_SAS_PHY_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_0,
  2101. Mpi2SasPhyPage0_t, MPI2_POINTER pMpi2SasPhyPage0_t;
  2102. #define MPI2_SASPHY0_PAGEVERSION (0x03)
  2103. /* use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  2104. /* use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  2105. /* use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  2106. /* values for SAS PHY Page 0 Flags field */
  2107. #define MPI2_SAS_PHY0_FLAGS_SGPIO_DIRECT_ATTACH_ENC (0x01)
  2108. /* use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  2109. /* use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  2110. /* SAS PHY Page 1 */
  2111. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_1
  2112. {
  2113. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2114. U32 Reserved1; /* 0x08 */
  2115. U32 InvalidDwordCount; /* 0x0C */
  2116. U32 RunningDisparityErrorCount; /* 0x10 */
  2117. U32 LossDwordSynchCount; /* 0x14 */
  2118. U32 PhyResetProblemCount; /* 0x18 */
  2119. } MPI2_CONFIG_PAGE_SAS_PHY_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_1,
  2120. Mpi2SasPhyPage1_t, MPI2_POINTER pMpi2SasPhyPage1_t;
  2121. #define MPI2_SASPHY1_PAGEVERSION (0x01)
  2122. /* SAS PHY Page 2 */
  2123. typedef struct _MPI2_SASPHY2_PHY_EVENT {
  2124. U8 PhyEventCode; /* 0x00 */
  2125. U8 Reserved1; /* 0x01 */
  2126. U16 Reserved2; /* 0x02 */
  2127. U32 PhyEventInfo; /* 0x04 */
  2128. } MPI2_SASPHY2_PHY_EVENT, MPI2_POINTER PTR_MPI2_SASPHY2_PHY_EVENT,
  2129. Mpi2SasPhy2PhyEvent_t, MPI2_POINTER pMpi2SasPhy2PhyEvent_t;
  2130. /* use MPI2_SASPHY3_EVENT_CODE_ for the PhyEventCode field */
  2131. /*
  2132. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2133. * one and check the value returned for NumPhyEvents at runtime.
  2134. */
  2135. #ifndef MPI2_SASPHY2_PHY_EVENT_MAX
  2136. #define MPI2_SASPHY2_PHY_EVENT_MAX (1)
  2137. #endif
  2138. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_2 {
  2139. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2140. U32 Reserved1; /* 0x08 */
  2141. U8 NumPhyEvents; /* 0x0C */
  2142. U8 Reserved2; /* 0x0D */
  2143. U16 Reserved3; /* 0x0E */
  2144. MPI2_SASPHY2_PHY_EVENT PhyEvent[MPI2_SASPHY2_PHY_EVENT_MAX];
  2145. /* 0x10 */
  2146. } MPI2_CONFIG_PAGE_SAS_PHY_2, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_2,
  2147. Mpi2SasPhyPage2_t, MPI2_POINTER pMpi2SasPhyPage2_t;
  2148. #define MPI2_SASPHY2_PAGEVERSION (0x00)
  2149. /* SAS PHY Page 3 */
  2150. typedef struct _MPI2_SASPHY3_PHY_EVENT_CONFIG {
  2151. U8 PhyEventCode; /* 0x00 */
  2152. U8 Reserved1; /* 0x01 */
  2153. U16 Reserved2; /* 0x02 */
  2154. U8 CounterType; /* 0x04 */
  2155. U8 ThresholdWindow; /* 0x05 */
  2156. U8 TimeUnits; /* 0x06 */
  2157. U8 Reserved3; /* 0x07 */
  2158. U32 EventThreshold; /* 0x08 */
  2159. U16 ThresholdFlags; /* 0x0C */
  2160. U16 Reserved4; /* 0x0E */
  2161. } MPI2_SASPHY3_PHY_EVENT_CONFIG, MPI2_POINTER PTR_MPI2_SASPHY3_PHY_EVENT_CONFIG,
  2162. Mpi2SasPhy3PhyEventConfig_t, MPI2_POINTER pMpi2SasPhy3PhyEventConfig_t;
  2163. /* values for PhyEventCode field */
  2164. #define MPI2_SASPHY3_EVENT_CODE_NO_EVENT (0x00)
  2165. #define MPI2_SASPHY3_EVENT_CODE_INVALID_DWORD (0x01)
  2166. #define MPI2_SASPHY3_EVENT_CODE_RUNNING_DISPARITY_ERROR (0x02)
  2167. #define MPI2_SASPHY3_EVENT_CODE_LOSS_DWORD_SYNC (0x03)
  2168. #define MPI2_SASPHY3_EVENT_CODE_PHY_RESET_PROBLEM (0x04)
  2169. #define MPI2_SASPHY3_EVENT_CODE_ELASTICITY_BUF_OVERFLOW (0x05)
  2170. #define MPI2_SASPHY3_EVENT_CODE_RX_ERROR (0x06)
  2171. #define MPI2_SASPHY3_EVENT_CODE_RX_ADDR_FRAME_ERROR (0x20)
  2172. #define MPI2_SASPHY3_EVENT_CODE_TX_AC_OPEN_REJECT (0x21)
  2173. #define MPI2_SASPHY3_EVENT_CODE_RX_AC_OPEN_REJECT (0x22)
  2174. #define MPI2_SASPHY3_EVENT_CODE_TX_RC_OPEN_REJECT (0x23)
  2175. #define MPI2_SASPHY3_EVENT_CODE_RX_RC_OPEN_REJECT (0x24)
  2176. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_PARTIAL_WAITING_ON (0x25)
  2177. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_CONNECT_WAITING_ON (0x26)
  2178. #define MPI2_SASPHY3_EVENT_CODE_TX_BREAK (0x27)
  2179. #define MPI2_SASPHY3_EVENT_CODE_RX_BREAK (0x28)
  2180. #define MPI2_SASPHY3_EVENT_CODE_BREAK_TIMEOUT (0x29)
  2181. #define MPI2_SASPHY3_EVENT_CODE_CONNECTION (0x2A)
  2182. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_PATHWAY_BLOCKED (0x2B)
  2183. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_ARB_WAIT_TIME (0x2C)
  2184. #define MPI2_SASPHY3_EVENT_CODE_PEAK_ARB_WAIT_TIME (0x2D)
  2185. #define MPI2_SASPHY3_EVENT_CODE_PEAK_CONNECT_TIME (0x2E)
  2186. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_FRAMES (0x40)
  2187. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_FRAMES (0x41)
  2188. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_ERROR_FRAMES (0x42)
  2189. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_ERROR_FRAMES (0x43)
  2190. #define MPI2_SASPHY3_EVENT_CODE_TX_CREDIT_BLOCKED (0x44)
  2191. #define MPI2_SASPHY3_EVENT_CODE_RX_CREDIT_BLOCKED (0x45)
  2192. #define MPI2_SASPHY3_EVENT_CODE_TX_SATA_FRAMES (0x50)
  2193. #define MPI2_SASPHY3_EVENT_CODE_RX_SATA_FRAMES (0x51)
  2194. #define MPI2_SASPHY3_EVENT_CODE_SATA_OVERFLOW (0x52)
  2195. #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_FRAMES (0x60)
  2196. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_FRAMES (0x61)
  2197. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_ERROR_FRAMES (0x63)
  2198. #define MPI2_SASPHY3_EVENT_CODE_HOTPLUG_TIMEOUT (0xD0)
  2199. #define MPI2_SASPHY3_EVENT_CODE_MISALIGNED_MUX_PRIMITIVE (0xD1)
  2200. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP (0xD2)
  2201. /* values for the CounterType field */
  2202. #define MPI2_SASPHY3_COUNTER_TYPE_WRAPPING (0x00)
  2203. #define MPI2_SASPHY3_COUNTER_TYPE_SATURATING (0x01)
  2204. #define MPI2_SASPHY3_COUNTER_TYPE_PEAK_VALUE (0x02)
  2205. /* values for the TimeUnits field */
  2206. #define MPI2_SASPHY3_TIME_UNITS_10_MICROSECONDS (0x00)
  2207. #define MPI2_SASPHY3_TIME_UNITS_100_MICROSECONDS (0x01)
  2208. #define MPI2_SASPHY3_TIME_UNITS_1_MILLISECOND (0x02)
  2209. #define MPI2_SASPHY3_TIME_UNITS_10_MILLISECONDS (0x03)
  2210. /* values for the ThresholdFlags field */
  2211. #define MPI2_SASPHY3_TFLAGS_PHY_RESET (0x0002)
  2212. #define MPI2_SASPHY3_TFLAGS_EVENT_NOTIFY (0x0001)
  2213. /*
  2214. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2215. * one and check the value returned for NumPhyEvents at runtime.
  2216. */
  2217. #ifndef MPI2_SASPHY3_PHY_EVENT_MAX
  2218. #define MPI2_SASPHY3_PHY_EVENT_MAX (1)
  2219. #endif
  2220. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_3 {
  2221. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2222. U32 Reserved1; /* 0x08 */
  2223. U8 NumPhyEvents; /* 0x0C */
  2224. U8 Reserved2; /* 0x0D */
  2225. U16 Reserved3; /* 0x0E */
  2226. MPI2_SASPHY3_PHY_EVENT_CONFIG PhyEventConfig
  2227. [MPI2_SASPHY3_PHY_EVENT_MAX]; /* 0x10 */
  2228. } MPI2_CONFIG_PAGE_SAS_PHY_3, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_3,
  2229. Mpi2SasPhyPage3_t, MPI2_POINTER pMpi2SasPhyPage3_t;
  2230. #define MPI2_SASPHY3_PAGEVERSION (0x00)
  2231. /* SAS PHY Page 4 */
  2232. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_4 {
  2233. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2234. U16 Reserved1; /* 0x08 */
  2235. U8 Reserved2; /* 0x0A */
  2236. U8 Flags; /* 0x0B */
  2237. U8 InitialFrame[28]; /* 0x0C */
  2238. } MPI2_CONFIG_PAGE_SAS_PHY_4, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PHY_4,
  2239. Mpi2SasPhyPage4_t, MPI2_POINTER pMpi2SasPhyPage4_t;
  2240. #define MPI2_SASPHY4_PAGEVERSION (0x00)
  2241. /* values for the Flags field */
  2242. #define MPI2_SASPHY4_FLAGS_FRAME_VALID (0x02)
  2243. #define MPI2_SASPHY4_FLAGS_SATA_FRAME (0x01)
  2244. /****************************************************************************
  2245. * SAS Port Config Pages
  2246. ****************************************************************************/
  2247. /* SAS Port Page 0 */
  2248. typedef struct _MPI2_CONFIG_PAGE_SAS_PORT_0
  2249. {
  2250. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2251. U8 PortNumber; /* 0x08 */
  2252. U8 PhysicalPort; /* 0x09 */
  2253. U8 PortWidth; /* 0x0A */
  2254. U8 PhysicalPortWidth; /* 0x0B */
  2255. U8 ZoneGroup; /* 0x0C */
  2256. U8 Reserved1; /* 0x0D */
  2257. U16 Reserved2; /* 0x0E */
  2258. U64 SASAddress; /* 0x10 */
  2259. U32 DeviceInfo; /* 0x18 */
  2260. U32 Reserved3; /* 0x1C */
  2261. U32 Reserved4; /* 0x20 */
  2262. } MPI2_CONFIG_PAGE_SAS_PORT_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_PORT_0,
  2263. Mpi2SasPortPage0_t, MPI2_POINTER pMpi2SasPortPage0_t;
  2264. #define MPI2_SASPORT0_PAGEVERSION (0x00)
  2265. /* see mpi2_sas.h for values for SAS Port Page 0 DeviceInfo values */
  2266. /****************************************************************************
  2267. * SAS Enclosure Config Pages
  2268. ****************************************************************************/
  2269. /* SAS Enclosure Page 0 */
  2270. typedef struct _MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0
  2271. {
  2272. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2273. U32 Reserved1; /* 0x08 */
  2274. U64 EnclosureLogicalID; /* 0x0C */
  2275. U16 Flags; /* 0x14 */
  2276. U16 EnclosureHandle; /* 0x16 */
  2277. U16 NumSlots; /* 0x18 */
  2278. U16 StartSlot; /* 0x1A */
  2279. U16 Reserved2; /* 0x1C */
  2280. U16 SEPDevHandle; /* 0x1E */
  2281. U32 Reserved3; /* 0x20 */
  2282. U32 Reserved4; /* 0x24 */
  2283. } MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  2284. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  2285. Mpi2SasEnclosurePage0_t, MPI2_POINTER pMpi2SasEnclosurePage0_t;
  2286. #define MPI2_SASENCLOSURE0_PAGEVERSION (0x03)
  2287. /* values for SAS Enclosure Page 0 Flags field */
  2288. #define MPI2_SAS_ENCLS0_FLAGS_MNG_MASK (0x000F)
  2289. #define MPI2_SAS_ENCLS0_FLAGS_MNG_UNKNOWN (0x0000)
  2290. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SES (0x0001)
  2291. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SGPIO (0x0002)
  2292. #define MPI2_SAS_ENCLS0_FLAGS_MNG_EXP_SGPIO (0x0003)
  2293. #define MPI2_SAS_ENCLS0_FLAGS_MNG_SES_ENCLOSURE (0x0004)
  2294. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_GPIO (0x0005)
  2295. /****************************************************************************
  2296. * Log Config Page
  2297. ****************************************************************************/
  2298. /* Log Page 0 */
  2299. /*
  2300. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2301. * one and check the value returned for NumLogEntries at runtime.
  2302. */
  2303. #ifndef MPI2_LOG_0_NUM_LOG_ENTRIES
  2304. #define MPI2_LOG_0_NUM_LOG_ENTRIES (1)
  2305. #endif
  2306. #define MPI2_LOG_0_LOG_DATA_LENGTH (0x1C)
  2307. typedef struct _MPI2_LOG_0_ENTRY
  2308. {
  2309. U64 TimeStamp; /* 0x00 */
  2310. U32 Reserved1; /* 0x08 */
  2311. U16 LogSequence; /* 0x0C */
  2312. U16 LogEntryQualifier; /* 0x0E */
  2313. U8 VP_ID; /* 0x10 */
  2314. U8 VF_ID; /* 0x11 */
  2315. U16 Reserved2; /* 0x12 */
  2316. U8 LogData[MPI2_LOG_0_LOG_DATA_LENGTH];/* 0x14 */
  2317. } MPI2_LOG_0_ENTRY, MPI2_POINTER PTR_MPI2_LOG_0_ENTRY,
  2318. Mpi2Log0Entry_t, MPI2_POINTER pMpi2Log0Entry_t;
  2319. /* values for Log Page 0 LogEntry LogEntryQualifier field */
  2320. #define MPI2_LOG_0_ENTRY_QUAL_ENTRY_UNUSED (0x0000)
  2321. #define MPI2_LOG_0_ENTRY_QUAL_POWER_ON_RESET (0x0001)
  2322. #define MPI2_LOG_0_ENTRY_QUAL_TIMESTAMP_UPDATE (0x0002)
  2323. #define MPI2_LOG_0_ENTRY_QUAL_MIN_IMPLEMENT_SPEC (0x8000)
  2324. #define MPI2_LOG_0_ENTRY_QUAL_MAX_IMPLEMENT_SPEC (0xFFFF)
  2325. typedef struct _MPI2_CONFIG_PAGE_LOG_0
  2326. {
  2327. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2328. U32 Reserved1; /* 0x08 */
  2329. U32 Reserved2; /* 0x0C */
  2330. U16 NumLogEntries; /* 0x10 */
  2331. U16 Reserved3; /* 0x12 */
  2332. MPI2_LOG_0_ENTRY LogEntry[MPI2_LOG_0_NUM_LOG_ENTRIES]; /* 0x14 */
  2333. } MPI2_CONFIG_PAGE_LOG_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_LOG_0,
  2334. Mpi2LogPage0_t, MPI2_POINTER pMpi2LogPage0_t;
  2335. #define MPI2_LOG_0_PAGEVERSION (0x02)
  2336. /****************************************************************************
  2337. * RAID Config Page
  2338. ****************************************************************************/
  2339. /* RAID Page 0 */
  2340. /*
  2341. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2342. * one and check the value returned for NumElements at runtime.
  2343. */
  2344. #ifndef MPI2_RAIDCONFIG0_MAX_ELEMENTS
  2345. #define MPI2_RAIDCONFIG0_MAX_ELEMENTS (1)
  2346. #endif
  2347. typedef struct _MPI2_RAIDCONFIG0_CONFIG_ELEMENT
  2348. {
  2349. U16 ElementFlags; /* 0x00 */
  2350. U16 VolDevHandle; /* 0x02 */
  2351. U8 HotSparePool; /* 0x04 */
  2352. U8 PhysDiskNum; /* 0x05 */
  2353. U16 PhysDiskDevHandle; /* 0x06 */
  2354. } MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  2355. MPI2_POINTER PTR_MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  2356. Mpi2RaidConfig0ConfigElement_t, MPI2_POINTER pMpi2RaidConfig0ConfigElement_t;
  2357. /* values for the ElementFlags field */
  2358. #define MPI2_RAIDCONFIG0_EFLAGS_MASK_ELEMENT_TYPE (0x000F)
  2359. #define MPI2_RAIDCONFIG0_EFLAGS_VOLUME_ELEMENT (0x0000)
  2360. #define MPI2_RAIDCONFIG0_EFLAGS_VOL_PHYS_DISK_ELEMENT (0x0001)
  2361. #define MPI2_RAIDCONFIG0_EFLAGS_HOT_SPARE_ELEMENT (0x0002)
  2362. #define MPI2_RAIDCONFIG0_EFLAGS_OCE_ELEMENT (0x0003)
  2363. typedef struct _MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0
  2364. {
  2365. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2366. U8 NumHotSpares; /* 0x08 */
  2367. U8 NumPhysDisks; /* 0x09 */
  2368. U8 NumVolumes; /* 0x0A */
  2369. U8 ConfigNum; /* 0x0B */
  2370. U32 Flags; /* 0x0C */
  2371. U8 ConfigGUID[24]; /* 0x10 */
  2372. U32 Reserved1; /* 0x28 */
  2373. U8 NumElements; /* 0x2C */
  2374. U8 Reserved2; /* 0x2D */
  2375. U16 Reserved3; /* 0x2E */
  2376. MPI2_RAIDCONFIG0_CONFIG_ELEMENT ConfigElement[MPI2_RAIDCONFIG0_MAX_ELEMENTS]; /* 0x30 */
  2377. } MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  2378. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  2379. Mpi2RaidConfigurationPage0_t, MPI2_POINTER pMpi2RaidConfigurationPage0_t;
  2380. #define MPI2_RAIDCONFIG0_PAGEVERSION (0x00)
  2381. /* values for RAID Configuration Page 0 Flags field */
  2382. #define MPI2_RAIDCONFIG0_FLAG_FOREIGN_CONFIG (0x00000001)
  2383. /****************************************************************************
  2384. * Driver Persistent Mapping Config Pages
  2385. ****************************************************************************/
  2386. /* Driver Persistent Mapping Page 0 */
  2387. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY
  2388. {
  2389. U64 PhysicalIdentifier; /* 0x00 */
  2390. U16 MappingInformation; /* 0x08 */
  2391. U16 DeviceIndex; /* 0x0A */
  2392. U32 PhysicalBitsMapping; /* 0x0C */
  2393. U32 Reserved1; /* 0x10 */
  2394. } MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  2395. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  2396. Mpi2DriverMap0Entry_t, MPI2_POINTER pMpi2DriverMap0Entry_t;
  2397. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAPPING_0
  2398. {
  2399. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2400. MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY Entry; /* 0x08 */
  2401. } MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  2402. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  2403. Mpi2DriverMappingPage0_t, MPI2_POINTER pMpi2DriverMappingPage0_t;
  2404. #define MPI2_DRIVERMAPPING0_PAGEVERSION (0x00)
  2405. /* values for Driver Persistent Mapping Page 0 MappingInformation field */
  2406. #define MPI2_DRVMAP0_MAPINFO_SLOT_MASK (0x07F0)
  2407. #define MPI2_DRVMAP0_MAPINFO_SLOT_SHIFT (4)
  2408. #define MPI2_DRVMAP0_MAPINFO_MISSING_MASK (0x000F)
  2409. /****************************************************************************
  2410. * Ethernet Config Pages
  2411. ****************************************************************************/
  2412. /* Ethernet Page 0 */
  2413. /* IP address (union of IPv4 and IPv6) */
  2414. typedef union _MPI2_ETHERNET_IP_ADDR {
  2415. U32 IPv4Addr;
  2416. U32 IPv6Addr[4];
  2417. } MPI2_ETHERNET_IP_ADDR, MPI2_POINTER PTR_MPI2_ETHERNET_IP_ADDR,
  2418. Mpi2EthernetIpAddr_t, MPI2_POINTER pMpi2EthernetIpAddr_t;
  2419. #define MPI2_ETHERNET_HOST_NAME_LENGTH (32)
  2420. typedef struct _MPI2_CONFIG_PAGE_ETHERNET_0 {
  2421. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2422. U8 NumInterfaces; /* 0x08 */
  2423. U8 Reserved0; /* 0x09 */
  2424. U16 Reserved1; /* 0x0A */
  2425. U32 Status; /* 0x0C */
  2426. U8 MediaState; /* 0x10 */
  2427. U8 Reserved2; /* 0x11 */
  2428. U16 Reserved3; /* 0x12 */
  2429. U8 MacAddress[6]; /* 0x14 */
  2430. U8 Reserved4; /* 0x1A */
  2431. U8 Reserved5; /* 0x1B */
  2432. MPI2_ETHERNET_IP_ADDR IpAddress; /* 0x1C */
  2433. MPI2_ETHERNET_IP_ADDR SubnetMask; /* 0x2C */
  2434. MPI2_ETHERNET_IP_ADDR GatewayIpAddress; /* 0x3C */
  2435. MPI2_ETHERNET_IP_ADDR DNS1IpAddress; /* 0x4C */
  2436. MPI2_ETHERNET_IP_ADDR DNS2IpAddress; /* 0x5C */
  2437. MPI2_ETHERNET_IP_ADDR DhcpIpAddress; /* 0x6C */
  2438. U8 HostName
  2439. [MPI2_ETHERNET_HOST_NAME_LENGTH];/* 0x7C */
  2440. } MPI2_CONFIG_PAGE_ETHERNET_0, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_ETHERNET_0,
  2441. Mpi2EthernetPage0_t, MPI2_POINTER pMpi2EthernetPage0_t;
  2442. #define MPI2_ETHERNETPAGE0_PAGEVERSION (0x00)
  2443. /* values for Ethernet Page 0 Status field */
  2444. #define MPI2_ETHPG0_STATUS_IPV6_CAPABLE (0x80000000)
  2445. #define MPI2_ETHPG0_STATUS_IPV4_CAPABLE (0x40000000)
  2446. #define MPI2_ETHPG0_STATUS_CONSOLE_CONNECTED (0x20000000)
  2447. #define MPI2_ETHPG0_STATUS_DEFAULT_IF (0x00000100)
  2448. #define MPI2_ETHPG0_STATUS_FW_DWNLD_ENABLED (0x00000080)
  2449. #define MPI2_ETHPG0_STATUS_TELNET_ENABLED (0x00000040)
  2450. #define MPI2_ETHPG0_STATUS_SSH2_ENABLED (0x00000020)
  2451. #define MPI2_ETHPG0_STATUS_DHCP_CLIENT_ENABLED (0x00000010)
  2452. #define MPI2_ETHPG0_STATUS_IPV6_ENABLED (0x00000008)
  2453. #define MPI2_ETHPG0_STATUS_IPV4_ENABLED (0x00000004)
  2454. #define MPI2_ETHPG0_STATUS_IPV6_ADDRESSES (0x00000002)
  2455. #define MPI2_ETHPG0_STATUS_ETH_IF_ENABLED (0x00000001)
  2456. /* values for Ethernet Page 0 MediaState field */
  2457. #define MPI2_ETHPG0_MS_DUPLEX_MASK (0x80)
  2458. #define MPI2_ETHPG0_MS_HALF_DUPLEX (0x00)
  2459. #define MPI2_ETHPG0_MS_FULL_DUPLEX (0x80)
  2460. #define MPI2_ETHPG0_MS_CONNECT_SPEED_MASK (0x07)
  2461. #define MPI2_ETHPG0_MS_NOT_CONNECTED (0x00)
  2462. #define MPI2_ETHPG0_MS_10MBIT (0x01)
  2463. #define MPI2_ETHPG0_MS_100MBIT (0x02)
  2464. #define MPI2_ETHPG0_MS_1GBIT (0x03)
  2465. /* Ethernet Page 1 */
  2466. typedef struct _MPI2_CONFIG_PAGE_ETHERNET_1 {
  2467. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2468. U32 Reserved0; /* 0x08 */
  2469. U32 Flags; /* 0x0C */
  2470. U8 MediaState; /* 0x10 */
  2471. U8 Reserved1; /* 0x11 */
  2472. U16 Reserved2; /* 0x12 */
  2473. U8 MacAddress[6]; /* 0x14 */
  2474. U8 Reserved3; /* 0x1A */
  2475. U8 Reserved4; /* 0x1B */
  2476. MPI2_ETHERNET_IP_ADDR StaticIpAddress; /* 0x1C */
  2477. MPI2_ETHERNET_IP_ADDR StaticSubnetMask; /* 0x2C */
  2478. MPI2_ETHERNET_IP_ADDR StaticGatewayIpAddress; /* 0x3C */
  2479. MPI2_ETHERNET_IP_ADDR StaticDNS1IpAddress; /* 0x4C */
  2480. MPI2_ETHERNET_IP_ADDR StaticDNS2IpAddress; /* 0x5C */
  2481. U32 Reserved5; /* 0x6C */
  2482. U32 Reserved6; /* 0x70 */
  2483. U32 Reserved7; /* 0x74 */
  2484. U32 Reserved8; /* 0x78 */
  2485. U8 HostName
  2486. [MPI2_ETHERNET_HOST_NAME_LENGTH];/* 0x7C */
  2487. } MPI2_CONFIG_PAGE_ETHERNET_1, MPI2_POINTER PTR_MPI2_CONFIG_PAGE_ETHERNET_1,
  2488. Mpi2EthernetPage1_t, MPI2_POINTER pMpi2EthernetPage1_t;
  2489. #define MPI2_ETHERNETPAGE1_PAGEVERSION (0x00)
  2490. /* values for Ethernet Page 1 Flags field */
  2491. #define MPI2_ETHPG1_FLAG_SET_DEFAULT_IF (0x00000100)
  2492. #define MPI2_ETHPG1_FLAG_ENABLE_FW_DOWNLOAD (0x00000080)
  2493. #define MPI2_ETHPG1_FLAG_ENABLE_TELNET (0x00000040)
  2494. #define MPI2_ETHPG1_FLAG_ENABLE_SSH2 (0x00000020)
  2495. #define MPI2_ETHPG1_FLAG_ENABLE_DHCP_CLIENT (0x00000010)
  2496. #define MPI2_ETHPG1_FLAG_ENABLE_IPV6 (0x00000008)
  2497. #define MPI2_ETHPG1_FLAG_ENABLE_IPV4 (0x00000004)
  2498. #define MPI2_ETHPG1_FLAG_USE_IPV6_ADDRESSES (0x00000002)
  2499. #define MPI2_ETHPG1_FLAG_ENABLE_ETH_IF (0x00000001)
  2500. /* values for Ethernet Page 1 MediaState field */
  2501. #define MPI2_ETHPG1_MS_DUPLEX_MASK (0x80)
  2502. #define MPI2_ETHPG1_MS_HALF_DUPLEX (0x00)
  2503. #define MPI2_ETHPG1_MS_FULL_DUPLEX (0x80)
  2504. #define MPI2_ETHPG1_MS_DATA_RATE_MASK (0x07)
  2505. #define MPI2_ETHPG1_MS_DATA_RATE_AUTO (0x00)
  2506. #define MPI2_ETHPG1_MS_DATA_RATE_10MBIT (0x01)
  2507. #define MPI2_ETHPG1_MS_DATA_RATE_100MBIT (0x02)
  2508. #define MPI2_ETHPG1_MS_DATA_RATE_1GBIT (0x03)
  2509. /****************************************************************************
  2510. * Extended Manufacturing Config Pages
  2511. ****************************************************************************/
  2512. /*
  2513. * Generic structure to use for product-specific extended manufacturing pages
  2514. * (currently Extended Manufacturing Page 40 through Extended Manufacturing
  2515. * Page 60).
  2516. */
  2517. typedef struct _MPI2_CONFIG_PAGE_EXT_MAN_PS {
  2518. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /* 0x00 */
  2519. U32 ProductSpecificInfo; /* 0x08 */
  2520. } MPI2_CONFIG_PAGE_EXT_MAN_PS,
  2521. MPI2_POINTER PTR_MPI2_CONFIG_PAGE_EXT_MAN_PS,
  2522. Mpi2ExtManufacturingPagePS_t,
  2523. MPI2_POINTER pMpi2ExtManufacturingPagePS_t;
  2524. /* PageVersion should be provided by product-specific code */
  2525. #endif