mpi2.h 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167
  1. /*
  2. * Copyright (c) 2000-2014 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2.h
  6. * Title: MPI Message independent structures and definitions
  7. * including System Interface Register Set and
  8. * scatter/gather formats.
  9. * Creation Date: June 21, 2006
  10. *
  11. * mpi2.h Version: 02.00.32
  12. *
  13. * Version History
  14. * ---------------
  15. *
  16. * Date Version Description
  17. * -------- -------- ------------------------------------------------------
  18. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  19. * 06-04-07 02.00.01 Bumped MPI2_HEADER_VERSION_UNIT.
  20. * 06-26-07 02.00.02 Bumped MPI2_HEADER_VERSION_UNIT.
  21. * 08-31-07 02.00.03 Bumped MPI2_HEADER_VERSION_UNIT.
  22. * Moved ReplyPostHostIndex register to offset 0x6C of the
  23. * MPI2_SYSTEM_INTERFACE_REGS and modified the define for
  24. * MPI2_REPLY_POST_HOST_INDEX_OFFSET.
  25. * Added union of request descriptors.
  26. * Added union of reply descriptors.
  27. * 10-31-07 02.00.04 Bumped MPI2_HEADER_VERSION_UNIT.
  28. * Added define for MPI2_VERSION_02_00.
  29. * Fixed the size of the FunctionDependent5 field in the
  30. * MPI2_DEFAULT_REPLY structure.
  31. * 12-18-07 02.00.05 Bumped MPI2_HEADER_VERSION_UNIT.
  32. * Removed the MPI-defined Fault Codes and extended the
  33. * product specific codes up to 0xEFFF.
  34. * Added a sixth key value for the WriteSequence register
  35. * and changed the flush value to 0x0.
  36. * Added message function codes for Diagnostic Buffer Post
  37. * and Diagnsotic Release.
  38. * New IOCStatus define: MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED
  39. * Moved MPI2_VERSION_UNION from mpi2_ioc.h.
  40. * 02-29-08 02.00.06 Bumped MPI2_HEADER_VERSION_UNIT.
  41. * 03-03-08 02.00.07 Bumped MPI2_HEADER_VERSION_UNIT.
  42. * 05-21-08 02.00.08 Bumped MPI2_HEADER_VERSION_UNIT.
  43. * Added #defines for marking a reply descriptor as unused.
  44. * 06-27-08 02.00.09 Bumped MPI2_HEADER_VERSION_UNIT.
  45. * 10-02-08 02.00.10 Bumped MPI2_HEADER_VERSION_UNIT.
  46. * Moved LUN field defines from mpi2_init.h.
  47. * 01-19-09 02.00.11 Bumped MPI2_HEADER_VERSION_UNIT.
  48. * 05-06-09 02.00.12 Bumped MPI2_HEADER_VERSION_UNIT.
  49. * In all request and reply descriptors, replaced VF_ID
  50. * field with MSIxIndex field.
  51. * Removed DevHandle field from
  52. * MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR and made those
  53. * bytes reserved.
  54. * Added RAID Accelerator functionality.
  55. * 07-30-09 02.00.13 Bumped MPI2_HEADER_VERSION_UNIT.
  56. * 10-28-09 02.00.14 Bumped MPI2_HEADER_VERSION_UNIT.
  57. * Added MSI-x index mask and shift for Reply Post Host
  58. * Index register.
  59. * Added function code for Host Based Discovery Action.
  60. * 02-10-10 02.00.15 Bumped MPI2_HEADER_VERSION_UNIT.
  61. * Added define for MPI2_FUNCTION_PWR_MGMT_CONTROL.
  62. * Added defines for product-specific range of message
  63. * function codes, 0xF0 to 0xFF.
  64. * 05-12-10 02.00.16 Bumped MPI2_HEADER_VERSION_UNIT.
  65. * Added alternative defines for the SGE Direction bit.
  66. * 08-11-10 02.00.17 Bumped MPI2_HEADER_VERSION_UNIT.
  67. * 11-10-10 02.00.18 Bumped MPI2_HEADER_VERSION_UNIT.
  68. * Added MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR define.
  69. * 02-23-11 02.00.19 Bumped MPI2_HEADER_VERSION_UNIT.
  70. * Added MPI2_FUNCTION_SEND_HOST_MESSAGE.
  71. * 03-09-11 02.00.20 Bumped MPI2_HEADER_VERSION_UNIT.
  72. * 05-25-11 02.00.21 Bumped MPI2_HEADER_VERSION_UNIT.
  73. * 08-24-11 02.00.22 Bumped MPI2_HEADER_VERSION_UNIT.
  74. * 11-18-11 02.00.23 Bumped MPI2_HEADER_VERSION_UNIT.
  75. * 02-06-12 02.00.24 Bumped MPI2_HEADER_VERSION_UNIT.
  76. * 03-29-12 02.00.25 Bumped MPI2_HEADER_VERSION_UNIT.
  77. * Added Hard Reset delay timings.
  78. * 07-10-12 02.00.26 Bumped MPI2_HEADER_VERSION_UNIT.
  79. * 07-26-12 02.00.27 Bumped MPI2_HEADER_VERSION_UNIT.
  80. * 11-27-12 02.00.28 Bumped MPI2_HEADER_VERSION_UNIT.
  81. * 12-20-12 02.00.29 Bumped MPI2_HEADER_VERSION_UNIT.
  82. * Added MPI25_SUP_REPLY_POST_HOST_INDEX_OFFSET.
  83. * 04-09-13 02.00.30 Bumped MPI2_HEADER_VERSION_UNIT.
  84. * 04-17-13 02.00.31 Bumped MPI2_HEADER_VERSION_UNIT.
  85. * 08-19-13 02.00.32 Bumped MPI2_HEADER_VERSION_UNIT.
  86. * --------------------------------------------------------------------------
  87. */
  88. #ifndef MPI2_H
  89. #define MPI2_H
  90. /*****************************************************************************
  91. *
  92. * MPI Version Definitions
  93. *
  94. *****************************************************************************/
  95. #define MPI2_VERSION_MAJOR (0x02)
  96. #define MPI2_VERSION_MINOR (0x00)
  97. #define MPI2_VERSION_MAJOR_MASK (0xFF00)
  98. #define MPI2_VERSION_MAJOR_SHIFT (8)
  99. #define MPI2_VERSION_MINOR_MASK (0x00FF)
  100. #define MPI2_VERSION_MINOR_SHIFT (0)
  101. #define MPI2_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  102. MPI2_VERSION_MINOR)
  103. #define MPI2_VERSION_02_00 (0x0200)
  104. /* versioning for this MPI header set */
  105. #define MPI2_HEADER_VERSION_UNIT (0x20)
  106. #define MPI2_HEADER_VERSION_DEV (0x00)
  107. #define MPI2_HEADER_VERSION_UNIT_MASK (0xFF00)
  108. #define MPI2_HEADER_VERSION_UNIT_SHIFT (8)
  109. #define MPI2_HEADER_VERSION_DEV_MASK (0x00FF)
  110. #define MPI2_HEADER_VERSION_DEV_SHIFT (0)
  111. #define MPI2_HEADER_VERSION ((MPI2_HEADER_VERSION_UNIT << 8) | MPI2_HEADER_VERSION_DEV)
  112. /*****************************************************************************
  113. *
  114. * IOC State Definitions
  115. *
  116. *****************************************************************************/
  117. #define MPI2_IOC_STATE_RESET (0x00000000)
  118. #define MPI2_IOC_STATE_READY (0x10000000)
  119. #define MPI2_IOC_STATE_OPERATIONAL (0x20000000)
  120. #define MPI2_IOC_STATE_FAULT (0x40000000)
  121. #define MPI2_IOC_STATE_MASK (0xF0000000)
  122. #define MPI2_IOC_STATE_SHIFT (28)
  123. /* Fault state range for prodcut specific codes */
  124. #define MPI2_FAULT_PRODUCT_SPECIFIC_MIN (0x0000)
  125. #define MPI2_FAULT_PRODUCT_SPECIFIC_MAX (0xEFFF)
  126. /*****************************************************************************
  127. *
  128. * System Interface Register Definitions
  129. *
  130. *****************************************************************************/
  131. typedef volatile struct _MPI2_SYSTEM_INTERFACE_REGS
  132. {
  133. U32 Doorbell; /* 0x00 */
  134. U32 WriteSequence; /* 0x04 */
  135. U32 HostDiagnostic; /* 0x08 */
  136. U32 Reserved1; /* 0x0C */
  137. U32 DiagRWData; /* 0x10 */
  138. U32 DiagRWAddressLow; /* 0x14 */
  139. U32 DiagRWAddressHigh; /* 0x18 */
  140. U32 Reserved2[5]; /* 0x1C */
  141. U32 HostInterruptStatus; /* 0x30 */
  142. U32 HostInterruptMask; /* 0x34 */
  143. U32 DCRData; /* 0x38 */
  144. U32 DCRAddress; /* 0x3C */
  145. U32 Reserved3[2]; /* 0x40 */
  146. U32 ReplyFreeHostIndex; /* 0x48 */
  147. U32 Reserved4[8]; /* 0x4C */
  148. U32 ReplyPostHostIndex; /* 0x6C */
  149. U32 Reserved5; /* 0x70 */
  150. U32 HCBSize; /* 0x74 */
  151. U32 HCBAddressLow; /* 0x78 */
  152. U32 HCBAddressHigh; /* 0x7C */
  153. U32 Reserved6[16]; /* 0x80 */
  154. U32 RequestDescriptorPostLow; /* 0xC0 */
  155. U32 RequestDescriptorPostHigh; /* 0xC4 */
  156. U32 Reserved7[14]; /* 0xC8 */
  157. } MPI2_SYSTEM_INTERFACE_REGS, MPI2_POINTER PTR_MPI2_SYSTEM_INTERFACE_REGS,
  158. Mpi2SystemInterfaceRegs_t, MPI2_POINTER pMpi2SystemInterfaceRegs_t;
  159. /*
  160. * Defines for working with the Doorbell register.
  161. */
  162. #define MPI2_DOORBELL_OFFSET (0x00000000)
  163. /* IOC --> System values */
  164. #define MPI2_DOORBELL_USED (0x08000000)
  165. #define MPI2_DOORBELL_WHO_INIT_MASK (0x07000000)
  166. #define MPI2_DOORBELL_WHO_INIT_SHIFT (24)
  167. #define MPI2_DOORBELL_FAULT_CODE_MASK (0x0000FFFF)
  168. #define MPI2_DOORBELL_DATA_MASK (0x0000FFFF)
  169. /* System --> IOC values */
  170. #define MPI2_DOORBELL_FUNCTION_MASK (0xFF000000)
  171. #define MPI2_DOORBELL_FUNCTION_SHIFT (24)
  172. #define MPI2_DOORBELL_ADD_DWORDS_MASK (0x00FF0000)
  173. #define MPI2_DOORBELL_ADD_DWORDS_SHIFT (16)
  174. /*
  175. * Defines for the WriteSequence register
  176. */
  177. #define MPI2_WRITE_SEQUENCE_OFFSET (0x00000004)
  178. #define MPI2_WRSEQ_KEY_VALUE_MASK (0x0000000F)
  179. #define MPI2_WRSEQ_FLUSH_KEY_VALUE (0x0)
  180. #define MPI2_WRSEQ_1ST_KEY_VALUE (0xF)
  181. #define MPI2_WRSEQ_2ND_KEY_VALUE (0x4)
  182. #define MPI2_WRSEQ_3RD_KEY_VALUE (0xB)
  183. #define MPI2_WRSEQ_4TH_KEY_VALUE (0x2)
  184. #define MPI2_WRSEQ_5TH_KEY_VALUE (0x7)
  185. #define MPI2_WRSEQ_6TH_KEY_VALUE (0xD)
  186. /*
  187. * Defines for the HostDiagnostic register
  188. */
  189. #define MPI2_HOST_DIAGNOSTIC_OFFSET (0x00000008)
  190. #define MPI2_DIAG_BOOT_DEVICE_SELECT_MASK (0x00001800)
  191. #define MPI2_DIAG_BOOT_DEVICE_SELECT_DEFAULT (0x00000000)
  192. #define MPI2_DIAG_BOOT_DEVICE_SELECT_HCDW (0x00000800)
  193. #define MPI2_DIAG_CLEAR_FLASH_BAD_SIG (0x00000400)
  194. #define MPI2_DIAG_FORCE_HCB_ON_RESET (0x00000200)
  195. #define MPI2_DIAG_HCB_MODE (0x00000100)
  196. #define MPI2_DIAG_DIAG_WRITE_ENABLE (0x00000080)
  197. #define MPI2_DIAG_FLASH_BAD_SIG (0x00000040)
  198. #define MPI2_DIAG_RESET_HISTORY (0x00000020)
  199. #define MPI2_DIAG_DIAG_RW_ENABLE (0x00000010)
  200. #define MPI2_DIAG_RESET_ADAPTER (0x00000004)
  201. #define MPI2_DIAG_HOLD_IOC_RESET (0x00000002)
  202. /*
  203. * Offsets for DiagRWData and address
  204. */
  205. #define MPI2_DIAG_RW_DATA_OFFSET (0x00000010)
  206. #define MPI2_DIAG_RW_ADDRESS_LOW_OFFSET (0x00000014)
  207. #define MPI2_DIAG_RW_ADDRESS_HIGH_OFFSET (0x00000018)
  208. /*
  209. * Defines for the HostInterruptStatus register
  210. */
  211. #define MPI2_HOST_INTERRUPT_STATUS_OFFSET (0x00000030)
  212. #define MPI2_HIS_SYS2IOC_DB_STATUS (0x80000000)
  213. #define MPI2_HIS_IOP_DOORBELL_STATUS MPI2_HIS_SYS2IOC_DB_STATUS
  214. #define MPI2_HIS_RESET_IRQ_STATUS (0x40000000)
  215. #define MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT (0x00000008)
  216. #define MPI2_HIS_IOC2SYS_DB_STATUS (0x00000001)
  217. #define MPI2_HIS_DOORBELL_INTERRUPT MPI2_HIS_IOC2SYS_DB_STATUS
  218. /*
  219. * Defines for the HostInterruptMask register
  220. */
  221. #define MPI2_HOST_INTERRUPT_MASK_OFFSET (0x00000034)
  222. #define MPI2_HIM_RESET_IRQ_MASK (0x40000000)
  223. #define MPI2_HIM_REPLY_INT_MASK (0x00000008)
  224. #define MPI2_HIM_RIM MPI2_HIM_REPLY_INT_MASK
  225. #define MPI2_HIM_IOC2SYS_DB_MASK (0x00000001)
  226. #define MPI2_HIM_DIM MPI2_HIM_IOC2SYS_DB_MASK
  227. /*
  228. * Offsets for DCRData and address
  229. */
  230. #define MPI2_DCR_DATA_OFFSET (0x00000038)
  231. #define MPI2_DCR_ADDRESS_OFFSET (0x0000003C)
  232. /*
  233. * Offset for the Reply Free Queue
  234. */
  235. #define MPI2_REPLY_FREE_HOST_INDEX_OFFSET (0x00000048)
  236. /*
  237. * Defines for the Reply Descriptor Post Queue
  238. */
  239. #define MPI2_REPLY_POST_HOST_INDEX_OFFSET (0x0000006C)
  240. #define MPI2_REPLY_POST_HOST_INDEX_MASK (0x00FFFFFF)
  241. #define MPI2_RPHI_MSIX_INDEX_MASK (0xFF000000)
  242. #define MPI2_RPHI_MSIX_INDEX_SHIFT (24)
  243. #define MPI25_SUP_REPLY_POST_HOST_INDEX_OFFSET (0x0000030C) /* MPI v2.5 only */
  244. /*
  245. * Defines for the HCBSize and address
  246. */
  247. #define MPI2_HCB_SIZE_OFFSET (0x00000074)
  248. #define MPI2_HCB_SIZE_SIZE_MASK (0xFFFFF000)
  249. #define MPI2_HCB_SIZE_HCB_ENABLE (0x00000001)
  250. #define MPI2_HCB_ADDRESS_LOW_OFFSET (0x00000078)
  251. #define MPI2_HCB_ADDRESS_HIGH_OFFSET (0x0000007C)
  252. /*
  253. * Offsets for the Request Queue
  254. */
  255. #define MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET (0x000000C0)
  256. #define MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET (0x000000C4)
  257. /* Hard Reset delay timings */
  258. #define MPI2_HARD_RESET_PCIE_FIRST_READ_DELAY_MICRO_SEC (50000)
  259. #define MPI2_HARD_RESET_PCIE_RESET_READ_WINDOW_MICRO_SEC (255000)
  260. #define MPI2_HARD_RESET_PCIE_SECOND_READ_DELAY_MICRO_SEC (256000)
  261. /*****************************************************************************
  262. *
  263. * Message Descriptors
  264. *
  265. *****************************************************************************/
  266. /* Request Descriptors */
  267. /* Default Request Descriptor */
  268. typedef struct _MPI2_DEFAULT_REQUEST_DESCRIPTOR
  269. {
  270. U8 RequestFlags; /* 0x00 */
  271. U8 MSIxIndex; /* 0x01 */
  272. U16 SMID; /* 0x02 */
  273. U16 LMID; /* 0x04 */
  274. U16 DescriptorTypeDependent; /* 0x06 */
  275. } MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  276. MPI2_POINTER PTR_MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  277. Mpi2DefaultRequestDescriptor_t, MPI2_POINTER pMpi2DefaultRequestDescriptor_t;
  278. /* defines for the RequestFlags field */
  279. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_MASK (0x0E)
  280. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO (0x00)
  281. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_TARGET (0x02)
  282. #define MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY (0x06)
  283. #define MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE (0x08)
  284. #define MPI2_REQ_DESCRIPT_FLAGS_RAID_ACCELERATOR (0x0A)
  285. #define MPI2_REQ_DESCRIPT_FLAGS_IOC_FIFO_MARKER (0x01)
  286. /* High Priority Request Descriptor */
  287. typedef struct _MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR
  288. {
  289. U8 RequestFlags; /* 0x00 */
  290. U8 MSIxIndex; /* 0x01 */
  291. U16 SMID; /* 0x02 */
  292. U16 LMID; /* 0x04 */
  293. U16 Reserved1; /* 0x06 */
  294. } MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  295. MPI2_POINTER PTR_MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  296. Mpi2HighPriorityRequestDescriptor_t,
  297. MPI2_POINTER pMpi2HighPriorityRequestDescriptor_t;
  298. /* SCSI IO Request Descriptor */
  299. typedef struct _MPI2_SCSI_IO_REQUEST_DESCRIPTOR
  300. {
  301. U8 RequestFlags; /* 0x00 */
  302. U8 MSIxIndex; /* 0x01 */
  303. U16 SMID; /* 0x02 */
  304. U16 LMID; /* 0x04 */
  305. U16 DevHandle; /* 0x06 */
  306. } MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  307. MPI2_POINTER PTR_MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  308. Mpi2SCSIIORequestDescriptor_t, MPI2_POINTER pMpi2SCSIIORequestDescriptor_t;
  309. /* SCSI Target Request Descriptor */
  310. typedef struct _MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR
  311. {
  312. U8 RequestFlags; /* 0x00 */
  313. U8 MSIxIndex; /* 0x01 */
  314. U16 SMID; /* 0x02 */
  315. U16 LMID; /* 0x04 */
  316. U16 IoIndex; /* 0x06 */
  317. } MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  318. MPI2_POINTER PTR_MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  319. Mpi2SCSITargetRequestDescriptor_t,
  320. MPI2_POINTER pMpi2SCSITargetRequestDescriptor_t;
  321. /* RAID Accelerator Request Descriptor */
  322. typedef struct _MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR {
  323. U8 RequestFlags; /* 0x00 */
  324. U8 MSIxIndex; /* 0x01 */
  325. U16 SMID; /* 0x02 */
  326. U16 LMID; /* 0x04 */
  327. U16 Reserved; /* 0x06 */
  328. } MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  329. MPI2_POINTER PTR_MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  330. Mpi2RAIDAcceleratorRequestDescriptor_t,
  331. MPI2_POINTER pMpi2RAIDAcceleratorRequestDescriptor_t;
  332. /* union of Request Descriptors */
  333. typedef union _MPI2_REQUEST_DESCRIPTOR_UNION
  334. {
  335. MPI2_DEFAULT_REQUEST_DESCRIPTOR Default;
  336. MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR HighPriority;
  337. MPI2_SCSI_IO_REQUEST_DESCRIPTOR SCSIIO;
  338. MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR SCSITarget;
  339. MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR RAIDAccelerator;
  340. U64 Words;
  341. } MPI2_REQUEST_DESCRIPTOR_UNION, MPI2_POINTER PTR_MPI2_REQUEST_DESCRIPTOR_UNION,
  342. Mpi2RequestDescriptorUnion_t, MPI2_POINTER pMpi2RequestDescriptorUnion_t;
  343. /* Reply Descriptors */
  344. /* Default Reply Descriptor */
  345. typedef struct _MPI2_DEFAULT_REPLY_DESCRIPTOR
  346. {
  347. U8 ReplyFlags; /* 0x00 */
  348. U8 MSIxIndex; /* 0x01 */
  349. U16 DescriptorTypeDependent1; /* 0x02 */
  350. U32 DescriptorTypeDependent2; /* 0x04 */
  351. } MPI2_DEFAULT_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY_DESCRIPTOR,
  352. Mpi2DefaultReplyDescriptor_t, MPI2_POINTER pMpi2DefaultReplyDescriptor_t;
  353. /* defines for the ReplyFlags field */
  354. #define MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK (0x0F)
  355. #define MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS (0x00)
  356. #define MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY (0x01)
  357. #define MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS (0x02)
  358. #define MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER (0x03)
  359. #define MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS (0x05)
  360. #define MPI2_RPY_DESCRIPT_FLAGS_UNUSED (0x0F)
  361. /* values for marking a reply descriptor as unused */
  362. #define MPI2_RPY_DESCRIPT_UNUSED_WORD0_MARK (0xFFFFFFFF)
  363. #define MPI2_RPY_DESCRIPT_UNUSED_WORD1_MARK (0xFFFFFFFF)
  364. /* Address Reply Descriptor */
  365. typedef struct _MPI2_ADDRESS_REPLY_DESCRIPTOR
  366. {
  367. U8 ReplyFlags; /* 0x00 */
  368. U8 MSIxIndex; /* 0x01 */
  369. U16 SMID; /* 0x02 */
  370. U32 ReplyFrameAddress; /* 0x04 */
  371. } MPI2_ADDRESS_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_ADDRESS_REPLY_DESCRIPTOR,
  372. Mpi2AddressReplyDescriptor_t, MPI2_POINTER pMpi2AddressReplyDescriptor_t;
  373. #define MPI2_ADDRESS_REPLY_SMID_INVALID (0x00)
  374. /* SCSI IO Success Reply Descriptor */
  375. typedef struct _MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR
  376. {
  377. U8 ReplyFlags; /* 0x00 */
  378. U8 MSIxIndex; /* 0x01 */
  379. U16 SMID; /* 0x02 */
  380. U16 TaskTag; /* 0x04 */
  381. U16 Reserved1; /* 0x06 */
  382. } MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  383. MPI2_POINTER PTR_MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  384. Mpi2SCSIIOSuccessReplyDescriptor_t,
  385. MPI2_POINTER pMpi2SCSIIOSuccessReplyDescriptor_t;
  386. /* TargetAssist Success Reply Descriptor */
  387. typedef struct _MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR
  388. {
  389. U8 ReplyFlags; /* 0x00 */
  390. U8 MSIxIndex; /* 0x01 */
  391. U16 SMID; /* 0x02 */
  392. U8 SequenceNumber; /* 0x04 */
  393. U8 Reserved1; /* 0x05 */
  394. U16 IoIndex; /* 0x06 */
  395. } MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  396. MPI2_POINTER PTR_MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  397. Mpi2TargetAssistSuccessReplyDescriptor_t,
  398. MPI2_POINTER pMpi2TargetAssistSuccessReplyDescriptor_t;
  399. /* Target Command Buffer Reply Descriptor */
  400. typedef struct _MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR
  401. {
  402. U8 ReplyFlags; /* 0x00 */
  403. U8 MSIxIndex; /* 0x01 */
  404. U8 VP_ID; /* 0x02 */
  405. U8 Flags; /* 0x03 */
  406. U16 InitiatorDevHandle; /* 0x04 */
  407. U16 IoIndex; /* 0x06 */
  408. } MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  409. MPI2_POINTER PTR_MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  410. Mpi2TargetCommandBufferReplyDescriptor_t,
  411. MPI2_POINTER pMpi2TargetCommandBufferReplyDescriptor_t;
  412. /* defines for Flags field */
  413. #define MPI2_RPY_DESCRIPT_TCB_FLAGS_PHYNUM_MASK (0x3F)
  414. /* RAID Accelerator Success Reply Descriptor */
  415. typedef struct _MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR {
  416. U8 ReplyFlags; /* 0x00 */
  417. U8 MSIxIndex; /* 0x01 */
  418. U16 SMID; /* 0x02 */
  419. U32 Reserved; /* 0x04 */
  420. } MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  421. MPI2_POINTER PTR_MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  422. Mpi2RAIDAcceleratorSuccessReplyDescriptor_t,
  423. MPI2_POINTER pMpi2RAIDAcceleratorSuccessReplyDescriptor_t;
  424. /* union of Reply Descriptors */
  425. typedef union _MPI2_REPLY_DESCRIPTORS_UNION
  426. {
  427. MPI2_DEFAULT_REPLY_DESCRIPTOR Default;
  428. MPI2_ADDRESS_REPLY_DESCRIPTOR AddressReply;
  429. MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR SCSIIOSuccess;
  430. MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR TargetAssistSuccess;
  431. MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR TargetCommandBuffer;
  432. MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR RAIDAcceleratorSuccess;
  433. U64 Words;
  434. } MPI2_REPLY_DESCRIPTORS_UNION, MPI2_POINTER PTR_MPI2_REPLY_DESCRIPTORS_UNION,
  435. Mpi2ReplyDescriptorsUnion_t, MPI2_POINTER pMpi2ReplyDescriptorsUnion_t;
  436. /*****************************************************************************
  437. *
  438. * Message Functions
  439. *
  440. *****************************************************************************/
  441. #define MPI2_FUNCTION_SCSI_IO_REQUEST (0x00) /* SCSI IO */
  442. #define MPI2_FUNCTION_SCSI_TASK_MGMT (0x01) /* SCSI Task Management */
  443. #define MPI2_FUNCTION_IOC_INIT (0x02) /* IOC Init */
  444. #define MPI2_FUNCTION_IOC_FACTS (0x03) /* IOC Facts */
  445. #define MPI2_FUNCTION_CONFIG (0x04) /* Configuration */
  446. #define MPI2_FUNCTION_PORT_FACTS (0x05) /* Port Facts */
  447. #define MPI2_FUNCTION_PORT_ENABLE (0x06) /* Port Enable */
  448. #define MPI2_FUNCTION_EVENT_NOTIFICATION (0x07) /* Event Notification */
  449. #define MPI2_FUNCTION_EVENT_ACK (0x08) /* Event Acknowledge */
  450. #define MPI2_FUNCTION_FW_DOWNLOAD (0x09) /* FW Download */
  451. #define MPI2_FUNCTION_TARGET_ASSIST (0x0B) /* Target Assist */
  452. #define MPI2_FUNCTION_TARGET_STATUS_SEND (0x0C) /* Target Status Send */
  453. #define MPI2_FUNCTION_TARGET_MODE_ABORT (0x0D) /* Target Mode Abort */
  454. #define MPI2_FUNCTION_FW_UPLOAD (0x12) /* FW Upload */
  455. #define MPI2_FUNCTION_RAID_ACTION (0x15) /* RAID Action */
  456. #define MPI2_FUNCTION_RAID_SCSI_IO_PASSTHROUGH (0x16) /* SCSI IO RAID Passthrough */
  457. #define MPI2_FUNCTION_TOOLBOX (0x17) /* Toolbox */
  458. #define MPI2_FUNCTION_SCSI_ENCLOSURE_PROCESSOR (0x18) /* SCSI Enclosure Processor */
  459. #define MPI2_FUNCTION_SMP_PASSTHROUGH (0x1A) /* SMP Passthrough */
  460. #define MPI2_FUNCTION_SAS_IO_UNIT_CONTROL (0x1B) /* SAS IO Unit Control */
  461. #define MPI2_FUNCTION_SATA_PASSTHROUGH (0x1C) /* SATA Passthrough */
  462. #define MPI2_FUNCTION_DIAG_BUFFER_POST (0x1D) /* Diagnostic Buffer Post */
  463. #define MPI2_FUNCTION_DIAG_RELEASE (0x1E) /* Diagnostic Release */
  464. #define MPI2_FUNCTION_TARGET_CMD_BUF_BASE_POST (0x24) /* Target Command Buffer Post Base */
  465. #define MPI2_FUNCTION_TARGET_CMD_BUF_LIST_POST (0x25) /* Target Command Buffer Post List */
  466. #define MPI2_FUNCTION_RAID_ACCELERATOR (0x2C) /* RAID Accelerator*/
  467. /* Host Based Discovery Action */
  468. #define MPI2_FUNCTION_HOST_BASED_DISCOVERY_ACTION (0x2F)
  469. /* Power Management Control */
  470. #define MPI2_FUNCTION_PWR_MGMT_CONTROL (0x30)
  471. /* Send Host Message */
  472. #define MPI2_FUNCTION_SEND_HOST_MESSAGE (0x31)
  473. /* beginning of product-specific range */
  474. #define MPI2_FUNCTION_MIN_PRODUCT_SPECIFIC (0xF0)
  475. /* end of product-specific range */
  476. #define MPI2_FUNCTION_MAX_PRODUCT_SPECIFIC (0xFF)
  477. /* Doorbell functions */
  478. #define MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET (0x40)
  479. #define MPI2_FUNCTION_HANDSHAKE (0x42)
  480. /*****************************************************************************
  481. *
  482. * IOC Status Values
  483. *
  484. *****************************************************************************/
  485. /* mask for IOCStatus status value */
  486. #define MPI2_IOCSTATUS_MASK (0x7FFF)
  487. /****************************************************************************
  488. * Common IOCStatus values for all replies
  489. ****************************************************************************/
  490. #define MPI2_IOCSTATUS_SUCCESS (0x0000)
  491. #define MPI2_IOCSTATUS_INVALID_FUNCTION (0x0001)
  492. #define MPI2_IOCSTATUS_BUSY (0x0002)
  493. #define MPI2_IOCSTATUS_INVALID_SGL (0x0003)
  494. #define MPI2_IOCSTATUS_INTERNAL_ERROR (0x0004)
  495. #define MPI2_IOCSTATUS_INVALID_VPID (0x0005)
  496. #define MPI2_IOCSTATUS_INSUFFICIENT_RESOURCES (0x0006)
  497. #define MPI2_IOCSTATUS_INVALID_FIELD (0x0007)
  498. #define MPI2_IOCSTATUS_INVALID_STATE (0x0008)
  499. #define MPI2_IOCSTATUS_OP_STATE_NOT_SUPPORTED (0x0009)
  500. /****************************************************************************
  501. * Config IOCStatus values
  502. ****************************************************************************/
  503. #define MPI2_IOCSTATUS_CONFIG_INVALID_ACTION (0x0020)
  504. #define MPI2_IOCSTATUS_CONFIG_INVALID_TYPE (0x0021)
  505. #define MPI2_IOCSTATUS_CONFIG_INVALID_PAGE (0x0022)
  506. #define MPI2_IOCSTATUS_CONFIG_INVALID_DATA (0x0023)
  507. #define MPI2_IOCSTATUS_CONFIG_NO_DEFAULTS (0x0024)
  508. #define MPI2_IOCSTATUS_CONFIG_CANT_COMMIT (0x0025)
  509. /****************************************************************************
  510. * SCSI IO Reply
  511. ****************************************************************************/
  512. #define MPI2_IOCSTATUS_SCSI_RECOVERED_ERROR (0x0040)
  513. #define MPI2_IOCSTATUS_SCSI_INVALID_DEVHANDLE (0x0042)
  514. #define MPI2_IOCSTATUS_SCSI_DEVICE_NOT_THERE (0x0043)
  515. #define MPI2_IOCSTATUS_SCSI_DATA_OVERRUN (0x0044)
  516. #define MPI2_IOCSTATUS_SCSI_DATA_UNDERRUN (0x0045)
  517. #define MPI2_IOCSTATUS_SCSI_IO_DATA_ERROR (0x0046)
  518. #define MPI2_IOCSTATUS_SCSI_PROTOCOL_ERROR (0x0047)
  519. #define MPI2_IOCSTATUS_SCSI_TASK_TERMINATED (0x0048)
  520. #define MPI2_IOCSTATUS_SCSI_RESIDUAL_MISMATCH (0x0049)
  521. #define MPI2_IOCSTATUS_SCSI_TASK_MGMT_FAILED (0x004A)
  522. #define MPI2_IOCSTATUS_SCSI_IOC_TERMINATED (0x004B)
  523. #define MPI2_IOCSTATUS_SCSI_EXT_TERMINATED (0x004C)
  524. /****************************************************************************
  525. * For use by SCSI Initiator and SCSI Target end-to-end data protection
  526. ****************************************************************************/
  527. #define MPI2_IOCSTATUS_EEDP_GUARD_ERROR (0x004D)
  528. #define MPI2_IOCSTATUS_EEDP_REF_TAG_ERROR (0x004E)
  529. #define MPI2_IOCSTATUS_EEDP_APP_TAG_ERROR (0x004F)
  530. /****************************************************************************
  531. * SCSI Target values
  532. ****************************************************************************/
  533. #define MPI2_IOCSTATUS_TARGET_INVALID_IO_INDEX (0x0062)
  534. #define MPI2_IOCSTATUS_TARGET_ABORTED (0x0063)
  535. #define MPI2_IOCSTATUS_TARGET_NO_CONN_RETRYABLE (0x0064)
  536. #define MPI2_IOCSTATUS_TARGET_NO_CONNECTION (0x0065)
  537. #define MPI2_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH (0x006A)
  538. #define MPI2_IOCSTATUS_TARGET_DATA_OFFSET_ERROR (0x006D)
  539. #define MPI2_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA (0x006E)
  540. #define MPI2_IOCSTATUS_TARGET_IU_TOO_SHORT (0x006F)
  541. #define MPI2_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT (0x0070)
  542. #define MPI2_IOCSTATUS_TARGET_NAK_RECEIVED (0x0071)
  543. /****************************************************************************
  544. * Serial Attached SCSI values
  545. ****************************************************************************/
  546. #define MPI2_IOCSTATUS_SAS_SMP_REQUEST_FAILED (0x0090)
  547. #define MPI2_IOCSTATUS_SAS_SMP_DATA_OVERRUN (0x0091)
  548. /****************************************************************************
  549. * Diagnostic Buffer Post / Diagnostic Release values
  550. ****************************************************************************/
  551. #define MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED (0x00A0)
  552. /****************************************************************************
  553. * RAID Accelerator values
  554. ****************************************************************************/
  555. #define MPI2_IOCSTATUS_RAID_ACCEL_ERROR (0x00B0)
  556. /****************************************************************************
  557. * IOCStatus flag to indicate that log info is available
  558. ****************************************************************************/
  559. #define MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE (0x8000)
  560. /****************************************************************************
  561. * IOCLogInfo Types
  562. ****************************************************************************/
  563. #define MPI2_IOCLOGINFO_TYPE_MASK (0xF0000000)
  564. #define MPI2_IOCLOGINFO_TYPE_SHIFT (28)
  565. #define MPI2_IOCLOGINFO_TYPE_NONE (0x0)
  566. #define MPI2_IOCLOGINFO_TYPE_SCSI (0x1)
  567. #define MPI2_IOCLOGINFO_TYPE_FC (0x2)
  568. #define MPI2_IOCLOGINFO_TYPE_SAS (0x3)
  569. #define MPI2_IOCLOGINFO_TYPE_ISCSI (0x4)
  570. #define MPI2_IOCLOGINFO_LOG_DATA_MASK (0x0FFFFFFF)
  571. /*****************************************************************************
  572. *
  573. * Standard Message Structures
  574. *
  575. *****************************************************************************/
  576. /****************************************************************************
  577. * Request Message Header for all request messages
  578. ****************************************************************************/
  579. typedef struct _MPI2_REQUEST_HEADER
  580. {
  581. U16 FunctionDependent1; /* 0x00 */
  582. U8 ChainOffset; /* 0x02 */
  583. U8 Function; /* 0x03 */
  584. U16 FunctionDependent2; /* 0x04 */
  585. U8 FunctionDependent3; /* 0x06 */
  586. U8 MsgFlags; /* 0x07 */
  587. U8 VP_ID; /* 0x08 */
  588. U8 VF_ID; /* 0x09 */
  589. U16 Reserved1; /* 0x0A */
  590. } MPI2_REQUEST_HEADER, MPI2_POINTER PTR_MPI2_REQUEST_HEADER,
  591. MPI2RequestHeader_t, MPI2_POINTER pMPI2RequestHeader_t;
  592. /****************************************************************************
  593. * Default Reply
  594. ****************************************************************************/
  595. typedef struct _MPI2_DEFAULT_REPLY
  596. {
  597. U16 FunctionDependent1; /* 0x00 */
  598. U8 MsgLength; /* 0x02 */
  599. U8 Function; /* 0x03 */
  600. U16 FunctionDependent2; /* 0x04 */
  601. U8 FunctionDependent3; /* 0x06 */
  602. U8 MsgFlags; /* 0x07 */
  603. U8 VP_ID; /* 0x08 */
  604. U8 VF_ID; /* 0x09 */
  605. U16 Reserved1; /* 0x0A */
  606. U16 FunctionDependent5; /* 0x0C */
  607. U16 IOCStatus; /* 0x0E */
  608. U32 IOCLogInfo; /* 0x10 */
  609. } MPI2_DEFAULT_REPLY, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY,
  610. MPI2DefaultReply_t, MPI2_POINTER pMPI2DefaultReply_t;
  611. /* common version structure/union used in messages and configuration pages */
  612. typedef struct _MPI2_VERSION_STRUCT
  613. {
  614. U8 Dev; /* 0x00 */
  615. U8 Unit; /* 0x01 */
  616. U8 Minor; /* 0x02 */
  617. U8 Major; /* 0x03 */
  618. } MPI2_VERSION_STRUCT;
  619. typedef union _MPI2_VERSION_UNION
  620. {
  621. MPI2_VERSION_STRUCT Struct;
  622. U32 Word;
  623. } MPI2_VERSION_UNION;
  624. /* LUN field defines, common to many structures */
  625. #define MPI2_LUN_FIRST_LEVEL_ADDRESSING (0x0000FFFF)
  626. #define MPI2_LUN_SECOND_LEVEL_ADDRESSING (0xFFFF0000)
  627. #define MPI2_LUN_THIRD_LEVEL_ADDRESSING (0x0000FFFF)
  628. #define MPI2_LUN_FOURTH_LEVEL_ADDRESSING (0xFFFF0000)
  629. #define MPI2_LUN_LEVEL_1_WORD (0xFF00)
  630. #define MPI2_LUN_LEVEL_1_DWORD (0x0000FF00)
  631. /*****************************************************************************
  632. *
  633. * Fusion-MPT MPI Scatter Gather Elements
  634. *
  635. *****************************************************************************/
  636. /****************************************************************************
  637. * MPI Simple Element structures
  638. ****************************************************************************/
  639. typedef struct _MPI2_SGE_SIMPLE32
  640. {
  641. U32 FlagsLength;
  642. U32 Address;
  643. } MPI2_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_SGE_SIMPLE32,
  644. Mpi2SGESimple32_t, MPI2_POINTER pMpi2SGESimple32_t;
  645. typedef struct _MPI2_SGE_SIMPLE64
  646. {
  647. U32 FlagsLength;
  648. U64 Address;
  649. } MPI2_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_SGE_SIMPLE64,
  650. Mpi2SGESimple64_t, MPI2_POINTER pMpi2SGESimple64_t;
  651. typedef struct _MPI2_SGE_SIMPLE_UNION
  652. {
  653. U32 FlagsLength;
  654. union
  655. {
  656. U32 Address32;
  657. U64 Address64;
  658. } u;
  659. } MPI2_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_SIMPLE_UNION,
  660. Mpi2SGESimpleUnion_t, MPI2_POINTER pMpi2SGESimpleUnion_t;
  661. /****************************************************************************
  662. * MPI Chain Element structures
  663. ****************************************************************************/
  664. typedef struct _MPI2_SGE_CHAIN32
  665. {
  666. U16 Length;
  667. U8 NextChainOffset;
  668. U8 Flags;
  669. U32 Address;
  670. } MPI2_SGE_CHAIN32, MPI2_POINTER PTR_MPI2_SGE_CHAIN32,
  671. Mpi2SGEChain32_t, MPI2_POINTER pMpi2SGEChain32_t;
  672. typedef struct _MPI2_SGE_CHAIN64
  673. {
  674. U16 Length;
  675. U8 NextChainOffset;
  676. U8 Flags;
  677. U64 Address;
  678. } MPI2_SGE_CHAIN64, MPI2_POINTER PTR_MPI2_SGE_CHAIN64,
  679. Mpi2SGEChain64_t, MPI2_POINTER pMpi2SGEChain64_t;
  680. typedef struct _MPI2_SGE_CHAIN_UNION
  681. {
  682. U16 Length;
  683. U8 NextChainOffset;
  684. U8 Flags;
  685. union
  686. {
  687. U32 Address32;
  688. U64 Address64;
  689. } u;
  690. } MPI2_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_SGE_CHAIN_UNION,
  691. Mpi2SGEChainUnion_t, MPI2_POINTER pMpi2SGEChainUnion_t;
  692. /****************************************************************************
  693. * MPI Transaction Context Element structures
  694. ****************************************************************************/
  695. typedef struct _MPI2_SGE_TRANSACTION32
  696. {
  697. U8 Reserved;
  698. U8 ContextSize;
  699. U8 DetailsLength;
  700. U8 Flags;
  701. U32 TransactionContext[1];
  702. U32 TransactionDetails[1];
  703. } MPI2_SGE_TRANSACTION32, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION32,
  704. Mpi2SGETransaction32_t, MPI2_POINTER pMpi2SGETransaction32_t;
  705. typedef struct _MPI2_SGE_TRANSACTION64
  706. {
  707. U8 Reserved;
  708. U8 ContextSize;
  709. U8 DetailsLength;
  710. U8 Flags;
  711. U32 TransactionContext[2];
  712. U32 TransactionDetails[1];
  713. } MPI2_SGE_TRANSACTION64, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION64,
  714. Mpi2SGETransaction64_t, MPI2_POINTER pMpi2SGETransaction64_t;
  715. typedef struct _MPI2_SGE_TRANSACTION96
  716. {
  717. U8 Reserved;
  718. U8 ContextSize;
  719. U8 DetailsLength;
  720. U8 Flags;
  721. U32 TransactionContext[3];
  722. U32 TransactionDetails[1];
  723. } MPI2_SGE_TRANSACTION96, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION96,
  724. Mpi2SGETransaction96_t, MPI2_POINTER pMpi2SGETransaction96_t;
  725. typedef struct _MPI2_SGE_TRANSACTION128
  726. {
  727. U8 Reserved;
  728. U8 ContextSize;
  729. U8 DetailsLength;
  730. U8 Flags;
  731. U32 TransactionContext[4];
  732. U32 TransactionDetails[1];
  733. } MPI2_SGE_TRANSACTION128, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION128,
  734. Mpi2SGETransaction_t128, MPI2_POINTER pMpi2SGETransaction_t128;
  735. typedef struct _MPI2_SGE_TRANSACTION_UNION
  736. {
  737. U8 Reserved;
  738. U8 ContextSize;
  739. U8 DetailsLength;
  740. U8 Flags;
  741. union
  742. {
  743. U32 TransactionContext32[1];
  744. U32 TransactionContext64[2];
  745. U32 TransactionContext96[3];
  746. U32 TransactionContext128[4];
  747. } u;
  748. U32 TransactionDetails[1];
  749. } MPI2_SGE_TRANSACTION_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION_UNION,
  750. Mpi2SGETransactionUnion_t, MPI2_POINTER pMpi2SGETransactionUnion_t;
  751. /****************************************************************************
  752. * MPI SGE union for IO SGL's
  753. ****************************************************************************/
  754. typedef struct _MPI2_MPI_SGE_IO_UNION
  755. {
  756. union
  757. {
  758. MPI2_SGE_SIMPLE_UNION Simple;
  759. MPI2_SGE_CHAIN_UNION Chain;
  760. } u;
  761. } MPI2_MPI_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_IO_UNION,
  762. Mpi2MpiSGEIOUnion_t, MPI2_POINTER pMpi2MpiSGEIOUnion_t;
  763. /****************************************************************************
  764. * MPI SGE union for SGL's with Simple and Transaction elements
  765. ****************************************************************************/
  766. typedef struct _MPI2_SGE_TRANS_SIMPLE_UNION
  767. {
  768. union
  769. {
  770. MPI2_SGE_SIMPLE_UNION Simple;
  771. MPI2_SGE_TRANSACTION_UNION Transaction;
  772. } u;
  773. } MPI2_SGE_TRANS_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANS_SIMPLE_UNION,
  774. Mpi2SGETransSimpleUnion_t, MPI2_POINTER pMpi2SGETransSimpleUnion_t;
  775. /****************************************************************************
  776. * All MPI SGE types union
  777. ****************************************************************************/
  778. typedef struct _MPI2_MPI_SGE_UNION
  779. {
  780. union
  781. {
  782. MPI2_SGE_SIMPLE_UNION Simple;
  783. MPI2_SGE_CHAIN_UNION Chain;
  784. MPI2_SGE_TRANSACTION_UNION Transaction;
  785. } u;
  786. } MPI2_MPI_SGE_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_UNION,
  787. Mpi2MpiSgeUnion_t, MPI2_POINTER pMpi2MpiSgeUnion_t;
  788. /****************************************************************************
  789. * MPI SGE field definition and masks
  790. ****************************************************************************/
  791. /* Flags field bit definitions */
  792. #define MPI2_SGE_FLAGS_LAST_ELEMENT (0x80)
  793. #define MPI2_SGE_FLAGS_END_OF_BUFFER (0x40)
  794. #define MPI2_SGE_FLAGS_ELEMENT_TYPE_MASK (0x30)
  795. #define MPI2_SGE_FLAGS_LOCAL_ADDRESS (0x08)
  796. #define MPI2_SGE_FLAGS_DIRECTION (0x04)
  797. #define MPI2_SGE_FLAGS_ADDRESS_SIZE (0x02)
  798. #define MPI2_SGE_FLAGS_END_OF_LIST (0x01)
  799. #define MPI2_SGE_FLAGS_SHIFT (24)
  800. #define MPI2_SGE_LENGTH_MASK (0x00FFFFFF)
  801. #define MPI2_SGE_CHAIN_LENGTH_MASK (0x0000FFFF)
  802. /* Element Type */
  803. #define MPI2_SGE_FLAGS_TRANSACTION_ELEMENT (0x00)
  804. #define MPI2_SGE_FLAGS_SIMPLE_ELEMENT (0x10)
  805. #define MPI2_SGE_FLAGS_CHAIN_ELEMENT (0x30)
  806. #define MPI2_SGE_FLAGS_ELEMENT_MASK (0x30)
  807. /* Address location */
  808. #define MPI2_SGE_FLAGS_SYSTEM_ADDRESS (0x00)
  809. /* Direction */
  810. #define MPI2_SGE_FLAGS_IOC_TO_HOST (0x00)
  811. #define MPI2_SGE_FLAGS_HOST_TO_IOC (0x04)
  812. #define MPI2_SGE_FLAGS_DEST (MPI2_SGE_FLAGS_IOC_TO_HOST)
  813. #define MPI2_SGE_FLAGS_SOURCE (MPI2_SGE_FLAGS_HOST_TO_IOC)
  814. /* Address Size */
  815. #define MPI2_SGE_FLAGS_32_BIT_ADDRESSING (0x00)
  816. #define MPI2_SGE_FLAGS_64_BIT_ADDRESSING (0x02)
  817. /* Context Size */
  818. #define MPI2_SGE_FLAGS_32_BIT_CONTEXT (0x00)
  819. #define MPI2_SGE_FLAGS_64_BIT_CONTEXT (0x02)
  820. #define MPI2_SGE_FLAGS_96_BIT_CONTEXT (0x04)
  821. #define MPI2_SGE_FLAGS_128_BIT_CONTEXT (0x06)
  822. #define MPI2_SGE_CHAIN_OFFSET_MASK (0x00FF0000)
  823. #define MPI2_SGE_CHAIN_OFFSET_SHIFT (16)
  824. /****************************************************************************
  825. * MPI SGE operation Macros
  826. ****************************************************************************/
  827. /* SIMPLE FlagsLength manipulations... */
  828. #define MPI2_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_SGE_FLAGS_SHIFT)
  829. #define MPI2_SGE_GET_FLAGS(f) (((f) & ~MPI2_SGE_LENGTH_MASK) >> MPI2_SGE_FLAGS_SHIFT)
  830. #define MPI2_SGE_LENGTH(f) ((f) & MPI2_SGE_LENGTH_MASK)
  831. #define MPI2_SGE_CHAIN_LENGTH(f) ((f) & MPI2_SGE_CHAIN_LENGTH_MASK)
  832. #define MPI2_SGE_SET_FLAGS_LENGTH(f,l) (MPI2_SGE_SET_FLAGS(f) | MPI2_SGE_LENGTH(l))
  833. #define MPI2_pSGE_GET_FLAGS(psg) MPI2_SGE_GET_FLAGS((psg)->FlagsLength)
  834. #define MPI2_pSGE_GET_LENGTH(psg) MPI2_SGE_LENGTH((psg)->FlagsLength)
  835. #define MPI2_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_SGE_SET_FLAGS_LENGTH(f,l)
  836. /* CAUTION - The following are READ-MODIFY-WRITE! */
  837. #define MPI2_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_SGE_SET_FLAGS(f)
  838. #define MPI2_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_SGE_LENGTH(l)
  839. #define MPI2_GET_CHAIN_OFFSET(x) ((x & MPI2_SGE_CHAIN_OFFSET_MASK) >> MPI2_SGE_CHAIN_OFFSET_SHIFT)
  840. /*****************************************************************************
  841. *
  842. * Fusion-MPT IEEE Scatter Gather Elements
  843. *
  844. *****************************************************************************/
  845. /****************************************************************************
  846. * IEEE Simple Element structures
  847. ****************************************************************************/
  848. typedef struct _MPI2_IEEE_SGE_SIMPLE32
  849. {
  850. U32 Address;
  851. U32 FlagsLength;
  852. } MPI2_IEEE_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE32,
  853. Mpi2IeeeSgeSimple32_t, MPI2_POINTER pMpi2IeeeSgeSimple32_t;
  854. typedef struct _MPI2_IEEE_SGE_SIMPLE64
  855. {
  856. U64 Address;
  857. U32 Length;
  858. U16 Reserved1;
  859. U8 Reserved2;
  860. U8 Flags;
  861. } MPI2_IEEE_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE64,
  862. Mpi2IeeeSgeSimple64_t, MPI2_POINTER pMpi2IeeeSgeSimple64_t;
  863. typedef union _MPI2_IEEE_SGE_SIMPLE_UNION
  864. {
  865. MPI2_IEEE_SGE_SIMPLE32 Simple32;
  866. MPI2_IEEE_SGE_SIMPLE64 Simple64;
  867. } MPI2_IEEE_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE_UNION,
  868. Mpi2IeeeSgeSimpleUnion_t, MPI2_POINTER pMpi2IeeeSgeSimpleUnion_t;
  869. /****************************************************************************
  870. * IEEE Chain Element structures
  871. ****************************************************************************/
  872. typedef MPI2_IEEE_SGE_SIMPLE32 MPI2_IEEE_SGE_CHAIN32;
  873. typedef MPI2_IEEE_SGE_SIMPLE64 MPI2_IEEE_SGE_CHAIN64;
  874. typedef union _MPI2_IEEE_SGE_CHAIN_UNION
  875. {
  876. MPI2_IEEE_SGE_CHAIN32 Chain32;
  877. MPI2_IEEE_SGE_CHAIN64 Chain64;
  878. } MPI2_IEEE_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_CHAIN_UNION,
  879. Mpi2IeeeSgeChainUnion_t, MPI2_POINTER pMpi2IeeeSgeChainUnion_t;
  880. /****************************************************************************
  881. * All IEEE SGE types union
  882. ****************************************************************************/
  883. typedef struct _MPI2_IEEE_SGE_UNION
  884. {
  885. union
  886. {
  887. MPI2_IEEE_SGE_SIMPLE_UNION Simple;
  888. MPI2_IEEE_SGE_CHAIN_UNION Chain;
  889. } u;
  890. } MPI2_IEEE_SGE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_UNION,
  891. Mpi2IeeeSgeUnion_t, MPI2_POINTER pMpi2IeeeSgeUnion_t;
  892. /****************************************************************************
  893. * IEEE SGE field definitions and masks
  894. ****************************************************************************/
  895. /* Flags field bit definitions */
  896. #define MPI2_IEEE_SGE_FLAGS_ELEMENT_TYPE_MASK (0x80)
  897. #define MPI2_IEEE32_SGE_FLAGS_SHIFT (24)
  898. #define MPI2_IEEE32_SGE_LENGTH_MASK (0x00FFFFFF)
  899. /* Element Type */
  900. #define MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT (0x00)
  901. #define MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT (0x80)
  902. /* Data Location Address Space */
  903. #define MPI2_IEEE_SGE_FLAGS_ADDR_MASK (0x03)
  904. #define MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR (0x00)
  905. /* IEEE Simple Element only */
  906. #define MPI2_IEEE_SGE_FLAGS_IOCDDR_ADDR (0x01)
  907. /* IEEE Simple Element only */
  908. #define MPI2_IEEE_SGE_FLAGS_IOCPLB_ADDR (0x02)
  909. #define MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
  910. /* IEEE Simple Element only */
  911. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR (0x03)
  912. /* IEEE Chain Element only */
  913. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR \
  914. (MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR) /* typo in name */
  915. /****************************************************************************
  916. * IEEE SGE operation Macros
  917. ****************************************************************************/
  918. /* SIMPLE FlagsLength manipulations... */
  919. #define MPI2_IEEE32_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_IEEE32_SGE_FLAGS_SHIFT)
  920. #define MPI2_IEEE32_SGE_GET_FLAGS(f) (((f) & ~MPI2_IEEE32_SGE_LENGTH_MASK) >> MPI2_IEEE32_SGE_FLAGS_SHIFT)
  921. #define MPI2_IEEE32_SGE_LENGTH(f) ((f) & MPI2_IEEE32_SGE_LENGTH_MASK)
  922. #define MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_IEEE32_SGE_SET_FLAGS(f) | MPI2_IEEE32_SGE_LENGTH(l))
  923. #define MPI2_IEEE32_pSGE_GET_FLAGS(psg) MPI2_IEEE32_SGE_GET_FLAGS((psg)->FlagsLength)
  924. #define MPI2_IEEE32_pSGE_GET_LENGTH(psg) MPI2_IEEE32_SGE_LENGTH((psg)->FlagsLength)
  925. #define MPI2_IEEE32_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f,l)
  926. /* CAUTION - The following are READ-MODIFY-WRITE! */
  927. #define MPI2_IEEE32_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_IEEE32_SGE_SET_FLAGS(f)
  928. #define MPI2_IEEE32_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_IEEE32_SGE_LENGTH(l)
  929. /*****************************************************************************
  930. *
  931. * Fusion-MPT MPI/IEEE Scatter Gather Unions
  932. *
  933. *****************************************************************************/
  934. typedef union _MPI2_SIMPLE_SGE_UNION
  935. {
  936. MPI2_SGE_SIMPLE_UNION MpiSimple;
  937. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  938. } MPI2_SIMPLE_SGE_UNION, MPI2_POINTER PTR_MPI2_SIMPLE_SGE_UNION,
  939. Mpi2SimpleSgeUntion_t, MPI2_POINTER pMpi2SimpleSgeUntion_t;
  940. typedef union _MPI2_SGE_IO_UNION
  941. {
  942. MPI2_SGE_SIMPLE_UNION MpiSimple;
  943. MPI2_SGE_CHAIN_UNION MpiChain;
  944. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  945. MPI2_IEEE_SGE_CHAIN_UNION IeeeChain;
  946. } MPI2_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_SGE_IO_UNION,
  947. Mpi2SGEIOUnion_t, MPI2_POINTER pMpi2SGEIOUnion_t;
  948. /****************************************************************************
  949. *
  950. * Values for SGLFlags field, used in many request messages with an SGL
  951. *
  952. ****************************************************************************/
  953. /* values for MPI SGL Data Location Address Space subfield */
  954. #define MPI2_SGLFLAGS_ADDRESS_SPACE_MASK (0x0C)
  955. #define MPI2_SGLFLAGS_SYSTEM_ADDRESS_SPACE (0x00)
  956. #define MPI2_SGLFLAGS_IOCDDR_ADDRESS_SPACE (0x04)
  957. #define MPI2_SGLFLAGS_IOCPLB_ADDRESS_SPACE (0x08)
  958. #define MPI2_SGLFLAGS_IOCPLBNTA_ADDRESS_SPACE (0x0C)
  959. /* values for SGL Type subfield */
  960. #define MPI2_SGLFLAGS_SGL_TYPE_MASK (0x03)
  961. #define MPI2_SGLFLAGS_SGL_TYPE_MPI (0x00)
  962. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE32 (0x01)
  963. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE64 (0x02)
  964. #endif