quirks.c 133 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. */
  13. #include <linux/types.h>
  14. #include <linux/kernel.h>
  15. #include <linux/export.h>
  16. #include <linux/pci.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/acpi.h>
  20. #include <linux/kallsyms.h>
  21. #include <linux/dmi.h>
  22. #include <linux/pci-aspm.h>
  23. #include <linux/ioport.h>
  24. #include <linux/sched.h>
  25. #include <linux/ktime.h>
  26. #include <linux/mm.h>
  27. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  28. #include "pci.h"
  29. /*
  30. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  31. * conflict. But doing so may cause problems on host bridge and perhaps other
  32. * key system devices. For devices that need to have mmio decoding always-on,
  33. * we need to set the dev->mmio_always_on bit.
  34. */
  35. static void quirk_mmio_always_on(struct pci_dev *dev)
  36. {
  37. dev->mmio_always_on = 1;
  38. }
  39. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  40. PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
  41. /* The Mellanox Tavor device gives false positive parity errors
  42. * Mark this device with a broken_parity_status, to allow
  43. * PCI scanning code to "skip" this now blacklisted device.
  44. */
  45. static void quirk_mellanox_tavor(struct pci_dev *dev)
  46. {
  47. dev->broken_parity_status = 1; /* This device gives false positives */
  48. }
  49. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
  50. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
  51. /* Deal with broken BIOSes that neglect to enable passive release,
  52. which can cause problems in combination with the 82441FX/PPro MTRRs */
  53. static void quirk_passive_release(struct pci_dev *dev)
  54. {
  55. struct pci_dev *d = NULL;
  56. unsigned char dlc;
  57. /* We have to make sure a particular bit is set in the PIIX3
  58. ISA bridge, so we have to go out and find it. */
  59. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  60. pci_read_config_byte(d, 0x82, &dlc);
  61. if (!(dlc & 1<<1)) {
  62. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  63. dlc |= 1<<1;
  64. pci_write_config_byte(d, 0x82, dlc);
  65. }
  66. }
  67. }
  68. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  69. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  70. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  71. but VIA don't answer queries. If you happen to have good contacts at VIA
  72. ask them for me please -- Alan
  73. This appears to be BIOS not version dependent. So presumably there is a
  74. chipset level fix */
  75. static void quirk_isa_dma_hangs(struct pci_dev *dev)
  76. {
  77. if (!isa_dma_bridge_buggy) {
  78. isa_dma_bridge_buggy = 1;
  79. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  80. }
  81. }
  82. /*
  83. * Its not totally clear which chipsets are the problematic ones
  84. * We know 82C586 and 82C596 variants are affected.
  85. */
  86. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  87. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  91. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  92. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  93. /*
  94. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  95. * for some HT machines to use C4 w/o hanging.
  96. */
  97. static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  98. {
  99. u32 pmbase;
  100. u16 pm1a;
  101. pci_read_config_dword(dev, 0x40, &pmbase);
  102. pmbase = pmbase & 0xff80;
  103. pm1a = inw(pmbase);
  104. if (pm1a & 0x10) {
  105. dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  106. outw(0x10, pmbase);
  107. }
  108. }
  109. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  110. /*
  111. * Chipsets where PCI->PCI transfers vanish or hang
  112. */
  113. static void quirk_nopcipci(struct pci_dev *dev)
  114. {
  115. if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
  116. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  117. pci_pci_problems |= PCIPCI_FAIL;
  118. }
  119. }
  120. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  121. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  122. static void quirk_nopciamd(struct pci_dev *dev)
  123. {
  124. u8 rev;
  125. pci_read_config_byte(dev, 0x08, &rev);
  126. if (rev == 0x13) {
  127. /* Erratum 24 */
  128. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  129. pci_pci_problems |= PCIAGP_FAIL;
  130. }
  131. }
  132. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  133. /*
  134. * Triton requires workarounds to be used by the drivers
  135. */
  136. static void quirk_triton(struct pci_dev *dev)
  137. {
  138. if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
  139. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  140. pci_pci_problems |= PCIPCI_TRITON;
  141. }
  142. }
  143. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  144. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  145. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  147. /*
  148. * VIA Apollo KT133 needs PCI latency patch
  149. * Made according to a windows driver based patch by George E. Breese
  150. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  151. * and http://www.georgebreese.com/net/software/#PCI
  152. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  153. * the info on which Mr Breese based his work.
  154. *
  155. * Updated based on further information from the site and also on
  156. * information provided by VIA
  157. */
  158. static void quirk_vialatency(struct pci_dev *dev)
  159. {
  160. struct pci_dev *p;
  161. u8 busarb;
  162. /* Ok we have a potential problem chipset here. Now see if we have
  163. a buggy southbridge */
  164. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  165. if (p != NULL) {
  166. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  167. /* Check for buggy part revisions */
  168. if (p->revision < 0x40 || p->revision > 0x42)
  169. goto exit;
  170. } else {
  171. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  172. if (p == NULL) /* No problem parts */
  173. goto exit;
  174. /* Check for buggy part revisions */
  175. if (p->revision < 0x10 || p->revision > 0x12)
  176. goto exit;
  177. }
  178. /*
  179. * Ok we have the problem. Now set the PCI master grant to
  180. * occur every master grant. The apparent bug is that under high
  181. * PCI load (quite common in Linux of course) you can get data
  182. * loss when the CPU is held off the bus for 3 bus master requests
  183. * This happens to include the IDE controllers....
  184. *
  185. * VIA only apply this fix when an SB Live! is present but under
  186. * both Linux and Windows this isn't enough, and we have seen
  187. * corruption without SB Live! but with things like 3 UDMA IDE
  188. * controllers. So we ignore that bit of the VIA recommendation..
  189. */
  190. pci_read_config_byte(dev, 0x76, &busarb);
  191. /* Set bit 4 and bi 5 of byte 76 to 0x01
  192. "Master priority rotation on every PCI master grant */
  193. busarb &= ~(1<<5);
  194. busarb |= (1<<4);
  195. pci_write_config_byte(dev, 0x76, busarb);
  196. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  197. exit:
  198. pci_dev_put(p);
  199. }
  200. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  201. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  202. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  203. /* Must restore this on a resume from RAM */
  204. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  205. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  206. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  207. /*
  208. * VIA Apollo VP3 needs ETBF on BT848/878
  209. */
  210. static void quirk_viaetbf(struct pci_dev *dev)
  211. {
  212. if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
  213. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  214. pci_pci_problems |= PCIPCI_VIAETBF;
  215. }
  216. }
  217. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  218. static void quirk_vsfx(struct pci_dev *dev)
  219. {
  220. if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
  221. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  222. pci_pci_problems |= PCIPCI_VSFX;
  223. }
  224. }
  225. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  226. /*
  227. * Ali Magik requires workarounds to be used by the drivers
  228. * that DMA to AGP space. Latency must be set to 0xA and triton
  229. * workaround applied too
  230. * [Info kindly provided by ALi]
  231. */
  232. static void quirk_alimagik(struct pci_dev *dev)
  233. {
  234. if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
  235. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  236. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  237. }
  238. }
  239. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  240. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  241. /*
  242. * Natoma has some interesting boundary conditions with Zoran stuff
  243. * at least
  244. */
  245. static void quirk_natoma(struct pci_dev *dev)
  246. {
  247. if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
  248. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  249. pci_pci_problems |= PCIPCI_NATOMA;
  250. }
  251. }
  252. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  253. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  254. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  255. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  256. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  257. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  258. /*
  259. * This chip can cause PCI parity errors if config register 0xA0 is read
  260. * while DMAs are occurring.
  261. */
  262. static void quirk_citrine(struct pci_dev *dev)
  263. {
  264. dev->cfg_size = 0xA0;
  265. }
  266. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  267. /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
  268. static void quirk_extend_bar_to_page(struct pci_dev *dev)
  269. {
  270. int i;
  271. for (i = 0; i < PCI_STD_RESOURCE_END; i++) {
  272. struct resource *r = &dev->resource[i];
  273. if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
  274. r->end = PAGE_SIZE - 1;
  275. r->start = 0;
  276. r->flags |= IORESOURCE_UNSET;
  277. dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
  278. i, r);
  279. }
  280. }
  281. }
  282. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
  283. /*
  284. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  285. * If it's needed, re-allocate the region.
  286. */
  287. static void quirk_s3_64M(struct pci_dev *dev)
  288. {
  289. struct resource *r = &dev->resource[0];
  290. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  291. r->flags |= IORESOURCE_UNSET;
  292. r->start = 0;
  293. r->end = 0x3ffffff;
  294. }
  295. }
  296. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  297. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  298. /*
  299. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  300. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  301. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  302. * (which conflicts w/ BAR1's memory range).
  303. */
  304. static void quirk_cs5536_vsa(struct pci_dev *dev)
  305. {
  306. if (pci_resource_len(dev, 0) != 8) {
  307. struct resource *res = &dev->resource[0];
  308. res->end = res->start + 8 - 1;
  309. dev_info(&dev->dev, "CS5536 ISA bridge bug detected (incorrect header); workaround applied\n");
  310. }
  311. }
  312. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  313. static void quirk_io_region(struct pci_dev *dev, int port,
  314. unsigned size, int nr, const char *name)
  315. {
  316. u16 region;
  317. struct pci_bus_region bus_region;
  318. struct resource *res = dev->resource + nr;
  319. pci_read_config_word(dev, port, &region);
  320. region &= ~(size - 1);
  321. if (!region)
  322. return;
  323. res->name = pci_name(dev);
  324. res->flags = IORESOURCE_IO;
  325. /* Convert from PCI bus to resource space */
  326. bus_region.start = region;
  327. bus_region.end = region + size - 1;
  328. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  329. if (!pci_claim_resource(dev, nr))
  330. dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
  331. }
  332. /*
  333. * ATI Northbridge setups MCE the processor if you even
  334. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  335. */
  336. static void quirk_ati_exploding_mce(struct pci_dev *dev)
  337. {
  338. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  339. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  340. request_region(0x3b0, 0x0C, "RadeonIGP");
  341. request_region(0x3d3, 0x01, "RadeonIGP");
  342. }
  343. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  344. /*
  345. * Let's make the southbridge information explicit instead
  346. * of having to worry about people probing the ACPI areas,
  347. * for example.. (Yes, it happens, and if you read the wrong
  348. * ACPI register it will put the machine to sleep with no
  349. * way of waking it up again. Bummer).
  350. *
  351. * ALI M7101: Two IO regions pointed to by words at
  352. * 0xE0 (64 bytes of ACPI registers)
  353. * 0xE2 (32 bytes of SMB registers)
  354. */
  355. static void quirk_ali7101_acpi(struct pci_dev *dev)
  356. {
  357. quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  358. quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  359. }
  360. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  361. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  362. {
  363. u32 devres;
  364. u32 mask, size, base;
  365. pci_read_config_dword(dev, port, &devres);
  366. if ((devres & enable) != enable)
  367. return;
  368. mask = (devres >> 16) & 15;
  369. base = devres & 0xffff;
  370. size = 16;
  371. for (;;) {
  372. unsigned bit = size >> 1;
  373. if ((bit & mask) == bit)
  374. break;
  375. size = bit;
  376. }
  377. /*
  378. * For now we only print it out. Eventually we'll want to
  379. * reserve it (at least if it's in the 0x1000+ range), but
  380. * let's get enough confirmation reports first.
  381. */
  382. base &= -size;
  383. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base,
  384. base + size - 1);
  385. }
  386. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  387. {
  388. u32 devres;
  389. u32 mask, size, base;
  390. pci_read_config_dword(dev, port, &devres);
  391. if ((devres & enable) != enable)
  392. return;
  393. base = devres & 0xffff0000;
  394. mask = (devres & 0x3f) << 16;
  395. size = 128 << 16;
  396. for (;;) {
  397. unsigned bit = size >> 1;
  398. if ((bit & mask) == bit)
  399. break;
  400. size = bit;
  401. }
  402. /*
  403. * For now we only print it out. Eventually we'll want to
  404. * reserve it, but let's get enough confirmation reports first.
  405. */
  406. base &= -size;
  407. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base,
  408. base + size - 1);
  409. }
  410. /*
  411. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  412. * 0x40 (64 bytes of ACPI registers)
  413. * 0x90 (16 bytes of SMB registers)
  414. * and a few strange programmable PIIX4 device resources.
  415. */
  416. static void quirk_piix4_acpi(struct pci_dev *dev)
  417. {
  418. u32 res_a;
  419. quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  420. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  421. /* Device resource A has enables for some of the other ones */
  422. pci_read_config_dword(dev, 0x5c, &res_a);
  423. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  424. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  425. /* Device resource D is just bitfields for static resources */
  426. /* Device 12 enabled? */
  427. if (res_a & (1 << 29)) {
  428. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  429. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  430. }
  431. /* Device 13 enabled? */
  432. if (res_a & (1 << 30)) {
  433. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  434. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  435. }
  436. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  437. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  438. }
  439. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  440. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  441. #define ICH_PMBASE 0x40
  442. #define ICH_ACPI_CNTL 0x44
  443. #define ICH4_ACPI_EN 0x10
  444. #define ICH6_ACPI_EN 0x80
  445. #define ICH4_GPIOBASE 0x58
  446. #define ICH4_GPIO_CNTL 0x5c
  447. #define ICH4_GPIO_EN 0x10
  448. #define ICH6_GPIOBASE 0x48
  449. #define ICH6_GPIO_CNTL 0x4c
  450. #define ICH6_GPIO_EN 0x10
  451. /*
  452. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  453. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  454. * 0x58 (64 bytes of GPIO I/O space)
  455. */
  456. static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
  457. {
  458. u8 enable;
  459. /*
  460. * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
  461. * with low legacy (and fixed) ports. We don't know the decoding
  462. * priority and can't tell whether the legacy device or the one created
  463. * here is really at that address. This happens on boards with broken
  464. * BIOSes.
  465. */
  466. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  467. if (enable & ICH4_ACPI_EN)
  468. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  469. "ICH4 ACPI/GPIO/TCO");
  470. pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
  471. if (enable & ICH4_GPIO_EN)
  472. quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  473. "ICH4 GPIO");
  474. }
  475. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  476. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  477. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  478. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  479. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  480. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  481. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  482. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  483. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  484. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  485. static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
  486. {
  487. u8 enable;
  488. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  489. if (enable & ICH6_ACPI_EN)
  490. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  491. "ICH6 ACPI/GPIO/TCO");
  492. pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
  493. if (enable & ICH6_GPIO_EN)
  494. quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  495. "ICH6 GPIO");
  496. }
  497. static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  498. {
  499. u32 val;
  500. u32 size, base;
  501. pci_read_config_dword(dev, reg, &val);
  502. /* Enabled? */
  503. if (!(val & 1))
  504. return;
  505. base = val & 0xfffc;
  506. if (dynsize) {
  507. /*
  508. * This is not correct. It is 16, 32 or 64 bytes depending on
  509. * register D31:F0:ADh bits 5:4.
  510. *
  511. * But this gets us at least _part_ of it.
  512. */
  513. size = 16;
  514. } else {
  515. size = 128;
  516. }
  517. base &= ~(size-1);
  518. /* Just print it out for now. We should reserve it after more debugging */
  519. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  520. }
  521. static void quirk_ich6_lpc(struct pci_dev *dev)
  522. {
  523. /* Shared ACPI/GPIO decode with all ICH6+ */
  524. ich6_lpc_acpi_gpio(dev);
  525. /* ICH6-specific generic IO decode */
  526. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  527. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  528. }
  529. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  530. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  531. static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  532. {
  533. u32 val;
  534. u32 mask, base;
  535. pci_read_config_dword(dev, reg, &val);
  536. /* Enabled? */
  537. if (!(val & 1))
  538. return;
  539. /*
  540. * IO base in bits 15:2, mask in bits 23:18, both
  541. * are dword-based
  542. */
  543. base = val & 0xfffc;
  544. mask = (val >> 16) & 0xfc;
  545. mask |= 3;
  546. /* Just print it out for now. We should reserve it after more debugging */
  547. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  548. }
  549. /* ICH7-10 has the same common LPC generic IO decode registers */
  550. static void quirk_ich7_lpc(struct pci_dev *dev)
  551. {
  552. /* We share the common ACPI/GPIO decode with ICH6 */
  553. ich6_lpc_acpi_gpio(dev);
  554. /* And have 4 ICH7+ generic decodes */
  555. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  556. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  557. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  558. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  559. }
  560. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  561. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  562. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  563. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  564. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  565. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  566. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  567. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  568. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  569. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  570. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  571. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  572. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  573. /*
  574. * VIA ACPI: One IO region pointed to by longword at
  575. * 0x48 or 0x20 (256 bytes of ACPI registers)
  576. */
  577. static void quirk_vt82c586_acpi(struct pci_dev *dev)
  578. {
  579. if (dev->revision & 0x10)
  580. quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
  581. "vt82c586 ACPI");
  582. }
  583. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  584. /*
  585. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  586. * 0x48 (256 bytes of ACPI registers)
  587. * 0x70 (128 bytes of hardware monitoring register)
  588. * 0x90 (16 bytes of SMB registers)
  589. */
  590. static void quirk_vt82c686_acpi(struct pci_dev *dev)
  591. {
  592. quirk_vt82c586_acpi(dev);
  593. quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
  594. "vt82c686 HW-mon");
  595. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
  596. }
  597. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  598. /*
  599. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  600. * 0x88 (128 bytes of power management registers)
  601. * 0xd0 (16 bytes of SMB registers)
  602. */
  603. static void quirk_vt8235_acpi(struct pci_dev *dev)
  604. {
  605. quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  606. quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
  607. }
  608. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  609. /*
  610. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  611. * Disable fast back-to-back on the secondary bus segment
  612. */
  613. static void quirk_xio2000a(struct pci_dev *dev)
  614. {
  615. struct pci_dev *pdev;
  616. u16 command;
  617. dev_warn(&dev->dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
  618. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  619. pci_read_config_word(pdev, PCI_COMMAND, &command);
  620. if (command & PCI_COMMAND_FAST_BACK)
  621. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  622. }
  623. }
  624. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  625. quirk_xio2000a);
  626. #ifdef CONFIG_X86_IO_APIC
  627. #include <asm/io_apic.h>
  628. /*
  629. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  630. * devices to the external APIC.
  631. *
  632. * TODO: When we have device-specific interrupt routers,
  633. * this code will go away from quirks.
  634. */
  635. static void quirk_via_ioapic(struct pci_dev *dev)
  636. {
  637. u8 tmp;
  638. if (nr_ioapics < 1)
  639. tmp = 0; /* nothing routed to external APIC */
  640. else
  641. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  642. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  643. tmp == 0 ? "Disa" : "Ena");
  644. /* Offset 0x58: External APIC IRQ output control */
  645. pci_write_config_byte(dev, 0x58, tmp);
  646. }
  647. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  648. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  649. /*
  650. * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
  651. * This leads to doubled level interrupt rates.
  652. * Set this bit to get rid of cycle wastage.
  653. * Otherwise uncritical.
  654. */
  655. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  656. {
  657. u8 misc_control2;
  658. #define BYPASS_APIC_DEASSERT 8
  659. pci_read_config_byte(dev, 0x5B, &misc_control2);
  660. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  661. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  662. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  663. }
  664. }
  665. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  666. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  667. /*
  668. * The AMD io apic can hang the box when an apic irq is masked.
  669. * We check all revs >= B0 (yet not in the pre production!) as the bug
  670. * is currently marked NoFix
  671. *
  672. * We have multiple reports of hangs with this chipset that went away with
  673. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  674. * of course. However the advice is demonstrably good even if so..
  675. */
  676. static void quirk_amd_ioapic(struct pci_dev *dev)
  677. {
  678. if (dev->revision >= 0x02) {
  679. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  680. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  681. }
  682. }
  683. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  684. static void quirk_ioapic_rmw(struct pci_dev *dev)
  685. {
  686. if (dev->devfn == 0 && dev->bus->number == 0)
  687. sis_apic_bug = 1;
  688. }
  689. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  690. #endif /* CONFIG_X86_IO_APIC */
  691. /*
  692. * Some settings of MMRBC can lead to data corruption so block changes.
  693. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  694. */
  695. static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
  696. {
  697. if (dev->subordinate && dev->revision <= 0x12) {
  698. dev_info(&dev->dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
  699. dev->revision);
  700. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  701. }
  702. }
  703. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  704. /*
  705. * FIXME: it is questionable that quirk_via_acpi
  706. * is needed. It shows up as an ISA bridge, and does not
  707. * support the PCI_INTERRUPT_LINE register at all. Therefore
  708. * it seems like setting the pci_dev's 'irq' to the
  709. * value of the ACPI SCI interrupt is only done for convenience.
  710. * -jgarzik
  711. */
  712. static void quirk_via_acpi(struct pci_dev *d)
  713. {
  714. /*
  715. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  716. */
  717. u8 irq;
  718. pci_read_config_byte(d, 0x42, &irq);
  719. irq &= 0xf;
  720. if (irq && (irq != 2))
  721. d->irq = irq;
  722. }
  723. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  724. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  725. /*
  726. * VIA bridges which have VLink
  727. */
  728. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  729. static void quirk_via_bridge(struct pci_dev *dev)
  730. {
  731. /* See what bridge we have and find the device ranges */
  732. switch (dev->device) {
  733. case PCI_DEVICE_ID_VIA_82C686:
  734. /* The VT82C686 is special, it attaches to PCI and can have
  735. any device number. All its subdevices are functions of
  736. that single device. */
  737. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  738. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  739. break;
  740. case PCI_DEVICE_ID_VIA_8237:
  741. case PCI_DEVICE_ID_VIA_8237A:
  742. via_vlink_dev_lo = 15;
  743. break;
  744. case PCI_DEVICE_ID_VIA_8235:
  745. via_vlink_dev_lo = 16;
  746. break;
  747. case PCI_DEVICE_ID_VIA_8231:
  748. case PCI_DEVICE_ID_VIA_8233_0:
  749. case PCI_DEVICE_ID_VIA_8233A:
  750. case PCI_DEVICE_ID_VIA_8233C_0:
  751. via_vlink_dev_lo = 17;
  752. break;
  753. }
  754. }
  755. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  756. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  757. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  758. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  759. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  760. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  761. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  762. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  763. /**
  764. * quirk_via_vlink - VIA VLink IRQ number update
  765. * @dev: PCI device
  766. *
  767. * If the device we are dealing with is on a PIC IRQ we need to
  768. * ensure that the IRQ line register which usually is not relevant
  769. * for PCI cards, is actually written so that interrupts get sent
  770. * to the right place.
  771. * We only do this on systems where a VIA south bridge was detected,
  772. * and only for VIA devices on the motherboard (see quirk_via_bridge
  773. * above).
  774. */
  775. static void quirk_via_vlink(struct pci_dev *dev)
  776. {
  777. u8 irq, new_irq;
  778. /* Check if we have VLink at all */
  779. if (via_vlink_dev_lo == -1)
  780. return;
  781. new_irq = dev->irq;
  782. /* Don't quirk interrupts outside the legacy IRQ range */
  783. if (!new_irq || new_irq > 15)
  784. return;
  785. /* Internal device ? */
  786. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  787. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  788. return;
  789. /* This is an internal VLink device on a PIC interrupt. The BIOS
  790. ought to have set this but may not have, so we redo it */
  791. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  792. if (new_irq != irq) {
  793. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  794. irq, new_irq);
  795. udelay(15); /* unknown if delay really needed */
  796. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  797. }
  798. }
  799. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  800. /*
  801. * VIA VT82C598 has its device ID settable and many BIOSes
  802. * set it to the ID of VT82C597 for backward compatibility.
  803. * We need to switch it off to be able to recognize the real
  804. * type of the chip.
  805. */
  806. static void quirk_vt82c598_id(struct pci_dev *dev)
  807. {
  808. pci_write_config_byte(dev, 0xfc, 0);
  809. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  810. }
  811. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  812. /*
  813. * CardBus controllers have a legacy base address that enables them
  814. * to respond as i82365 pcmcia controllers. We don't want them to
  815. * do this even if the Linux CardBus driver is not loaded, because
  816. * the Linux i82365 driver does not (and should not) handle CardBus.
  817. */
  818. static void quirk_cardbus_legacy(struct pci_dev *dev)
  819. {
  820. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  821. }
  822. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  823. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  824. DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  825. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  826. /*
  827. * Following the PCI ordering rules is optional on the AMD762. I'm not
  828. * sure what the designers were smoking but let's not inhale...
  829. *
  830. * To be fair to AMD, it follows the spec by default, its BIOS people
  831. * who turn it off!
  832. */
  833. static void quirk_amd_ordering(struct pci_dev *dev)
  834. {
  835. u32 pcic;
  836. pci_read_config_dword(dev, 0x4C, &pcic);
  837. if ((pcic & 6) != 6) {
  838. pcic |= 6;
  839. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  840. pci_write_config_dword(dev, 0x4C, pcic);
  841. pci_read_config_dword(dev, 0x84, &pcic);
  842. pcic |= (1 << 23); /* Required in this mode */
  843. pci_write_config_dword(dev, 0x84, pcic);
  844. }
  845. }
  846. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  847. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  848. /*
  849. * DreamWorks provided workaround for Dunord I-3000 problem
  850. *
  851. * This card decodes and responds to addresses not apparently
  852. * assigned to it. We force a larger allocation to ensure that
  853. * nothing gets put too close to it.
  854. */
  855. static void quirk_dunord(struct pci_dev *dev)
  856. {
  857. struct resource *r = &dev->resource[1];
  858. r->flags |= IORESOURCE_UNSET;
  859. r->start = 0;
  860. r->end = 0xffffff;
  861. }
  862. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  863. /*
  864. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  865. * is subtractive decoding (transparent), and does indicate this
  866. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  867. * instead of 0x01.
  868. */
  869. static void quirk_transparent_bridge(struct pci_dev *dev)
  870. {
  871. dev->transparent = 1;
  872. }
  873. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  874. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  875. /*
  876. * Common misconfiguration of the MediaGX/Geode PCI master that will
  877. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  878. * datasheets found at http://www.national.com/analog for info on what
  879. * these bits do. <christer@weinigel.se>
  880. */
  881. static void quirk_mediagx_master(struct pci_dev *dev)
  882. {
  883. u8 reg;
  884. pci_read_config_byte(dev, 0x41, &reg);
  885. if (reg & 2) {
  886. reg &= ~2;
  887. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
  888. reg);
  889. pci_write_config_byte(dev, 0x41, reg);
  890. }
  891. }
  892. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  893. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  894. /*
  895. * Ensure C0 rev restreaming is off. This is normally done by
  896. * the BIOS but in the odd case it is not the results are corruption
  897. * hence the presence of a Linux check
  898. */
  899. static void quirk_disable_pxb(struct pci_dev *pdev)
  900. {
  901. u16 config;
  902. if (pdev->revision != 0x04) /* Only C0 requires this */
  903. return;
  904. pci_read_config_word(pdev, 0x40, &config);
  905. if (config & (1<<6)) {
  906. config &= ~(1<<6);
  907. pci_write_config_word(pdev, 0x40, config);
  908. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  909. }
  910. }
  911. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  912. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  913. static void quirk_amd_ide_mode(struct pci_dev *pdev)
  914. {
  915. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  916. u8 tmp;
  917. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  918. if (tmp == 0x01) {
  919. pci_read_config_byte(pdev, 0x40, &tmp);
  920. pci_write_config_byte(pdev, 0x40, tmp|1);
  921. pci_write_config_byte(pdev, 0x9, 1);
  922. pci_write_config_byte(pdev, 0xa, 6);
  923. pci_write_config_byte(pdev, 0x40, tmp);
  924. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  925. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  926. }
  927. }
  928. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  929. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  930. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  931. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  932. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  933. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  934. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  935. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  936. /*
  937. * Serverworks CSB5 IDE does not fully support native mode
  938. */
  939. static void quirk_svwks_csb5ide(struct pci_dev *pdev)
  940. {
  941. u8 prog;
  942. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  943. if (prog & 5) {
  944. prog &= ~5;
  945. pdev->class &= ~5;
  946. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  947. /* PCI layer will sort out resources */
  948. }
  949. }
  950. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  951. /*
  952. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  953. */
  954. static void quirk_ide_samemode(struct pci_dev *pdev)
  955. {
  956. u8 prog;
  957. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  958. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  959. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  960. prog &= ~5;
  961. pdev->class &= ~5;
  962. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  963. }
  964. }
  965. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  966. /*
  967. * Some ATA devices break if put into D3
  968. */
  969. static void quirk_no_ata_d3(struct pci_dev *pdev)
  970. {
  971. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  972. }
  973. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  974. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
  975. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  976. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  977. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  978. /* ALi loses some register settings that we cannot then restore */
  979. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
  980. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  981. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  982. occur when mode detecting */
  983. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
  984. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  985. /* This was originally an Alpha specific thing, but it really fits here.
  986. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  987. */
  988. static void quirk_eisa_bridge(struct pci_dev *dev)
  989. {
  990. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  991. }
  992. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  993. /*
  994. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  995. * is not activated. The myth is that Asus said that they do not want the
  996. * users to be irritated by just another PCI Device in the Win98 device
  997. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  998. * package 2.7.0 for details)
  999. *
  1000. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  1001. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  1002. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1003. * is either the Host bridge (preferred) or on-board VGA controller.
  1004. *
  1005. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1006. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1007. * was done by SMM code, which could cause unsynchronized concurrent
  1008. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1009. * should be very careful when adding new entries: if SMM is accessing the
  1010. * Intel SMBus, this is a very good reason to leave it hidden.
  1011. *
  1012. * Likewise, many recent laptops use ACPI for thermal management. If the
  1013. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1014. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1015. * are about to add an entry in the table below, please first disassemble
  1016. * the DSDT and double-check that there is no code accessing the SMBus.
  1017. */
  1018. static int asus_hides_smbus;
  1019. static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1020. {
  1021. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1022. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1023. switch (dev->subsystem_device) {
  1024. case 0x8025: /* P4B-LX */
  1025. case 0x8070: /* P4B */
  1026. case 0x8088: /* P4B533 */
  1027. case 0x1626: /* L3C notebook */
  1028. asus_hides_smbus = 1;
  1029. }
  1030. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1031. switch (dev->subsystem_device) {
  1032. case 0x80b1: /* P4GE-V */
  1033. case 0x80b2: /* P4PE */
  1034. case 0x8093: /* P4B533-V */
  1035. asus_hides_smbus = 1;
  1036. }
  1037. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1038. switch (dev->subsystem_device) {
  1039. case 0x8030: /* P4T533 */
  1040. asus_hides_smbus = 1;
  1041. }
  1042. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1043. switch (dev->subsystem_device) {
  1044. case 0x8070: /* P4G8X Deluxe */
  1045. asus_hides_smbus = 1;
  1046. }
  1047. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1048. switch (dev->subsystem_device) {
  1049. case 0x80c9: /* PU-DLS */
  1050. asus_hides_smbus = 1;
  1051. }
  1052. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1053. switch (dev->subsystem_device) {
  1054. case 0x1751: /* M2N notebook */
  1055. case 0x1821: /* M5N notebook */
  1056. case 0x1897: /* A6L notebook */
  1057. asus_hides_smbus = 1;
  1058. }
  1059. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1060. switch (dev->subsystem_device) {
  1061. case 0x184b: /* W1N notebook */
  1062. case 0x186a: /* M6Ne notebook */
  1063. asus_hides_smbus = 1;
  1064. }
  1065. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1066. switch (dev->subsystem_device) {
  1067. case 0x80f2: /* P4P800-X */
  1068. asus_hides_smbus = 1;
  1069. }
  1070. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1071. switch (dev->subsystem_device) {
  1072. case 0x1882: /* M6V notebook */
  1073. case 0x1977: /* A6VA notebook */
  1074. asus_hides_smbus = 1;
  1075. }
  1076. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1077. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1078. switch (dev->subsystem_device) {
  1079. case 0x088C: /* HP Compaq nc8000 */
  1080. case 0x0890: /* HP Compaq nc6000 */
  1081. asus_hides_smbus = 1;
  1082. }
  1083. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1084. switch (dev->subsystem_device) {
  1085. case 0x12bc: /* HP D330L */
  1086. case 0x12bd: /* HP D530 */
  1087. case 0x006a: /* HP Compaq nx9500 */
  1088. asus_hides_smbus = 1;
  1089. }
  1090. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1091. switch (dev->subsystem_device) {
  1092. case 0x12bf: /* HP xw4100 */
  1093. asus_hides_smbus = 1;
  1094. }
  1095. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1096. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1097. switch (dev->subsystem_device) {
  1098. case 0xC00C: /* Samsung P35 notebook */
  1099. asus_hides_smbus = 1;
  1100. }
  1101. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1102. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1103. switch (dev->subsystem_device) {
  1104. case 0x0058: /* Compaq Evo N620c */
  1105. asus_hides_smbus = 1;
  1106. }
  1107. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1108. switch (dev->subsystem_device) {
  1109. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1110. /* Motherboard doesn't have Host bridge
  1111. * subvendor/subdevice IDs, therefore checking
  1112. * its on-board VGA controller */
  1113. asus_hides_smbus = 1;
  1114. }
  1115. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1116. switch (dev->subsystem_device) {
  1117. case 0x00b8: /* Compaq Evo D510 CMT */
  1118. case 0x00b9: /* Compaq Evo D510 SFF */
  1119. case 0x00ba: /* Compaq Evo D510 USDT */
  1120. /* Motherboard doesn't have Host bridge
  1121. * subvendor/subdevice IDs and on-board VGA
  1122. * controller is disabled if an AGP card is
  1123. * inserted, therefore checking USB UHCI
  1124. * Controller #1 */
  1125. asus_hides_smbus = 1;
  1126. }
  1127. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1128. switch (dev->subsystem_device) {
  1129. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1130. /* Motherboard doesn't have host bridge
  1131. * subvendor/subdevice IDs, therefore checking
  1132. * its on-board VGA controller */
  1133. asus_hides_smbus = 1;
  1134. }
  1135. }
  1136. }
  1137. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1138. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1139. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1140. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1141. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1142. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1143. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1144. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1145. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1146. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1147. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1148. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1149. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1150. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1151. {
  1152. u16 val;
  1153. if (likely(!asus_hides_smbus))
  1154. return;
  1155. pci_read_config_word(dev, 0xF2, &val);
  1156. if (val & 0x8) {
  1157. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1158. pci_read_config_word(dev, 0xF2, &val);
  1159. if (val & 0x8)
  1160. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
  1161. val);
  1162. else
  1163. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1164. }
  1165. }
  1166. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1167. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1168. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1169. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1170. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1171. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1172. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1173. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1174. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1175. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1176. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1177. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1178. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1179. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1180. /* It appears we just have one such device. If not, we have a warning */
  1181. static void __iomem *asus_rcba_base;
  1182. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1183. {
  1184. u32 rcba;
  1185. if (likely(!asus_hides_smbus))
  1186. return;
  1187. WARN_ON(asus_rcba_base);
  1188. pci_read_config_dword(dev, 0xF0, &rcba);
  1189. /* use bits 31:14, 16 kB aligned */
  1190. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1191. if (asus_rcba_base == NULL)
  1192. return;
  1193. }
  1194. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1195. {
  1196. u32 val;
  1197. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1198. return;
  1199. /* read the Function Disable register, dword mode only */
  1200. val = readl(asus_rcba_base + 0x3418);
  1201. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1202. }
  1203. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1204. {
  1205. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1206. return;
  1207. iounmap(asus_rcba_base);
  1208. asus_rcba_base = NULL;
  1209. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1210. }
  1211. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1212. {
  1213. asus_hides_smbus_lpc_ich6_suspend(dev);
  1214. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1215. asus_hides_smbus_lpc_ich6_resume(dev);
  1216. }
  1217. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1218. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1219. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1220. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1221. /*
  1222. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1223. */
  1224. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1225. {
  1226. u8 val = 0;
  1227. pci_read_config_byte(dev, 0x77, &val);
  1228. if (val & 0x10) {
  1229. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1230. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1231. }
  1232. }
  1233. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1234. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1235. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1236. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1237. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1238. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1239. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1240. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1241. /*
  1242. * ... This is further complicated by the fact that some SiS96x south
  1243. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1244. * spotted a compatible north bridge to make sure.
  1245. * (pci_find_device doesn't work yet)
  1246. *
  1247. * We can also enable the sis96x bit in the discovery register..
  1248. */
  1249. #define SIS_DETECT_REGISTER 0x40
  1250. static void quirk_sis_503(struct pci_dev *dev)
  1251. {
  1252. u8 reg;
  1253. u16 devid;
  1254. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1255. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1256. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1257. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1258. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1259. return;
  1260. }
  1261. /*
  1262. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1263. * hand in case it has already been processed.
  1264. * (depends on link order, which is apparently not guaranteed)
  1265. */
  1266. dev->device = devid;
  1267. quirk_sis_96x_smbus(dev);
  1268. }
  1269. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1270. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1271. /*
  1272. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1273. * and MC97 modem controller are disabled when a second PCI soundcard is
  1274. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1275. * -- bjd
  1276. */
  1277. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1278. {
  1279. u8 val;
  1280. int asus_hides_ac97 = 0;
  1281. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1282. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1283. asus_hides_ac97 = 1;
  1284. }
  1285. if (!asus_hides_ac97)
  1286. return;
  1287. pci_read_config_byte(dev, 0x50, &val);
  1288. if (val & 0xc0) {
  1289. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1290. pci_read_config_byte(dev, 0x50, &val);
  1291. if (val & 0xc0)
  1292. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
  1293. val);
  1294. else
  1295. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1296. }
  1297. }
  1298. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1299. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1300. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1301. /*
  1302. * If we are using libata we can drive this chip properly but must
  1303. * do this early on to make the additional device appear during
  1304. * the PCI scanning.
  1305. */
  1306. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1307. {
  1308. u32 conf1, conf5, class;
  1309. u8 hdr;
  1310. /* Only poke fn 0 */
  1311. if (PCI_FUNC(pdev->devfn))
  1312. return;
  1313. pci_read_config_dword(pdev, 0x40, &conf1);
  1314. pci_read_config_dword(pdev, 0x80, &conf5);
  1315. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1316. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1317. switch (pdev->device) {
  1318. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1319. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1320. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1321. /* The controller should be in single function ahci mode */
  1322. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1323. break;
  1324. case PCI_DEVICE_ID_JMICRON_JMB365:
  1325. case PCI_DEVICE_ID_JMICRON_JMB366:
  1326. /* Redirect IDE second PATA port to the right spot */
  1327. conf5 |= (1 << 24);
  1328. /* Fall through */
  1329. case PCI_DEVICE_ID_JMICRON_JMB361:
  1330. case PCI_DEVICE_ID_JMICRON_JMB363:
  1331. case PCI_DEVICE_ID_JMICRON_JMB369:
  1332. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1333. /* Set the class codes correctly and then direct IDE 0 */
  1334. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1335. break;
  1336. case PCI_DEVICE_ID_JMICRON_JMB368:
  1337. /* The controller should be in single function IDE mode */
  1338. conf1 |= 0x00C00000; /* Set 22, 23 */
  1339. break;
  1340. }
  1341. pci_write_config_dword(pdev, 0x40, conf1);
  1342. pci_write_config_dword(pdev, 0x80, conf5);
  1343. /* Update pdev accordingly */
  1344. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1345. pdev->hdr_type = hdr & 0x7f;
  1346. pdev->multifunction = !!(hdr & 0x80);
  1347. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1348. pdev->class = class >> 8;
  1349. }
  1350. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1351. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1352. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1353. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1354. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1355. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1356. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1357. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1358. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1359. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1360. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1361. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1362. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1363. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1364. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1365. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1366. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1367. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1368. #endif
  1369. #ifdef CONFIG_X86_IO_APIC
  1370. static void quirk_alder_ioapic(struct pci_dev *pdev)
  1371. {
  1372. int i;
  1373. if ((pdev->class >> 8) != 0xff00)
  1374. return;
  1375. /* the first BAR is the location of the IO APIC...we must
  1376. * not touch this (and it's already covered by the fixmap), so
  1377. * forcibly insert it into the resource tree */
  1378. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1379. insert_resource(&iomem_resource, &pdev->resource[0]);
  1380. /* The next five BARs all seem to be rubbish, so just clean
  1381. * them out */
  1382. for (i = 1; i < 6; i++)
  1383. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1384. }
  1385. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1386. #endif
  1387. static void quirk_pcie_mch(struct pci_dev *pdev)
  1388. {
  1389. pci_msi_off(pdev);
  1390. pdev->no_msi = 1;
  1391. }
  1392. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1393. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1394. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1395. /*
  1396. * It's possible for the MSI to get corrupted if shpc and acpi
  1397. * are used together on certain PXH-based systems.
  1398. */
  1399. static void quirk_pcie_pxh(struct pci_dev *dev)
  1400. {
  1401. pci_msi_off(dev);
  1402. dev->no_msi = 1;
  1403. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1404. }
  1405. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1406. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1407. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1408. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1409. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1410. /*
  1411. * Some Intel PCI Express chipsets have trouble with downstream
  1412. * device power management.
  1413. */
  1414. static void quirk_intel_pcie_pm(struct pci_dev *dev)
  1415. {
  1416. pci_pm_d3_delay = 120;
  1417. dev->no_d1d2 = 1;
  1418. }
  1419. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1420. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1421. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1422. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1423. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1424. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1425. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1426. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1427. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1428. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1429. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1430. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1431. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1432. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1433. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1434. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1435. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1436. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1437. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1438. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1439. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1440. #ifdef CONFIG_X86_IO_APIC
  1441. /*
  1442. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1443. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1444. * that a PCI device's interrupt handler is installed on the boot interrupt
  1445. * line instead.
  1446. */
  1447. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1448. {
  1449. if (noioapicquirk || noioapicreroute)
  1450. return;
  1451. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1452. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1453. dev->vendor, dev->device);
  1454. }
  1455. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1456. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1457. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1458. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1459. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1460. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1461. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1462. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1463. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1464. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1465. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1466. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1467. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1468. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1469. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1470. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1471. /*
  1472. * On some chipsets we can disable the generation of legacy INTx boot
  1473. * interrupts.
  1474. */
  1475. /*
  1476. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1477. * 300641-004US, section 5.7.3.
  1478. */
  1479. #define INTEL_6300_IOAPIC_ABAR 0x40
  1480. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1481. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1482. {
  1483. u16 pci_config_word;
  1484. if (noioapicquirk)
  1485. return;
  1486. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1487. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1488. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1489. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1490. dev->vendor, dev->device);
  1491. }
  1492. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1493. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1494. /*
  1495. * disable boot interrupts on HT-1000
  1496. */
  1497. #define BC_HT1000_FEATURE_REG 0x64
  1498. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1499. #define BC_HT1000_MAP_IDX 0xC00
  1500. #define BC_HT1000_MAP_DATA 0xC01
  1501. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1502. {
  1503. u32 pci_config_dword;
  1504. u8 irq;
  1505. if (noioapicquirk)
  1506. return;
  1507. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1508. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1509. BC_HT1000_PIC_REGS_ENABLE);
  1510. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1511. outb(irq, BC_HT1000_MAP_IDX);
  1512. outb(0x00, BC_HT1000_MAP_DATA);
  1513. }
  1514. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1515. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1516. dev->vendor, dev->device);
  1517. }
  1518. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1519. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1520. /*
  1521. * disable boot interrupts on AMD and ATI chipsets
  1522. */
  1523. /*
  1524. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1525. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1526. * (due to an erratum).
  1527. */
  1528. #define AMD_813X_MISC 0x40
  1529. #define AMD_813X_NOIOAMODE (1<<0)
  1530. #define AMD_813X_REV_B1 0x12
  1531. #define AMD_813X_REV_B2 0x13
  1532. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1533. {
  1534. u32 pci_config_dword;
  1535. if (noioapicquirk)
  1536. return;
  1537. if ((dev->revision == AMD_813X_REV_B1) ||
  1538. (dev->revision == AMD_813X_REV_B2))
  1539. return;
  1540. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1541. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1542. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1543. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1544. dev->vendor, dev->device);
  1545. }
  1546. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1547. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1548. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1549. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1550. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1551. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1552. {
  1553. u16 pci_config_word;
  1554. if (noioapicquirk)
  1555. return;
  1556. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1557. if (!pci_config_word) {
  1558. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] already disabled\n",
  1559. dev->vendor, dev->device);
  1560. return;
  1561. }
  1562. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1563. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1564. dev->vendor, dev->device);
  1565. }
  1566. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1567. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1568. #endif /* CONFIG_X86_IO_APIC */
  1569. /*
  1570. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1571. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1572. * Re-allocate the region if needed...
  1573. */
  1574. static void quirk_tc86c001_ide(struct pci_dev *dev)
  1575. {
  1576. struct resource *r = &dev->resource[0];
  1577. if (r->start & 0x8) {
  1578. r->flags |= IORESOURCE_UNSET;
  1579. r->start = 0;
  1580. r->end = 0xf;
  1581. }
  1582. }
  1583. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1584. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1585. quirk_tc86c001_ide);
  1586. /*
  1587. * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
  1588. * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
  1589. * being read correctly if bit 7 of the base address is set.
  1590. * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
  1591. * Re-allocate the regions to a 256-byte boundary if necessary.
  1592. */
  1593. static void quirk_plx_pci9050(struct pci_dev *dev)
  1594. {
  1595. unsigned int bar;
  1596. /* Fixed in revision 2 (PCI 9052). */
  1597. if (dev->revision >= 2)
  1598. return;
  1599. for (bar = 0; bar <= 1; bar++)
  1600. if (pci_resource_len(dev, bar) == 0x80 &&
  1601. (pci_resource_start(dev, bar) & 0x80)) {
  1602. struct resource *r = &dev->resource[bar];
  1603. dev_info(&dev->dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
  1604. bar);
  1605. r->flags |= IORESOURCE_UNSET;
  1606. r->start = 0;
  1607. r->end = 0xff;
  1608. }
  1609. }
  1610. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1611. quirk_plx_pci9050);
  1612. /*
  1613. * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
  1614. * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
  1615. * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
  1616. * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
  1617. *
  1618. * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
  1619. * driver.
  1620. */
  1621. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
  1622. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
  1623. static void quirk_netmos(struct pci_dev *dev)
  1624. {
  1625. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1626. unsigned int num_serial = dev->subsystem_device & 0xf;
  1627. /*
  1628. * These Netmos parts are multiport serial devices with optional
  1629. * parallel ports. Even when parallel ports are present, they
  1630. * are identified as class SERIAL, which means the serial driver
  1631. * will claim them. To prevent this, mark them as class OTHER.
  1632. * These combo devices should be claimed by parport_serial.
  1633. *
  1634. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1635. * of parallel ports and <S> is the number of serial ports.
  1636. */
  1637. switch (dev->device) {
  1638. case PCI_DEVICE_ID_NETMOS_9835:
  1639. /* Well, this rule doesn't hold for the following 9835 device */
  1640. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1641. dev->subsystem_device == 0x0299)
  1642. return;
  1643. case PCI_DEVICE_ID_NETMOS_9735:
  1644. case PCI_DEVICE_ID_NETMOS_9745:
  1645. case PCI_DEVICE_ID_NETMOS_9845:
  1646. case PCI_DEVICE_ID_NETMOS_9855:
  1647. if (num_parallel) {
  1648. dev_info(&dev->dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
  1649. dev->device, num_parallel, num_serial);
  1650. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1651. (dev->class & 0xff);
  1652. }
  1653. }
  1654. }
  1655. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
  1656. PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
  1657. static void quirk_e100_interrupt(struct pci_dev *dev)
  1658. {
  1659. u16 command, pmcsr;
  1660. u8 __iomem *csr;
  1661. u8 cmd_hi;
  1662. switch (dev->device) {
  1663. /* PCI IDs taken from drivers/net/e100.c */
  1664. case 0x1029:
  1665. case 0x1030 ... 0x1034:
  1666. case 0x1038 ... 0x103E:
  1667. case 0x1050 ... 0x1057:
  1668. case 0x1059:
  1669. case 0x1064 ... 0x106B:
  1670. case 0x1091 ... 0x1095:
  1671. case 0x1209:
  1672. case 0x1229:
  1673. case 0x2449:
  1674. case 0x2459:
  1675. case 0x245D:
  1676. case 0x27DC:
  1677. break;
  1678. default:
  1679. return;
  1680. }
  1681. /*
  1682. * Some firmware hands off the e100 with interrupts enabled,
  1683. * which can cause a flood of interrupts if packets are
  1684. * received before the driver attaches to the device. So
  1685. * disable all e100 interrupts here. The driver will
  1686. * re-enable them when it's ready.
  1687. */
  1688. pci_read_config_word(dev, PCI_COMMAND, &command);
  1689. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1690. return;
  1691. /*
  1692. * Check that the device is in the D0 power state. If it's not,
  1693. * there is no point to look any further.
  1694. */
  1695. if (dev->pm_cap) {
  1696. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1697. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1698. return;
  1699. }
  1700. /* Convert from PCI bus to resource space. */
  1701. csr = ioremap(pci_resource_start(dev, 0), 8);
  1702. if (!csr) {
  1703. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1704. return;
  1705. }
  1706. cmd_hi = readb(csr + 3);
  1707. if (cmd_hi == 0) {
  1708. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; disabling\n");
  1709. writeb(1, csr + 3);
  1710. }
  1711. iounmap(csr);
  1712. }
  1713. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1714. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
  1715. /*
  1716. * The 82575 and 82598 may experience data corruption issues when transitioning
  1717. * out of L0S. To prevent this we need to disable L0S on the pci-e link
  1718. */
  1719. static void quirk_disable_aspm_l0s(struct pci_dev *dev)
  1720. {
  1721. dev_info(&dev->dev, "Disabling L0s\n");
  1722. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1723. }
  1724. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1725. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1726. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1727. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1728. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1729. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1730. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1731. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1732. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1733. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1734. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1735. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1736. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1737. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1738. static void fixup_rev1_53c810(struct pci_dev *dev)
  1739. {
  1740. /* rev 1 ncr53c810 chips don't set the class at all which means
  1741. * they don't get their resources remapped. Fix that here.
  1742. */
  1743. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1744. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1745. dev->class = PCI_CLASS_STORAGE_SCSI;
  1746. }
  1747. }
  1748. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1749. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1750. static void quirk_p64h2_1k_io(struct pci_dev *dev)
  1751. {
  1752. u16 en1k;
  1753. pci_read_config_word(dev, 0x40, &en1k);
  1754. if (en1k & 0x200) {
  1755. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1756. dev->io_window_1k = 1;
  1757. }
  1758. }
  1759. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1760. /* Under some circumstances, AER is not linked with extended capabilities.
  1761. * Force it to be linked by setting the corresponding control bit in the
  1762. * config space.
  1763. */
  1764. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1765. {
  1766. uint8_t b;
  1767. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1768. if (!(b & 0x20)) {
  1769. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1770. dev_info(&dev->dev, "Linking AER extended capability\n");
  1771. }
  1772. }
  1773. }
  1774. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1775. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1776. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1777. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1778. static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1779. {
  1780. /*
  1781. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1782. * which causes unspecified timing errors with a VT6212L on the PCI
  1783. * bus leading to USB2.0 packet loss.
  1784. *
  1785. * This quirk is only enabled if a second (on the external PCI bus)
  1786. * VT6212L is found -- the CX700 core itself also contains a USB
  1787. * host controller with the same PCI ID as the VT6212L.
  1788. */
  1789. /* Count VT6212L instances */
  1790. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  1791. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  1792. uint8_t b;
  1793. /* p should contain the first (internal) VT6212L -- see if we have
  1794. an external one by searching again */
  1795. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  1796. if (!p)
  1797. return;
  1798. pci_dev_put(p);
  1799. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1800. if (b & 0x40) {
  1801. /* Turn off PCI Bus Parking */
  1802. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1803. dev_info(&dev->dev, "Disabling VIA CX700 PCI parking\n");
  1804. }
  1805. }
  1806. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1807. if (b != 0) {
  1808. /* Turn off PCI Master read caching */
  1809. pci_write_config_byte(dev, 0x72, 0x0);
  1810. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1811. pci_write_config_byte(dev, 0x75, 0x1);
  1812. /* Disable "Read FIFO Timer" */
  1813. pci_write_config_byte(dev, 0x77, 0x0);
  1814. dev_info(&dev->dev, "Disabling VIA CX700 PCI caching\n");
  1815. }
  1816. }
  1817. }
  1818. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1819. /*
  1820. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1821. * VPD end tag will hang the device. This problem was initially
  1822. * observed when a vpd entry was created in sysfs
  1823. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1824. * will dump 32k of data. Reading a full 32k will cause an access
  1825. * beyond the VPD end tag causing the device to hang. Once the device
  1826. * is hung, the bnx2 driver will not be able to reset the device.
  1827. * We believe that it is legal to read beyond the end tag and
  1828. * therefore the solution is to limit the read/write length.
  1829. */
  1830. static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1831. {
  1832. /*
  1833. * Only disable the VPD capability for 5706, 5706S, 5708,
  1834. * 5708S and 5709 rev. A
  1835. */
  1836. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1837. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1838. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1839. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1840. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1841. (dev->revision & 0xf0) == 0x0)) {
  1842. if (dev->vpd)
  1843. dev->vpd->len = 0x80;
  1844. }
  1845. }
  1846. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1847. PCI_DEVICE_ID_NX2_5706,
  1848. quirk_brcm_570x_limit_vpd);
  1849. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1850. PCI_DEVICE_ID_NX2_5706S,
  1851. quirk_brcm_570x_limit_vpd);
  1852. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1853. PCI_DEVICE_ID_NX2_5708,
  1854. quirk_brcm_570x_limit_vpd);
  1855. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1856. PCI_DEVICE_ID_NX2_5708S,
  1857. quirk_brcm_570x_limit_vpd);
  1858. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1859. PCI_DEVICE_ID_NX2_5709,
  1860. quirk_brcm_570x_limit_vpd);
  1861. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1862. PCI_DEVICE_ID_NX2_5709S,
  1863. quirk_brcm_570x_limit_vpd);
  1864. static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
  1865. {
  1866. u32 rev;
  1867. pci_read_config_dword(dev, 0xf4, &rev);
  1868. /* Only CAP the MRRS if the device is a 5719 A0 */
  1869. if (rev == 0x05719000) {
  1870. int readrq = pcie_get_readrq(dev);
  1871. if (readrq > 2048)
  1872. pcie_set_readrq(dev, 2048);
  1873. }
  1874. }
  1875. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
  1876. PCI_DEVICE_ID_TIGON3_5719,
  1877. quirk_brcm_5719_limit_mrrs);
  1878. /* Originally in EDAC sources for i82875P:
  1879. * Intel tells BIOS developers to hide device 6 which
  1880. * configures the overflow device access containing
  1881. * the DRBs - this is where we expose device 6.
  1882. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  1883. */
  1884. static void quirk_unhide_mch_dev6(struct pci_dev *dev)
  1885. {
  1886. u8 reg;
  1887. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  1888. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  1889. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  1890. }
  1891. }
  1892. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  1893. quirk_unhide_mch_dev6);
  1894. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  1895. quirk_unhide_mch_dev6);
  1896. #ifdef CONFIG_TILEPRO
  1897. /*
  1898. * The Tilera TILEmpower tilepro platform needs to set the link speed
  1899. * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
  1900. * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
  1901. * capability register of the PEX8624 PCIe switch. The switch
  1902. * supports link speed auto negotiation, but falsely sets
  1903. * the link speed to 5GT/s.
  1904. */
  1905. static void quirk_tile_plx_gen1(struct pci_dev *dev)
  1906. {
  1907. if (tile_plx_gen1) {
  1908. pci_write_config_dword(dev, 0x98, 0x1);
  1909. mdelay(50);
  1910. }
  1911. }
  1912. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
  1913. #endif /* CONFIG_TILEPRO */
  1914. #ifdef CONFIG_PCI_MSI
  1915. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1916. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1917. * some other buses controlled by the chipset even if Linux is not
  1918. * aware of it. Instead of setting the flag on all buses in the
  1919. * machine, simply disable MSI globally.
  1920. */
  1921. static void quirk_disable_all_msi(struct pci_dev *dev)
  1922. {
  1923. pci_no_msi();
  1924. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1925. }
  1926. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1927. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1928. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1929. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1930. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1931. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  1932. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  1933. /* Disable MSI on chipsets that are known to not support it */
  1934. static void quirk_disable_msi(struct pci_dev *dev)
  1935. {
  1936. if (dev->subordinate) {
  1937. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  1938. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1939. }
  1940. }
  1941. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1942. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  1943. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  1944. /*
  1945. * The APC bridge device in AMD 780 family northbridges has some random
  1946. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  1947. * we use the possible vendor/device IDs of the host bridge for the
  1948. * declared quirk, and search for the APC bridge by slot number.
  1949. */
  1950. static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  1951. {
  1952. struct pci_dev *apc_bridge;
  1953. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  1954. if (apc_bridge) {
  1955. if (apc_bridge->device == 0x9602)
  1956. quirk_disable_msi(apc_bridge);
  1957. pci_dev_put(apc_bridge);
  1958. }
  1959. }
  1960. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  1961. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  1962. /* Go through the list of Hypertransport capabilities and
  1963. * return 1 if a HT MSI capability is found and enabled */
  1964. static int msi_ht_cap_enabled(struct pci_dev *dev)
  1965. {
  1966. int pos, ttl = 48;
  1967. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1968. while (pos && ttl--) {
  1969. u8 flags;
  1970. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1971. &flags) == 0) {
  1972. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  1973. flags & HT_MSI_FLAGS_ENABLE ?
  1974. "enabled" : "disabled");
  1975. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1976. }
  1977. pos = pci_find_next_ht_capability(dev, pos,
  1978. HT_CAPTYPE_MSI_MAPPING);
  1979. }
  1980. return 0;
  1981. }
  1982. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1983. static void quirk_msi_ht_cap(struct pci_dev *dev)
  1984. {
  1985. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1986. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  1987. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1988. }
  1989. }
  1990. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1991. quirk_msi_ht_cap);
  1992. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1993. * MSI are supported if the MSI capability set in any of these mappings.
  1994. */
  1995. static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1996. {
  1997. struct pci_dev *pdev;
  1998. if (!dev->subordinate)
  1999. return;
  2000. /* check HT MSI cap on this chipset and the root one.
  2001. * a single one having MSI is enough to be sure that MSI are supported.
  2002. */
  2003. pdev = pci_get_slot(dev->bus, 0);
  2004. if (!pdev)
  2005. return;
  2006. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  2007. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  2008. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2009. }
  2010. pci_dev_put(pdev);
  2011. }
  2012. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2013. quirk_nvidia_ck804_msi_ht_cap);
  2014. /* Force enable MSI mapping capability on HT bridges */
  2015. static void ht_enable_msi_mapping(struct pci_dev *dev)
  2016. {
  2017. int pos, ttl = 48;
  2018. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2019. while (pos && ttl--) {
  2020. u8 flags;
  2021. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2022. &flags) == 0) {
  2023. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  2024. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2025. flags | HT_MSI_FLAGS_ENABLE);
  2026. }
  2027. pos = pci_find_next_ht_capability(dev, pos,
  2028. HT_CAPTYPE_MSI_MAPPING);
  2029. }
  2030. }
  2031. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2032. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2033. ht_enable_msi_mapping);
  2034. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2035. ht_enable_msi_mapping);
  2036. /* The P5N32-SLI motherboards from Asus have a problem with msi
  2037. * for the MCP55 NIC. It is not yet determined whether the msi problem
  2038. * also affects other devices. As for now, turn off msi for this device.
  2039. */
  2040. static void nvenet_msi_disable(struct pci_dev *dev)
  2041. {
  2042. const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2043. if (board_name &&
  2044. (strstr(board_name, "P5N32-SLI PREMIUM") ||
  2045. strstr(board_name, "P5N32-E SLI"))) {
  2046. dev_info(&dev->dev, "Disabling msi for MCP55 NIC on P5N32-SLI\n");
  2047. dev->no_msi = 1;
  2048. }
  2049. }
  2050. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2051. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2052. nvenet_msi_disable);
  2053. /*
  2054. * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
  2055. * config register. This register controls the routing of legacy
  2056. * interrupts from devices that route through the MCP55. If this register
  2057. * is misprogrammed, interrupts are only sent to the BSP, unlike
  2058. * conventional systems where the IRQ is broadcast to all online CPUs. Not
  2059. * having this register set properly prevents kdump from booting up
  2060. * properly, so let's make sure that we have it set correctly.
  2061. * Note that this is an undocumented register.
  2062. */
  2063. static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2064. {
  2065. u32 cfg;
  2066. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2067. return;
  2068. pci_read_config_dword(dev, 0x74, &cfg);
  2069. if (cfg & ((1 << 2) | (1 << 15))) {
  2070. printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
  2071. cfg &= ~((1 << 2) | (1 << 15));
  2072. pci_write_config_dword(dev, 0x74, cfg);
  2073. }
  2074. }
  2075. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2076. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2077. nvbridge_check_legacy_irq_routing);
  2078. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2079. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2080. nvbridge_check_legacy_irq_routing);
  2081. static int ht_check_msi_mapping(struct pci_dev *dev)
  2082. {
  2083. int pos, ttl = 48;
  2084. int found = 0;
  2085. /* check if there is HT MSI cap or enabled on this device */
  2086. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2087. while (pos && ttl--) {
  2088. u8 flags;
  2089. if (found < 1)
  2090. found = 1;
  2091. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2092. &flags) == 0) {
  2093. if (flags & HT_MSI_FLAGS_ENABLE) {
  2094. if (found < 2) {
  2095. found = 2;
  2096. break;
  2097. }
  2098. }
  2099. }
  2100. pos = pci_find_next_ht_capability(dev, pos,
  2101. HT_CAPTYPE_MSI_MAPPING);
  2102. }
  2103. return found;
  2104. }
  2105. static int host_bridge_with_leaf(struct pci_dev *host_bridge)
  2106. {
  2107. struct pci_dev *dev;
  2108. int pos;
  2109. int i, dev_no;
  2110. int found = 0;
  2111. dev_no = host_bridge->devfn >> 3;
  2112. for (i = dev_no + 1; i < 0x20; i++) {
  2113. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2114. if (!dev)
  2115. continue;
  2116. /* found next host bridge ?*/
  2117. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2118. if (pos != 0) {
  2119. pci_dev_put(dev);
  2120. break;
  2121. }
  2122. if (ht_check_msi_mapping(dev)) {
  2123. found = 1;
  2124. pci_dev_put(dev);
  2125. break;
  2126. }
  2127. pci_dev_put(dev);
  2128. }
  2129. return found;
  2130. }
  2131. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2132. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2133. static int is_end_of_ht_chain(struct pci_dev *dev)
  2134. {
  2135. int pos, ctrl_off;
  2136. int end = 0;
  2137. u16 flags, ctrl;
  2138. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2139. if (!pos)
  2140. goto out;
  2141. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2142. ctrl_off = ((flags >> 10) & 1) ?
  2143. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2144. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2145. if (ctrl & (1 << 6))
  2146. end = 1;
  2147. out:
  2148. return end;
  2149. }
  2150. static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2151. {
  2152. struct pci_dev *host_bridge;
  2153. int pos;
  2154. int i, dev_no;
  2155. int found = 0;
  2156. dev_no = dev->devfn >> 3;
  2157. for (i = dev_no; i >= 0; i--) {
  2158. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2159. if (!host_bridge)
  2160. continue;
  2161. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2162. if (pos != 0) {
  2163. found = 1;
  2164. break;
  2165. }
  2166. pci_dev_put(host_bridge);
  2167. }
  2168. if (!found)
  2169. return;
  2170. /* don't enable end_device/host_bridge with leaf directly here */
  2171. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2172. host_bridge_with_leaf(host_bridge))
  2173. goto out;
  2174. /* root did that ! */
  2175. if (msi_ht_cap_enabled(host_bridge))
  2176. goto out;
  2177. ht_enable_msi_mapping(dev);
  2178. out:
  2179. pci_dev_put(host_bridge);
  2180. }
  2181. static void ht_disable_msi_mapping(struct pci_dev *dev)
  2182. {
  2183. int pos, ttl = 48;
  2184. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2185. while (pos && ttl--) {
  2186. u8 flags;
  2187. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2188. &flags) == 0) {
  2189. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2190. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2191. flags & ~HT_MSI_FLAGS_ENABLE);
  2192. }
  2193. pos = pci_find_next_ht_capability(dev, pos,
  2194. HT_CAPTYPE_MSI_MAPPING);
  2195. }
  2196. }
  2197. static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2198. {
  2199. struct pci_dev *host_bridge;
  2200. int pos;
  2201. int found;
  2202. if (!pci_msi_enabled())
  2203. return;
  2204. /* check if there is HT MSI cap or enabled on this device */
  2205. found = ht_check_msi_mapping(dev);
  2206. /* no HT MSI CAP */
  2207. if (found == 0)
  2208. return;
  2209. /*
  2210. * HT MSI mapping should be disabled on devices that are below
  2211. * a non-Hypertransport host bridge. Locate the host bridge...
  2212. */
  2213. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2214. if (host_bridge == NULL) {
  2215. dev_warn(&dev->dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2216. return;
  2217. }
  2218. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2219. if (pos != 0) {
  2220. /* Host bridge is to HT */
  2221. if (found == 1) {
  2222. /* it is not enabled, try to enable it */
  2223. if (all)
  2224. ht_enable_msi_mapping(dev);
  2225. else
  2226. nv_ht_enable_msi_mapping(dev);
  2227. }
  2228. goto out;
  2229. }
  2230. /* HT MSI is not enabled */
  2231. if (found == 1)
  2232. goto out;
  2233. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2234. ht_disable_msi_mapping(dev);
  2235. out:
  2236. pci_dev_put(host_bridge);
  2237. }
  2238. static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2239. {
  2240. return __nv_msi_ht_cap_quirk(dev, 1);
  2241. }
  2242. static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2243. {
  2244. return __nv_msi_ht_cap_quirk(dev, 0);
  2245. }
  2246. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2247. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2248. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2249. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2250. static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2251. {
  2252. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2253. }
  2254. static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2255. {
  2256. struct pci_dev *p;
  2257. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2258. * we need check PCI REVISION ID of SMBus controller to get SB700
  2259. * revision.
  2260. */
  2261. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2262. NULL);
  2263. if (!p)
  2264. return;
  2265. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2266. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2267. pci_dev_put(p);
  2268. }
  2269. static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
  2270. {
  2271. /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
  2272. if (dev->revision < 0x18) {
  2273. dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
  2274. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2275. }
  2276. }
  2277. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2278. PCI_DEVICE_ID_TIGON3_5780,
  2279. quirk_msi_intx_disable_bug);
  2280. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2281. PCI_DEVICE_ID_TIGON3_5780S,
  2282. quirk_msi_intx_disable_bug);
  2283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2284. PCI_DEVICE_ID_TIGON3_5714,
  2285. quirk_msi_intx_disable_bug);
  2286. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2287. PCI_DEVICE_ID_TIGON3_5714S,
  2288. quirk_msi_intx_disable_bug);
  2289. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2290. PCI_DEVICE_ID_TIGON3_5715,
  2291. quirk_msi_intx_disable_bug);
  2292. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2293. PCI_DEVICE_ID_TIGON3_5715S,
  2294. quirk_msi_intx_disable_bug);
  2295. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2296. quirk_msi_intx_disable_ati_bug);
  2297. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2298. quirk_msi_intx_disable_ati_bug);
  2299. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2300. quirk_msi_intx_disable_ati_bug);
  2301. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2302. quirk_msi_intx_disable_ati_bug);
  2303. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2304. quirk_msi_intx_disable_ati_bug);
  2305. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2306. quirk_msi_intx_disable_bug);
  2307. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2308. quirk_msi_intx_disable_bug);
  2309. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2310. quirk_msi_intx_disable_bug);
  2311. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
  2312. quirk_msi_intx_disable_bug);
  2313. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
  2314. quirk_msi_intx_disable_bug);
  2315. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
  2316. quirk_msi_intx_disable_bug);
  2317. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
  2318. quirk_msi_intx_disable_bug);
  2319. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
  2320. quirk_msi_intx_disable_bug);
  2321. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
  2322. quirk_msi_intx_disable_bug);
  2323. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
  2324. quirk_msi_intx_disable_qca_bug);
  2325. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
  2326. quirk_msi_intx_disable_qca_bug);
  2327. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
  2328. quirk_msi_intx_disable_qca_bug);
  2329. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
  2330. quirk_msi_intx_disable_qca_bug);
  2331. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
  2332. quirk_msi_intx_disable_qca_bug);
  2333. #endif /* CONFIG_PCI_MSI */
  2334. /* Allow manual resource allocation for PCI hotplug bridges
  2335. * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
  2336. * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
  2337. * kernel fails to allocate resources when hotplug device is
  2338. * inserted and PCI bus is rescanned.
  2339. */
  2340. static void quirk_hotplug_bridge(struct pci_dev *dev)
  2341. {
  2342. dev->is_hotplug_bridge = 1;
  2343. }
  2344. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2345. /*
  2346. * This is a quirk for the Ricoh MMC controller found as a part of
  2347. * some mulifunction chips.
  2348. * This is very similar and based on the ricoh_mmc driver written by
  2349. * Philip Langdale. Thank you for these magic sequences.
  2350. *
  2351. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2352. * and one or both of cardbus or firewire.
  2353. *
  2354. * It happens that they implement SD and MMC
  2355. * support as separate controllers (and PCI functions). The linux SDHCI
  2356. * driver supports MMC cards but the chip detects MMC cards in hardware
  2357. * and directs them to the MMC controller - so the SDHCI driver never sees
  2358. * them.
  2359. *
  2360. * To get around this, we must disable the useless MMC controller.
  2361. * At that point, the SDHCI controller will start seeing them
  2362. * It seems to be the case that the relevant PCI registers to deactivate the
  2363. * MMC controller live on PCI function 0, which might be the cardbus controller
  2364. * or the firewire controller, depending on the particular chip in question
  2365. *
  2366. * This has to be done early, because as soon as we disable the MMC controller
  2367. * other pci functions shift up one level, e.g. function #2 becomes function
  2368. * #1, and this will confuse the pci core.
  2369. */
  2370. #ifdef CONFIG_MMC_RICOH_MMC
  2371. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2372. {
  2373. /* disable via cardbus interface */
  2374. u8 write_enable;
  2375. u8 write_target;
  2376. u8 disable;
  2377. /* disable must be done via function #0 */
  2378. if (PCI_FUNC(dev->devfn))
  2379. return;
  2380. pci_read_config_byte(dev, 0xB7, &disable);
  2381. if (disable & 0x02)
  2382. return;
  2383. pci_read_config_byte(dev, 0x8E, &write_enable);
  2384. pci_write_config_byte(dev, 0x8E, 0xAA);
  2385. pci_read_config_byte(dev, 0x8D, &write_target);
  2386. pci_write_config_byte(dev, 0x8D, 0xB7);
  2387. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2388. pci_write_config_byte(dev, 0x8E, write_enable);
  2389. pci_write_config_byte(dev, 0x8D, write_target);
  2390. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2391. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2392. }
  2393. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2394. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2395. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2396. {
  2397. /* disable via firewire interface */
  2398. u8 write_enable;
  2399. u8 disable;
  2400. /* disable must be done via function #0 */
  2401. if (PCI_FUNC(dev->devfn))
  2402. return;
  2403. /*
  2404. * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
  2405. * certain types of SD/MMC cards. Lowering the SD base
  2406. * clock frequency from 200Mhz to 50Mhz fixes this issue.
  2407. *
  2408. * 0x150 - SD2.0 mode enable for changing base clock
  2409. * frequency to 50Mhz
  2410. * 0xe1 - Base clock frequency
  2411. * 0x32 - 50Mhz new clock frequency
  2412. * 0xf9 - Key register for 0x150
  2413. * 0xfc - key register for 0xe1
  2414. */
  2415. if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
  2416. dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
  2417. pci_write_config_byte(dev, 0xf9, 0xfc);
  2418. pci_write_config_byte(dev, 0x150, 0x10);
  2419. pci_write_config_byte(dev, 0xf9, 0x00);
  2420. pci_write_config_byte(dev, 0xfc, 0x01);
  2421. pci_write_config_byte(dev, 0xe1, 0x32);
  2422. pci_write_config_byte(dev, 0xfc, 0x00);
  2423. dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
  2424. }
  2425. pci_read_config_byte(dev, 0xCB, &disable);
  2426. if (disable & 0x02)
  2427. return;
  2428. pci_read_config_byte(dev, 0xCA, &write_enable);
  2429. pci_write_config_byte(dev, 0xCA, 0x57);
  2430. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2431. pci_write_config_byte(dev, 0xCA, write_enable);
  2432. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2433. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2434. }
  2435. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2436. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2437. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2438. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2439. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2440. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2441. #endif /*CONFIG_MMC_RICOH_MMC*/
  2442. #ifdef CONFIG_DMAR_TABLE
  2443. #define VTUNCERRMSK_REG 0x1ac
  2444. #define VTD_MSK_SPEC_ERRORS (1 << 31)
  2445. /*
  2446. * This is a quirk for masking vt-d spec defined errors to platform error
  2447. * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
  2448. * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
  2449. * on the RAS config settings of the platform) when a vt-d fault happens.
  2450. * The resulting SMI caused the system to hang.
  2451. *
  2452. * VT-d spec related errors are already handled by the VT-d OS code, so no
  2453. * need to report the same error through other channels.
  2454. */
  2455. static void vtd_mask_spec_errors(struct pci_dev *dev)
  2456. {
  2457. u32 word;
  2458. pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
  2459. pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
  2460. }
  2461. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
  2462. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
  2463. #endif
  2464. static void fixup_ti816x_class(struct pci_dev *dev)
  2465. {
  2466. /* TI 816x devices do not have class code set when in PCIe boot mode */
  2467. dev_info(&dev->dev, "Setting PCI class for 816x PCIe device\n");
  2468. dev->class = PCI_CLASS_MULTIMEDIA_VIDEO;
  2469. }
  2470. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
  2471. PCI_CLASS_NOT_DEFINED, 0, fixup_ti816x_class);
  2472. /* Some PCIe devices do not work reliably with the claimed maximum
  2473. * payload size supported.
  2474. */
  2475. static void fixup_mpss_256(struct pci_dev *dev)
  2476. {
  2477. dev->pcie_mpss = 1; /* 256 bytes */
  2478. }
  2479. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2480. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
  2481. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2482. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
  2483. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2484. PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
  2485. /* Intel 5000 and 5100 Memory controllers have an errata with read completion
  2486. * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
  2487. * Since there is no way of knowing what the PCIE MPS on each fabric will be
  2488. * until all of the devices are discovered and buses walked, read completion
  2489. * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
  2490. * it is possible to hotplug a device with MPS of 256B.
  2491. */
  2492. static void quirk_intel_mc_errata(struct pci_dev *dev)
  2493. {
  2494. int err;
  2495. u16 rcc;
  2496. if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
  2497. return;
  2498. /* Intel errata specifies bits to change but does not say what they are.
  2499. * Keeping them magical until such time as the registers and values can
  2500. * be explained.
  2501. */
  2502. err = pci_read_config_word(dev, 0x48, &rcc);
  2503. if (err) {
  2504. dev_err(&dev->dev, "Error attempting to read the read completion coalescing register\n");
  2505. return;
  2506. }
  2507. if (!(rcc & (1 << 10)))
  2508. return;
  2509. rcc &= ~(1 << 10);
  2510. err = pci_write_config_word(dev, 0x48, rcc);
  2511. if (err) {
  2512. dev_err(&dev->dev, "Error attempting to write the read completion coalescing register\n");
  2513. return;
  2514. }
  2515. pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
  2516. }
  2517. /* Intel 5000 series memory controllers and ports 2-7 */
  2518. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
  2519. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
  2520. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
  2521. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
  2522. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
  2523. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
  2524. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
  2525. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
  2526. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
  2527. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
  2528. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
  2529. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
  2530. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
  2531. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
  2532. /* Intel 5100 series memory controllers and ports 2-7 */
  2533. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
  2534. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
  2535. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
  2536. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
  2537. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
  2538. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
  2539. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
  2540. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
  2541. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
  2542. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
  2543. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
  2544. /*
  2545. * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
  2546. * work around this, query the size it should be configured to by the device and
  2547. * modify the resource end to correspond to this new size.
  2548. */
  2549. static void quirk_intel_ntb(struct pci_dev *dev)
  2550. {
  2551. int rc;
  2552. u8 val;
  2553. rc = pci_read_config_byte(dev, 0x00D0, &val);
  2554. if (rc)
  2555. return;
  2556. dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
  2557. rc = pci_read_config_byte(dev, 0x00D1, &val);
  2558. if (rc)
  2559. return;
  2560. dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
  2561. }
  2562. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
  2563. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
  2564. static ktime_t fixup_debug_start(struct pci_dev *dev,
  2565. void (*fn)(struct pci_dev *dev))
  2566. {
  2567. ktime_t calltime = ktime_set(0, 0);
  2568. dev_dbg(&dev->dev, "calling %pF\n", fn);
  2569. if (initcall_debug) {
  2570. pr_debug("calling %pF @ %i for %s\n",
  2571. fn, task_pid_nr(current), dev_name(&dev->dev));
  2572. calltime = ktime_get();
  2573. }
  2574. return calltime;
  2575. }
  2576. static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
  2577. void (*fn)(struct pci_dev *dev))
  2578. {
  2579. ktime_t delta, rettime;
  2580. unsigned long long duration;
  2581. if (initcall_debug) {
  2582. rettime = ktime_get();
  2583. delta = ktime_sub(rettime, calltime);
  2584. duration = (unsigned long long) ktime_to_ns(delta) >> 10;
  2585. pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
  2586. fn, duration, dev_name(&dev->dev));
  2587. }
  2588. }
  2589. /*
  2590. * Some BIOS implementations leave the Intel GPU interrupts enabled,
  2591. * even though no one is handling them (f.e. i915 driver is never loaded).
  2592. * Additionally the interrupt destination is not set up properly
  2593. * and the interrupt ends up -somewhere-.
  2594. *
  2595. * These spurious interrupts are "sticky" and the kernel disables
  2596. * the (shared) interrupt line after 100.000+ generated interrupts.
  2597. *
  2598. * Fix it by disabling the still enabled interrupts.
  2599. * This resolves crashes often seen on monitor unplug.
  2600. */
  2601. #define I915_DEIER_REG 0x4400c
  2602. static void disable_igfx_irq(struct pci_dev *dev)
  2603. {
  2604. void __iomem *regs = pci_iomap(dev, 0, 0);
  2605. if (regs == NULL) {
  2606. dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
  2607. return;
  2608. }
  2609. /* Check if any interrupt line is still enabled */
  2610. if (readl(regs + I915_DEIER_REG) != 0) {
  2611. dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
  2612. writel(0, regs + I915_DEIER_REG);
  2613. }
  2614. pci_iounmap(dev, regs);
  2615. }
  2616. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
  2617. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
  2618. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
  2619. /*
  2620. * PCI devices which are on Intel chips can skip the 10ms delay
  2621. * before entering D3 mode.
  2622. */
  2623. static void quirk_remove_d3_delay(struct pci_dev *dev)
  2624. {
  2625. dev->d3_delay = 0;
  2626. }
  2627. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
  2628. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
  2629. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
  2630. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
  2631. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
  2632. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
  2633. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
  2634. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
  2635. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
  2636. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
  2637. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
  2638. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
  2639. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
  2640. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
  2641. /*
  2642. * Some devices may pass our check in pci_intx_mask_supported if
  2643. * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
  2644. * support this feature.
  2645. */
  2646. static void quirk_broken_intx_masking(struct pci_dev *dev)
  2647. {
  2648. dev->broken_intx_masking = 1;
  2649. }
  2650. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, 0x0030,
  2651. quirk_broken_intx_masking);
  2652. DECLARE_PCI_FIXUP_HEADER(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
  2653. quirk_broken_intx_masking);
  2654. /*
  2655. * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
  2656. * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
  2657. *
  2658. * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
  2659. */
  2660. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_REALTEK, 0x8169,
  2661. quirk_broken_intx_masking);
  2662. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
  2663. quirk_broken_intx_masking);
  2664. #ifdef CONFIG_ACPI
  2665. /*
  2666. * Apple: Shutdown Cactus Ridge Thunderbolt controller.
  2667. *
  2668. * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
  2669. * shutdown before suspend. Otherwise the native host interface (NHI) will not
  2670. * be present after resume if a device was plugged in before suspend.
  2671. *
  2672. * The thunderbolt controller consists of a pcie switch with downstream
  2673. * bridges leading to the NHI and to the tunnel pci bridges.
  2674. *
  2675. * This quirk cuts power to the whole chip. Therefore we have to apply it
  2676. * during suspend_noirq of the upstream bridge.
  2677. *
  2678. * Power is automagically restored before resume. No action is needed.
  2679. */
  2680. static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
  2681. {
  2682. acpi_handle bridge, SXIO, SXFP, SXLV;
  2683. if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
  2684. return;
  2685. if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
  2686. return;
  2687. bridge = ACPI_HANDLE(&dev->dev);
  2688. if (!bridge)
  2689. return;
  2690. /*
  2691. * SXIO and SXLV are present only on machines requiring this quirk.
  2692. * TB bridges in external devices might have the same device id as those
  2693. * on the host, but they will not have the associated ACPI methods. This
  2694. * implicitly checks that we are at the right bridge.
  2695. */
  2696. if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
  2697. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
  2698. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
  2699. return;
  2700. dev_info(&dev->dev, "quirk: cutting power to thunderbolt controller...\n");
  2701. /* magic sequence */
  2702. acpi_execute_simple_method(SXIO, NULL, 1);
  2703. acpi_execute_simple_method(SXFP, NULL, 0);
  2704. msleep(300);
  2705. acpi_execute_simple_method(SXLV, NULL, 0);
  2706. acpi_execute_simple_method(SXIO, NULL, 0);
  2707. acpi_execute_simple_method(SXLV, NULL, 0);
  2708. }
  2709. DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL, 0x1547,
  2710. quirk_apple_poweroff_thunderbolt);
  2711. /*
  2712. * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
  2713. *
  2714. * During suspend the thunderbolt controller is reset and all pci
  2715. * tunnels are lost. The NHI driver will try to reestablish all tunnels
  2716. * during resume. We have to manually wait for the NHI since there is
  2717. * no parent child relationship between the NHI and the tunneled
  2718. * bridges.
  2719. */
  2720. static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
  2721. {
  2722. struct pci_dev *sibling = NULL;
  2723. struct pci_dev *nhi = NULL;
  2724. if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
  2725. return;
  2726. if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
  2727. return;
  2728. /*
  2729. * Find the NHI and confirm that we are a bridge on the tb host
  2730. * controller and not on a tb endpoint.
  2731. */
  2732. sibling = pci_get_slot(dev->bus, 0x0);
  2733. if (sibling == dev)
  2734. goto out; /* we are the downstream bridge to the NHI */
  2735. if (!sibling || !sibling->subordinate)
  2736. goto out;
  2737. nhi = pci_get_slot(sibling->subordinate, 0x0);
  2738. if (!nhi)
  2739. goto out;
  2740. if (nhi->vendor != PCI_VENDOR_ID_INTEL
  2741. || (nhi->device != 0x1547 && nhi->device != 0x156c)
  2742. || nhi->subsystem_vendor != 0x2222
  2743. || nhi->subsystem_device != 0x1111)
  2744. goto out;
  2745. dev_info(&dev->dev, "quirk: wating for thunderbolt to reestablish pci tunnels...\n");
  2746. device_pm_wait_for_dev(&dev->dev, &nhi->dev);
  2747. out:
  2748. pci_dev_put(nhi);
  2749. pci_dev_put(sibling);
  2750. }
  2751. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x1547,
  2752. quirk_apple_wait_for_thunderbolt);
  2753. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x156d,
  2754. quirk_apple_wait_for_thunderbolt);
  2755. #endif
  2756. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  2757. struct pci_fixup *end)
  2758. {
  2759. ktime_t calltime;
  2760. for (; f < end; f++)
  2761. if ((f->class == (u32) (dev->class >> f->class_shift) ||
  2762. f->class == (u32) PCI_ANY_ID) &&
  2763. (f->vendor == dev->vendor ||
  2764. f->vendor == (u16) PCI_ANY_ID) &&
  2765. (f->device == dev->device ||
  2766. f->device == (u16) PCI_ANY_ID)) {
  2767. calltime = fixup_debug_start(dev, f->hook);
  2768. f->hook(dev);
  2769. fixup_debug_report(dev, calltime, f->hook);
  2770. }
  2771. }
  2772. extern struct pci_fixup __start_pci_fixups_early[];
  2773. extern struct pci_fixup __end_pci_fixups_early[];
  2774. extern struct pci_fixup __start_pci_fixups_header[];
  2775. extern struct pci_fixup __end_pci_fixups_header[];
  2776. extern struct pci_fixup __start_pci_fixups_final[];
  2777. extern struct pci_fixup __end_pci_fixups_final[];
  2778. extern struct pci_fixup __start_pci_fixups_enable[];
  2779. extern struct pci_fixup __end_pci_fixups_enable[];
  2780. extern struct pci_fixup __start_pci_fixups_resume[];
  2781. extern struct pci_fixup __end_pci_fixups_resume[];
  2782. extern struct pci_fixup __start_pci_fixups_resume_early[];
  2783. extern struct pci_fixup __end_pci_fixups_resume_early[];
  2784. extern struct pci_fixup __start_pci_fixups_suspend[];
  2785. extern struct pci_fixup __end_pci_fixups_suspend[];
  2786. extern struct pci_fixup __start_pci_fixups_suspend_late[];
  2787. extern struct pci_fixup __end_pci_fixups_suspend_late[];
  2788. static bool pci_apply_fixup_final_quirks;
  2789. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  2790. {
  2791. struct pci_fixup *start, *end;
  2792. switch (pass) {
  2793. case pci_fixup_early:
  2794. start = __start_pci_fixups_early;
  2795. end = __end_pci_fixups_early;
  2796. break;
  2797. case pci_fixup_header:
  2798. start = __start_pci_fixups_header;
  2799. end = __end_pci_fixups_header;
  2800. break;
  2801. case pci_fixup_final:
  2802. if (!pci_apply_fixup_final_quirks)
  2803. return;
  2804. start = __start_pci_fixups_final;
  2805. end = __end_pci_fixups_final;
  2806. break;
  2807. case pci_fixup_enable:
  2808. start = __start_pci_fixups_enable;
  2809. end = __end_pci_fixups_enable;
  2810. break;
  2811. case pci_fixup_resume:
  2812. start = __start_pci_fixups_resume;
  2813. end = __end_pci_fixups_resume;
  2814. break;
  2815. case pci_fixup_resume_early:
  2816. start = __start_pci_fixups_resume_early;
  2817. end = __end_pci_fixups_resume_early;
  2818. break;
  2819. case pci_fixup_suspend:
  2820. start = __start_pci_fixups_suspend;
  2821. end = __end_pci_fixups_suspend;
  2822. break;
  2823. case pci_fixup_suspend_late:
  2824. start = __start_pci_fixups_suspend_late;
  2825. end = __end_pci_fixups_suspend_late;
  2826. break;
  2827. default:
  2828. /* stupid compiler warning, you would think with an enum... */
  2829. return;
  2830. }
  2831. pci_do_fixups(dev, start, end);
  2832. }
  2833. EXPORT_SYMBOL(pci_fixup_device);
  2834. static int __init pci_apply_final_quirks(void)
  2835. {
  2836. struct pci_dev *dev = NULL;
  2837. u8 cls = 0;
  2838. u8 tmp;
  2839. if (pci_cache_line_size)
  2840. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  2841. pci_cache_line_size << 2);
  2842. pci_apply_fixup_final_quirks = true;
  2843. for_each_pci_dev(dev) {
  2844. pci_fixup_device(pci_fixup_final, dev);
  2845. /*
  2846. * If arch hasn't set it explicitly yet, use the CLS
  2847. * value shared by all PCI devices. If there's a
  2848. * mismatch, fall back to the default value.
  2849. */
  2850. if (!pci_cache_line_size) {
  2851. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  2852. if (!cls)
  2853. cls = tmp;
  2854. if (!tmp || cls == tmp)
  2855. continue;
  2856. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
  2857. cls << 2, tmp << 2,
  2858. pci_dfl_cache_line_size << 2);
  2859. pci_cache_line_size = pci_dfl_cache_line_size;
  2860. }
  2861. }
  2862. if (!pci_cache_line_size) {
  2863. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  2864. cls << 2, pci_dfl_cache_line_size << 2);
  2865. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  2866. }
  2867. return 0;
  2868. }
  2869. fs_initcall_sync(pci_apply_final_quirks);
  2870. /*
  2871. * Followings are device-specific reset methods which can be used to
  2872. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  2873. * not available.
  2874. */
  2875. static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
  2876. {
  2877. int pos;
  2878. /* only implement PCI_CLASS_SERIAL_USB at present */
  2879. if (dev->class == PCI_CLASS_SERIAL_USB) {
  2880. pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
  2881. if (!pos)
  2882. return -ENOTTY;
  2883. if (probe)
  2884. return 0;
  2885. pci_write_config_byte(dev, pos + 0x4, 1);
  2886. msleep(100);
  2887. return 0;
  2888. } else {
  2889. return -ENOTTY;
  2890. }
  2891. }
  2892. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  2893. {
  2894. /*
  2895. * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
  2896. *
  2897. * The 82599 supports FLR on VFs, but FLR support is reported only
  2898. * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
  2899. * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
  2900. */
  2901. if (probe)
  2902. return 0;
  2903. if (!pci_wait_for_pending_transaction(dev))
  2904. dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
  2905. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  2906. msleep(100);
  2907. return 0;
  2908. }
  2909. #include "../gpu/drm/i915/i915_reg.h"
  2910. #define MSG_CTL 0x45010
  2911. #define NSDE_PWR_STATE 0xd0100
  2912. #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
  2913. static int reset_ivb_igd(struct pci_dev *dev, int probe)
  2914. {
  2915. void __iomem *mmio_base;
  2916. unsigned long timeout;
  2917. u32 val;
  2918. if (probe)
  2919. return 0;
  2920. mmio_base = pci_iomap(dev, 0, 0);
  2921. if (!mmio_base)
  2922. return -ENOMEM;
  2923. iowrite32(0x00000002, mmio_base + MSG_CTL);
  2924. /*
  2925. * Clobbering SOUTH_CHICKEN2 register is fine only if the next
  2926. * driver loaded sets the right bits. However, this's a reset and
  2927. * the bits have been set by i915 previously, so we clobber
  2928. * SOUTH_CHICKEN2 register directly here.
  2929. */
  2930. iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
  2931. val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
  2932. iowrite32(val, mmio_base + PCH_PP_CONTROL);
  2933. timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
  2934. do {
  2935. val = ioread32(mmio_base + PCH_PP_STATUS);
  2936. if ((val & 0xb0000000) == 0)
  2937. goto reset_complete;
  2938. msleep(10);
  2939. } while (time_before(jiffies, timeout));
  2940. dev_warn(&dev->dev, "timeout during reset\n");
  2941. reset_complete:
  2942. iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
  2943. pci_iounmap(dev, mmio_base);
  2944. return 0;
  2945. }
  2946. /*
  2947. * Device-specific reset method for Chelsio T4-based adapters.
  2948. */
  2949. static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
  2950. {
  2951. u16 old_command;
  2952. u16 msix_flags;
  2953. /*
  2954. * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
  2955. * that we have no device-specific reset method.
  2956. */
  2957. if ((dev->device & 0xf000) != 0x4000)
  2958. return -ENOTTY;
  2959. /*
  2960. * If this is the "probe" phase, return 0 indicating that we can
  2961. * reset this device.
  2962. */
  2963. if (probe)
  2964. return 0;
  2965. /*
  2966. * T4 can wedge if there are DMAs in flight within the chip and Bus
  2967. * Master has been disabled. We need to have it on till the Function
  2968. * Level Reset completes. (BUS_MASTER is disabled in
  2969. * pci_reset_function()).
  2970. */
  2971. pci_read_config_word(dev, PCI_COMMAND, &old_command);
  2972. pci_write_config_word(dev, PCI_COMMAND,
  2973. old_command | PCI_COMMAND_MASTER);
  2974. /*
  2975. * Perform the actual device function reset, saving and restoring
  2976. * configuration information around the reset.
  2977. */
  2978. pci_save_state(dev);
  2979. /*
  2980. * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
  2981. * are disabled when an MSI-X interrupt message needs to be delivered.
  2982. * So we briefly re-enable MSI-X interrupts for the duration of the
  2983. * FLR. The pci_restore_state() below will restore the original
  2984. * MSI-X state.
  2985. */
  2986. pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
  2987. if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
  2988. pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
  2989. msix_flags |
  2990. PCI_MSIX_FLAGS_ENABLE |
  2991. PCI_MSIX_FLAGS_MASKALL);
  2992. /*
  2993. * Start of pcie_flr() code sequence. This reset code is a copy of
  2994. * the guts of pcie_flr() because that's not an exported function.
  2995. */
  2996. if (!pci_wait_for_pending_transaction(dev))
  2997. dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
  2998. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  2999. msleep(100);
  3000. /*
  3001. * End of pcie_flr() code sequence.
  3002. */
  3003. /*
  3004. * Restore the configuration information (BAR values, etc.) including
  3005. * the original PCI Configuration Space Command word, and return
  3006. * success.
  3007. */
  3008. pci_restore_state(dev);
  3009. pci_write_config_word(dev, PCI_COMMAND, old_command);
  3010. return 0;
  3011. }
  3012. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  3013. #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
  3014. #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
  3015. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  3016. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  3017. reset_intel_82599_sfp_virtfn },
  3018. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
  3019. reset_ivb_igd },
  3020. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
  3021. reset_ivb_igd },
  3022. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  3023. reset_intel_generic_dev },
  3024. { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3025. reset_chelsio_generic_dev },
  3026. { 0 }
  3027. };
  3028. /*
  3029. * These device-specific reset methods are here rather than in a driver
  3030. * because when a host assigns a device to a guest VM, the host may need
  3031. * to reset the device but probably doesn't have a driver for it.
  3032. */
  3033. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  3034. {
  3035. const struct pci_dev_reset_methods *i;
  3036. for (i = pci_dev_reset_methods; i->reset; i++) {
  3037. if ((i->vendor == dev->vendor ||
  3038. i->vendor == (u16)PCI_ANY_ID) &&
  3039. (i->device == dev->device ||
  3040. i->device == (u16)PCI_ANY_ID))
  3041. return i->reset(dev, probe);
  3042. }
  3043. return -ENOTTY;
  3044. }
  3045. static void quirk_dma_func0_alias(struct pci_dev *dev)
  3046. {
  3047. if (PCI_FUNC(dev->devfn) != 0) {
  3048. dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 0);
  3049. dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
  3050. }
  3051. }
  3052. /*
  3053. * https://bugzilla.redhat.com/show_bug.cgi?id=605888
  3054. *
  3055. * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
  3056. */
  3057. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
  3058. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
  3059. static void quirk_dma_func1_alias(struct pci_dev *dev)
  3060. {
  3061. if (PCI_FUNC(dev->devfn) != 1) {
  3062. dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 1);
  3063. dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
  3064. }
  3065. }
  3066. /*
  3067. * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
  3068. * SKUs function 1 is present and is a legacy IDE controller, in other
  3069. * SKUs this function is not present, making this a ghost requester.
  3070. * https://bugzilla.kernel.org/show_bug.cgi?id=42679
  3071. */
  3072. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
  3073. quirk_dma_func1_alias);
  3074. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
  3075. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
  3076. quirk_dma_func1_alias);
  3077. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
  3078. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
  3079. quirk_dma_func1_alias);
  3080. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
  3081. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
  3082. quirk_dma_func1_alias);
  3083. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
  3084. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
  3085. quirk_dma_func1_alias);
  3086. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
  3087. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
  3088. quirk_dma_func1_alias);
  3089. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
  3090. quirk_dma_func1_alias);
  3091. /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
  3092. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
  3093. PCI_DEVICE_ID_JMICRON_JMB388_ESD,
  3094. quirk_dma_func1_alias);
  3095. /*
  3096. * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
  3097. * using the wrong DMA alias for the device. Some of these devices can be
  3098. * used as either forward or reverse bridges, so we need to test whether the
  3099. * device is operating in the correct mode. We could probably apply this
  3100. * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
  3101. * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
  3102. * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
  3103. */
  3104. static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
  3105. {
  3106. if (!pci_is_root_bus(pdev->bus) &&
  3107. pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  3108. !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
  3109. pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
  3110. pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
  3111. }
  3112. /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
  3113. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
  3114. quirk_use_pcie_bridge_dma_alias);
  3115. /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
  3116. DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
  3117. /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
  3118. DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
  3119. /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
  3120. DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
  3121. /*
  3122. * AMD has indicated that the devices below do not support peer-to-peer
  3123. * in any system where they are found in the southbridge with an AMD
  3124. * IOMMU in the system. Multifunction devices that do not support
  3125. * peer-to-peer between functions can claim to support a subset of ACS.
  3126. * Such devices effectively enable request redirect (RR) and completion
  3127. * redirect (CR) since all transactions are redirected to the upstream
  3128. * root complex.
  3129. *
  3130. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
  3131. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
  3132. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
  3133. *
  3134. * 1002:4385 SBx00 SMBus Controller
  3135. * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
  3136. * 1002:4383 SBx00 Azalia (Intel HDA)
  3137. * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
  3138. * 1002:4384 SBx00 PCI to PCI Bridge
  3139. * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
  3140. *
  3141. * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
  3142. *
  3143. * 1022:780f [AMD] FCH PCI Bridge
  3144. * 1022:7809 [AMD] FCH USB OHCI Controller
  3145. */
  3146. static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
  3147. {
  3148. #ifdef CONFIG_ACPI
  3149. struct acpi_table_header *header = NULL;
  3150. acpi_status status;
  3151. /* Targeting multifunction devices on the SB (appears on root bus) */
  3152. if (!dev->multifunction || !pci_is_root_bus(dev->bus))
  3153. return -ENODEV;
  3154. /* The IVRS table describes the AMD IOMMU */
  3155. status = acpi_get_table("IVRS", 0, &header);
  3156. if (ACPI_FAILURE(status))
  3157. return -ENODEV;
  3158. /* Filter out flags not applicable to multifunction */
  3159. acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
  3160. return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
  3161. #else
  3162. return -ENODEV;
  3163. #endif
  3164. }
  3165. /*
  3166. * Many Intel PCH root ports do provide ACS-like features to disable peer
  3167. * transactions and validate bus numbers in requests, but do not provide an
  3168. * actual PCIe ACS capability. This is the list of device IDs known to fall
  3169. * into that category as provided by Intel in Red Hat bugzilla 1037684.
  3170. */
  3171. static const u16 pci_quirk_intel_pch_acs_ids[] = {
  3172. /* Ibexpeak PCH */
  3173. 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
  3174. 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
  3175. /* Cougarpoint PCH */
  3176. 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
  3177. 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
  3178. /* Pantherpoint PCH */
  3179. 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
  3180. 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
  3181. /* Lynxpoint-H PCH */
  3182. 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
  3183. 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
  3184. /* Lynxpoint-LP PCH */
  3185. 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
  3186. 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
  3187. /* Wildcat PCH */
  3188. 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
  3189. 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
  3190. /* Patsburg (X79) PCH */
  3191. 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
  3192. };
  3193. static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
  3194. {
  3195. int i;
  3196. /* Filter out a few obvious non-matches first */
  3197. if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
  3198. return false;
  3199. for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
  3200. if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
  3201. return true;
  3202. return false;
  3203. }
  3204. #define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
  3205. static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
  3206. {
  3207. u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
  3208. INTEL_PCH_ACS_FLAGS : 0;
  3209. if (!pci_quirk_intel_pch_acs_match(dev))
  3210. return -ENOTTY;
  3211. return acs_flags & ~flags ? 0 : 1;
  3212. }
  3213. static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
  3214. {
  3215. /*
  3216. * SV, TB, and UF are not relevant to multifunction endpoints.
  3217. *
  3218. * Multifunction devices are only required to implement RR, CR, and DT
  3219. * in their ACS capability if they support peer-to-peer transactions.
  3220. * Devices matching this quirk have been verified by the vendor to not
  3221. * perform peer-to-peer with other functions, allowing us to mask out
  3222. * these bits as if they were unimplemented in the ACS capability.
  3223. */
  3224. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
  3225. PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
  3226. return acs_flags ? 0 : 1;
  3227. }
  3228. static const struct pci_dev_acs_enabled {
  3229. u16 vendor;
  3230. u16 device;
  3231. int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
  3232. } pci_dev_acs_enabled[] = {
  3233. { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
  3234. { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
  3235. { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
  3236. { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
  3237. { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
  3238. { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
  3239. { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
  3240. { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
  3241. { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
  3242. { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
  3243. { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
  3244. { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
  3245. { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
  3246. { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
  3247. { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
  3248. { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
  3249. { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
  3250. { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
  3251. { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
  3252. { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
  3253. { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
  3254. { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
  3255. { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
  3256. { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
  3257. { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
  3258. { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
  3259. { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
  3260. { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
  3261. { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
  3262. { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
  3263. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
  3264. { 0 }
  3265. };
  3266. int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
  3267. {
  3268. const struct pci_dev_acs_enabled *i;
  3269. int ret;
  3270. /*
  3271. * Allow devices that do not expose standard PCIe ACS capabilities
  3272. * or control to indicate their support here. Multi-function express
  3273. * devices which do not allow internal peer-to-peer between functions,
  3274. * but do not implement PCIe ACS may wish to return true here.
  3275. */
  3276. for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
  3277. if ((i->vendor == dev->vendor ||
  3278. i->vendor == (u16)PCI_ANY_ID) &&
  3279. (i->device == dev->device ||
  3280. i->device == (u16)PCI_ANY_ID)) {
  3281. ret = i->acs_enabled(dev, acs_flags);
  3282. if (ret >= 0)
  3283. return ret;
  3284. }
  3285. }
  3286. return -ENOTTY;
  3287. }
  3288. /* Config space offset of Root Complex Base Address register */
  3289. #define INTEL_LPC_RCBA_REG 0xf0
  3290. /* 31:14 RCBA address */
  3291. #define INTEL_LPC_RCBA_MASK 0xffffc000
  3292. /* RCBA Enable */
  3293. #define INTEL_LPC_RCBA_ENABLE (1 << 0)
  3294. /* Backbone Scratch Pad Register */
  3295. #define INTEL_BSPR_REG 0x1104
  3296. /* Backbone Peer Non-Posted Disable */
  3297. #define INTEL_BSPR_REG_BPNPD (1 << 8)
  3298. /* Backbone Peer Posted Disable */
  3299. #define INTEL_BSPR_REG_BPPD (1 << 9)
  3300. /* Upstream Peer Decode Configuration Register */
  3301. #define INTEL_UPDCR_REG 0x1114
  3302. /* 5:0 Peer Decode Enable bits */
  3303. #define INTEL_UPDCR_REG_MASK 0x3f
  3304. static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
  3305. {
  3306. u32 rcba, bspr, updcr;
  3307. void __iomem *rcba_mem;
  3308. /*
  3309. * Read the RCBA register from the LPC (D31:F0). PCH root ports
  3310. * are D28:F* and therefore get probed before LPC, thus we can't
  3311. * use pci_get_slot/pci_read_config_dword here.
  3312. */
  3313. pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
  3314. INTEL_LPC_RCBA_REG, &rcba);
  3315. if (!(rcba & INTEL_LPC_RCBA_ENABLE))
  3316. return -EINVAL;
  3317. rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
  3318. PAGE_ALIGN(INTEL_UPDCR_REG));
  3319. if (!rcba_mem)
  3320. return -ENOMEM;
  3321. /*
  3322. * The BSPR can disallow peer cycles, but it's set by soft strap and
  3323. * therefore read-only. If both posted and non-posted peer cycles are
  3324. * disallowed, we're ok. If either are allowed, then we need to use
  3325. * the UPDCR to disable peer decodes for each port. This provides the
  3326. * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
  3327. */
  3328. bspr = readl(rcba_mem + INTEL_BSPR_REG);
  3329. bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
  3330. if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
  3331. updcr = readl(rcba_mem + INTEL_UPDCR_REG);
  3332. if (updcr & INTEL_UPDCR_REG_MASK) {
  3333. dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
  3334. updcr &= ~INTEL_UPDCR_REG_MASK;
  3335. writel(updcr, rcba_mem + INTEL_UPDCR_REG);
  3336. }
  3337. }
  3338. iounmap(rcba_mem);
  3339. return 0;
  3340. }
  3341. /* Miscellaneous Port Configuration register */
  3342. #define INTEL_MPC_REG 0xd8
  3343. /* MPC: Invalid Receive Bus Number Check Enable */
  3344. #define INTEL_MPC_REG_IRBNCE (1 << 26)
  3345. static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
  3346. {
  3347. u32 mpc;
  3348. /*
  3349. * When enabled, the IRBNCE bit of the MPC register enables the
  3350. * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
  3351. * ensures that requester IDs fall within the bus number range
  3352. * of the bridge. Enable if not already.
  3353. */
  3354. pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
  3355. if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
  3356. dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
  3357. mpc |= INTEL_MPC_REG_IRBNCE;
  3358. pci_write_config_word(dev, INTEL_MPC_REG, mpc);
  3359. }
  3360. }
  3361. static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
  3362. {
  3363. if (!pci_quirk_intel_pch_acs_match(dev))
  3364. return -ENOTTY;
  3365. if (pci_quirk_enable_intel_lpc_acs(dev)) {
  3366. dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
  3367. return 0;
  3368. }
  3369. pci_quirk_enable_intel_rp_mpc_acs(dev);
  3370. dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
  3371. dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
  3372. return 0;
  3373. }
  3374. static const struct pci_dev_enable_acs {
  3375. u16 vendor;
  3376. u16 device;
  3377. int (*enable_acs)(struct pci_dev *dev);
  3378. } pci_dev_enable_acs[] = {
  3379. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
  3380. { 0 }
  3381. };
  3382. void pci_dev_specific_enable_acs(struct pci_dev *dev)
  3383. {
  3384. const struct pci_dev_enable_acs *i;
  3385. int ret;
  3386. for (i = pci_dev_enable_acs; i->enable_acs; i++) {
  3387. if ((i->vendor == dev->vendor ||
  3388. i->vendor == (u16)PCI_ANY_ID) &&
  3389. (i->device == dev->device ||
  3390. i->device == (u16)PCI_ANY_ID)) {
  3391. ret = i->enable_acs(dev);
  3392. if (ret >= 0)
  3393. return;
  3394. }
  3395. }
  3396. }