def.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL8821AE_DEF_H__
  26. #define __RTL8821AE_DEF_H__
  27. /*--------------------------Define -------------------------------------------*/
  28. #define USE_SPECIFIC_FW_TO_SUPPORT_WOWLAN 1
  29. /* BIT 7 HT Rate*/
  30. /*TxHT = 0*/
  31. #define MGN_1M 0x02
  32. #define MGN_2M 0x04
  33. #define MGN_5_5M 0x0b
  34. #define MGN_11M 0x16
  35. #define MGN_6M 0x0c
  36. #define MGN_9M 0x12
  37. #define MGN_12M 0x18
  38. #define MGN_18M 0x24
  39. #define MGN_24M 0x30
  40. #define MGN_36M 0x48
  41. #define MGN_48M 0x60
  42. #define MGN_54M 0x6c
  43. /* TxHT = 1 */
  44. #define MGN_MCS0 0x80
  45. #define MGN_MCS1 0x81
  46. #define MGN_MCS2 0x82
  47. #define MGN_MCS3 0x83
  48. #define MGN_MCS4 0x84
  49. #define MGN_MCS5 0x85
  50. #define MGN_MCS6 0x86
  51. #define MGN_MCS7 0x87
  52. #define MGN_MCS8 0x88
  53. #define MGN_MCS9 0x89
  54. #define MGN_MCS10 0x8a
  55. #define MGN_MCS11 0x8b
  56. #define MGN_MCS12 0x8c
  57. #define MGN_MCS13 0x8d
  58. #define MGN_MCS14 0x8e
  59. #define MGN_MCS15 0x8f
  60. /* VHT rate */
  61. #define MGN_VHT1SS_MCS0 0x90
  62. #define MGN_VHT1SS_MCS1 0x91
  63. #define MGN_VHT1SS_MCS2 0x92
  64. #define MGN_VHT1SS_MCS3 0x93
  65. #define MGN_VHT1SS_MCS4 0x94
  66. #define MGN_VHT1SS_MCS5 0x95
  67. #define MGN_VHT1SS_MCS6 0x96
  68. #define MGN_VHT1SS_MCS7 0x97
  69. #define MGN_VHT1SS_MCS8 0x98
  70. #define MGN_VHT1SS_MCS9 0x99
  71. #define MGN_VHT2SS_MCS0 0x9a
  72. #define MGN_VHT2SS_MCS1 0x9b
  73. #define MGN_VHT2SS_MCS2 0x9c
  74. #define MGN_VHT2SS_MCS3 0x9d
  75. #define MGN_VHT2SS_MCS4 0x9e
  76. #define MGN_VHT2SS_MCS5 0x9f
  77. #define MGN_VHT2SS_MCS6 0xa0
  78. #define MGN_VHT2SS_MCS7 0xa1
  79. #define MGN_VHT2SS_MCS8 0xa2
  80. #define MGN_VHT2SS_MCS9 0xa3
  81. #define MGN_VHT3SS_MCS0 0xa4
  82. #define MGN_VHT3SS_MCS1 0xa5
  83. #define MGN_VHT3SS_MCS2 0xa6
  84. #define MGN_VHT3SS_MCS3 0xa7
  85. #define MGN_VHT3SS_MCS4 0xa8
  86. #define MGN_VHT3SS_MCS5 0xa9
  87. #define MGN_VHT3SS_MCS6 0xaa
  88. #define MGN_VHT3SS_MCS7 0xab
  89. #define MGN_VHT3SS_MCS8 0xac
  90. #define MGN_VHT3SS_MCS9 0xad
  91. #define MGN_MCS0_SG 0xc0
  92. #define MGN_MCS1_SG 0xc1
  93. #define MGN_MCS2_SG 0xc2
  94. #define MGN_MCS3_SG 0xc3
  95. #define MGN_MCS4_SG 0xc4
  96. #define MGN_MCS5_SG 0xc5
  97. #define MGN_MCS6_SG 0xc6
  98. #define MGN_MCS7_SG 0xc7
  99. #define MGN_MCS8_SG 0xc8
  100. #define MGN_MCS9_SG 0xc9
  101. #define MGN_MCS10_SG 0xca
  102. #define MGN_MCS11_SG 0xcb
  103. #define MGN_MCS12_SG 0xcc
  104. #define MGN_MCS13_SG 0xcd
  105. #define MGN_MCS14_SG 0xce
  106. #define MGN_MCS15_SG 0xcf
  107. #define MGN_UNKNOWN 0xff
  108. /* 30 ms */
  109. #define WIFI_NAV_UPPER_US 30000
  110. #define HAL_92C_NAV_UPPER_UNIT 128
  111. #define HAL_RETRY_LIMIT_INFRA 48
  112. #define HAL_RETRY_LIMIT_AP_ADHOC 7
  113. #define RESET_DELAY_8185 20
  114. #define RT_IBSS_INT_MASKS (IMR_BCNINT | IMR_TBDOK | IMR_TBDER)
  115. #define RT_AC_INT_MASKS (IMR_VIDOK | IMR_VODOK | IMR_BEDOK|IMR_BKDOK)
  116. #define NUM_OF_FIRMWARE_QUEUE 10
  117. #define NUM_OF_PAGES_IN_FW 0x100
  118. #define NUM_OF_PAGE_IN_FW_QUEUE_BK 0x07
  119. #define NUM_OF_PAGE_IN_FW_QUEUE_BE 0x07
  120. #define NUM_OF_PAGE_IN_FW_QUEUE_VI 0x07
  121. #define NUM_OF_PAGE_IN_FW_QUEUE_VO 0x07
  122. #define NUM_OF_PAGE_IN_FW_QUEUE_HCCA 0x0
  123. #define NUM_OF_PAGE_IN_FW_QUEUE_CMD 0x0
  124. #define NUM_OF_PAGE_IN_FW_QUEUE_MGNT 0x02
  125. #define NUM_OF_PAGE_IN_FW_QUEUE_HIGH 0x02
  126. #define NUM_OF_PAGE_IN_FW_QUEUE_BCN 0x2
  127. #define NUM_OF_PAGE_IN_FW_QUEUE_PUB 0xA1
  128. #define NUM_OF_PAGE_IN_FW_QUEUE_BK_DTM 0x026
  129. #define NUM_OF_PAGE_IN_FW_QUEUE_BE_DTM 0x048
  130. #define NUM_OF_PAGE_IN_FW_QUEUE_VI_DTM 0x048
  131. #define NUM_OF_PAGE_IN_FW_QUEUE_VO_DTM 0x026
  132. #define NUM_OF_PAGE_IN_FW_QUEUE_PUB_DTM 0x00
  133. #define MAX_RX_DMA_BUFFER_SIZE 0x3E80
  134. #define MAX_LINES_HWCONFIG_TXT 1000
  135. #define MAX_BYTES_LINE_HWCONFIG_TXT 256
  136. #define SW_THREE_WIRE 0
  137. #define HW_THREE_WIRE 2
  138. #define BT_DEMO_BOARD 0
  139. #define BT_QA_BOARD 1
  140. #define BT_FPGA 2
  141. #define HAL_PRIME_CHNL_OFFSET_DONT_CARE 0
  142. #define HAL_PRIME_CHNL_OFFSET_LOWER 1
  143. #define HAL_PRIME_CHNL_OFFSET_UPPER 2
  144. #define MAX_H2C_QUEUE_NUM 10
  145. #define RX_MPDU_QUEUE 0
  146. #define RX_CMD_QUEUE 1
  147. #define RX_MAX_QUEUE 2
  148. #define AC2QUEUEID(_AC) (_AC)
  149. #define MAX_RX_DMA_BUFFER_SIZE_8812 0x3E80
  150. #define C2H_RX_CMD_HDR_LEN 8
  151. #define GET_C2H_CMD_CMD_LEN(__prxhdr) \
  152. LE_BITS_TO_4BYTE((__prxhdr), 0, 16)
  153. #define GET_C2H_CMD_ELEMENT_ID(__prxhdr) \
  154. LE_BITS_TO_4BYTE((__prxhdr), 16, 8)
  155. #define GET_C2H_CMD_CMD_SEQ(__prxhdr) \
  156. LE_BITS_TO_4BYTE((__prxhdr), 24, 7)
  157. #define GET_C2H_CMD_CONTINUE(__prxhdr) \
  158. LE_BITS_TO_4BYTE((__prxhdr), 31, 1)
  159. #define GET_C2H_CMD_CONTENT(__prxhdr) \
  160. ((u8 *)(__prxhdr) + C2H_RX_CMD_HDR_LEN)
  161. #define GET_C2H_CMD_FEEDBACK_ELEMENT_ID(__pcmdfbhdr) \
  162. LE_BITS_TO_4BYTE((__pcmdfbhdr), 0, 8)
  163. #define GET_C2H_CMD_FEEDBACK_CCX_LEN(__pcmdfbhdr) \
  164. LE_BITS_TO_4BYTE((__pcmdfbhdr), 8, 8)
  165. #define GET_C2H_CMD_FEEDBACK_CCX_CMD_CNT(__pcmdfbhdr) \
  166. LE_BITS_TO_4BYTE((__pcmdfbhdr), 16, 16)
  167. #define GET_C2H_CMD_FEEDBACK_CCX_MAC_ID(__pcmdfbhdr) \
  168. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 0, 5)
  169. #define GET_C2H_CMD_FEEDBACK_CCX_VALID(__pcmdfbhdr) \
  170. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 7, 1)
  171. #define GET_C2H_CMD_FEEDBACK_CCX_RETRY_CNT(__pcmdfbhdr) \
  172. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 8, 5)
  173. #define GET_C2H_CMD_FEEDBACK_CCX_TOK(__pcmdfbhdr) \
  174. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 15, 1)
  175. #define GET_C2H_CMD_FEEDBACK_CCX_QSEL(__pcmdfbhdr) \
  176. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 16, 4)
  177. #define GET_C2H_CMD_FEEDBACK_CCX_SEQ(__pcmdfbhdr) \
  178. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 20, 12)
  179. #define CHIP_BONDING_IDENTIFIER(_value) (((_value)>>22)&0x3)
  180. #define CHIP_8812 BIT(2)
  181. #define CHIP_8821 (BIT(0)|BIT(2))
  182. #define CHIP_8821A (BIT(0)|BIT(2))
  183. #define NORMAL_CHIP BIT(3)
  184. #define RF_TYPE_1T1R (~(BIT(4)|BIT(5)|BIT(6)))
  185. #define RF_TYPE_1T2R BIT(4)
  186. #define RF_TYPE_2T2R BIT(5)
  187. #define CHIP_VENDOR_UMC BIT(7)
  188. #define B_CUT_VERSION BIT(12)
  189. #define C_CUT_VERSION BIT(13)
  190. #define D_CUT_VERSION ((BIT(12)|BIT(13)))
  191. #define E_CUT_VERSION BIT(14)
  192. #define RF_RL_ID (BIT(31)|BIT(30)|BIT(29)|BIT(28))
  193. enum version_8821ae {
  194. VERSION_TEST_CHIP_1T1R_8812 = 0x0004,
  195. VERSION_TEST_CHIP_2T2R_8812 = 0x0024,
  196. VERSION_NORMAL_TSMC_CHIP_1T1R_8812 = 0x100c,
  197. VERSION_NORMAL_TSMC_CHIP_2T2R_8812 = 0x102c,
  198. VERSION_NORMAL_TSMC_CHIP_1T1R_8812_C_CUT = 0x200c,
  199. VERSION_NORMAL_TSMC_CHIP_2T2R_8812_C_CUT = 0x202c,
  200. VERSION_TEST_CHIP_8821 = 0x0005,
  201. VERSION_NORMAL_TSMC_CHIP_8821 = 0x000d,
  202. VERSION_NORMAL_TSMC_CHIP_8821_B_CUT = 0x100d,
  203. VERSION_UNKNOWN = 0xFF,
  204. };
  205. enum vht_data_sc {
  206. VHT_DATA_SC_DONOT_CARE = 0,
  207. VHT_DATA_SC_20_UPPER_OF_80MHZ = 1,
  208. VHT_DATA_SC_20_LOWER_OF_80MHZ = 2,
  209. VHT_DATA_SC_20_UPPERST_OF_80MHZ = 3,
  210. VHT_DATA_SC_20_LOWEST_OF_80MHZ = 4,
  211. VHT_DATA_SC_20_RECV1 = 5,
  212. VHT_DATA_SC_20_RECV2 = 6,
  213. VHT_DATA_SC_20_RECV3 = 7,
  214. VHT_DATA_SC_20_RECV4 = 8,
  215. VHT_DATA_SC_40_UPPER_OF_80MHZ = 9,
  216. VHT_DATA_SC_40_LOWER_OF_80MHZ = 10,
  217. };
  218. /* MASK */
  219. #define IC_TYPE_MASK (BIT(0)|BIT(1)|BIT(2))
  220. #define CHIP_TYPE_MASK BIT(3)
  221. #define RF_TYPE_MASK (BIT(4)|BIT(5)|BIT(6))
  222. #define MANUFACTUER_MASK BIT(7)
  223. #define ROM_VERSION_MASK (BIT(11)|BIT(10)|BIT(9)|BIT(8))
  224. #define CUT_VERSION_MASK (BIT(15)|BIT(14)|BIT(13)|BIT(12))
  225. /* Get element */
  226. #define GET_CVID_IC_TYPE(version) ((version) & IC_TYPE_MASK)
  227. #define GET_CVID_CHIP_TYPE(version) ((version) & CHIP_TYPE_MASK)
  228. #define GET_CVID_RF_TYPE(version) ((version) & RF_TYPE_MASK)
  229. #define GET_CVID_MANUFACTUER(version) ((version) & MANUFACTUER_MASK)
  230. #define GET_CVID_ROM_VERSION(version) ((version) & ROM_VERSION_MASK)
  231. #define GET_CVID_CUT_VERSION(version) ((version) & CUT_VERSION_MASK)
  232. #define IS_1T1R(version) ((GET_CVID_RF_TYPE(version)) ? false : true)
  233. #define IS_1T2R(version) ((GET_CVID_RF_TYPE(version) == RF_TYPE_1T2R)\
  234. ? true : false)
  235. #define IS_2T2R(version) ((GET_CVID_RF_TYPE(version) == RF_TYPE_2T2R)\
  236. ? true : false)
  237. #define IS_8812_SERIES(version) ((GET_CVID_IC_TYPE(version) == CHIP_8812) ? \
  238. true : false)
  239. #define IS_8821_SERIES(version) ((GET_CVID_IC_TYPE(version) == CHIP_8821) ? \
  240. true : false)
  241. #define IS_VENDOR_8812A_TEST_CHIP(version) ((IS_8812_SERIES(version)) ? \
  242. ((IS_NORMAL_CHIP(version)) ? \
  243. false : true) : false)
  244. #define IS_VENDOR_8812A_MP_CHIP(version) ((IS_8812_SERIES(version)) ? \
  245. ((IS_NORMAL_CHIP(version)) ? \
  246. true : false) : false)
  247. #define IS_VENDOR_8812A_C_CUT(version) ((IS_8812_SERIES(version)) ? \
  248. ((GET_CVID_CUT_VERSION(version) == \
  249. C_CUT_VERSION) ? \
  250. true : false) : false)
  251. #define IS_VENDOR_8821A_TEST_CHIP(version) ((IS_8821_SERIES(version)) ? \
  252. ((IS_NORMAL_CHIP(version)) ? \
  253. false : true) : false)
  254. #define IS_VENDOR_8821A_MP_CHIP(version) ((IS_8821_SERIES(version)) ? \
  255. ((IS_NORMAL_CHIP(version)) ? \
  256. true : false) : false)
  257. #define IS_VENDOR_8821A_B_CUT(version) ((IS_8821_SERIES(version)) ? \
  258. ((GET_CVID_CUT_VERSION(version) == \
  259. B_CUT_VERSION) ? \
  260. true : false) : false)
  261. enum board_type {
  262. ODM_BOARD_DEFAULT = 0, /* The DEFAULT case. */
  263. ODM_BOARD_MINICARD = BIT(0), /* 0 = non-mini card, 1 = mini card. */
  264. ODM_BOARD_SLIM = BIT(1), /* 0 = non-slim card, 1 = slim card */
  265. ODM_BOARD_BT = BIT(2), /* 0 = without BT card, 1 = with BT */
  266. ODM_BOARD_EXT_PA = BIT(3), /* 1 = existing 2G ext-PA */
  267. ODM_BOARD_EXT_LNA = BIT(4), /* 1 = existing 2G ext-LNA */
  268. ODM_BOARD_EXT_TRSW = BIT(5), /* 1 = existing ext-TRSW */
  269. ODM_BOARD_EXT_PA_5G = BIT(6), /* 1 = existing 5G ext-PA */
  270. ODM_BOARD_EXT_LNA_5G = BIT(7), /* 1 = existing 5G ext-LNA */
  271. };
  272. enum rf_optype {
  273. RF_OP_BY_SW_3WIRE = 0,
  274. RF_OP_BY_FW,
  275. RF_OP_MAX
  276. };
  277. enum rf_power_state {
  278. RF_ON,
  279. RF_OFF,
  280. RF_SLEEP,
  281. RF_SHUT_DOWN,
  282. };
  283. enum power_save_mode {
  284. POWER_SAVE_MODE_ACTIVE,
  285. POWER_SAVE_MODE_SAVE,
  286. };
  287. enum power_polocy_config {
  288. POWERCFG_MAX_POWER_SAVINGS,
  289. POWERCFG_GLOBAL_POWER_SAVINGS,
  290. POWERCFG_LOCAL_POWER_SAVINGS,
  291. POWERCFG_LENOVO,
  292. };
  293. enum interface_select_pci {
  294. INTF_SEL1_MINICARD = 0,
  295. INTF_SEL0_PCIE = 1,
  296. INTF_SEL2_RSV = 2,
  297. INTF_SEL3_RSV = 3,
  298. };
  299. enum hal_fw_c2h_cmd_id {
  300. HAL_FW_C2H_CMD_READ_MACREG = 0,
  301. HAL_FW_C2H_CMD_READ_BBREG = 1,
  302. HAL_FW_C2H_CMD_READ_RFREG = 2,
  303. HAL_FW_C2H_CMD_READ_EEPROM = 3,
  304. HAL_FW_C2H_CMD_READ_EFUSE = 4,
  305. HAL_FW_C2H_CMD_READ_CAM = 5,
  306. HAL_FW_C2H_CMD_GET_BASICRATE = 6,
  307. HAL_FW_C2H_CMD_GET_DATARATE = 7,
  308. HAL_FW_C2H_CMD_SURVEY = 8,
  309. HAL_FW_C2H_CMD_SURVEYDONE = 9,
  310. HAL_FW_C2H_CMD_JOINBSS = 10,
  311. HAL_FW_C2H_CMD_ADDSTA = 11,
  312. HAL_FW_C2H_CMD_DELSTA = 12,
  313. HAL_FW_C2H_CMD_ATIMDONE = 13,
  314. HAL_FW_C2H_CMD_TX_REPORT = 14,
  315. HAL_FW_C2H_CMD_CCX_REPORT = 15,
  316. HAL_FW_C2H_CMD_DTM_REPORT = 16,
  317. HAL_FW_C2H_CMD_TX_RATE_STATISTICS = 17,
  318. HAL_FW_C2H_CMD_C2HLBK = 18,
  319. HAL_FW_C2H_CMD_C2HDBG = 19,
  320. HAL_FW_C2H_CMD_C2HFEEDBACK = 20,
  321. HAL_FW_C2H_CMD_MAX
  322. };
  323. enum rtl_desc_qsel {
  324. QSLT_BK = 0x2,
  325. QSLT_BE = 0x0,
  326. QSLT_VI = 0x5,
  327. QSLT_VO = 0x7,
  328. QSLT_BEACON = 0x10,
  329. QSLT_HIGH = 0x11,
  330. QSLT_MGNT = 0x12,
  331. QSLT_CMD = 0x13,
  332. };
  333. enum rtl_desc8821ae_rate {
  334. DESC_RATE1M = 0x00,
  335. DESC_RATE2M = 0x01,
  336. DESC_RATE5_5M = 0x02,
  337. DESC_RATE11M = 0x03,
  338. DESC_RATE6M = 0x04,
  339. DESC_RATE9M = 0x05,
  340. DESC_RATE12M = 0x06,
  341. DESC_RATE18M = 0x07,
  342. DESC_RATE24M = 0x08,
  343. DESC_RATE36M = 0x09,
  344. DESC_RATE48M = 0x0a,
  345. DESC_RATE54M = 0x0b,
  346. DESC_RATEMCS0 = 0x0c,
  347. DESC_RATEMCS1 = 0x0d,
  348. DESC_RATEMCS2 = 0x0e,
  349. DESC_RATEMCS3 = 0x0f,
  350. DESC_RATEMCS4 = 0x10,
  351. DESC_RATEMCS5 = 0x11,
  352. DESC_RATEMCS6 = 0x12,
  353. DESC_RATEMCS7 = 0x13,
  354. DESC_RATEMCS8 = 0x14,
  355. DESC_RATEMCS9 = 0x15,
  356. DESC_RATEMCS10 = 0x16,
  357. DESC_RATEMCS11 = 0x17,
  358. DESC_RATEMCS12 = 0x18,
  359. DESC_RATEMCS13 = 0x19,
  360. DESC_RATEMCS14 = 0x1a,
  361. DESC_RATEMCS15 = 0x1b,
  362. DESC_RATEVHT1SS_MCS0 = 0x2c,
  363. DESC_RATEVHT1SS_MCS1 = 0x2d,
  364. DESC_RATEVHT1SS_MCS2 = 0x2e,
  365. DESC_RATEVHT1SS_MCS3 = 0x2f,
  366. DESC_RATEVHT1SS_MCS4 = 0x30,
  367. DESC_RATEVHT1SS_MCS5 = 0x31,
  368. DESC_RATEVHT1SS_MCS6 = 0x32,
  369. DESC_RATEVHT1SS_MCS7 = 0x33,
  370. DESC_RATEVHT1SS_MCS8 = 0x34,
  371. DESC_RATEVHT1SS_MCS9 = 0x35,
  372. DESC_RATEVHT2SS_MCS0 = 0x36,
  373. DESC_RATEVHT2SS_MCS1 = 0x37,
  374. DESC_RATEVHT2SS_MCS2 = 0x38,
  375. DESC_RATEVHT2SS_MCS3 = 0x39,
  376. DESC_RATEVHT2SS_MCS4 = 0x3a,
  377. DESC_RATEVHT2SS_MCS5 = 0x3b,
  378. DESC_RATEVHT2SS_MCS6 = 0x3c,
  379. DESC_RATEVHT2SS_MCS7 = 0x3d,
  380. DESC_RATEVHT2SS_MCS8 = 0x3e,
  381. DESC_RATEVHT2SS_MCS9 = 0x3f,
  382. };
  383. enum rx_packet_type {
  384. NORMAL_RX,
  385. TX_REPORT1,
  386. TX_REPORT2,
  387. HIS_REPORT,
  388. C2H_PACKET,
  389. };
  390. struct phy_sts_cck_8821ae_t {
  391. u8 adc_pwdb_X[4];
  392. u8 sq_rpt;
  393. u8 cck_agc_rpt;
  394. };
  395. struct h2c_cmd_8821ae {
  396. u8 element_id;
  397. u32 cmd_len;
  398. u8 *p_cmdbuffer;
  399. };
  400. #endif