dm.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2014 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../base.h"
  27. #include "../pci.h"
  28. #include "reg.h"
  29. #include "def.h"
  30. #include "phy.h"
  31. #include "dm.h"
  32. #include "../rtl8723com/dm_common.h"
  33. #include "fw.h"
  34. #include "trx.h"
  35. #include "../btcoexist/rtl_btc.h"
  36. static const u32 ofdmswing_table[] = {
  37. 0x0b40002d, /* 0, -15.0dB */
  38. 0x0c000030, /* 1, -14.5dB */
  39. 0x0cc00033, /* 2, -14.0dB */
  40. 0x0d800036, /* 3, -13.5dB */
  41. 0x0e400039, /* 4, -13.0dB */
  42. 0x0f00003c, /* 5, -12.5dB */
  43. 0x10000040, /* 6, -12.0dB */
  44. 0x11000044, /* 7, -11.5dB */
  45. 0x12000048, /* 8, -11.0dB */
  46. 0x1300004c, /* 9, -10.5dB */
  47. 0x14400051, /* 10, -10.0dB */
  48. 0x15800056, /* 11, -9.5dB */
  49. 0x16c0005b, /* 12, -9.0dB */
  50. 0x18000060, /* 13, -8.5dB */
  51. 0x19800066, /* 14, -8.0dB */
  52. 0x1b00006c, /* 15, -7.5dB */
  53. 0x1c800072, /* 16, -7.0dB */
  54. 0x1e400079, /* 17, -6.5dB */
  55. 0x20000080, /* 18, -6.0dB */
  56. 0x22000088, /* 19, -5.5dB */
  57. 0x24000090, /* 20, -5.0dB */
  58. 0x26000098, /* 21, -4.5dB */
  59. 0x288000a2, /* 22, -4.0dB */
  60. 0x2ac000ab, /* 23, -3.5dB */
  61. 0x2d4000b5, /* 24, -3.0dB */
  62. 0x300000c0, /* 25, -2.5dB */
  63. 0x32c000cb, /* 26, -2.0dB */
  64. 0x35c000d7, /* 27, -1.5dB */
  65. 0x390000e4, /* 28, -1.0dB */
  66. 0x3c8000f2, /* 29, -0.5dB */
  67. 0x40000100, /* 30, +0dB */
  68. 0x43c0010f, /* 31, +0.5dB */
  69. 0x47c0011f, /* 32, +1.0dB */
  70. 0x4c000130, /* 33, +1.5dB */
  71. 0x50800142, /* 34, +2.0dB */
  72. 0x55400155, /* 35, +2.5dB */
  73. 0x5a400169, /* 36, +3.0dB */
  74. 0x5fc0017f, /* 37, +3.5dB */
  75. 0x65400195, /* 38, +4.0dB */
  76. 0x6b8001ae, /* 39, +4.5dB */
  77. 0x71c001c7, /* 40, +5.0dB */
  78. 0x788001e2, /* 41, +5.5dB */
  79. 0x7f8001fe /* 42, +6.0dB */
  80. };
  81. static const u8 cckswing_table_ch1ch13[CCK_TABLE_SIZE][8] = {
  82. {0x09, 0x08, 0x07, 0x06, 0x04, 0x03, 0x01, 0x01}, /* 0, -16.0dB */
  83. {0x09, 0x09, 0x08, 0x06, 0x05, 0x03, 0x01, 0x01}, /* 1, -15.5dB */
  84. {0x0a, 0x09, 0x08, 0x07, 0x05, 0x03, 0x02, 0x01}, /* 2, -15.0dB */
  85. {0x0a, 0x0a, 0x09, 0x07, 0x05, 0x03, 0x02, 0x01}, /* 3, -14.5dB */
  86. {0x0b, 0x0a, 0x09, 0x08, 0x06, 0x04, 0x02, 0x01}, /* 4, -14.0dB */
  87. {0x0b, 0x0b, 0x0a, 0x08, 0x06, 0x04, 0x02, 0x01}, /* 5, -13.5dB */
  88. {0x0c, 0x0c, 0x0a, 0x09, 0x06, 0x04, 0x02, 0x01}, /* 6, -13.0dB */
  89. {0x0d, 0x0c, 0x0b, 0x09, 0x07, 0x04, 0x02, 0x01}, /* 7, -12.5dB */
  90. {0x0d, 0x0d, 0x0c, 0x0a, 0x07, 0x05, 0x02, 0x01}, /* 8, -12.0dB */
  91. {0x0e, 0x0e, 0x0c, 0x0a, 0x08, 0x05, 0x02, 0x01}, /* 9, -11.5dB */
  92. {0x0f, 0x0f, 0x0d, 0x0b, 0x08, 0x05, 0x03, 0x01}, /* 10, -11.0dB */
  93. {0x10, 0x10, 0x0e, 0x0b, 0x08, 0x05, 0x03, 0x01}, /* 11, -10.5dB */
  94. {0x11, 0x11, 0x0f, 0x0c, 0x09, 0x06, 0x03, 0x01}, /* 12, -10.0dB */
  95. {0x12, 0x12, 0x0f, 0x0c, 0x09, 0x06, 0x03, 0x01}, /* 13, -9.5dB */
  96. {0x13, 0x13, 0x10, 0x0d, 0x0a, 0x06, 0x03, 0x01}, /* 14, -9.0dB */
  97. {0x14, 0x14, 0x11, 0x0e, 0x0b, 0x07, 0x03, 0x02}, /* 15, -8.5dB */
  98. {0x16, 0x15, 0x12, 0x0f, 0x0b, 0x07, 0x04, 0x01}, /* 16, -8.0dB */
  99. {0x17, 0x16, 0x13, 0x10, 0x0c, 0x08, 0x04, 0x02}, /* 17, -7.5dB */
  100. {0x18, 0x17, 0x15, 0x11, 0x0c, 0x08, 0x04, 0x02}, /* 18, -7.0dB */
  101. {0x1a, 0x19, 0x16, 0x12, 0x0d, 0x09, 0x04, 0x02}, /* 19, -6.5dB */
  102. {0x1b, 0x1a, 0x17, 0x13, 0x0e, 0x09, 0x04, 0x02}, /* 20, -6.0dB */
  103. {0x1d, 0x1c, 0x18, 0x14, 0x0f, 0x0a, 0x05, 0x02}, /* 21, -5.5dB */
  104. {0x1f, 0x1e, 0x1a, 0x15, 0x10, 0x0a, 0x05, 0x02}, /* 22, -5.0dB */
  105. {0x20, 0x20, 0x1b, 0x16, 0x11, 0x08, 0x05, 0x02}, /* 23, -4.5dB */
  106. {0x22, 0x21, 0x1d, 0x18, 0x11, 0x0b, 0x06, 0x02}, /* 24, -4.0dB */
  107. {0x24, 0x23, 0x1f, 0x19, 0x13, 0x0c, 0x06, 0x03}, /* 25, -3.5dB */
  108. {0x26, 0x25, 0x21, 0x1b, 0x14, 0x0d, 0x06, 0x03}, /* 26, -3.0dB */
  109. {0x28, 0x28, 0x22, 0x1c, 0x15, 0x0d, 0x07, 0x03}, /* 27, -2.5dB */
  110. {0x2b, 0x2a, 0x25, 0x1e, 0x16, 0x0e, 0x07, 0x03}, /* 28, -2.0dB */
  111. {0x2d, 0x2d, 0x27, 0x1f, 0x18, 0x0f, 0x08, 0x03}, /* 29, -1.5dB */
  112. {0x30, 0x2f, 0x29, 0x21, 0x19, 0x10, 0x08, 0x03}, /* 30, -1.0dB */
  113. {0x33, 0x32, 0x2b, 0x23, 0x1a, 0x11, 0x08, 0x04}, /* 31, -0.5dB */
  114. {0x36, 0x35, 0x2e, 0x25, 0x1c, 0x12, 0x09, 0x04} /* 32, +0dB */
  115. };
  116. static const u8 cckswing_table_ch14[CCK_TABLE_SIZE][8] = {
  117. {0x09, 0x08, 0x07, 0x04, 0x00, 0x00, 0x00, 0x00}, /* 0, -16.0dB */
  118. {0x09, 0x09, 0x08, 0x05, 0x00, 0x00, 0x00, 0x00}, /* 1, -15.5dB */
  119. {0x0a, 0x09, 0x08, 0x05, 0x00, 0x00, 0x00, 0x00}, /* 2, -15.0dB */
  120. {0x0a, 0x0a, 0x09, 0x05, 0x00, 0x00, 0x00, 0x00}, /* 3, -14.5dB */
  121. {0x0b, 0x0a, 0x09, 0x05, 0x00, 0x00, 0x00, 0x00}, /* 4, -14.0dB */
  122. {0x0b, 0x0b, 0x0a, 0x06, 0x00, 0x00, 0x00, 0x00}, /* 5, -13.5dB */
  123. {0x0c, 0x0c, 0x0a, 0x06, 0x00, 0x00, 0x00, 0x00}, /* 6, -13.0dB */
  124. {0x0d, 0x0c, 0x0b, 0x06, 0x00, 0x00, 0x00, 0x00}, /* 7, -12.5dB */
  125. {0x0d, 0x0d, 0x0c, 0x07, 0x00, 0x00, 0x00, 0x00}, /* 8, -12.0dB */
  126. {0x0e, 0x0e, 0x0c, 0x07, 0x00, 0x00, 0x00, 0x00}, /* 9, -11.5dB */
  127. {0x0f, 0x0f, 0x0d, 0x08, 0x00, 0x00, 0x00, 0x00}, /* 10, -11.0dB */
  128. {0x10, 0x10, 0x0e, 0x08, 0x00, 0x00, 0x00, 0x00}, /* 11, -10.5dB */
  129. {0x11, 0x11, 0x0f, 0x09, 0x00, 0x00, 0x00, 0x00}, /* 12, -10.0dB */
  130. {0x12, 0x12, 0x0f, 0x09, 0x00, 0x00, 0x00, 0x00}, /* 13, -9.5dB */
  131. {0x13, 0x13, 0x10, 0x0a, 0x00, 0x00, 0x00, 0x00}, /* 14, -9.0dB */
  132. {0x14, 0x14, 0x11, 0x0a, 0x00, 0x00, 0x00, 0x00}, /* 15, -8.5dB */
  133. {0x16, 0x15, 0x12, 0x0b, 0x00, 0x00, 0x00, 0x00}, /* 16, -8.0dB */
  134. {0x17, 0x16, 0x13, 0x0b, 0x00, 0x00, 0x00, 0x00}, /* 17, -7.5dB */
  135. {0x18, 0x17, 0x15, 0x0c, 0x00, 0x00, 0x00, 0x00}, /* 18, -7.0dB */
  136. {0x1a, 0x19, 0x16, 0x0d, 0x00, 0x00, 0x00, 0x00}, /* 19, -6.5dB */
  137. {0x1b, 0x1a, 0x17, 0x0e, 0x00, 0x00, 0x00, 0x00}, /* 20, -6.0dB */
  138. {0x1d, 0x1c, 0x18, 0x0e, 0x00, 0x00, 0x00, 0x00}, /* 21, -5.5dB */
  139. {0x1f, 0x1e, 0x1a, 0x0f, 0x00, 0x00, 0x00, 0x00}, /* 22, -5.0dB */
  140. {0x20, 0x20, 0x1b, 0x10, 0x00, 0x00, 0x00, 0x00}, /* 23, -4.5dB */
  141. {0x22, 0x21, 0x1d, 0x11, 0x00, 0x00, 0x00, 0x00}, /* 24, -4.0dB */
  142. {0x24, 0x23, 0x1f, 0x12, 0x00, 0x00, 0x00, 0x00}, /* 25, -3.5dB */
  143. {0x26, 0x25, 0x21, 0x13, 0x00, 0x00, 0x00, 0x00}, /* 26, -3.0dB */
  144. {0x28, 0x28, 0x24, 0x14, 0x00, 0x00, 0x00, 0x00}, /* 27, -2.5dB */
  145. {0x2b, 0x2a, 0x25, 0x15, 0x00, 0x00, 0x00, 0x00}, /* 28, -2.0dB */
  146. {0x2d, 0x2d, 0x17, 0x17, 0x00, 0x00, 0x00, 0x00}, /* 29, -1.5dB */
  147. {0x30, 0x2f, 0x29, 0x18, 0x00, 0x00, 0x00, 0x00}, /* 30, -1.0dB */
  148. {0x33, 0x32, 0x2b, 0x19, 0x00, 0x00, 0x00, 0x00}, /* 31, -0.5dB */
  149. {0x36, 0x35, 0x2e, 0x1b, 0x00, 0x00, 0x00, 0x00} /* 32, +0dB */
  150. };
  151. static const u32 edca_setting_dl[PEER_MAX] = {
  152. 0xa44f, /* 0 UNKNOWN */
  153. 0x5ea44f, /* 1 REALTEK_90 */
  154. 0x5e4322, /* 2 REALTEK_92SE */
  155. 0x5ea42b, /* 3 BROAD */
  156. 0xa44f, /* 4 RAL */
  157. 0xa630, /* 5 ATH */
  158. 0x5ea630, /* 6 CISCO */
  159. 0x5ea42b, /* 7 MARVELL */
  160. };
  161. static const u32 edca_setting_ul[PEER_MAX] = {
  162. 0x5e4322, /* 0 UNKNOWN */
  163. 0xa44f, /* 1 REALTEK_90 */
  164. 0x5ea44f, /* 2 REALTEK_92SE */
  165. 0x5ea32b, /* 3 BROAD */
  166. 0x5ea422, /* 4 RAL */
  167. 0x5ea322, /* 5 ATH */
  168. 0x3ea430, /* 6 CISCO */
  169. 0x5ea44f, /* 7 MARV */
  170. };
  171. void rtl8723be_dm_txpower_track_adjust(struct ieee80211_hw *hw, u8 type,
  172. u8 *pdirection, u32 *poutwrite_val)
  173. {
  174. struct rtl_priv *rtlpriv = rtl_priv(hw);
  175. struct rtl_dm *rtldm = rtl_dm(rtl_priv(hw));
  176. u8 pwr_val = 0;
  177. u8 ofdm_base = rtlpriv->dm.swing_idx_ofdm_base[RF90_PATH_A];
  178. u8 ofdm_val = rtlpriv->dm.swing_idx_ofdm[RF90_PATH_A];
  179. u8 cck_base = rtldm->swing_idx_cck_base;
  180. u8 cck_val = rtldm->swing_idx_cck;
  181. if (type == 0) {
  182. if (ofdm_val <= ofdm_base) {
  183. *pdirection = 1;
  184. pwr_val = ofdm_base - ofdm_val;
  185. } else {
  186. *pdirection = 2;
  187. pwr_val = ofdm_val - ofdm_base;
  188. }
  189. } else if (type == 1) {
  190. if (cck_val <= cck_base) {
  191. *pdirection = 1;
  192. pwr_val = cck_base - cck_val;
  193. } else {
  194. *pdirection = 2;
  195. pwr_val = cck_val - cck_base;
  196. }
  197. }
  198. if (pwr_val >= TXPWRTRACK_MAX_IDX && (*pdirection == 1))
  199. pwr_val = TXPWRTRACK_MAX_IDX;
  200. *poutwrite_val = pwr_val | (pwr_val << 8) |
  201. (pwr_val << 16) | (pwr_val << 24);
  202. }
  203. static void rtl8723be_dm_diginit(struct ieee80211_hw *hw)
  204. {
  205. struct rtl_priv *rtlpriv = rtl_priv(hw);
  206. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  207. dm_digtable->dig_enable_flag = true;
  208. dm_digtable->cur_igvalue = rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, 0x7f);
  209. dm_digtable->rssi_lowthresh = DM_DIG_THRESH_LOW;
  210. dm_digtable->rssi_highthresh = DM_DIG_THRESH_HIGH;
  211. dm_digtable->fa_lowthresh = DM_FALSEALARM_THRESH_LOW;
  212. dm_digtable->fa_highthresh = DM_FALSEALARM_THRESH_HIGH;
  213. dm_digtable->rx_gain_max = DM_DIG_MAX;
  214. dm_digtable->rx_gain_min = DM_DIG_MIN;
  215. dm_digtable->back_val = DM_DIG_BACKOFF_DEFAULT;
  216. dm_digtable->back_range_max = DM_DIG_BACKOFF_MAX;
  217. dm_digtable->back_range_min = DM_DIG_BACKOFF_MIN;
  218. dm_digtable->pre_cck_cca_thres = 0xff;
  219. dm_digtable->cur_cck_cca_thres = 0x83;
  220. dm_digtable->forbidden_igi = DM_DIG_MIN;
  221. dm_digtable->large_fa_hit = 0;
  222. dm_digtable->recover_cnt = 0;
  223. dm_digtable->dig_dynamic_min = DM_DIG_MIN;
  224. dm_digtable->dig_dynamic_min_1 = DM_DIG_MIN;
  225. dm_digtable->media_connect_0 = false;
  226. dm_digtable->media_connect_1 = false;
  227. rtlpriv->dm.dm_initialgain_enable = true;
  228. dm_digtable->bt30_cur_igi = 0x32;
  229. }
  230. void rtl8723be_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw)
  231. {
  232. struct rtl_priv *rtlpriv = rtl_priv(hw);
  233. struct rate_adaptive *p_ra = &rtlpriv->ra;
  234. p_ra->ratr_state = DM_RATR_STA_INIT;
  235. p_ra->pre_ratr_state = DM_RATR_STA_INIT;
  236. if (rtlpriv->dm.dm_type == DM_TYPE_BYDRIVER)
  237. rtlpriv->dm.useramask = true;
  238. else
  239. rtlpriv->dm.useramask = false;
  240. p_ra->high_rssi_thresh_for_ra = 50;
  241. p_ra->low_rssi_thresh_for_ra40m = 20;
  242. }
  243. static void rtl8723be_dm_init_txpower_tracking(struct ieee80211_hw *hw)
  244. {
  245. struct rtl_priv *rtlpriv = rtl_priv(hw);
  246. rtlpriv->dm.txpower_tracking = true;
  247. rtlpriv->dm.txpower_track_control = true;
  248. rtlpriv->dm.thermalvalue = 0;
  249. rtlpriv->dm.ofdm_index[0] = 30;
  250. rtlpriv->dm.cck_index = 20;
  251. rtlpriv->dm.swing_idx_cck_base = rtlpriv->dm.cck_index;
  252. rtlpriv->dm.swing_idx_ofdm_base[0] = rtlpriv->dm.ofdm_index[0];
  253. rtlpriv->dm.delta_power_index[RF90_PATH_A] = 0;
  254. rtlpriv->dm.delta_power_index_last[RF90_PATH_A] = 0;
  255. rtlpriv->dm.power_index_offset[RF90_PATH_A] = 0;
  256. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  257. " rtlpriv->dm.txpower_tracking = %d\n",
  258. rtlpriv->dm.txpower_tracking);
  259. }
  260. static void rtl8723be_dm_init_dynamic_atc_switch(struct ieee80211_hw *hw)
  261. {
  262. struct rtl_priv *rtlpriv = rtl_priv(hw);
  263. rtlpriv->dm.crystal_cap = rtlpriv->efuse.crystalcap;
  264. rtlpriv->dm.atc_status = rtl_get_bbreg(hw, ROFDM1_CFOTRACKING, 0x800);
  265. rtlpriv->dm.cfo_threshold = CFO_THRESHOLD_XTAL;
  266. }
  267. void rtl8723be_dm_init(struct ieee80211_hw *hw)
  268. {
  269. struct rtl_priv *rtlpriv = rtl_priv(hw);
  270. rtlpriv->dm.dm_type = DM_TYPE_BYDRIVER;
  271. rtl8723be_dm_diginit(hw);
  272. rtl8723be_dm_init_rate_adaptive_mask(hw);
  273. rtl8723_dm_init_edca_turbo(hw);
  274. rtl8723_dm_init_dynamic_bb_powersaving(hw);
  275. rtl8723_dm_init_dynamic_txpower(hw);
  276. rtl8723be_dm_init_txpower_tracking(hw);
  277. rtl8723be_dm_init_dynamic_atc_switch(hw);
  278. }
  279. static void rtl8723be_dm_find_minimum_rssi(struct ieee80211_hw *hw)
  280. {
  281. struct rtl_priv *rtlpriv = rtl_priv(hw);
  282. struct dig_t *rtl_dm_dig = &rtlpriv->dm_digtable;
  283. struct rtl_mac *mac = rtl_mac(rtlpriv);
  284. /* Determine the minimum RSSI */
  285. if ((mac->link_state < MAC80211_LINKED) &&
  286. (rtlpriv->dm.entry_min_undec_sm_pwdb == 0)) {
  287. rtl_dm_dig->min_undec_pwdb_for_dm = 0;
  288. RT_TRACE(rtlpriv, COMP_BB_POWERSAVING, DBG_LOUD,
  289. "Not connected to any\n");
  290. }
  291. if (mac->link_state >= MAC80211_LINKED) {
  292. if (mac->opmode == NL80211_IFTYPE_AP ||
  293. mac->opmode == NL80211_IFTYPE_ADHOC) {
  294. rtl_dm_dig->min_undec_pwdb_for_dm =
  295. rtlpriv->dm.entry_min_undec_sm_pwdb;
  296. RT_TRACE(rtlpriv, COMP_BB_POWERSAVING, DBG_LOUD,
  297. "AP Client PWDB = 0x%lx\n",
  298. rtlpriv->dm.entry_min_undec_sm_pwdb);
  299. } else {
  300. rtl_dm_dig->min_undec_pwdb_for_dm =
  301. rtlpriv->dm.undec_sm_pwdb;
  302. RT_TRACE(rtlpriv, COMP_BB_POWERSAVING, DBG_LOUD,
  303. "STA Default Port PWDB = 0x%x\n",
  304. rtl_dm_dig->min_undec_pwdb_for_dm);
  305. }
  306. } else {
  307. rtl_dm_dig->min_undec_pwdb_for_dm =
  308. rtlpriv->dm.entry_min_undec_sm_pwdb;
  309. RT_TRACE(rtlpriv, COMP_BB_POWERSAVING, DBG_LOUD,
  310. "AP Ext Port or disconnet PWDB = 0x%x\n",
  311. rtl_dm_dig->min_undec_pwdb_for_dm);
  312. }
  313. RT_TRACE(rtlpriv, COMP_DIG, DBG_LOUD, "MinUndecoratedPWDBForDM =%d\n",
  314. rtl_dm_dig->min_undec_pwdb_for_dm);
  315. }
  316. static void rtl8723be_dm_check_rssi_monitor(struct ieee80211_hw *hw)
  317. {
  318. struct rtl_priv *rtlpriv = rtl_priv(hw);
  319. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  320. struct rtl_sta_info *drv_priv;
  321. u8 h2c_parameter[3] = { 0 };
  322. long tmp_entry_max_pwdb = 0, tmp_entry_min_pwdb = 0xff;
  323. /* AP & ADHOC & MESH */
  324. spin_lock_bh(&rtlpriv->locks.entry_list_lock);
  325. list_for_each_entry(drv_priv, &rtlpriv->entry_list, list) {
  326. if (drv_priv->rssi_stat.undec_sm_pwdb <
  327. tmp_entry_min_pwdb)
  328. tmp_entry_min_pwdb =
  329. drv_priv->rssi_stat.undec_sm_pwdb;
  330. if (drv_priv->rssi_stat.undec_sm_pwdb >
  331. tmp_entry_max_pwdb)
  332. tmp_entry_max_pwdb =
  333. drv_priv->rssi_stat.undec_sm_pwdb;
  334. }
  335. spin_unlock_bh(&rtlpriv->locks.entry_list_lock);
  336. /* If associated entry is found */
  337. if (tmp_entry_max_pwdb != 0) {
  338. rtlpriv->dm.entry_max_undec_sm_pwdb =
  339. tmp_entry_max_pwdb;
  340. RTPRINT(rtlpriv, FDM, DM_PWDB,
  341. "EntryMaxPWDB = 0x%lx(%ld)\n",
  342. tmp_entry_max_pwdb, tmp_entry_max_pwdb);
  343. } else {
  344. rtlpriv->dm.entry_max_undec_sm_pwdb = 0;
  345. }
  346. /* If associated entry is found */
  347. if (tmp_entry_min_pwdb != 0xff) {
  348. rtlpriv->dm.entry_min_undec_sm_pwdb =
  349. tmp_entry_min_pwdb;
  350. RTPRINT(rtlpriv, FDM, DM_PWDB,
  351. "EntryMinPWDB = 0x%lx(%ld)\n",
  352. tmp_entry_min_pwdb, tmp_entry_min_pwdb);
  353. } else {
  354. rtlpriv->dm.entry_min_undec_sm_pwdb = 0;
  355. }
  356. /* Indicate Rx signal strength to FW. */
  357. if (rtlpriv->dm.useramask) {
  358. h2c_parameter[2] =
  359. (u8)(rtlpriv->dm.undec_sm_pwdb & 0xFF);
  360. h2c_parameter[1] = 0x20;
  361. h2c_parameter[0] = 0;
  362. rtl8723be_fill_h2c_cmd(hw, H2C_RSSIBE_REPORT, 3, h2c_parameter);
  363. } else {
  364. rtl_write_byte(rtlpriv, 0x4fe,
  365. rtlpriv->dm.undec_sm_pwdb);
  366. }
  367. rtl8723be_dm_find_minimum_rssi(hw);
  368. dm_digtable->rssi_val_min =
  369. rtlpriv->dm_digtable.min_undec_pwdb_for_dm;
  370. }
  371. void rtl8723be_dm_write_dig(struct ieee80211_hw *hw, u8 current_igi)
  372. {
  373. struct rtl_priv *rtlpriv = rtl_priv(hw);
  374. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  375. if (dm_digtable->stop_dig)
  376. return;
  377. if (dm_digtable->cur_igvalue != current_igi) {
  378. rtl_set_bbreg(hw, ROFDM0_XAAGCCORE1, 0x7f, current_igi);
  379. if (rtlpriv->phy.rf_type != RF_1T1R)
  380. rtl_set_bbreg(hw, ROFDM0_XBAGCCORE1,
  381. 0x7f, current_igi);
  382. }
  383. dm_digtable->pre_igvalue = dm_digtable->cur_igvalue;
  384. dm_digtable->cur_igvalue = current_igi;
  385. }
  386. static void rtl8723be_dm_dig(struct ieee80211_hw *hw)
  387. {
  388. struct rtl_priv *rtlpriv = rtl_priv(hw);
  389. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  390. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  391. u8 dig_dynamic_min, dig_maxofmin;
  392. bool bfirstconnect, bfirstdisconnect;
  393. u8 dm_dig_max, dm_dig_min;
  394. u8 current_igi = dm_digtable->cur_igvalue;
  395. u8 offset;
  396. /* AP,BT */
  397. if (mac->act_scanning)
  398. return;
  399. dig_dynamic_min = dm_digtable->dig_dynamic_min;
  400. bfirstconnect = (mac->link_state >= MAC80211_LINKED) &&
  401. !dm_digtable->media_connect_0;
  402. bfirstdisconnect = (mac->link_state < MAC80211_LINKED) &&
  403. (dm_digtable->media_connect_0);
  404. dm_dig_max = 0x5a;
  405. dm_dig_min = DM_DIG_MIN;
  406. dig_maxofmin = DM_DIG_MAX_AP;
  407. if (mac->link_state >= MAC80211_LINKED) {
  408. if ((dm_digtable->rssi_val_min + 10) > dm_dig_max)
  409. dm_digtable->rx_gain_max = dm_dig_max;
  410. else if ((dm_digtable->rssi_val_min + 10) < dm_dig_min)
  411. dm_digtable->rx_gain_max = dm_dig_min;
  412. else
  413. dm_digtable->rx_gain_max =
  414. dm_digtable->rssi_val_min + 10;
  415. if (rtlpriv->dm.one_entry_only) {
  416. offset = 12;
  417. if (dm_digtable->rssi_val_min - offset < dm_dig_min)
  418. dig_dynamic_min = dm_dig_min;
  419. else if (dm_digtable->rssi_val_min - offset >
  420. dig_maxofmin)
  421. dig_dynamic_min = dig_maxofmin;
  422. else
  423. dig_dynamic_min =
  424. dm_digtable->rssi_val_min - offset;
  425. } else {
  426. dig_dynamic_min = dm_dig_min;
  427. }
  428. } else {
  429. dm_digtable->rx_gain_max = dm_dig_max;
  430. dig_dynamic_min = dm_dig_min;
  431. RT_TRACE(rtlpriv, COMP_DIG, DBG_LOUD, "no link\n");
  432. }
  433. if (rtlpriv->falsealm_cnt.cnt_all > 10000) {
  434. if (dm_digtable->large_fa_hit != 3)
  435. dm_digtable->large_fa_hit++;
  436. if (dm_digtable->forbidden_igi < current_igi) {
  437. dm_digtable->forbidden_igi = current_igi;
  438. dm_digtable->large_fa_hit = 1;
  439. }
  440. if (dm_digtable->large_fa_hit >= 3) {
  441. if ((dm_digtable->forbidden_igi + 1) >
  442. dm_digtable->rx_gain_max)
  443. dm_digtable->rx_gain_min =
  444. dm_digtable->rx_gain_max;
  445. else
  446. dm_digtable->rx_gain_min =
  447. dm_digtable->forbidden_igi + 1;
  448. dm_digtable->recover_cnt = 3600;
  449. }
  450. } else {
  451. if (dm_digtable->recover_cnt != 0) {
  452. dm_digtable->recover_cnt--;
  453. } else {
  454. if (dm_digtable->large_fa_hit < 3) {
  455. if ((dm_digtable->forbidden_igi - 1) <
  456. dig_dynamic_min) {
  457. dm_digtable->forbidden_igi =
  458. dig_dynamic_min;
  459. dm_digtable->rx_gain_min =
  460. dig_dynamic_min;
  461. } else {
  462. dm_digtable->forbidden_igi--;
  463. dm_digtable->rx_gain_min =
  464. dm_digtable->forbidden_igi + 1;
  465. }
  466. } else {
  467. dm_digtable->large_fa_hit = 0;
  468. }
  469. }
  470. }
  471. if (dm_digtable->rx_gain_min > dm_digtable->rx_gain_max)
  472. dm_digtable->rx_gain_min = dm_digtable->rx_gain_max;
  473. if (mac->link_state >= MAC80211_LINKED) {
  474. if (bfirstconnect) {
  475. if (dm_digtable->rssi_val_min <= dig_maxofmin)
  476. current_igi = dm_digtable->rssi_val_min;
  477. else
  478. current_igi = dig_maxofmin;
  479. dm_digtable->large_fa_hit = 0;
  480. } else {
  481. if (rtlpriv->falsealm_cnt.cnt_all > DM_DIG_FA_TH2)
  482. current_igi += 4;
  483. else if (rtlpriv->falsealm_cnt.cnt_all > DM_DIG_FA_TH1)
  484. current_igi += 2;
  485. else if (rtlpriv->falsealm_cnt.cnt_all < DM_DIG_FA_TH0)
  486. current_igi -= 2;
  487. }
  488. } else {
  489. if (bfirstdisconnect) {
  490. current_igi = dm_digtable->rx_gain_min;
  491. } else {
  492. if (rtlpriv->falsealm_cnt.cnt_all > 10000)
  493. current_igi += 4;
  494. else if (rtlpriv->falsealm_cnt.cnt_all > 8000)
  495. current_igi += 2;
  496. else if (rtlpriv->falsealm_cnt.cnt_all < 500)
  497. current_igi -= 2;
  498. }
  499. }
  500. if (current_igi > dm_digtable->rx_gain_max)
  501. current_igi = dm_digtable->rx_gain_max;
  502. else if (current_igi < dm_digtable->rx_gain_min)
  503. current_igi = dm_digtable->rx_gain_min;
  504. rtl8723be_dm_write_dig(hw, current_igi);
  505. dm_digtable->media_connect_0 =
  506. ((mac->link_state >= MAC80211_LINKED) ? true : false);
  507. dm_digtable->dig_dynamic_min = dig_dynamic_min;
  508. }
  509. static void rtl8723be_dm_false_alarm_counter_statistics(
  510. struct ieee80211_hw *hw)
  511. {
  512. u32 ret_value;
  513. struct rtl_priv *rtlpriv = rtl_priv(hw);
  514. struct false_alarm_statistics *falsealm_cnt = &rtlpriv->falsealm_cnt;
  515. rtl_set_bbreg(hw, DM_REG_OFDM_FA_HOLDC_11N, BIT(31), 1);
  516. rtl_set_bbreg(hw, DM_REG_OFDM_FA_RSTD_11N, BIT(31), 1);
  517. ret_value = rtl_get_bbreg(hw, DM_REG_OFDM_FA_TYPE1_11N, MASKDWORD);
  518. falsealm_cnt->cnt_fast_fsync_fail = ret_value & 0xffff;
  519. falsealm_cnt->cnt_sb_search_fail = (ret_value & 0xffff0000) >> 16;
  520. ret_value = rtl_get_bbreg(hw, DM_REG_OFDM_FA_TYPE2_11N, MASKDWORD);
  521. falsealm_cnt->cnt_ofdm_cca = ret_value & 0xffff;
  522. falsealm_cnt->cnt_parity_fail = (ret_value & 0xffff0000) >> 16;
  523. ret_value = rtl_get_bbreg(hw, DM_REG_OFDM_FA_TYPE3_11N, MASKDWORD);
  524. falsealm_cnt->cnt_rate_illegal = ret_value & 0xffff;
  525. falsealm_cnt->cnt_crc8_fail = (ret_value & 0xffff0000) >> 16;
  526. ret_value = rtl_get_bbreg(hw, DM_REG_OFDM_FA_TYPE4_11N, MASKDWORD);
  527. falsealm_cnt->cnt_mcs_fail = ret_value & 0xffff;
  528. falsealm_cnt->cnt_ofdm_fail = falsealm_cnt->cnt_parity_fail +
  529. falsealm_cnt->cnt_rate_illegal +
  530. falsealm_cnt->cnt_crc8_fail +
  531. falsealm_cnt->cnt_mcs_fail +
  532. falsealm_cnt->cnt_fast_fsync_fail +
  533. falsealm_cnt->cnt_sb_search_fail;
  534. rtl_set_bbreg(hw, DM_REG_CCK_FA_RST_11N, BIT(12), 1);
  535. rtl_set_bbreg(hw, DM_REG_CCK_FA_RST_11N, BIT(14), 1);
  536. ret_value = rtl_get_bbreg(hw, DM_REG_CCK_FA_RST_11N, MASKBYTE0);
  537. falsealm_cnt->cnt_cck_fail = ret_value;
  538. ret_value = rtl_get_bbreg(hw, DM_REG_CCK_FA_MSB_11N, MASKBYTE3);
  539. falsealm_cnt->cnt_cck_fail += (ret_value & 0xff) << 8;
  540. ret_value = rtl_get_bbreg(hw, DM_REG_CCK_CCA_CNT_11N, MASKDWORD);
  541. falsealm_cnt->cnt_cck_cca = ((ret_value & 0xff) << 8) |
  542. ((ret_value & 0xff00) >> 8);
  543. falsealm_cnt->cnt_all = falsealm_cnt->cnt_fast_fsync_fail +
  544. falsealm_cnt->cnt_sb_search_fail +
  545. falsealm_cnt->cnt_parity_fail +
  546. falsealm_cnt->cnt_rate_illegal +
  547. falsealm_cnt->cnt_crc8_fail +
  548. falsealm_cnt->cnt_mcs_fail +
  549. falsealm_cnt->cnt_cck_fail;
  550. falsealm_cnt->cnt_cca_all = falsealm_cnt->cnt_ofdm_cca +
  551. falsealm_cnt->cnt_cck_cca;
  552. rtl_set_bbreg(hw, DM_REG_OFDM_FA_RSTC_11N, BIT(31), 1);
  553. rtl_set_bbreg(hw, DM_REG_OFDM_FA_RSTC_11N, BIT(31), 0);
  554. rtl_set_bbreg(hw, DM_REG_OFDM_FA_RSTD_11N, BIT(27), 1);
  555. rtl_set_bbreg(hw, DM_REG_OFDM_FA_RSTD_11N, BIT(27), 0);
  556. rtl_set_bbreg(hw, DM_REG_OFDM_FA_HOLDC_11N, BIT(31), 0);
  557. rtl_set_bbreg(hw, DM_REG_OFDM_FA_RSTD_11N, BIT(31), 0);
  558. rtl_set_bbreg(hw, DM_REG_CCK_FA_RST_11N, BIT(13) | BIT(12), 0);
  559. rtl_set_bbreg(hw, DM_REG_CCK_FA_RST_11N, BIT(13) | BIT(12), 2);
  560. rtl_set_bbreg(hw, DM_REG_CCK_FA_RST_11N, BIT(15) | BIT(14), 0);
  561. rtl_set_bbreg(hw, DM_REG_CCK_FA_RST_11N, BIT(15) | BIT(14), 2);
  562. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  563. "cnt_parity_fail = %d, cnt_rate_illegal = %d, cnt_crc8_fail = %d, cnt_mcs_fail = %d\n",
  564. falsealm_cnt->cnt_parity_fail,
  565. falsealm_cnt->cnt_rate_illegal,
  566. falsealm_cnt->cnt_crc8_fail,
  567. falsealm_cnt->cnt_mcs_fail);
  568. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  569. "cnt_ofdm_fail = %x, cnt_cck_fail = %x, cnt_all = %x\n",
  570. falsealm_cnt->cnt_ofdm_fail,
  571. falsealm_cnt->cnt_cck_fail,
  572. falsealm_cnt->cnt_all);
  573. }
  574. static void rtl8723be_dm_dynamic_txpower(struct ieee80211_hw *hw)
  575. {
  576. /* 8723BE does not support ODM_BB_DYNAMIC_TXPWR*/
  577. return;
  578. }
  579. static void rtl8723be_set_iqk_matrix(struct ieee80211_hw *hw, u8 ofdm_index,
  580. u8 rfpath, long iqk_result_x,
  581. long iqk_result_y)
  582. {
  583. long ele_a = 0, ele_d, ele_c = 0, value32;
  584. if (ofdm_index >= 43)
  585. ofdm_index = 43 - 1;
  586. ele_d = (ofdmswing_table[ofdm_index] & 0xFFC00000) >> 22;
  587. if (iqk_result_x != 0) {
  588. if ((iqk_result_x & 0x00000200) != 0)
  589. iqk_result_x = iqk_result_x | 0xFFFFFC00;
  590. ele_a = ((iqk_result_x * ele_d) >> 8) & 0x000003FF;
  591. if ((iqk_result_y & 0x00000200) != 0)
  592. iqk_result_y = iqk_result_y | 0xFFFFFC00;
  593. ele_c = ((iqk_result_y * ele_d) >> 8) & 0x000003FF;
  594. switch (rfpath) {
  595. case RF90_PATH_A:
  596. value32 = (ele_d << 22) |
  597. ((ele_c & 0x3F) << 16) | ele_a;
  598. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, MASKDWORD,
  599. value32);
  600. value32 = (ele_c & 0x000003C0) >> 6;
  601. rtl_set_bbreg(hw, ROFDM0_XCTXAFE, MASKH4BITS, value32);
  602. value32 = ((iqk_result_x * ele_d) >> 7) & 0x01;
  603. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(24),
  604. value32);
  605. break;
  606. default:
  607. break;
  608. }
  609. } else {
  610. switch (rfpath) {
  611. case RF90_PATH_A:
  612. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, MASKDWORD,
  613. ofdmswing_table[ofdm_index]);
  614. rtl_set_bbreg(hw, ROFDM0_XCTXAFE, MASKH4BITS, 0x00);
  615. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(24), 0x00);
  616. break;
  617. default:
  618. break;
  619. }
  620. }
  621. }
  622. static void rtl8723be_dm_tx_power_track_set_power(struct ieee80211_hw *hw,
  623. enum pwr_track_control_method method,
  624. u8 rfpath, u8 idx)
  625. {
  626. struct rtl_priv *rtlpriv = rtl_priv(hw);
  627. struct rtl_phy *rtlphy = &rtlpriv->phy;
  628. struct rtl_dm *rtldm = rtl_dm(rtl_priv(hw));
  629. u8 swing_idx_ofdm_limit = 36;
  630. if (method == TXAGC) {
  631. rtl8723be_phy_set_txpower_level(hw, rtlphy->current_channel);
  632. } else if (method == BBSWING) {
  633. if (rtldm->swing_idx_cck >= CCK_TABLE_SIZE)
  634. rtldm->swing_idx_cck = CCK_TABLE_SIZE - 1;
  635. if (!rtldm->cck_inch14) {
  636. rtl_write_byte(rtlpriv, 0xa22,
  637. cckswing_table_ch1ch13[rtldm->swing_idx_cck][0]);
  638. rtl_write_byte(rtlpriv, 0xa23,
  639. cckswing_table_ch1ch13[rtldm->swing_idx_cck][1]);
  640. rtl_write_byte(rtlpriv, 0xa24,
  641. cckswing_table_ch1ch13[rtldm->swing_idx_cck][2]);
  642. rtl_write_byte(rtlpriv, 0xa25,
  643. cckswing_table_ch1ch13[rtldm->swing_idx_cck][3]);
  644. rtl_write_byte(rtlpriv, 0xa26,
  645. cckswing_table_ch1ch13[rtldm->swing_idx_cck][4]);
  646. rtl_write_byte(rtlpriv, 0xa27,
  647. cckswing_table_ch1ch13[rtldm->swing_idx_cck][5]);
  648. rtl_write_byte(rtlpriv, 0xa28,
  649. cckswing_table_ch1ch13[rtldm->swing_idx_cck][6]);
  650. rtl_write_byte(rtlpriv, 0xa29,
  651. cckswing_table_ch1ch13[rtldm->swing_idx_cck][7]);
  652. } else {
  653. rtl_write_byte(rtlpriv, 0xa22,
  654. cckswing_table_ch14[rtldm->swing_idx_cck][0]);
  655. rtl_write_byte(rtlpriv, 0xa23,
  656. cckswing_table_ch14[rtldm->swing_idx_cck][1]);
  657. rtl_write_byte(rtlpriv, 0xa24,
  658. cckswing_table_ch14[rtldm->swing_idx_cck][2]);
  659. rtl_write_byte(rtlpriv, 0xa25,
  660. cckswing_table_ch14[rtldm->swing_idx_cck][3]);
  661. rtl_write_byte(rtlpriv, 0xa26,
  662. cckswing_table_ch14[rtldm->swing_idx_cck][4]);
  663. rtl_write_byte(rtlpriv, 0xa27,
  664. cckswing_table_ch14[rtldm->swing_idx_cck][5]);
  665. rtl_write_byte(rtlpriv, 0xa28,
  666. cckswing_table_ch14[rtldm->swing_idx_cck][6]);
  667. rtl_write_byte(rtlpriv, 0xa29,
  668. cckswing_table_ch14[rtldm->swing_idx_cck][7]);
  669. }
  670. if (rfpath == RF90_PATH_A) {
  671. if (rtldm->swing_idx_ofdm[RF90_PATH_A] <
  672. swing_idx_ofdm_limit)
  673. swing_idx_ofdm_limit =
  674. rtldm->swing_idx_ofdm[RF90_PATH_A];
  675. rtl8723be_set_iqk_matrix(hw,
  676. rtldm->swing_idx_ofdm[rfpath], rfpath,
  677. rtlphy->iqk_matrix[idx].value[0][0],
  678. rtlphy->iqk_matrix[idx].value[0][1]);
  679. } else if (rfpath == RF90_PATH_B) {
  680. if (rtldm->swing_idx_ofdm[RF90_PATH_B] <
  681. swing_idx_ofdm_limit)
  682. swing_idx_ofdm_limit =
  683. rtldm->swing_idx_ofdm[RF90_PATH_B];
  684. rtl8723be_set_iqk_matrix(hw,
  685. rtldm->swing_idx_ofdm[rfpath], rfpath,
  686. rtlphy->iqk_matrix[idx].value[0][4],
  687. rtlphy->iqk_matrix[idx].value[0][5]);
  688. }
  689. } else {
  690. return;
  691. }
  692. }
  693. static void rtl8723be_dm_txpower_tracking_callback_thermalmeter(
  694. struct ieee80211_hw *hw)
  695. {
  696. struct rtl_priv *rtlpriv = rtl_priv(hw);
  697. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  698. struct rtl_dm *rtldm = rtl_dm(rtl_priv(hw));
  699. u8 thermalvalue = 0, delta, delta_lck, delta_iqk;
  700. u8 thermalvalue_avg_count = 0;
  701. u32 thermalvalue_avg = 0;
  702. int i = 0;
  703. u8 ofdm_min_index = 6;
  704. u8 index_for_channel = 0;
  705. char delta_swing_table_idx_tup_a[TXSCALE_TABLE_SIZE] = {
  706. 0, 0, 1, 2, 2, 2, 3, 3, 3, 4, 5,
  707. 5, 6, 6, 7, 7, 8, 8, 9, 9, 9, 10,
  708. 10, 11, 11, 12, 12, 13, 14, 15};
  709. char delta_swing_table_idx_tdown_a[TXSCALE_TABLE_SIZE] = {
  710. 0, 0, 1, 2, 2, 2, 3, 3, 3, 4, 5,
  711. 5, 6, 6, 6, 6, 7, 7, 7, 8, 8, 9,
  712. 9, 10, 10, 11, 12, 13, 14, 15};
  713. /*Initilization ( 7 steps in total )*/
  714. rtlpriv->dm.txpower_trackinginit = true;
  715. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  716. "rtl8723be_dm_txpower_tracking_callback_thermalmeter\n");
  717. thermalvalue = (u8)rtl_get_rfreg(hw,
  718. RF90_PATH_A, RF_T_METER, 0xfc00);
  719. if (!rtlpriv->dm.txpower_track_control || thermalvalue == 0 ||
  720. rtlefuse->eeprom_thermalmeter == 0xFF)
  721. return;
  722. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  723. "Readback Thermal Meter = 0x%x pre thermal meter 0x%x eeprom_thermalmeter 0x%x\n",
  724. thermalvalue, rtldm->thermalvalue,
  725. rtlefuse->eeprom_thermalmeter);
  726. /*3 Initialize ThermalValues of RFCalibrateInfo*/
  727. if (!rtldm->thermalvalue) {
  728. rtlpriv->dm.thermalvalue_lck = thermalvalue;
  729. rtlpriv->dm.thermalvalue_iqk = thermalvalue;
  730. }
  731. /*4 Calculate average thermal meter*/
  732. rtldm->thermalvalue_avg[rtldm->thermalvalue_avg_index] = thermalvalue;
  733. rtldm->thermalvalue_avg_index++;
  734. if (rtldm->thermalvalue_avg_index == AVG_THERMAL_NUM_8723BE)
  735. rtldm->thermalvalue_avg_index = 0;
  736. for (i = 0; i < AVG_THERMAL_NUM_8723BE; i++) {
  737. if (rtldm->thermalvalue_avg[i]) {
  738. thermalvalue_avg += rtldm->thermalvalue_avg[i];
  739. thermalvalue_avg_count++;
  740. }
  741. }
  742. if (thermalvalue_avg_count)
  743. thermalvalue = (u8)(thermalvalue_avg / thermalvalue_avg_count);
  744. /* 5 Calculate delta, delta_LCK, delta_IQK.*/
  745. delta = (thermalvalue > rtlpriv->dm.thermalvalue) ?
  746. (thermalvalue - rtlpriv->dm.thermalvalue) :
  747. (rtlpriv->dm.thermalvalue - thermalvalue);
  748. delta_lck = (thermalvalue > rtlpriv->dm.thermalvalue_lck) ?
  749. (thermalvalue - rtlpriv->dm.thermalvalue_lck) :
  750. (rtlpriv->dm.thermalvalue_lck - thermalvalue);
  751. delta_iqk = (thermalvalue > rtlpriv->dm.thermalvalue_iqk) ?
  752. (thermalvalue - rtlpriv->dm.thermalvalue_iqk) :
  753. (rtlpriv->dm.thermalvalue_iqk - thermalvalue);
  754. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  755. "Readback Thermal Meter = 0x%x pre thermal meter 0x%x eeprom_thermalmeter 0x%x delta 0x%x delta_lck 0x%x delta_iqk 0x%x\n",
  756. thermalvalue, rtlpriv->dm.thermalvalue,
  757. rtlefuse->eeprom_thermalmeter, delta, delta_lck, delta_iqk);
  758. /* 6 If necessary, do LCK.*/
  759. if (delta_lck >= IQK_THRESHOLD) {
  760. rtlpriv->dm.thermalvalue_lck = thermalvalue;
  761. rtl8723be_phy_lc_calibrate(hw);
  762. }
  763. /* 7 If necessary, move the index of
  764. * swing table to adjust Tx power.
  765. */
  766. if (delta > 0 && rtlpriv->dm.txpower_track_control) {
  767. delta = (thermalvalue > rtlefuse->eeprom_thermalmeter) ?
  768. (thermalvalue - rtlefuse->eeprom_thermalmeter) :
  769. (rtlefuse->eeprom_thermalmeter - thermalvalue);
  770. if (delta >= TXSCALE_TABLE_SIZE)
  771. delta = TXSCALE_TABLE_SIZE - 1;
  772. /* 7.1 Get the final CCK_index and
  773. * OFDM_index for each swing table.
  774. */
  775. if (thermalvalue > rtlefuse->eeprom_thermalmeter) {
  776. rtldm->delta_power_index_last[RF90_PATH_A] =
  777. rtldm->delta_power_index[RF90_PATH_A];
  778. rtldm->delta_power_index[RF90_PATH_A] =
  779. delta_swing_table_idx_tup_a[delta];
  780. } else {
  781. rtldm->delta_power_index_last[RF90_PATH_A] =
  782. rtldm->delta_power_index[RF90_PATH_A];
  783. rtldm->delta_power_index[RF90_PATH_A] =
  784. -1 * delta_swing_table_idx_tdown_a[delta];
  785. }
  786. /* 7.2 Handle boundary conditions of index.*/
  787. if (rtldm->delta_power_index[RF90_PATH_A] ==
  788. rtldm->delta_power_index_last[RF90_PATH_A])
  789. rtldm->power_index_offset[RF90_PATH_A] = 0;
  790. else
  791. rtldm->power_index_offset[RF90_PATH_A] =
  792. rtldm->delta_power_index[RF90_PATH_A] -
  793. rtldm->delta_power_index_last[RF90_PATH_A];
  794. rtldm->ofdm_index[0] =
  795. rtldm->swing_idx_ofdm_base[RF90_PATH_A] +
  796. rtldm->power_index_offset[RF90_PATH_A];
  797. rtldm->cck_index = rtldm->swing_idx_cck_base +
  798. rtldm->power_index_offset[RF90_PATH_A];
  799. rtldm->swing_idx_cck = rtldm->cck_index;
  800. rtldm->swing_idx_ofdm[0] = rtldm->ofdm_index[0];
  801. if (rtldm->ofdm_index[0] > OFDM_TABLE_SIZE - 1)
  802. rtldm->ofdm_index[0] = OFDM_TABLE_SIZE - 1;
  803. else if (rtldm->ofdm_index[0] < ofdm_min_index)
  804. rtldm->ofdm_index[0] = ofdm_min_index;
  805. if (rtldm->cck_index > CCK_TABLE_SIZE - 1)
  806. rtldm->cck_index = CCK_TABLE_SIZE - 1;
  807. else if (rtldm->cck_index < 0)
  808. rtldm->cck_index = 0;
  809. } else {
  810. rtldm->power_index_offset[RF90_PATH_A] = 0;
  811. }
  812. if ((rtldm->power_index_offset[RF90_PATH_A] != 0) &&
  813. (rtldm->txpower_track_control)) {
  814. rtldm->done_txpower = true;
  815. if (thermalvalue > rtlefuse->eeprom_thermalmeter)
  816. rtl8723be_dm_tx_power_track_set_power(hw, BBSWING, 0,
  817. index_for_channel);
  818. else
  819. rtl8723be_dm_tx_power_track_set_power(hw, BBSWING, 0,
  820. index_for_channel);
  821. rtldm->swing_idx_cck_base = rtldm->swing_idx_cck;
  822. rtldm->swing_idx_ofdm_base[RF90_PATH_A] =
  823. rtldm->swing_idx_ofdm[0];
  824. rtldm->thermalvalue = thermalvalue;
  825. }
  826. if (delta_iqk >= IQK_THRESHOLD) {
  827. rtldm->thermalvalue_iqk = thermalvalue;
  828. rtl8723be_phy_iq_calibrate(hw, false);
  829. }
  830. rtldm->txpowercount = 0;
  831. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD, "end\n");
  832. }
  833. void rtl8723be_dm_check_txpower_tracking(struct ieee80211_hw *hw)
  834. {
  835. struct rtl_priv *rtlpriv = rtl_priv(hw);
  836. static u8 tm_trigger;
  837. if (!rtlpriv->dm.txpower_tracking)
  838. return;
  839. if (!tm_trigger) {
  840. rtl_set_rfreg(hw, RF90_PATH_A, RF_T_METER, BIT(17) | BIT(16),
  841. 0x03);
  842. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  843. "Trigger 8723be Thermal Meter!!\n");
  844. tm_trigger = 1;
  845. return;
  846. } else {
  847. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  848. "Schedule TxPowerTracking !!\n");
  849. rtl8723be_dm_txpower_tracking_callback_thermalmeter(hw);
  850. tm_trigger = 0;
  851. }
  852. }
  853. static void rtl8723be_dm_refresh_rate_adaptive_mask(struct ieee80211_hw *hw)
  854. {
  855. struct rtl_priv *rtlpriv = rtl_priv(hw);
  856. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  857. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  858. struct rate_adaptive *p_ra = &rtlpriv->ra;
  859. u32 low_rssithresh_for_ra = p_ra->low2high_rssi_thresh_for_ra40m;
  860. u32 high_rssithresh_for_ra = p_ra->high_rssi_thresh_for_ra;
  861. u8 go_up_gap = 5;
  862. struct ieee80211_sta *sta = NULL;
  863. if (is_hal_stop(rtlhal)) {
  864. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  865. "driver is going to unload\n");
  866. return;
  867. }
  868. if (!rtlpriv->dm.useramask) {
  869. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  870. "driver does not control rate adaptive mask\n");
  871. return;
  872. }
  873. if (mac->link_state == MAC80211_LINKED &&
  874. mac->opmode == NL80211_IFTYPE_STATION) {
  875. switch (p_ra->pre_ratr_state) {
  876. case DM_RATR_STA_MIDDLE:
  877. high_rssithresh_for_ra += go_up_gap;
  878. break;
  879. case DM_RATR_STA_LOW:
  880. high_rssithresh_for_ra += go_up_gap;
  881. low_rssithresh_for_ra += go_up_gap;
  882. break;
  883. default:
  884. break;
  885. }
  886. if (rtlpriv->dm.undec_sm_pwdb >
  887. (long)high_rssithresh_for_ra)
  888. p_ra->ratr_state = DM_RATR_STA_HIGH;
  889. else if (rtlpriv->dm.undec_sm_pwdb >
  890. (long)low_rssithresh_for_ra)
  891. p_ra->ratr_state = DM_RATR_STA_MIDDLE;
  892. else
  893. p_ra->ratr_state = DM_RATR_STA_LOW;
  894. if (p_ra->pre_ratr_state != p_ra->ratr_state) {
  895. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  896. "RSSI = %ld\n",
  897. rtlpriv->dm.undec_sm_pwdb);
  898. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  899. "RSSI_LEVEL = %d\n", p_ra->ratr_state);
  900. RT_TRACE(rtlpriv, COMP_RATE, DBG_LOUD,
  901. "PreState = %d, CurState = %d\n",
  902. p_ra->pre_ratr_state, p_ra->ratr_state);
  903. rcu_read_lock();
  904. sta = rtl_find_sta(hw, mac->bssid);
  905. if (sta)
  906. rtlpriv->cfg->ops->update_rate_tbl(hw, sta,
  907. p_ra->ratr_state);
  908. rcu_read_unlock();
  909. p_ra->pre_ratr_state = p_ra->ratr_state;
  910. }
  911. }
  912. }
  913. static bool rtl8723be_dm_is_edca_turbo_disable(struct ieee80211_hw *hw)
  914. {
  915. struct rtl_priv *rtlpriv = rtl_priv(hw);
  916. if (rtlpriv->mac80211.mode == WIRELESS_MODE_B)
  917. return true;
  918. return false;
  919. }
  920. static void rtl8723be_dm_check_edca_turbo(struct ieee80211_hw *hw)
  921. {
  922. struct rtl_priv *rtlpriv = rtl_priv(hw);
  923. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  924. static u64 last_txok_cnt;
  925. static u64 last_rxok_cnt;
  926. u64 cur_txok_cnt = 0;
  927. u64 cur_rxok_cnt = 0;
  928. u32 edca_be_ul = 0x6ea42b;
  929. u32 edca_be_dl = 0x6ea42b;/*not sure*/
  930. u32 edca_be = 0x5ea42b;
  931. u32 iot_peer = 0;
  932. bool b_is_cur_rdlstate;
  933. bool b_last_is_cur_rdlstate = false;
  934. bool b_bias_on_rx = false;
  935. bool b_edca_turbo_on = false;
  936. b_last_is_cur_rdlstate = rtlpriv->dm.is_cur_rdlstate;
  937. cur_txok_cnt = rtlpriv->stats.txbytesunicast - last_txok_cnt;
  938. cur_rxok_cnt = rtlpriv->stats.rxbytesunicast - last_rxok_cnt;
  939. iot_peer = rtlpriv->mac80211.vendor;
  940. b_bias_on_rx = (iot_peer == PEER_RAL || iot_peer == PEER_ATH) ?
  941. true : false;
  942. b_edca_turbo_on = ((!rtlpriv->dm.is_any_nonbepkts) &&
  943. (!rtlpriv->dm.disable_framebursting)) ?
  944. true : false;
  945. if ((iot_peer == PEER_CISCO) &&
  946. (mac->mode == WIRELESS_MODE_N_24G)) {
  947. edca_be_dl = edca_setting_dl[iot_peer];
  948. edca_be_ul = edca_setting_ul[iot_peer];
  949. }
  950. if (rtl8723be_dm_is_edca_turbo_disable(hw))
  951. goto exit;
  952. if (b_edca_turbo_on) {
  953. if (b_bias_on_rx)
  954. b_is_cur_rdlstate = (cur_txok_cnt > cur_rxok_cnt * 4) ?
  955. false : true;
  956. else
  957. b_is_cur_rdlstate = (cur_rxok_cnt > cur_txok_cnt * 4) ?
  958. true : false;
  959. edca_be = (b_is_cur_rdlstate) ? edca_be_dl : edca_be_ul;
  960. rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, edca_be);
  961. rtlpriv->dm.is_cur_rdlstate = b_is_cur_rdlstate;
  962. rtlpriv->dm.current_turbo_edca = true;
  963. } else {
  964. if (rtlpriv->dm.current_turbo_edca) {
  965. u8 tmp = AC0_BE;
  966. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AC_PARAM,
  967. (u8 *)(&tmp));
  968. }
  969. rtlpriv->dm.current_turbo_edca = false;
  970. }
  971. exit:
  972. rtlpriv->dm.is_any_nonbepkts = false;
  973. last_txok_cnt = rtlpriv->stats.txbytesunicast;
  974. last_rxok_cnt = rtlpriv->stats.rxbytesunicast;
  975. }
  976. static void rtl8723be_dm_cck_packet_detection_thresh(struct ieee80211_hw *hw)
  977. {
  978. struct rtl_priv *rtlpriv = rtl_priv(hw);
  979. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  980. u8 cur_cck_cca_thresh;
  981. if (rtlpriv->mac80211.link_state >= MAC80211_LINKED) {
  982. if (dm_digtable->rssi_val_min > 25) {
  983. cur_cck_cca_thresh = 0xcd;
  984. } else if ((dm_digtable->rssi_val_min <= 25) &&
  985. (dm_digtable->rssi_val_min > 10)) {
  986. cur_cck_cca_thresh = 0x83;
  987. } else {
  988. if (rtlpriv->falsealm_cnt.cnt_cck_fail > 1000)
  989. cur_cck_cca_thresh = 0x83;
  990. else
  991. cur_cck_cca_thresh = 0x40;
  992. }
  993. } else {
  994. if (rtlpriv->falsealm_cnt.cnt_cck_fail > 1000)
  995. cur_cck_cca_thresh = 0x83;
  996. else
  997. cur_cck_cca_thresh = 0x40;
  998. }
  999. if (dm_digtable->cur_cck_cca_thres != cur_cck_cca_thresh)
  1000. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, cur_cck_cca_thresh);
  1001. dm_digtable->pre_cck_cca_thres = dm_digtable->cur_cck_cca_thres;
  1002. dm_digtable->cur_cck_cca_thres = cur_cck_cca_thresh;
  1003. RT_TRACE(rtlpriv, COMP_DIG, DBG_TRACE,
  1004. "CCK cca thresh hold =%x\n", dm_digtable->cur_cck_cca_thres);
  1005. }
  1006. static void rtl8723be_dm_dynamic_edcca(struct ieee80211_hw *hw)
  1007. {
  1008. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1009. u8 reg_c50, reg_c58;
  1010. bool fw_current_in_ps_mode = false;
  1011. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  1012. (u8 *)(&fw_current_in_ps_mode));
  1013. if (fw_current_in_ps_mode)
  1014. return;
  1015. reg_c50 = rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0);
  1016. reg_c58 = rtl_get_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0);
  1017. if (reg_c50 > 0x28 && reg_c58 > 0x28) {
  1018. if (!rtlpriv->rtlhal.pre_edcca_enable) {
  1019. rtl_write_byte(rtlpriv, ROFDM0_ECCATHRESHOLD, 0x03);
  1020. rtl_write_byte(rtlpriv, ROFDM0_ECCATHRESHOLD + 2, 0x00);
  1021. }
  1022. } else if (reg_c50 < 0x25 && reg_c58 < 0x25) {
  1023. if (rtlpriv->rtlhal.pre_edcca_enable) {
  1024. rtl_write_byte(rtlpriv, ROFDM0_ECCATHRESHOLD, 0x7f);
  1025. rtl_write_byte(rtlpriv, ROFDM0_ECCATHRESHOLD + 2, 0x7f);
  1026. }
  1027. }
  1028. }
  1029. static void rtl8723be_dm_dynamic_atc_switch(struct ieee80211_hw *hw)
  1030. {
  1031. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1032. struct rtl_dm *rtldm = rtl_dm(rtl_priv(hw));
  1033. u8 crystal_cap;
  1034. u32 packet_count;
  1035. int cfo_khz_a, cfo_khz_b, cfo_ave = 0, adjust_xtal = 0;
  1036. int cfo_ave_diff;
  1037. if (rtlpriv->mac80211.link_state < MAC80211_LINKED) {
  1038. if (rtldm->atc_status == ATC_STATUS_OFF) {
  1039. rtl_set_bbreg(hw, ROFDM1_CFOTRACKING, BIT(11),
  1040. ATC_STATUS_ON);
  1041. rtldm->atc_status = ATC_STATUS_ON;
  1042. }
  1043. if (rtlpriv->cfg->ops->get_btc_status()) {
  1044. if (!rtlpriv->btcoexist.btc_ops->btc_is_bt_disabled(rtlpriv)) {
  1045. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_LOUD,
  1046. "odm_DynamicATCSwitch(): Disable CFO tracking for BT!!\n");
  1047. return;
  1048. }
  1049. }
  1050. if (rtldm->crystal_cap != rtlpriv->efuse.crystalcap) {
  1051. rtldm->crystal_cap = rtlpriv->efuse.crystalcap;
  1052. crystal_cap = rtldm->crystal_cap & 0x3f;
  1053. rtl_set_bbreg(hw, REG_MAC_PHY_CTRL, 0xFFF000,
  1054. (crystal_cap | (crystal_cap << 6)));
  1055. }
  1056. } else {
  1057. cfo_khz_a = (int)(rtldm->cfo_tail[0] * 3125) / 1280;
  1058. cfo_khz_b = (int)(rtldm->cfo_tail[1] * 3125) / 1280;
  1059. packet_count = rtldm->packet_count;
  1060. if (packet_count == rtldm->packet_count_pre)
  1061. return;
  1062. rtldm->packet_count_pre = packet_count;
  1063. if (rtlpriv->phy.rf_type == RF_1T1R)
  1064. cfo_ave = cfo_khz_a;
  1065. else
  1066. cfo_ave = (int)(cfo_khz_a + cfo_khz_b) >> 1;
  1067. cfo_ave_diff = (rtldm->cfo_ave_pre >= cfo_ave) ?
  1068. (rtldm->cfo_ave_pre - cfo_ave) :
  1069. (cfo_ave - rtldm->cfo_ave_pre);
  1070. if (cfo_ave_diff > 20 && rtldm->large_cfo_hit == 0) {
  1071. rtldm->large_cfo_hit = 1;
  1072. return;
  1073. } else
  1074. rtldm->large_cfo_hit = 0;
  1075. rtldm->cfo_ave_pre = cfo_ave;
  1076. if (cfo_ave >= -rtldm->cfo_threshold &&
  1077. cfo_ave <= rtldm->cfo_threshold && rtldm->is_freeze == 0) {
  1078. if (rtldm->cfo_threshold == CFO_THRESHOLD_XTAL) {
  1079. rtldm->cfo_threshold = CFO_THRESHOLD_XTAL + 10;
  1080. rtldm->is_freeze = 1;
  1081. } else {
  1082. rtldm->cfo_threshold = CFO_THRESHOLD_XTAL;
  1083. }
  1084. }
  1085. if (cfo_ave > rtldm->cfo_threshold && rtldm->crystal_cap < 0x3f)
  1086. adjust_xtal = ((cfo_ave - CFO_THRESHOLD_XTAL) >> 1) + 1;
  1087. else if ((cfo_ave < -rtlpriv->dm.cfo_threshold) &&
  1088. rtlpriv->dm.crystal_cap > 0)
  1089. adjust_xtal = ((cfo_ave + CFO_THRESHOLD_XTAL) >> 1) - 1;
  1090. if (adjust_xtal != 0) {
  1091. rtldm->is_freeze = 0;
  1092. rtldm->crystal_cap += adjust_xtal;
  1093. if (rtldm->crystal_cap > 0x3f)
  1094. rtldm->crystal_cap = 0x3f;
  1095. else if (rtldm->crystal_cap < 0)
  1096. rtldm->crystal_cap = 0;
  1097. crystal_cap = rtldm->crystal_cap & 0x3f;
  1098. rtl_set_bbreg(hw, REG_MAC_PHY_CTRL, 0xFFF000,
  1099. (crystal_cap | (crystal_cap << 6)));
  1100. }
  1101. if (cfo_ave < CFO_THRESHOLD_ATC &&
  1102. cfo_ave > -CFO_THRESHOLD_ATC) {
  1103. if (rtldm->atc_status == ATC_STATUS_ON) {
  1104. rtl_set_bbreg(hw, ROFDM1_CFOTRACKING, BIT(11),
  1105. ATC_STATUS_OFF);
  1106. rtldm->atc_status = ATC_STATUS_OFF;
  1107. }
  1108. } else {
  1109. if (rtldm->atc_status == ATC_STATUS_OFF) {
  1110. rtl_set_bbreg(hw, ROFDM1_CFOTRACKING, BIT(11),
  1111. ATC_STATUS_ON);
  1112. rtldm->atc_status = ATC_STATUS_ON;
  1113. }
  1114. }
  1115. }
  1116. }
  1117. static void rtl8723be_dm_common_info_self_update(struct ieee80211_hw *hw)
  1118. {
  1119. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1120. u8 cnt = 0;
  1121. struct rtl_sta_info *drv_priv;
  1122. rtlpriv->dm.one_entry_only = false;
  1123. if (rtlpriv->mac80211.opmode == NL80211_IFTYPE_STATION &&
  1124. rtlpriv->mac80211.link_state >= MAC80211_LINKED) {
  1125. rtlpriv->dm.one_entry_only = true;
  1126. return;
  1127. }
  1128. if (rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP ||
  1129. rtlpriv->mac80211.opmode == NL80211_IFTYPE_ADHOC ||
  1130. rtlpriv->mac80211.opmode == NL80211_IFTYPE_MESH_POINT) {
  1131. spin_lock_bh(&rtlpriv->locks.entry_list_lock);
  1132. list_for_each_entry(drv_priv, &rtlpriv->entry_list, list) {
  1133. cnt++;
  1134. }
  1135. spin_unlock_bh(&rtlpriv->locks.entry_list_lock);
  1136. if (cnt == 1)
  1137. rtlpriv->dm.one_entry_only = true;
  1138. }
  1139. }
  1140. void rtl8723be_dm_watchdog(struct ieee80211_hw *hw)
  1141. {
  1142. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1143. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1144. bool fw_current_inpsmode = false;
  1145. bool fw_ps_awake = true;
  1146. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  1147. (u8 *)(&fw_current_inpsmode));
  1148. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_FWLPS_RF_ON,
  1149. (u8 *)(&fw_ps_awake));
  1150. if (ppsc->p2p_ps_info.p2p_ps_mode)
  1151. fw_ps_awake = false;
  1152. if ((ppsc->rfpwr_state == ERFON) &&
  1153. ((!fw_current_inpsmode) && fw_ps_awake) &&
  1154. (!ppsc->rfchange_inprogress)) {
  1155. rtl8723be_dm_common_info_self_update(hw);
  1156. rtl8723be_dm_false_alarm_counter_statistics(hw);
  1157. rtl8723be_dm_check_rssi_monitor(hw);
  1158. rtl8723be_dm_dig(hw);
  1159. rtl8723be_dm_dynamic_edcca(hw);
  1160. rtl8723be_dm_cck_packet_detection_thresh(hw);
  1161. rtl8723be_dm_refresh_rate_adaptive_mask(hw);
  1162. rtl8723be_dm_check_edca_turbo(hw);
  1163. rtl8723be_dm_dynamic_atc_switch(hw);
  1164. rtl8723be_dm_check_txpower_tracking(hw);
  1165. rtl8723be_dm_dynamic_txpower(hw);
  1166. }
  1167. rtlpriv->dm.dbginfo.num_qry_beacon_pkt = 0;
  1168. }