def.h 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL8723E_DEF_H__
  26. #define __RTL8723E_DEF_H__
  27. #define HAL_RETRY_LIMIT_INFRA 48
  28. #define HAL_RETRY_LIMIT_AP_ADHOC 7
  29. #define RESET_DELAY_8185 20
  30. #define RT_IBSS_INT_MASKS (IMR_BCNINT | IMR_TBDOK | IMR_TBDER)
  31. #define RT_AC_INT_MASKS (IMR_VIDOK | IMR_VODOK | IMR_BEDOK|IMR_BKDOK)
  32. #define NUM_OF_FIRMWARE_QUEUE 10
  33. #define NUM_OF_PAGES_IN_FW 0x100
  34. #define NUM_OF_PAGE_IN_FW_QUEUE_BK 0x07
  35. #define NUM_OF_PAGE_IN_FW_QUEUE_BE 0x07
  36. #define NUM_OF_PAGE_IN_FW_QUEUE_VI 0x07
  37. #define NUM_OF_PAGE_IN_FW_QUEUE_VO 0x07
  38. #define NUM_OF_PAGE_IN_FW_QUEUE_HCCA 0x0
  39. #define NUM_OF_PAGE_IN_FW_QUEUE_CMD 0x0
  40. #define NUM_OF_PAGE_IN_FW_QUEUE_MGNT 0x02
  41. #define NUM_OF_PAGE_IN_FW_QUEUE_HIGH 0x02
  42. #define NUM_OF_PAGE_IN_FW_QUEUE_BCN 0x2
  43. #define NUM_OF_PAGE_IN_FW_QUEUE_PUB 0xA1
  44. #define NUM_OF_PAGE_IN_FW_QUEUE_BK_DTM 0x026
  45. #define NUM_OF_PAGE_IN_FW_QUEUE_BE_DTM 0x048
  46. #define NUM_OF_PAGE_IN_FW_QUEUE_VI_DTM 0x048
  47. #define NUM_OF_PAGE_IN_FW_QUEUE_VO_DTM 0x026
  48. #define NUM_OF_PAGE_IN_FW_QUEUE_PUB_DTM 0x00
  49. #define MAX_LINES_HWCONFIG_TXT 1000
  50. #define MAX_BYTES_LINE_HWCONFIG_TXT 256
  51. #define SW_THREE_WIRE 0
  52. #define HW_THREE_WIRE 2
  53. #define BT_DEMO_BOARD 0
  54. #define BT_QA_BOARD 1
  55. #define BT_FPGA 2
  56. #define HAL_PRIME_CHNL_OFFSET_DONT_CARE 0
  57. #define HAL_PRIME_CHNL_OFFSET_LOWER 1
  58. #define HAL_PRIME_CHNL_OFFSET_UPPER 2
  59. #define MAX_H2C_QUEUE_NUM 10
  60. #define RX_MPDU_QUEUE 0
  61. #define RX_CMD_QUEUE 1
  62. #define RX_MAX_QUEUE 2
  63. #define AC2QUEUEID(_AC) (_AC)
  64. #define C2H_RX_CMD_HDR_LEN 8
  65. #define GET_C2H_CMD_CMD_LEN(__prxhdr) \
  66. LE_BITS_TO_4BYTE((__prxhdr), 0, 16)
  67. #define GET_C2H_CMD_ELEMENT_ID(__prxhdr) \
  68. LE_BITS_TO_4BYTE((__prxhdr), 16, 8)
  69. #define GET_C2H_CMD_CMD_SEQ(__prxhdr) \
  70. LE_BITS_TO_4BYTE((__prxhdr), 24, 7)
  71. #define GET_C2H_CMD_CONTINUE(__prxhdr) \
  72. LE_BITS_TO_4BYTE((__prxhdr), 31, 1)
  73. #define GET_C2H_CMD_CONTENT(__prxhdr) \
  74. ((u8 *)(__prxhdr) + C2H_RX_CMD_HDR_LEN)
  75. #define GET_C2H_CMD_FEEDBACK_ELEMENT_ID(__pcmdfbhdr) \
  76. LE_BITS_TO_4BYTE((__pcmdfbhdr), 0, 8)
  77. #define GET_C2H_CMD_FEEDBACK_CCX_LEN(__pcmdfbhdr) \
  78. LE_BITS_TO_4BYTE((__pcmdfbhdr), 8, 8)
  79. #define GET_C2H_CMD_FEEDBACK_CCX_CMD_CNT(__pcmdfbhdr) \
  80. LE_BITS_TO_4BYTE((__pcmdfbhdr), 16, 16)
  81. #define GET_C2H_CMD_FEEDBACK_CCX_MAC_ID(__pcmdfbhdr) \
  82. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 0, 5)
  83. #define GET_C2H_CMD_FEEDBACK_CCX_VALID(__pcmdfbhdr) \
  84. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 7, 1)
  85. #define GET_C2H_CMD_FEEDBACK_CCX_RETRY_CNT(__pcmdfbhdr) \
  86. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 8, 5)
  87. #define GET_C2H_CMD_FEEDBACK_CCX_TOK(__pcmdfbhdr) \
  88. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 15, 1)
  89. #define GET_C2H_CMD_FEEDBACK_CCX_QSEL(__pcmdfbhdr) \
  90. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 16, 4)
  91. #define GET_C2H_CMD_FEEDBACK_CCX_SEQ(__pcmdfbhdr) \
  92. LE_BITS_TO_4BYTE(((__pcmdfbhdr) + 4), 20, 12)
  93. #define CHIP_BONDING_IDENTIFIER(_value) (((_value)>>22)&0x3)
  94. #define CHIP_BONDING_92C_1T2R 0x1
  95. #define CHIP_8723 BIT(0)
  96. #define NORMAL_CHIP BIT(3)
  97. #define RF_TYPE_1T1R (~(BIT(4)|BIT(5)|BIT(6)))
  98. #define RF_TYPE_1T2R BIT(4)
  99. #define RF_TYPE_2T2R BIT(5)
  100. #define CHIP_VENDOR_UMC BIT(7)
  101. #define B_CUT_VERSION BIT(12)
  102. #define C_CUT_VERSION BIT(13)
  103. #define D_CUT_VERSION ((BIT(12)|BIT(13)))
  104. #define E_CUT_VERSION BIT(14)
  105. #define RF_RL_ID (BIT(31)|BIT(30)|BIT(29)|BIT(28))
  106. /* MASK */
  107. #define IC_TYPE_MASK (BIT(0)|BIT(1)|BIT(2))
  108. #define CHIP_TYPE_MASK BIT(3)
  109. #define RF_TYPE_MASK (BIT(4)|BIT(5)|BIT(6))
  110. #define MANUFACTUER_MASK BIT(7)
  111. #define ROM_VERSION_MASK (BIT(11)|BIT(10)|BIT(9)|BIT(8))
  112. #define CUT_VERSION_MASK (BIT(15)|BIT(14)|BIT(13)|BIT(12))
  113. /* Get element */
  114. #define GET_CVID_IC_TYPE(version) ((version) & IC_TYPE_MASK)
  115. #define GET_CVID_CHIP_TYPE(version) ((version) & CHIP_TYPE_MASK)
  116. #define GET_CVID_RF_TYPE(version) ((version) & RF_TYPE_MASK)
  117. #define GET_CVID_MANUFACTUER(version) ((version) & MANUFACTUER_MASK)
  118. #define GET_CVID_ROM_VERSION(version) ((version) & ROM_VERSION_MASK)
  119. #define GET_CVID_CUT_VERSION(version) ((version) & CUT_VERSION_MASK)
  120. #define IS_81XXC(version) ((GET_CVID_IC_TYPE(version) == 0) ?\
  121. true : false)
  122. #define IS_8723_SERIES(version) ((GET_CVID_IC_TYPE(version) == CHIP_8723) ? \
  123. true : false)
  124. #define IS_1T1R(version) ((GET_CVID_RF_TYPE(version)) ? false : true)
  125. #define IS_1T2R(version) ((GET_CVID_RF_TYPE(version) == RF_TYPE_1T2R)\
  126. ? true : false)
  127. #define IS_2T2R(version) ((GET_CVID_RF_TYPE(version) == RF_TYPE_2T2R)\
  128. ? true : false)
  129. #define IS_CHIP_VENDOR_UMC(version) ((GET_CVID_MANUFACTUER(version)) ? \
  130. true : false)
  131. #define IS_VENDOR_UMC_A_CUT(version) ((IS_CHIP_VENDOR_UMC(version))\
  132. ? ((GET_CVID_CUT_VERSION(version)) ? \
  133. false : true) : false)
  134. #define IS_VENDOR_8723_A_CUT(version) ((IS_8723_SERIES(version))\
  135. ? ((GET_CVID_CUT_VERSION(version)) ? \
  136. false : true) : false)
  137. #define IS_VENDOR_8723A_B_CUT(version) ((IS_8723_SERIES(version))\
  138. ? ((GET_CVID_CUT_VERSION(version) == \
  139. B_CUT_VERSION) ? true : false) : false)
  140. #define IS_81xxC_VENDOR_UMC_B_CUT(version) ((IS_CHIP_VENDOR_UMC(version))\
  141. ? ((GET_CVID_CUT_VERSION(version) == \
  142. B_CUT_VERSION) ? true : false) : false)
  143. enum rf_optype {
  144. RF_OP_BY_SW_3WIRE = 0,
  145. RF_OP_BY_FW,
  146. RF_OP_MAX
  147. };
  148. enum rf_power_state {
  149. RF_ON,
  150. RF_OFF,
  151. RF_SLEEP,
  152. RF_SHUT_DOWN,
  153. };
  154. enum power_save_mode {
  155. POWER_SAVE_MODE_ACTIVE,
  156. POWER_SAVE_MODE_SAVE,
  157. };
  158. enum power_policy_config {
  159. POWERCFG_MAX_POWER_SAVINGS,
  160. POWERCFG_GLOBAL_POWER_SAVINGS,
  161. POWERCFG_LOCAL_POWER_SAVINGS,
  162. POWERCFG_LENOVO,
  163. };
  164. enum interface_select_pci {
  165. INTF_SEL1_MINICARD = 0,
  166. INTF_SEL0_PCIE = 1,
  167. INTF_SEL2_RSV = 2,
  168. INTF_SEL3_RSV = 3,
  169. };
  170. enum hal_fw_c2h_cmd_id {
  171. HAL_FW_C2H_CMD_Read_MACREG = 0,
  172. HAL_FW_C2H_CMD_Read_BBREG = 1,
  173. HAL_FW_C2H_CMD_Read_RFREG = 2,
  174. HAL_FW_C2H_CMD_Read_EEPROM = 3,
  175. HAL_FW_C2H_CMD_Read_EFUSE = 4,
  176. HAL_FW_C2H_CMD_Read_CAM = 5,
  177. HAL_FW_C2H_CMD_Get_BasicRate = 6,
  178. HAL_FW_C2H_CMD_Get_DataRate = 7,
  179. HAL_FW_C2H_CMD_Survey = 8,
  180. HAL_FW_C2H_CMD_SurveyDone = 9,
  181. HAL_FW_C2H_CMD_JoinBss = 10,
  182. HAL_FW_C2H_CMD_AddSTA = 11,
  183. HAL_FW_C2H_CMD_DelSTA = 12,
  184. HAL_FW_C2H_CMD_AtimDone = 13,
  185. HAL_FW_C2H_CMD_TX_Report = 14,
  186. HAL_FW_C2H_CMD_CCX_Report = 15,
  187. HAL_FW_C2H_CMD_DTM_Report = 16,
  188. HAL_FW_C2H_CMD_TX_Rate_Statistics = 17,
  189. HAL_FW_C2H_CMD_C2HLBK = 18,
  190. HAL_FW_C2H_CMD_C2HDBG = 19,
  191. HAL_FW_C2H_CMD_C2HFEEDBACK = 20,
  192. HAL_FW_C2H_CMD_MAX
  193. };
  194. enum rtl_desc_qsel {
  195. QSLT_BK = 0x2,
  196. QSLT_BE = 0x0,
  197. QSLT_VI = 0x5,
  198. QSLT_VO = 0x7,
  199. QSLT_BEACON = 0x10,
  200. QSLT_HIGH = 0x11,
  201. QSLT_MGNT = 0x12,
  202. QSLT_CMD = 0x13,
  203. };
  204. enum rtl_desc8723e_rate {
  205. DESC92C_RATE1M = 0x00,
  206. DESC92C_RATE2M = 0x01,
  207. DESC92C_RATE5_5M = 0x02,
  208. DESC92C_RATE11M = 0x03,
  209. DESC92C_RATE6M = 0x04,
  210. DESC92C_RATE9M = 0x05,
  211. DESC92C_RATE12M = 0x06,
  212. DESC92C_RATE18M = 0x07,
  213. DESC92C_RATE24M = 0x08,
  214. DESC92C_RATE36M = 0x09,
  215. DESC92C_RATE48M = 0x0a,
  216. DESC92C_RATE54M = 0x0b,
  217. DESC92C_RATEMCS0 = 0x0c,
  218. DESC92C_RATEMCS1 = 0x0d,
  219. DESC92C_RATEMCS2 = 0x0e,
  220. DESC92C_RATEMCS3 = 0x0f,
  221. DESC92C_RATEMCS4 = 0x10,
  222. DESC92C_RATEMCS5 = 0x11,
  223. DESC92C_RATEMCS6 = 0x12,
  224. DESC92C_RATEMCS7 = 0x13,
  225. DESC92C_RATEMCS8 = 0x14,
  226. DESC92C_RATEMCS9 = 0x15,
  227. DESC92C_RATEMCS10 = 0x16,
  228. DESC92C_RATEMCS11 = 0x17,
  229. DESC92C_RATEMCS12 = 0x18,
  230. DESC92C_RATEMCS13 = 0x19,
  231. DESC92C_RATEMCS14 = 0x1a,
  232. DESC92C_RATEMCS15 = 0x1b,
  233. DESC92C_RATEMCS15_SG = 0x1c,
  234. DESC92C_RATEMCS32 = 0x20,
  235. };
  236. struct phy_sts_cck_8723e_t {
  237. u8 adc_pwdb_X[4];
  238. u8 sq_rpt;
  239. u8 cck_agc_rpt;
  240. };
  241. struct h2c_cmd_8723e {
  242. u8 element_id;
  243. u32 cmd_len;
  244. u8 *p_cmdbuffer;
  245. };
  246. #endif