trx.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2014 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../pci.h"
  27. #include "../base.h"
  28. #include "../stats.h"
  29. #include "reg.h"
  30. #include "def.h"
  31. #include "phy.h"
  32. #include "trx.h"
  33. #include "led.h"
  34. #include "dm.h"
  35. #include "fw.h"
  36. static u8 _rtl92ee_map_hwqueue_to_fwqueue(struct sk_buff *skb, u8 hw_queue)
  37. {
  38. __le16 fc = rtl_get_fc(skb);
  39. if (unlikely(ieee80211_is_beacon(fc)))
  40. return QSLT_BEACON;
  41. if (ieee80211_is_mgmt(fc) || ieee80211_is_ctl(fc))
  42. return QSLT_MGNT;
  43. return skb->priority;
  44. }
  45. /* mac80211's rate_idx is like this:
  46. *
  47. * 2.4G band:rx_status->band == IEEE80211_BAND_2GHZ
  48. *
  49. * B/G rate:
  50. * (rx_status->flag & RX_FLAG_HT) = 0,
  51. * DESC92C_RATE1M-->DESC92C_RATE54M ==> idx is 0-->11,
  52. *
  53. * N rate:
  54. * (rx_status->flag & RX_FLAG_HT) = 1,
  55. * DESC92C_RATEMCS0-->DESC92C_RATEMCS15 ==> idx is 0-->15
  56. *
  57. * 5G band:rx_status->band == IEEE80211_BAND_5GHZ
  58. * A rate:
  59. * (rx_status->flag & RX_FLAG_HT) = 0,
  60. * DESC92C_RATE6M-->DESC92C_RATE54M ==> idx is 0-->7,
  61. *
  62. * N rate:
  63. * (rx_status->flag & RX_FLAG_HT) = 1,
  64. * DESC92C_RATEMCS0-->DESC92C_RATEMCS15 ==> idx is 0-->15
  65. */
  66. static int _rtl92ee_rate_mapping(struct ieee80211_hw *hw,
  67. bool isht, u8 desc_rate)
  68. {
  69. int rate_idx;
  70. if (!isht) {
  71. if (IEEE80211_BAND_2GHZ == hw->conf.chandef.chan->band) {
  72. switch (desc_rate) {
  73. case DESC92C_RATE1M:
  74. rate_idx = 0;
  75. break;
  76. case DESC92C_RATE2M:
  77. rate_idx = 1;
  78. break;
  79. case DESC92C_RATE5_5M:
  80. rate_idx = 2;
  81. break;
  82. case DESC92C_RATE11M:
  83. rate_idx = 3;
  84. break;
  85. case DESC92C_RATE6M:
  86. rate_idx = 4;
  87. break;
  88. case DESC92C_RATE9M:
  89. rate_idx = 5;
  90. break;
  91. case DESC92C_RATE12M:
  92. rate_idx = 6;
  93. break;
  94. case DESC92C_RATE18M:
  95. rate_idx = 7;
  96. break;
  97. case DESC92C_RATE24M:
  98. rate_idx = 8;
  99. break;
  100. case DESC92C_RATE36M:
  101. rate_idx = 9;
  102. break;
  103. case DESC92C_RATE48M:
  104. rate_idx = 10;
  105. break;
  106. case DESC92C_RATE54M:
  107. rate_idx = 11;
  108. break;
  109. default:
  110. rate_idx = 0;
  111. break;
  112. }
  113. } else {
  114. switch (desc_rate) {
  115. case DESC92C_RATE6M:
  116. rate_idx = 0;
  117. break;
  118. case DESC92C_RATE9M:
  119. rate_idx = 1;
  120. break;
  121. case DESC92C_RATE12M:
  122. rate_idx = 2;
  123. break;
  124. case DESC92C_RATE18M:
  125. rate_idx = 3;
  126. break;
  127. case DESC92C_RATE24M:
  128. rate_idx = 4;
  129. break;
  130. case DESC92C_RATE36M:
  131. rate_idx = 5;
  132. break;
  133. case DESC92C_RATE48M:
  134. rate_idx = 6;
  135. break;
  136. case DESC92C_RATE54M:
  137. rate_idx = 7;
  138. break;
  139. default:
  140. rate_idx = 0;
  141. break;
  142. }
  143. }
  144. } else {
  145. switch (desc_rate) {
  146. case DESC92C_RATEMCS0:
  147. rate_idx = 0;
  148. break;
  149. case DESC92C_RATEMCS1:
  150. rate_idx = 1;
  151. break;
  152. case DESC92C_RATEMCS2:
  153. rate_idx = 2;
  154. break;
  155. case DESC92C_RATEMCS3:
  156. rate_idx = 3;
  157. break;
  158. case DESC92C_RATEMCS4:
  159. rate_idx = 4;
  160. break;
  161. case DESC92C_RATEMCS5:
  162. rate_idx = 5;
  163. break;
  164. case DESC92C_RATEMCS6:
  165. rate_idx = 6;
  166. break;
  167. case DESC92C_RATEMCS7:
  168. rate_idx = 7;
  169. break;
  170. case DESC92C_RATEMCS8:
  171. rate_idx = 8;
  172. break;
  173. case DESC92C_RATEMCS9:
  174. rate_idx = 9;
  175. break;
  176. case DESC92C_RATEMCS10:
  177. rate_idx = 10;
  178. break;
  179. case DESC92C_RATEMCS11:
  180. rate_idx = 11;
  181. break;
  182. case DESC92C_RATEMCS12:
  183. rate_idx = 12;
  184. break;
  185. case DESC92C_RATEMCS13:
  186. rate_idx = 13;
  187. break;
  188. case DESC92C_RATEMCS14:
  189. rate_idx = 14;
  190. break;
  191. case DESC92C_RATEMCS15:
  192. rate_idx = 15;
  193. break;
  194. default:
  195. rate_idx = 0;
  196. break;
  197. }
  198. }
  199. return rate_idx;
  200. }
  201. static void _rtl92ee_query_rxphystatus(struct ieee80211_hw *hw,
  202. struct rtl_stats *pstatus, u8 *pdesc,
  203. struct rx_fwinfo *p_drvinfo,
  204. bool bpacket_match_bssid,
  205. bool bpacket_toself,
  206. bool packet_beacon)
  207. {
  208. struct rtl_priv *rtlpriv = rtl_priv(hw);
  209. struct phy_status_rpt *p_phystrpt = (struct phy_status_rpt *)p_drvinfo;
  210. char rx_pwr_all = 0, rx_pwr[4];
  211. u8 rf_rx_num = 0, evm, pwdb_all;
  212. u8 i, max_spatial_stream;
  213. u32 rssi, total_rssi = 0;
  214. bool is_cck = pstatus->is_cck;
  215. u8 lan_idx, vga_idx;
  216. /* Record it for next packet processing */
  217. pstatus->packet_matchbssid = bpacket_match_bssid;
  218. pstatus->packet_toself = bpacket_toself;
  219. pstatus->packet_beacon = packet_beacon;
  220. pstatus->rx_mimo_signalquality[0] = -1;
  221. pstatus->rx_mimo_signalquality[1] = -1;
  222. if (is_cck) {
  223. u8 cck_highpwr;
  224. u8 cck_agc_rpt;
  225. /* CCK Driver info Structure is not the same as OFDM packet. */
  226. cck_agc_rpt = p_phystrpt->cck_agc_rpt_ofdm_cfosho_a;
  227. /* (1)Hardware does not provide RSSI for CCK
  228. * (2)PWDB, Average PWDB cacluated by
  229. * hardware (for rate adaptive)
  230. */
  231. cck_highpwr = (u8)rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2,
  232. BIT(9));
  233. lan_idx = ((cck_agc_rpt & 0xE0) >> 5);
  234. vga_idx = (cck_agc_rpt & 0x1f);
  235. switch (lan_idx) {
  236. case 7: /*VGA_idx = 27~2*/
  237. if (vga_idx <= 27)
  238. rx_pwr_all = -100 + 2 * (27 - vga_idx);
  239. else
  240. rx_pwr_all = -100;
  241. break;
  242. case 6: /*VGA_idx = 2~0*/
  243. rx_pwr_all = -48 + 2 * (2 - vga_idx);
  244. break;
  245. case 5: /*VGA_idx = 7~5*/
  246. rx_pwr_all = -42 + 2 * (7 - vga_idx);
  247. break;
  248. case 4: /*VGA_idx = 7~4*/
  249. rx_pwr_all = -36 + 2 * (7 - vga_idx);
  250. break;
  251. case 3: /*VGA_idx = 7~0*/
  252. rx_pwr_all = -24 + 2 * (7 - vga_idx);
  253. break;
  254. case 2: /*VGA_idx = 5~0*/
  255. if (cck_highpwr)
  256. rx_pwr_all = -12 + 2 * (5 - vga_idx);
  257. else
  258. rx_pwr_all = -6 + 2 * (5 - vga_idx);
  259. break;
  260. case 1:
  261. rx_pwr_all = 8 - 2 * vga_idx;
  262. break;
  263. case 0:
  264. rx_pwr_all = 14 - 2 * vga_idx;
  265. break;
  266. default:
  267. break;
  268. }
  269. rx_pwr_all += 16;
  270. pwdb_all = rtl_query_rxpwrpercentage(rx_pwr_all);
  271. if (!cck_highpwr) {
  272. if (pwdb_all >= 80)
  273. pwdb_all = ((pwdb_all - 80) << 1) +
  274. ((pwdb_all - 80) >> 1) + 80;
  275. else if ((pwdb_all <= 78) && (pwdb_all >= 20))
  276. pwdb_all += 3;
  277. if (pwdb_all > 100)
  278. pwdb_all = 100;
  279. }
  280. pstatus->rx_pwdb_all = pwdb_all;
  281. pstatus->bt_rx_rssi_percentage = pwdb_all;
  282. pstatus->recvsignalpower = rx_pwr_all;
  283. /* (3) Get Signal Quality (EVM) */
  284. if (bpacket_match_bssid) {
  285. u8 sq, sq_rpt;
  286. if (pstatus->rx_pwdb_all > 40) {
  287. sq = 100;
  288. } else {
  289. sq_rpt = p_phystrpt->cck_sig_qual_ofdm_pwdb_all;
  290. if (sq_rpt > 64)
  291. sq = 0;
  292. else if (sq_rpt < 20)
  293. sq = 100;
  294. else
  295. sq = ((64 - sq_rpt) * 100) / 44;
  296. }
  297. pstatus->signalquality = sq;
  298. pstatus->rx_mimo_signalquality[0] = sq;
  299. pstatus->rx_mimo_signalquality[1] = -1;
  300. }
  301. } else {
  302. /* (1)Get RSSI for HT rate */
  303. for (i = RF90_PATH_A; i < RF6052_MAX_PATH; i++) {
  304. /* we will judge RF RX path now. */
  305. if (rtlpriv->dm.rfpath_rxenable[i])
  306. rf_rx_num++;
  307. rx_pwr[i] = ((p_phystrpt->path_agc[i].gain & 0x3f) * 2)
  308. - 110;
  309. pstatus->rx_pwr[i] = rx_pwr[i];
  310. /* Translate DBM to percentage. */
  311. rssi = rtl_query_rxpwrpercentage(rx_pwr[i]);
  312. total_rssi += rssi;
  313. pstatus->rx_mimo_signalstrength[i] = (u8)rssi;
  314. }
  315. /* (2)PWDB, Average PWDB cacluated by
  316. * hardware (for rate adaptive)
  317. */
  318. rx_pwr_all = ((p_phystrpt->cck_sig_qual_ofdm_pwdb_all >> 1)
  319. & 0x7f) - 110;
  320. pwdb_all = rtl_query_rxpwrpercentage(rx_pwr_all);
  321. pstatus->rx_pwdb_all = pwdb_all;
  322. pstatus->bt_rx_rssi_percentage = pwdb_all;
  323. pstatus->rxpower = rx_pwr_all;
  324. pstatus->recvsignalpower = rx_pwr_all;
  325. /* (3)EVM of HT rate */
  326. if (pstatus->rate >= DESC92C_RATEMCS8 &&
  327. pstatus->rate <= DESC92C_RATEMCS15)
  328. max_spatial_stream = 2;
  329. else
  330. max_spatial_stream = 1;
  331. for (i = 0; i < max_spatial_stream; i++) {
  332. evm = rtl_evm_db_to_percentage(
  333. p_phystrpt->stream_rxevm[i]);
  334. if (bpacket_match_bssid) {
  335. /* Fill value in RFD, Get the first
  336. * spatial stream only
  337. */
  338. if (i == 0)
  339. pstatus->signalquality = (u8)(evm &
  340. 0xff);
  341. pstatus->rx_mimo_signalquality[i] = (u8)(evm &
  342. 0xff);
  343. }
  344. }
  345. if (bpacket_match_bssid) {
  346. for (i = RF90_PATH_A; i <= RF90_PATH_B; i++)
  347. rtl_priv(hw)->dm.cfo_tail[i] =
  348. (int)p_phystrpt->path_cfotail[i];
  349. if (rtl_priv(hw)->dm.packet_count == 0xffffffff)
  350. rtl_priv(hw)->dm.packet_count = 0;
  351. else
  352. rtl_priv(hw)->dm.packet_count++;
  353. }
  354. }
  355. /* UI BSS List signal strength(in percentage),
  356. * make it good looking, from 0~100.
  357. */
  358. if (is_cck)
  359. pstatus->signalstrength = (u8)(rtl_signal_scale_mapping(hw,
  360. pwdb_all));
  361. else if (rf_rx_num != 0)
  362. pstatus->signalstrength = (u8)(rtl_signal_scale_mapping(hw,
  363. total_rssi /= rf_rx_num));
  364. }
  365. static void _rtl92ee_translate_rx_signal_stuff(struct ieee80211_hw *hw,
  366. struct sk_buff *skb,
  367. struct rtl_stats *pstatus,
  368. u8 *pdesc,
  369. struct rx_fwinfo *p_drvinfo)
  370. {
  371. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  372. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  373. struct ieee80211_hdr *hdr;
  374. u8 *tmp_buf;
  375. u8 *praddr;
  376. u8 *psaddr;
  377. __le16 fc;
  378. bool packet_matchbssid, packet_toself, packet_beacon;
  379. tmp_buf = skb->data + pstatus->rx_drvinfo_size +
  380. pstatus->rx_bufshift + 24;
  381. hdr = (struct ieee80211_hdr *)tmp_buf;
  382. fc = hdr->frame_control;
  383. praddr = hdr->addr1;
  384. psaddr = ieee80211_get_SA(hdr);
  385. ether_addr_copy(pstatus->psaddr, psaddr);
  386. packet_matchbssid = (!ieee80211_is_ctl(fc) &&
  387. (ether_addr_equal(mac->bssid,
  388. ieee80211_has_tods(fc) ?
  389. hdr->addr1 :
  390. ieee80211_has_fromds(fc) ?
  391. hdr->addr2 : hdr->addr3)) &&
  392. (!pstatus->hwerror) && (!pstatus->crc) &&
  393. (!pstatus->icv));
  394. packet_toself = packet_matchbssid &&
  395. (ether_addr_equal(praddr, rtlefuse->dev_addr));
  396. if (ieee80211_is_beacon(fc))
  397. packet_beacon = true;
  398. else
  399. packet_beacon = false;
  400. if (packet_beacon && packet_matchbssid)
  401. rtl_priv(hw)->dm.dbginfo.num_qry_beacon_pkt++;
  402. if (packet_matchbssid && ieee80211_is_data_qos(hdr->frame_control) &&
  403. !is_multicast_ether_addr(ieee80211_get_DA(hdr))) {
  404. struct ieee80211_qos_hdr *hdr_qos =
  405. (struct ieee80211_qos_hdr *)tmp_buf;
  406. u16 tid = le16_to_cpu(hdr_qos->qos_ctrl) & 0xf;
  407. if (tid != 0 && tid != 3)
  408. rtl_priv(hw)->dm.dbginfo.num_non_be_pkt++;
  409. }
  410. _rtl92ee_query_rxphystatus(hw, pstatus, pdesc, p_drvinfo,
  411. packet_matchbssid, packet_toself,
  412. packet_beacon);
  413. rtl_process_phyinfo(hw, tmp_buf, pstatus);
  414. }
  415. static void _rtl92ee_insert_emcontent(struct rtl_tcb_desc *ptcb_desc,
  416. u8 *virtualaddress)
  417. {
  418. u32 dwtmp = 0;
  419. memset(virtualaddress, 0, 8);
  420. SET_EARLYMODE_PKTNUM(virtualaddress, ptcb_desc->empkt_num);
  421. if (ptcb_desc->empkt_num == 1) {
  422. dwtmp = ptcb_desc->empkt_len[0];
  423. } else {
  424. dwtmp = ptcb_desc->empkt_len[0];
  425. dwtmp += ((dwtmp % 4) ? (4 - dwtmp % 4) : 0) + 4;
  426. dwtmp += ptcb_desc->empkt_len[1];
  427. }
  428. SET_EARLYMODE_LEN0(virtualaddress, dwtmp);
  429. if (ptcb_desc->empkt_num <= 3) {
  430. dwtmp = ptcb_desc->empkt_len[2];
  431. } else {
  432. dwtmp = ptcb_desc->empkt_len[2];
  433. dwtmp += ((dwtmp % 4) ? (4 - dwtmp % 4) : 0) + 4;
  434. dwtmp += ptcb_desc->empkt_len[3];
  435. }
  436. SET_EARLYMODE_LEN1(virtualaddress, dwtmp);
  437. if (ptcb_desc->empkt_num <= 5) {
  438. dwtmp = ptcb_desc->empkt_len[4];
  439. } else {
  440. dwtmp = ptcb_desc->empkt_len[4];
  441. dwtmp += ((dwtmp % 4) ? (4 - dwtmp % 4) : 0) + 4;
  442. dwtmp += ptcb_desc->empkt_len[5];
  443. }
  444. SET_EARLYMODE_LEN2_1(virtualaddress, dwtmp & 0xF);
  445. SET_EARLYMODE_LEN2_2(virtualaddress, dwtmp >> 4);
  446. if (ptcb_desc->empkt_num <= 7) {
  447. dwtmp = ptcb_desc->empkt_len[6];
  448. } else {
  449. dwtmp = ptcb_desc->empkt_len[6];
  450. dwtmp += ((dwtmp % 4) ? (4 - dwtmp % 4) : 0) + 4;
  451. dwtmp += ptcb_desc->empkt_len[7];
  452. }
  453. SET_EARLYMODE_LEN3(virtualaddress, dwtmp);
  454. if (ptcb_desc->empkt_num <= 9) {
  455. dwtmp = ptcb_desc->empkt_len[8];
  456. } else {
  457. dwtmp = ptcb_desc->empkt_len[8];
  458. dwtmp += ((dwtmp % 4) ? (4 - dwtmp % 4) : 0) + 4;
  459. dwtmp += ptcb_desc->empkt_len[9];
  460. }
  461. SET_EARLYMODE_LEN4(virtualaddress, dwtmp);
  462. }
  463. bool rtl92ee_rx_query_desc(struct ieee80211_hw *hw,
  464. struct rtl_stats *status,
  465. struct ieee80211_rx_status *rx_status,
  466. u8 *pdesc, struct sk_buff *skb)
  467. {
  468. struct rtl_priv *rtlpriv = rtl_priv(hw);
  469. struct rx_fwinfo *p_drvinfo;
  470. struct ieee80211_hdr *hdr;
  471. u32 phystatus = GET_RX_DESC_PHYST(pdesc);
  472. status->length = (u16)GET_RX_DESC_PKT_LEN(pdesc);
  473. status->rx_drvinfo_size = (u8)GET_RX_DESC_DRV_INFO_SIZE(pdesc) *
  474. RX_DRV_INFO_SIZE_UNIT;
  475. status->rx_bufshift = (u8)(GET_RX_DESC_SHIFT(pdesc) & 0x03);
  476. status->icv = (u16)GET_RX_DESC_ICV(pdesc);
  477. status->crc = (u16)GET_RX_DESC_CRC32(pdesc);
  478. status->hwerror = (status->crc | status->icv);
  479. status->decrypted = !GET_RX_DESC_SWDEC(pdesc);
  480. status->rate = (u8)GET_RX_DESC_RXMCS(pdesc);
  481. status->isampdu = (bool)(GET_RX_DESC_PAGGR(pdesc) == 1);
  482. status->timestamp_low = GET_RX_DESC_TSFL(pdesc);
  483. status->is_cck = RTL92EE_RX_HAL_IS_CCK_RATE(status->rate);
  484. status->macid = GET_RX_DESC_MACID(pdesc);
  485. if (GET_RX_STATUS_DESC_MAGIC_MATCH(pdesc))
  486. status->wake_match = BIT(2);
  487. else if (GET_RX_STATUS_DESC_MAGIC_MATCH(pdesc))
  488. status->wake_match = BIT(1);
  489. else if (GET_RX_STATUS_DESC_UNICAST_MATCH(pdesc))
  490. status->wake_match = BIT(0);
  491. else
  492. status->wake_match = 0;
  493. if (status->wake_match)
  494. RT_TRACE(rtlpriv, COMP_RXDESC, DBG_LOUD,
  495. "GGGGGGGGGGGGGet Wakeup Packet!! WakeMatch=%d\n",
  496. status->wake_match);
  497. rx_status->freq = hw->conf.chandef.chan->center_freq;
  498. rx_status->band = hw->conf.chandef.chan->band;
  499. hdr = (struct ieee80211_hdr *)(skb->data + status->rx_drvinfo_size +
  500. status->rx_bufshift + 24);
  501. if (status->crc)
  502. rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
  503. if (status->rx_is40Mhzpacket)
  504. rx_status->flag |= RX_FLAG_40MHZ;
  505. if (status->is_ht)
  506. rx_status->flag |= RX_FLAG_HT;
  507. rx_status->flag |= RX_FLAG_MACTIME_START;
  508. /* hw will set status->decrypted true, if it finds the
  509. * frame is open data frame or mgmt frame.
  510. * So hw will not decryption robust managment frame
  511. * for IEEE80211w but still set status->decrypted
  512. * true, so here we should set it back to undecrypted
  513. * for IEEE80211w frame, and mac80211 sw will help
  514. * to decrypt it
  515. */
  516. if (status->decrypted) {
  517. if ((!_ieee80211_is_robust_mgmt_frame(hdr)) &&
  518. (ieee80211_has_protected(hdr->frame_control)))
  519. rx_status->flag |= RX_FLAG_DECRYPTED;
  520. else
  521. rx_status->flag &= ~RX_FLAG_DECRYPTED;
  522. }
  523. /* rate_idx: index of data rate into band's
  524. * supported rates or MCS index if HT rates
  525. * are use (RX_FLAG_HT)
  526. * Notice: this is diff with windows define
  527. */
  528. rx_status->rate_idx = _rtl92ee_rate_mapping(hw,
  529. status->is_ht,
  530. status->rate);
  531. rx_status->mactime = status->timestamp_low;
  532. if (phystatus) {
  533. p_drvinfo = (struct rx_fwinfo *)(skb->data +
  534. status->rx_bufshift + 24);
  535. _rtl92ee_translate_rx_signal_stuff(hw, skb, status, pdesc,
  536. p_drvinfo);
  537. }
  538. rx_status->signal = status->recvsignalpower + 10;
  539. if (status->packet_report_type == TX_REPORT2) {
  540. status->macid_valid_entry[0] =
  541. GET_RX_RPT2_DESC_MACID_VALID_1(pdesc);
  542. status->macid_valid_entry[1] =
  543. GET_RX_RPT2_DESC_MACID_VALID_2(pdesc);
  544. }
  545. return true;
  546. }
  547. /*in Windows, this == Rx_92EE_Interrupt*/
  548. void rtl92ee_rx_check_dma_ok(struct ieee80211_hw *hw, u8 *header_desc,
  549. u8 queue_index)
  550. {
  551. u8 first_seg = 0;
  552. u8 last_seg = 0;
  553. u16 total_len = 0;
  554. u16 read_cnt = 0;
  555. if (header_desc == NULL)
  556. return;
  557. total_len = (u16)GET_RX_BUFFER_DESC_TOTAL_LENGTH(header_desc);
  558. first_seg = (u8)GET_RX_BUFFER_DESC_FS(header_desc);
  559. last_seg = (u8)GET_RX_BUFFER_DESC_LS(header_desc);
  560. while (total_len == 0 && first_seg == 0 && last_seg == 0) {
  561. read_cnt++;
  562. total_len = (u16)GET_RX_BUFFER_DESC_TOTAL_LENGTH(header_desc);
  563. first_seg = (u8)GET_RX_BUFFER_DESC_FS(header_desc);
  564. last_seg = (u8)GET_RX_BUFFER_DESC_LS(header_desc);
  565. if (read_cnt > 20)
  566. break;
  567. }
  568. }
  569. u16 rtl92ee_rx_desc_buff_remained_cnt(struct ieee80211_hw *hw, u8 queue_index)
  570. {
  571. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  572. struct rtl_priv *rtlpriv = rtl_priv(hw);
  573. u16 read_point = 0, write_point = 0, remind_cnt = 0;
  574. u32 tmp_4byte = 0;
  575. static u16 last_read_point;
  576. static bool start_rx;
  577. tmp_4byte = rtl_read_dword(rtlpriv, REG_RXQ_TXBD_IDX);
  578. read_point = (u16)((tmp_4byte>>16) & 0x7ff);
  579. write_point = (u16)(tmp_4byte & 0x7ff);
  580. if (write_point != rtlpci->rx_ring[queue_index].next_rx_rp) {
  581. RT_TRACE(rtlpriv, COMP_RXDESC, DBG_DMESG,
  582. "!!!write point is 0x%x, reg 0x3B4 value is 0x%x\n",
  583. write_point, tmp_4byte);
  584. tmp_4byte = rtl_read_dword(rtlpriv, REG_RXQ_TXBD_IDX);
  585. read_point = (u16)((tmp_4byte>>16) & 0x7ff);
  586. write_point = (u16)(tmp_4byte & 0x7ff);
  587. }
  588. if (read_point > 0)
  589. start_rx = true;
  590. if (!start_rx)
  591. return 0;
  592. if ((last_read_point > (RX_DESC_NUM_92E / 2)) &&
  593. (read_point <= (RX_DESC_NUM_92E / 2))) {
  594. remind_cnt = RX_DESC_NUM_92E - write_point;
  595. } else {
  596. remind_cnt = (read_point >= write_point) ?
  597. (read_point - write_point) :
  598. (RX_DESC_NUM_92E - write_point + read_point);
  599. }
  600. if (remind_cnt == 0)
  601. return 0;
  602. rtlpci->rx_ring[queue_index].next_rx_rp = write_point;
  603. last_read_point = read_point;
  604. return remind_cnt;
  605. }
  606. static u16 get_desc_addr_fr_q_idx(u16 queue_index)
  607. {
  608. u16 desc_address = REG_BEQ_TXBD_IDX;
  609. switch (queue_index) {
  610. case BK_QUEUE:
  611. desc_address = REG_BKQ_TXBD_IDX;
  612. break;
  613. case BE_QUEUE:
  614. desc_address = REG_BEQ_TXBD_IDX;
  615. break;
  616. case VI_QUEUE:
  617. desc_address = REG_VIQ_TXBD_IDX;
  618. break;
  619. case VO_QUEUE:
  620. desc_address = REG_VOQ_TXBD_IDX;
  621. break;
  622. case BEACON_QUEUE:
  623. desc_address = REG_BEQ_TXBD_IDX;
  624. break;
  625. case TXCMD_QUEUE:
  626. desc_address = REG_BEQ_TXBD_IDX;
  627. break;
  628. case MGNT_QUEUE:
  629. desc_address = REG_MGQ_TXBD_IDX;
  630. break;
  631. case HIGH_QUEUE:
  632. desc_address = REG_HI0Q_TXBD_IDX;
  633. break;
  634. case HCCA_QUEUE:
  635. desc_address = REG_BEQ_TXBD_IDX;
  636. break;
  637. default:
  638. break;
  639. }
  640. return desc_address;
  641. }
  642. void rtl92ee_get_available_desc(struct ieee80211_hw *hw, u8 q_idx)
  643. {
  644. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  645. struct rtl_priv *rtlpriv = rtl_priv(hw);
  646. u16 point_diff = 0;
  647. u16 current_tx_read_point = 0, current_tx_write_point = 0;
  648. u32 tmp_4byte;
  649. tmp_4byte = rtl_read_dword(rtlpriv,
  650. get_desc_addr_fr_q_idx(q_idx));
  651. current_tx_read_point = (u16)((tmp_4byte >> 16) & 0x0fff);
  652. current_tx_write_point = (u16)((tmp_4byte) & 0x0fff);
  653. point_diff = ((current_tx_read_point > current_tx_write_point) ?
  654. (current_tx_read_point - current_tx_write_point) :
  655. (TX_DESC_NUM_92E - current_tx_write_point +
  656. current_tx_read_point));
  657. rtlpci->tx_ring[q_idx].avl_desc = point_diff;
  658. }
  659. void rtl92ee_pre_fill_tx_bd_desc(struct ieee80211_hw *hw,
  660. u8 *tx_bd_desc, u8 *desc, u8 queue_index,
  661. struct sk_buff *skb, dma_addr_t addr)
  662. {
  663. struct rtl_priv *rtlpriv = rtl_priv(hw);
  664. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  665. u32 pkt_len = skb->len;
  666. u16 desc_size = 40; /*tx desc size*/
  667. u32 psblen = 0;
  668. u16 tx_page_size = 0;
  669. u32 total_packet_size = 0;
  670. u16 current_bd_desc;
  671. u8 i = 0;
  672. u16 real_desc_size = 0x28;
  673. u16 append_early_mode_size = 0;
  674. #if (RTL8192EE_SEG_NUM == 0)
  675. u8 segmentnum = 2;
  676. #elif (RTL8192EE_SEG_NUM == 1)
  677. u8 segmentnum = 4;
  678. #elif (RTL8192EE_SEG_NUM == 2)
  679. u8 segmentnum = 8;
  680. #endif
  681. tx_page_size = 2;
  682. current_bd_desc = rtlpci->tx_ring[queue_index].cur_tx_wp;
  683. total_packet_size = desc_size+pkt_len;
  684. if (rtlpriv->rtlhal.earlymode_enable) {
  685. if (queue_index < BEACON_QUEUE) {
  686. append_early_mode_size = 8;
  687. total_packet_size += append_early_mode_size;
  688. }
  689. }
  690. if (tx_page_size > 0) {
  691. psblen = (pkt_len + real_desc_size + append_early_mode_size) /
  692. (tx_page_size * 128);
  693. if (psblen * (tx_page_size * 128) < total_packet_size)
  694. psblen += 1;
  695. }
  696. /* Reset */
  697. SET_TX_BUFF_DESC_LEN_0(tx_bd_desc, 0);
  698. SET_TX_BUFF_DESC_PSB(tx_bd_desc, 0);
  699. SET_TX_BUFF_DESC_OWN(tx_bd_desc, 0);
  700. for (i = 1; i < segmentnum; i++) {
  701. SET_TXBUFFER_DESC_LEN_WITH_OFFSET(tx_bd_desc, i, 0);
  702. SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(tx_bd_desc, i, 0);
  703. SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(tx_bd_desc, i, 0);
  704. #if (DMA_IS_64BIT == 1)
  705. SET_TXBUFFER_DESC_ADD_HIGT_WITH_OFFSET(tx_bd_desc, i, 0);
  706. #endif
  707. }
  708. SET_TX_BUFF_DESC_LEN_1(tx_bd_desc, 0);
  709. SET_TX_BUFF_DESC_AMSDU_1(tx_bd_desc, 0);
  710. SET_TX_BUFF_DESC_LEN_2(tx_bd_desc, 0);
  711. SET_TX_BUFF_DESC_AMSDU_2(tx_bd_desc, 0);
  712. SET_TX_BUFF_DESC_LEN_3(tx_bd_desc, 0);
  713. SET_TX_BUFF_DESC_AMSDU_3(tx_bd_desc, 0);
  714. /* Clear all status */
  715. CLEAR_PCI_TX_DESC_CONTENT(desc, TX_DESC_SIZE);
  716. if (rtlpriv->rtlhal.earlymode_enable) {
  717. if (queue_index < BEACON_QUEUE) {
  718. /* This if needs braces */
  719. SET_TX_BUFF_DESC_LEN_0(tx_bd_desc, desc_size + 8);
  720. } else {
  721. SET_TX_BUFF_DESC_LEN_0(tx_bd_desc, desc_size);
  722. }
  723. } else {
  724. SET_TX_BUFF_DESC_LEN_0(tx_bd_desc, desc_size);
  725. }
  726. SET_TX_BUFF_DESC_PSB(tx_bd_desc, psblen);
  727. SET_TX_BUFF_DESC_ADDR_LOW_0(tx_bd_desc,
  728. rtlpci->tx_ring[queue_index].dma +
  729. (current_bd_desc * TX_DESC_SIZE));
  730. SET_TXBUFFER_DESC_LEN_WITH_OFFSET(tx_bd_desc, 1, pkt_len);
  731. /* don't using extendsion mode. */
  732. SET_TXBUFFER_DESC_AMSDU_WITH_OFFSET(tx_bd_desc, 1, 0);
  733. SET_TXBUFFER_DESC_ADD_LOW_WITH_OFFSET(tx_bd_desc, 1, addr);
  734. SET_TX_DESC_PKT_SIZE(desc, (u16)(pkt_len));
  735. SET_TX_DESC_TX_BUFFER_SIZE(desc, (u16)(pkt_len));
  736. }
  737. void rtl92ee_tx_fill_desc(struct ieee80211_hw *hw,
  738. struct ieee80211_hdr *hdr, u8 *pdesc_tx,
  739. u8 *pbd_desc_tx,
  740. struct ieee80211_tx_info *info,
  741. struct ieee80211_sta *sta,
  742. struct sk_buff *skb,
  743. u8 hw_queue, struct rtl_tcb_desc *ptcb_desc)
  744. {
  745. struct rtl_priv *rtlpriv = rtl_priv(hw);
  746. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  747. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  748. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  749. u8 *pdesc = (u8 *)pdesc_tx;
  750. u16 seq_number;
  751. __le16 fc = hdr->frame_control;
  752. unsigned int buf_len = 0;
  753. u8 fw_qsel = _rtl92ee_map_hwqueue_to_fwqueue(skb, hw_queue);
  754. bool firstseg = ((hdr->seq_ctrl &
  755. cpu_to_le16(IEEE80211_SCTL_FRAG)) == 0);
  756. bool lastseg = ((hdr->frame_control &
  757. cpu_to_le16(IEEE80211_FCTL_MOREFRAGS)) == 0);
  758. dma_addr_t mapping;
  759. u8 bw_40 = 0;
  760. u8 short_gi = 0;
  761. if (mac->opmode == NL80211_IFTYPE_STATION) {
  762. bw_40 = mac->bw_40;
  763. } else if (mac->opmode == NL80211_IFTYPE_AP ||
  764. mac->opmode == NL80211_IFTYPE_ADHOC) {
  765. if (sta)
  766. bw_40 = sta->ht_cap.cap &
  767. IEEE80211_HT_CAP_SUP_WIDTH_20_40;
  768. }
  769. seq_number = (le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_SEQ) >> 4;
  770. rtl_get_tcb_desc(hw, info, sta, skb, ptcb_desc);
  771. /* reserve 8 byte for AMPDU early mode */
  772. if (rtlhal->earlymode_enable) {
  773. skb_push(skb, EM_HDR_LEN);
  774. memset(skb->data, 0, EM_HDR_LEN);
  775. }
  776. buf_len = skb->len;
  777. mapping = pci_map_single(rtlpci->pdev, skb->data, skb->len,
  778. PCI_DMA_TODEVICE);
  779. if (pci_dma_mapping_error(rtlpci->pdev, mapping)) {
  780. RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE,
  781. "DMA mapping error");
  782. return;
  783. }
  784. if (pbd_desc_tx != NULL)
  785. rtl92ee_pre_fill_tx_bd_desc(hw, pbd_desc_tx, pdesc, hw_queue,
  786. skb, mapping);
  787. if (ieee80211_is_nullfunc(fc) || ieee80211_is_ctl(fc)) {
  788. firstseg = true;
  789. lastseg = true;
  790. }
  791. if (firstseg) {
  792. if (rtlhal->earlymode_enable) {
  793. SET_TX_DESC_PKT_OFFSET(pdesc, 1);
  794. SET_TX_DESC_OFFSET(pdesc,
  795. USB_HWDESC_HEADER_LEN + EM_HDR_LEN);
  796. if (ptcb_desc->empkt_num) {
  797. RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE,
  798. "Insert 8 byte.pTcb->EMPktNum:%d\n",
  799. ptcb_desc->empkt_num);
  800. _rtl92ee_insert_emcontent(ptcb_desc,
  801. (u8 *)(skb->data));
  802. }
  803. } else {
  804. SET_TX_DESC_OFFSET(pdesc, USB_HWDESC_HEADER_LEN);
  805. }
  806. SET_TX_DESC_TX_RATE(pdesc, ptcb_desc->hw_rate);
  807. if (ieee80211_is_mgmt(fc)) {
  808. ptcb_desc->use_driver_rate = true;
  809. } else {
  810. if (rtlpriv->ra.is_special_data) {
  811. ptcb_desc->use_driver_rate = true;
  812. SET_TX_DESC_TX_RATE(pdesc, DESC92C_RATE11M);
  813. } else {
  814. ptcb_desc->use_driver_rate = false;
  815. }
  816. }
  817. if (ptcb_desc->hw_rate > DESC92C_RATEMCS0)
  818. short_gi = (ptcb_desc->use_shortgi) ? 1 : 0;
  819. else
  820. short_gi = (ptcb_desc->use_shortpreamble) ? 1 : 0;
  821. if (info->flags & IEEE80211_TX_CTL_AMPDU) {
  822. SET_TX_DESC_AGG_ENABLE(pdesc, 1);
  823. SET_TX_DESC_MAX_AGG_NUM(pdesc, 0x14);
  824. }
  825. SET_TX_DESC_SEQ(pdesc, seq_number);
  826. SET_TX_DESC_RTS_ENABLE(pdesc,
  827. ((ptcb_desc->rts_enable &&
  828. !ptcb_desc->cts_enable) ? 1 : 0));
  829. SET_TX_DESC_HW_RTS_ENABLE(pdesc, 0);
  830. SET_TX_DESC_CTS2SELF(pdesc,
  831. ((ptcb_desc->cts_enable) ? 1 : 0));
  832. SET_TX_DESC_RTS_RATE(pdesc, ptcb_desc->rts_rate);
  833. SET_TX_DESC_RTS_SC(pdesc, ptcb_desc->rts_sc);
  834. SET_TX_DESC_RTS_SHORT(pdesc,
  835. ((ptcb_desc->rts_rate <= DESC92C_RATE54M) ?
  836. (ptcb_desc->rts_use_shortpreamble ? 1 : 0) :
  837. (ptcb_desc->rts_use_shortgi ? 1 : 0)));
  838. if (ptcb_desc->tx_enable_sw_calc_duration)
  839. SET_TX_DESC_NAV_USE_HDR(pdesc, 1);
  840. if (bw_40) {
  841. if (ptcb_desc->packet_bw == HT_CHANNEL_WIDTH_20_40) {
  842. SET_TX_DESC_DATA_BW(pdesc, 1);
  843. SET_TX_DESC_TX_SUB_CARRIER(pdesc, 3);
  844. } else {
  845. SET_TX_DESC_DATA_BW(pdesc, 0);
  846. SET_TX_DESC_TX_SUB_CARRIER(pdesc,
  847. mac->cur_40_prime_sc);
  848. }
  849. } else {
  850. SET_TX_DESC_DATA_BW(pdesc, 0);
  851. SET_TX_DESC_TX_SUB_CARRIER(pdesc, 0);
  852. }
  853. SET_TX_DESC_LINIP(pdesc, 0);
  854. if (sta) {
  855. u8 ampdu_density = sta->ht_cap.ampdu_density;
  856. SET_TX_DESC_AMPDU_DENSITY(pdesc, ampdu_density);
  857. }
  858. if (info->control.hw_key) {
  859. struct ieee80211_key_conf *key = info->control.hw_key;
  860. switch (key->cipher) {
  861. case WLAN_CIPHER_SUITE_WEP40:
  862. case WLAN_CIPHER_SUITE_WEP104:
  863. case WLAN_CIPHER_SUITE_TKIP:
  864. SET_TX_DESC_SEC_TYPE(pdesc, 0x1);
  865. break;
  866. case WLAN_CIPHER_SUITE_CCMP:
  867. SET_TX_DESC_SEC_TYPE(pdesc, 0x3);
  868. break;
  869. default:
  870. SET_TX_DESC_SEC_TYPE(pdesc, 0x0);
  871. break;
  872. }
  873. }
  874. SET_TX_DESC_QUEUE_SEL(pdesc, fw_qsel);
  875. SET_TX_DESC_DATA_RATE_FB_LIMIT(pdesc, 0x1F);
  876. SET_TX_DESC_RTS_RATE_FB_LIMIT(pdesc, 0xF);
  877. SET_TX_DESC_DISABLE_FB(pdesc,
  878. ptcb_desc->disable_ratefallback ? 1 : 0);
  879. SET_TX_DESC_USE_RATE(pdesc, ptcb_desc->use_driver_rate ? 1 : 0);
  880. /*SET_TX_DESC_PWR_STATUS(pdesc, pwr_status);*/
  881. /* Set TxRate and RTSRate in TxDesc */
  882. /* This prevent Tx initial rate of new-coming packets */
  883. /* from being overwritten by retried packet rate.*/
  884. if (!ptcb_desc->use_driver_rate) {
  885. /*SET_TX_DESC_RTS_RATE(pdesc, 0x08); */
  886. /* SET_TX_DESC_TX_RATE(pdesc, 0x0b); */
  887. }
  888. if (ieee80211_is_data_qos(fc)) {
  889. if (mac->rdg_en) {
  890. RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE,
  891. "Enable RDG function.\n");
  892. SET_TX_DESC_RDG_ENABLE(pdesc, 1);
  893. SET_TX_DESC_HTC(pdesc, 1);
  894. }
  895. }
  896. }
  897. SET_TX_DESC_FIRST_SEG(pdesc, (firstseg ? 1 : 0));
  898. SET_TX_DESC_LAST_SEG(pdesc, (lastseg ? 1 : 0));
  899. SET_TX_DESC_TX_BUFFER_ADDRESS(pdesc, mapping);
  900. if (rtlpriv->dm.useramask) {
  901. SET_TX_DESC_RATE_ID(pdesc, ptcb_desc->ratr_index);
  902. SET_TX_DESC_MACID(pdesc, ptcb_desc->mac_id);
  903. } else {
  904. SET_TX_DESC_RATE_ID(pdesc, 0xC + ptcb_desc->ratr_index);
  905. SET_TX_DESC_MACID(pdesc, ptcb_desc->ratr_index);
  906. }
  907. SET_TX_DESC_MORE_FRAG(pdesc, (lastseg ? 0 : 1));
  908. if (is_multicast_ether_addr(ieee80211_get_DA(hdr)) ||
  909. is_broadcast_ether_addr(ieee80211_get_DA(hdr))) {
  910. SET_TX_DESC_BMC(pdesc, 1);
  911. }
  912. RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE, "\n");
  913. }
  914. void rtl92ee_tx_fill_cmddesc(struct ieee80211_hw *hw,
  915. u8 *pdesc, bool firstseg,
  916. bool lastseg, struct sk_buff *skb)
  917. {
  918. struct rtl_priv *rtlpriv = rtl_priv(hw);
  919. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  920. u8 fw_queue = QSLT_BEACON;
  921. dma_addr_t mapping = pci_map_single(rtlpci->pdev,
  922. skb->data, skb->len,
  923. PCI_DMA_TODEVICE);
  924. u8 txdesc_len = 40;
  925. if (pci_dma_mapping_error(rtlpci->pdev, mapping)) {
  926. RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE,
  927. "DMA mapping error");
  928. return;
  929. }
  930. CLEAR_PCI_TX_DESC_CONTENT(pdesc, txdesc_len);
  931. if (firstseg)
  932. SET_TX_DESC_OFFSET(pdesc, txdesc_len);
  933. SET_TX_DESC_TX_RATE(pdesc, DESC92C_RATE1M);
  934. SET_TX_DESC_SEQ(pdesc, 0);
  935. SET_TX_DESC_LINIP(pdesc, 0);
  936. SET_TX_DESC_QUEUE_SEL(pdesc, fw_queue);
  937. SET_TX_DESC_FIRST_SEG(pdesc, 1);
  938. SET_TX_DESC_LAST_SEG(pdesc, 1);
  939. SET_TX_DESC_TX_BUFFER_SIZE(pdesc, (u16)(skb->len));
  940. SET_TX_DESC_TX_BUFFER_ADDRESS(pdesc, mapping);
  941. SET_TX_DESC_RATE_ID(pdesc, 7);
  942. SET_TX_DESC_MACID(pdesc, 0);
  943. SET_TX_DESC_OWN(pdesc, 1);
  944. SET_TX_DESC_PKT_SIZE((u8 *)pdesc, (u16)(skb->len));
  945. SET_TX_DESC_FIRST_SEG(pdesc, 1);
  946. SET_TX_DESC_LAST_SEG(pdesc, 1);
  947. SET_TX_DESC_OFFSET(pdesc, 40);
  948. SET_TX_DESC_USE_RATE(pdesc, 1);
  949. RT_PRINT_DATA(rtlpriv, COMP_CMD, DBG_LOUD,
  950. "H2C Tx Cmd Content\n", pdesc, txdesc_len);
  951. }
  952. void rtl92ee_set_desc(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
  953. u8 desc_name, u8 *val)
  954. {
  955. struct rtl_priv *rtlpriv = rtl_priv(hw);
  956. u16 cur_tx_rp = 0;
  957. u16 cur_tx_wp = 0;
  958. static u16 last_txw_point;
  959. static bool over_run;
  960. u32 tmp = 0;
  961. u8 q_idx = *val;
  962. if (istx) {
  963. switch (desc_name) {
  964. case HW_DESC_TX_NEXTDESC_ADDR:
  965. SET_TX_DESC_NEXT_DESC_ADDRESS(pdesc, *(u32 *)val);
  966. break;
  967. case HW_DESC_OWN:{
  968. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  969. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[q_idx];
  970. u16 max_tx_desc = ring->entries;
  971. if (q_idx == BEACON_QUEUE) {
  972. ring->cur_tx_wp = 0;
  973. ring->cur_tx_rp = 0;
  974. SET_TX_BUFF_DESC_OWN(pdesc, 1);
  975. return;
  976. }
  977. ring->cur_tx_wp = ((ring->cur_tx_wp + 1) % max_tx_desc);
  978. if (over_run) {
  979. ring->cur_tx_wp = 0;
  980. over_run = false;
  981. }
  982. if (ring->avl_desc > 1) {
  983. ring->avl_desc--;
  984. rtl_write_word(rtlpriv,
  985. get_desc_addr_fr_q_idx(q_idx),
  986. ring->cur_tx_wp);
  987. if (q_idx == 1)
  988. last_txw_point = cur_tx_wp;
  989. }
  990. if (ring->avl_desc < (max_tx_desc - 15)) {
  991. u16 point_diff = 0;
  992. tmp =
  993. rtl_read_dword(rtlpriv,
  994. get_desc_addr_fr_q_idx(q_idx));
  995. cur_tx_rp = (u16)((tmp >> 16) & 0x0fff);
  996. cur_tx_wp = (u16)(tmp & 0x0fff);
  997. ring->cur_tx_wp = cur_tx_wp;
  998. ring->cur_tx_rp = cur_tx_rp;
  999. point_diff = ((cur_tx_rp > cur_tx_wp) ?
  1000. (cur_tx_rp - cur_tx_wp) :
  1001. (TX_DESC_NUM_92E - 1 -
  1002. cur_tx_wp + cur_tx_rp));
  1003. ring->avl_desc = point_diff;
  1004. }
  1005. }
  1006. break;
  1007. }
  1008. } else {
  1009. switch (desc_name) {
  1010. case HW_DESC_RX_PREPARE:
  1011. SET_RX_BUFFER_DESC_LS(pdesc, 0);
  1012. SET_RX_BUFFER_DESC_FS(pdesc, 0);
  1013. SET_RX_BUFFER_DESC_TOTAL_LENGTH(pdesc, 0);
  1014. SET_RX_BUFFER_DESC_DATA_LENGTH(pdesc,
  1015. MAX_RECEIVE_BUFFER_SIZE +
  1016. RX_DESC_SIZE);
  1017. SET_RX_BUFFER_PHYSICAL_LOW(pdesc, *(u32 *)val);
  1018. break;
  1019. case HW_DESC_RXERO:
  1020. SET_RX_DESC_EOR(pdesc, 1);
  1021. break;
  1022. default:
  1023. RT_ASSERT(false,
  1024. "ERR rxdesc :%d not process\n", desc_name);
  1025. break;
  1026. }
  1027. }
  1028. }
  1029. u32 rtl92ee_get_desc(u8 *pdesc, bool istx, u8 desc_name)
  1030. {
  1031. u32 ret = 0;
  1032. if (istx) {
  1033. switch (desc_name) {
  1034. case HW_DESC_OWN:
  1035. ret = GET_TX_DESC_OWN(pdesc);
  1036. break;
  1037. case HW_DESC_TXBUFF_ADDR:
  1038. ret = GET_TXBUFFER_DESC_ADDR_LOW(pdesc, 1);
  1039. break;
  1040. default:
  1041. RT_ASSERT(false,
  1042. "ERR txdesc :%d not process\n", desc_name);
  1043. break;
  1044. }
  1045. } else {
  1046. switch (desc_name) {
  1047. case HW_DESC_OWN:
  1048. ret = GET_RX_DESC_OWN(pdesc);
  1049. break;
  1050. case HW_DESC_RXPKT_LEN:
  1051. ret = GET_RX_DESC_PKT_LEN(pdesc);
  1052. break;
  1053. case HW_DESC_RXBUFF_ADDR:
  1054. ret = GET_RX_DESC_BUFF_ADDR(pdesc);
  1055. break;
  1056. default:
  1057. RT_ASSERT(false,
  1058. "ERR rxdesc :%d not process\n", desc_name);
  1059. break;
  1060. }
  1061. }
  1062. return ret;
  1063. }
  1064. bool rtl92ee_is_tx_desc_closed(struct ieee80211_hw *hw, u8 hw_queue, u16 index)
  1065. {
  1066. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1067. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1068. u16 read_point, write_point, available_desc_num;
  1069. bool ret = false;
  1070. static u8 stop_report_cnt;
  1071. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  1072. /*checking Read/Write Point each interrupt wastes CPU */
  1073. if (stop_report_cnt > 15 || !rtlpriv->link_info.busytraffic) {
  1074. u16 point_diff = 0;
  1075. u16 cur_tx_rp, cur_tx_wp;
  1076. u32 tmpu32 = 0;
  1077. tmpu32 =
  1078. rtl_read_dword(rtlpriv,
  1079. get_desc_addr_fr_q_idx(hw_queue));
  1080. cur_tx_rp = (u16)((tmpu32 >> 16) & 0x0fff);
  1081. cur_tx_wp = (u16)(tmpu32 & 0x0fff);
  1082. ring->cur_tx_wp = cur_tx_wp;
  1083. ring->cur_tx_rp = cur_tx_rp;
  1084. point_diff = ((cur_tx_rp > cur_tx_wp) ?
  1085. (cur_tx_rp - cur_tx_wp) :
  1086. (TX_DESC_NUM_92E - cur_tx_wp + cur_tx_rp));
  1087. ring->avl_desc = point_diff;
  1088. }
  1089. read_point = ring->cur_tx_rp;
  1090. write_point = ring->cur_tx_wp;
  1091. available_desc_num = ring->avl_desc;
  1092. if (write_point > read_point) {
  1093. if (index < write_point && index >= read_point)
  1094. ret = false;
  1095. else
  1096. ret = true;
  1097. } else if (write_point < read_point) {
  1098. if (index > write_point && index < read_point)
  1099. ret = true;
  1100. else
  1101. ret = false;
  1102. } else {
  1103. if (index != read_point)
  1104. ret = true;
  1105. }
  1106. if (hw_queue == BEACON_QUEUE)
  1107. ret = true;
  1108. if (rtlpriv->rtlhal.driver_is_goingto_unload ||
  1109. rtlpriv->psc.rfoff_reason > RF_CHANGE_BY_PS)
  1110. ret = true;
  1111. if (hw_queue < BEACON_QUEUE) {
  1112. if (!ret)
  1113. stop_report_cnt++;
  1114. else
  1115. stop_report_cnt = 0;
  1116. }
  1117. return ret;
  1118. }
  1119. void rtl92ee_tx_polling(struct ieee80211_hw *hw, u8 hw_queue)
  1120. {
  1121. }
  1122. u32 rtl92ee_rx_command_packet(struct ieee80211_hw *hw,
  1123. struct rtl_stats status,
  1124. struct sk_buff *skb)
  1125. {
  1126. u32 result = 0;
  1127. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1128. switch (status.packet_report_type) {
  1129. case NORMAL_RX:
  1130. result = 0;
  1131. break;
  1132. case C2H_PACKET:
  1133. rtl92ee_c2h_packet_handler(hw, skb->data, (u8)skb->len);
  1134. result = 1;
  1135. break;
  1136. default:
  1137. RT_TRACE(rtlpriv, COMP_RECV, DBG_TRACE,
  1138. "Unknown packet type %d\n", status.packet_report_type);
  1139. break;
  1140. }
  1141. return result;
  1142. }