hw.c 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../efuse.h"
  31. #include "../base.h"
  32. #include "../cam.h"
  33. #include "../ps.h"
  34. #include "../usb.h"
  35. #include "reg.h"
  36. #include "def.h"
  37. #include "phy.h"
  38. #include "../rtl8192c/phy_common.h"
  39. #include "mac.h"
  40. #include "dm.h"
  41. #include "../rtl8192c/dm_common.h"
  42. #include "../rtl8192c/fw_common.h"
  43. #include "hw.h"
  44. #include "../rtl8192ce/hw.h"
  45. #include "trx.h"
  46. #include "led.h"
  47. #include "table.h"
  48. static void _rtl92cu_phy_param_tab_init(struct ieee80211_hw *hw)
  49. {
  50. struct rtl_priv *rtlpriv = rtl_priv(hw);
  51. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  52. struct rtl_efuse *rtlefuse = rtl_efuse(rtlpriv);
  53. rtlphy->hwparam_tables[MAC_REG].length = RTL8192CUMAC_2T_ARRAYLENGTH;
  54. rtlphy->hwparam_tables[MAC_REG].pdata = RTL8192CUMAC_2T_ARRAY;
  55. if (IS_HIGHT_PA(rtlefuse->board_type)) {
  56. rtlphy->hwparam_tables[PHY_REG_PG].length =
  57. RTL8192CUPHY_REG_Array_PG_HPLength;
  58. rtlphy->hwparam_tables[PHY_REG_PG].pdata =
  59. RTL8192CUPHY_REG_Array_PG_HP;
  60. } else {
  61. rtlphy->hwparam_tables[PHY_REG_PG].length =
  62. RTL8192CUPHY_REG_ARRAY_PGLENGTH;
  63. rtlphy->hwparam_tables[PHY_REG_PG].pdata =
  64. RTL8192CUPHY_REG_ARRAY_PG;
  65. }
  66. /* 2T */
  67. rtlphy->hwparam_tables[PHY_REG_2T].length =
  68. RTL8192CUPHY_REG_2TARRAY_LENGTH;
  69. rtlphy->hwparam_tables[PHY_REG_2T].pdata =
  70. RTL8192CUPHY_REG_2TARRAY;
  71. rtlphy->hwparam_tables[RADIOA_2T].length =
  72. RTL8192CURADIOA_2TARRAYLENGTH;
  73. rtlphy->hwparam_tables[RADIOA_2T].pdata =
  74. RTL8192CURADIOA_2TARRAY;
  75. rtlphy->hwparam_tables[RADIOB_2T].length =
  76. RTL8192CURADIOB_2TARRAYLENGTH;
  77. rtlphy->hwparam_tables[RADIOB_2T].pdata =
  78. RTL8192CU_RADIOB_2TARRAY;
  79. rtlphy->hwparam_tables[AGCTAB_2T].length =
  80. RTL8192CUAGCTAB_2TARRAYLENGTH;
  81. rtlphy->hwparam_tables[AGCTAB_2T].pdata =
  82. RTL8192CUAGCTAB_2TARRAY;
  83. /* 1T */
  84. if (IS_HIGHT_PA(rtlefuse->board_type)) {
  85. rtlphy->hwparam_tables[PHY_REG_1T].length =
  86. RTL8192CUPHY_REG_1T_HPArrayLength;
  87. rtlphy->hwparam_tables[PHY_REG_1T].pdata =
  88. RTL8192CUPHY_REG_1T_HPArray;
  89. rtlphy->hwparam_tables[RADIOA_1T].length =
  90. RTL8192CURadioA_1T_HPArrayLength;
  91. rtlphy->hwparam_tables[RADIOA_1T].pdata =
  92. RTL8192CURadioA_1T_HPArray;
  93. rtlphy->hwparam_tables[RADIOB_1T].length =
  94. RTL8192CURADIOB_1TARRAYLENGTH;
  95. rtlphy->hwparam_tables[RADIOB_1T].pdata =
  96. RTL8192CU_RADIOB_1TARRAY;
  97. rtlphy->hwparam_tables[AGCTAB_1T].length =
  98. RTL8192CUAGCTAB_1T_HPArrayLength;
  99. rtlphy->hwparam_tables[AGCTAB_1T].pdata =
  100. Rtl8192CUAGCTAB_1T_HPArray;
  101. } else {
  102. rtlphy->hwparam_tables[PHY_REG_1T].length =
  103. RTL8192CUPHY_REG_1TARRAY_LENGTH;
  104. rtlphy->hwparam_tables[PHY_REG_1T].pdata =
  105. RTL8192CUPHY_REG_1TARRAY;
  106. rtlphy->hwparam_tables[RADIOA_1T].length =
  107. RTL8192CURADIOA_1TARRAYLENGTH;
  108. rtlphy->hwparam_tables[RADIOA_1T].pdata =
  109. RTL8192CU_RADIOA_1TARRAY;
  110. rtlphy->hwparam_tables[RADIOB_1T].length =
  111. RTL8192CURADIOB_1TARRAYLENGTH;
  112. rtlphy->hwparam_tables[RADIOB_1T].pdata =
  113. RTL8192CU_RADIOB_1TARRAY;
  114. rtlphy->hwparam_tables[AGCTAB_1T].length =
  115. RTL8192CUAGCTAB_1TARRAYLENGTH;
  116. rtlphy->hwparam_tables[AGCTAB_1T].pdata =
  117. RTL8192CUAGCTAB_1TARRAY;
  118. }
  119. }
  120. static void _rtl92cu_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  121. bool autoload_fail,
  122. u8 *hwinfo)
  123. {
  124. struct rtl_priv *rtlpriv = rtl_priv(hw);
  125. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  126. u8 rf_path, index, tempval;
  127. u16 i;
  128. for (rf_path = 0; rf_path < 2; rf_path++) {
  129. for (i = 0; i < 3; i++) {
  130. if (!autoload_fail) {
  131. rtlefuse->
  132. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  133. hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
  134. rtlefuse->
  135. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  136. hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
  137. i];
  138. } else {
  139. rtlefuse->
  140. eeprom_chnlarea_txpwr_cck[rf_path][i] =
  141. EEPROM_DEFAULT_TXPOWERLEVEL;
  142. rtlefuse->
  143. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  144. EEPROM_DEFAULT_TXPOWERLEVEL;
  145. }
  146. }
  147. }
  148. for (i = 0; i < 3; i++) {
  149. if (!autoload_fail)
  150. tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
  151. else
  152. tempval = EEPROM_DEFAULT_HT40_2SDIFF;
  153. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
  154. (tempval & 0xf);
  155. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
  156. ((tempval & 0xf0) >> 4);
  157. }
  158. for (rf_path = 0; rf_path < 2; rf_path++)
  159. for (i = 0; i < 3; i++)
  160. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  161. "RF(%d) EEPROM CCK Area(%d) = 0x%x\n",
  162. rf_path, i,
  163. rtlefuse->
  164. eeprom_chnlarea_txpwr_cck[rf_path][i]);
  165. for (rf_path = 0; rf_path < 2; rf_path++)
  166. for (i = 0; i < 3; i++)
  167. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  168. "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
  169. rf_path, i,
  170. rtlefuse->
  171. eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]);
  172. for (rf_path = 0; rf_path < 2; rf_path++)
  173. for (i = 0; i < 3; i++)
  174. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  175. "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
  176. rf_path, i,
  177. rtlefuse->
  178. eprom_chnl_txpwr_ht40_2sdf[rf_path][i]);
  179. for (rf_path = 0; rf_path < 2; rf_path++) {
  180. for (i = 0; i < 14; i++) {
  181. index = rtl92c_get_chnl_group((u8)i);
  182. rtlefuse->txpwrlevel_cck[rf_path][i] =
  183. rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
  184. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  185. rtlefuse->
  186. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
  187. if ((rtlefuse->
  188. eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
  189. rtlefuse->
  190. eprom_chnl_txpwr_ht40_2sdf[rf_path][index])
  191. > 0) {
  192. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
  193. rtlefuse->
  194. eeprom_chnlarea_txpwr_ht40_1s[rf_path]
  195. [index] - rtlefuse->
  196. eprom_chnl_txpwr_ht40_2sdf[rf_path]
  197. [index];
  198. } else {
  199. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
  200. }
  201. }
  202. for (i = 0; i < 14; i++) {
  203. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  204. "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = [0x%x / 0x%x / 0x%x]\n", rf_path, i,
  205. rtlefuse->txpwrlevel_cck[rf_path][i],
  206. rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
  207. rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
  208. }
  209. }
  210. for (i = 0; i < 3; i++) {
  211. if (!autoload_fail) {
  212. rtlefuse->eeprom_pwrlimit_ht40[i] =
  213. hwinfo[EEPROM_TXPWR_GROUP + i];
  214. rtlefuse->eeprom_pwrlimit_ht20[i] =
  215. hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
  216. } else {
  217. rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
  218. rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
  219. }
  220. }
  221. for (rf_path = 0; rf_path < 2; rf_path++) {
  222. for (i = 0; i < 14; i++) {
  223. index = rtl92c_get_chnl_group((u8)i);
  224. if (rf_path == RF90_PATH_A) {
  225. rtlefuse->pwrgroup_ht20[rf_path][i] =
  226. (rtlefuse->eeprom_pwrlimit_ht20[index]
  227. & 0xf);
  228. rtlefuse->pwrgroup_ht40[rf_path][i] =
  229. (rtlefuse->eeprom_pwrlimit_ht40[index]
  230. & 0xf);
  231. } else if (rf_path == RF90_PATH_B) {
  232. rtlefuse->pwrgroup_ht20[rf_path][i] =
  233. ((rtlefuse->eeprom_pwrlimit_ht20[index]
  234. & 0xf0) >> 4);
  235. rtlefuse->pwrgroup_ht40[rf_path][i] =
  236. ((rtlefuse->eeprom_pwrlimit_ht40[index]
  237. & 0xf0) >> 4);
  238. }
  239. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  240. "RF-%d pwrgroup_ht20[%d] = 0x%x\n",
  241. rf_path, i,
  242. rtlefuse->pwrgroup_ht20[rf_path][i]);
  243. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  244. "RF-%d pwrgroup_ht40[%d] = 0x%x\n",
  245. rf_path, i,
  246. rtlefuse->pwrgroup_ht40[rf_path][i]);
  247. }
  248. }
  249. for (i = 0; i < 14; i++) {
  250. index = rtl92c_get_chnl_group((u8)i);
  251. if (!autoload_fail)
  252. tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
  253. else
  254. tempval = EEPROM_DEFAULT_HT20_DIFF;
  255. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
  256. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
  257. ((tempval >> 4) & 0xF);
  258. if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
  259. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
  260. if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
  261. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
  262. index = rtl92c_get_chnl_group((u8)i);
  263. if (!autoload_fail)
  264. tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
  265. else
  266. tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  267. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
  268. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
  269. ((tempval >> 4) & 0xF);
  270. }
  271. rtlefuse->legacy_ht_txpowerdiff =
  272. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
  273. for (i = 0; i < 14; i++)
  274. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  275. "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n",
  276. i, rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
  277. for (i = 0; i < 14; i++)
  278. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  279. "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n",
  280. i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
  281. for (i = 0; i < 14; i++)
  282. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  283. "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n",
  284. i, rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
  285. for (i = 0; i < 14; i++)
  286. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  287. "RF-B Legacy to HT40 Diff[%d] = 0x%x\n",
  288. i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
  289. if (!autoload_fail)
  290. rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
  291. else
  292. rtlefuse->eeprom_regulatory = 0;
  293. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  294. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  295. if (!autoload_fail) {
  296. rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
  297. rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
  298. } else {
  299. rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
  300. rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
  301. }
  302. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  303. "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
  304. rtlefuse->eeprom_tssi[RF90_PATH_A],
  305. rtlefuse->eeprom_tssi[RF90_PATH_B]);
  306. if (!autoload_fail)
  307. tempval = hwinfo[EEPROM_THERMAL_METER];
  308. else
  309. tempval = EEPROM_DEFAULT_THERMALMETER;
  310. rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
  311. if (rtlefuse->eeprom_thermalmeter < 0x06 ||
  312. rtlefuse->eeprom_thermalmeter > 0x1c)
  313. rtlefuse->eeprom_thermalmeter = 0x12;
  314. if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
  315. rtlefuse->apk_thermalmeterignore = true;
  316. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  317. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  318. "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
  319. }
  320. static void _rtl92cu_read_board_type(struct ieee80211_hw *hw, u8 *contents)
  321. {
  322. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  323. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  324. u8 boardType;
  325. if (IS_NORMAL_CHIP(rtlhal->version)) {
  326. boardType = ((contents[EEPROM_RF_OPT1]) &
  327. BOARD_TYPE_NORMAL_MASK) >> 5; /*bit[7:5]*/
  328. } else {
  329. boardType = contents[EEPROM_RF_OPT4];
  330. boardType &= BOARD_TYPE_TEST_MASK;
  331. }
  332. rtlefuse->board_type = boardType;
  333. if (IS_HIGHT_PA(rtlefuse->board_type))
  334. rtlefuse->external_pa = 1;
  335. pr_info("Board Type %x\n", rtlefuse->board_type);
  336. }
  337. static void _rtl92cu_read_adapter_info(struct ieee80211_hw *hw)
  338. {
  339. struct rtl_priv *rtlpriv = rtl_priv(hw);
  340. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  341. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  342. u16 i, usvalue;
  343. u8 hwinfo[HWSET_MAX_SIZE] = {0};
  344. u16 eeprom_id;
  345. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  346. rtl_efuse_shadow_map_update(hw);
  347. memcpy((void *)hwinfo,
  348. (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  349. HWSET_MAX_SIZE);
  350. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  351. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  352. "RTL819X Not boot from eeprom, check it !!\n");
  353. }
  354. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_LOUD, "MAP",
  355. hwinfo, HWSET_MAX_SIZE);
  356. eeprom_id = le16_to_cpu(*((__le16 *)&hwinfo[0]));
  357. if (eeprom_id != RTL8190_EEPROM_ID) {
  358. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  359. "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
  360. rtlefuse->autoload_failflag = true;
  361. } else {
  362. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  363. rtlefuse->autoload_failflag = false;
  364. }
  365. if (rtlefuse->autoload_failflag)
  366. return;
  367. for (i = 0; i < 6; i += 2) {
  368. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  369. *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
  370. }
  371. pr_info("MAC address: %pM\n", rtlefuse->dev_addr);
  372. _rtl92cu_read_txpower_info_from_hwpg(hw,
  373. rtlefuse->autoload_failflag, hwinfo);
  374. rtlefuse->eeprom_vid = le16_to_cpu(*(__le16 *)&hwinfo[EEPROM_VID]);
  375. rtlefuse->eeprom_did = le16_to_cpu(*(__le16 *)&hwinfo[EEPROM_DID]);
  376. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, " VID = 0x%02x PID = 0x%02x\n",
  377. rtlefuse->eeprom_vid, rtlefuse->eeprom_did);
  378. rtlefuse->eeprom_channelplan = hwinfo[EEPROM_CHANNELPLAN];
  379. rtlefuse->eeprom_version =
  380. le16_to_cpu(*(__le16 *)&hwinfo[EEPROM_VERSION]);
  381. rtlefuse->txpwr_fromeprom = true;
  382. rtlefuse->eeprom_oemid = hwinfo[EEPROM_CUSTOMER_ID];
  383. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "EEPROM Customer ID: 0x%2x\n",
  384. rtlefuse->eeprom_oemid);
  385. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  386. switch (rtlefuse->eeprom_oemid) {
  387. case EEPROM_CID_DEFAULT:
  388. if (rtlefuse->eeprom_did == 0x8176) {
  389. if ((rtlefuse->eeprom_svid == 0x103C &&
  390. rtlefuse->eeprom_smid == 0x1629))
  391. rtlhal->oem_id = RT_CID_819X_HP;
  392. else
  393. rtlhal->oem_id = RT_CID_DEFAULT;
  394. } else {
  395. rtlhal->oem_id = RT_CID_DEFAULT;
  396. }
  397. break;
  398. case EEPROM_CID_TOSHIBA:
  399. rtlhal->oem_id = RT_CID_TOSHIBA;
  400. break;
  401. case EEPROM_CID_QMI:
  402. rtlhal->oem_id = RT_CID_819X_QMI;
  403. break;
  404. case EEPROM_CID_WHQL:
  405. default:
  406. rtlhal->oem_id = RT_CID_DEFAULT;
  407. break;
  408. }
  409. }
  410. _rtl92cu_read_board_type(hw, hwinfo);
  411. }
  412. static void _rtl92cu_hal_customized_behavior(struct ieee80211_hw *hw)
  413. {
  414. struct rtl_priv *rtlpriv = rtl_priv(hw);
  415. struct rtl_usb_priv *usb_priv = rtl_usbpriv(hw);
  416. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  417. switch (rtlhal->oem_id) {
  418. case RT_CID_819X_HP:
  419. usb_priv->ledctl.led_opendrain = true;
  420. break;
  421. case RT_CID_819X_LENOVO:
  422. case RT_CID_DEFAULT:
  423. case RT_CID_TOSHIBA:
  424. case RT_CID_CCX:
  425. case RT_CID_819X_ACER:
  426. case RT_CID_WHQL:
  427. default:
  428. break;
  429. }
  430. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "RT Customized ID: 0x%02X\n",
  431. rtlhal->oem_id);
  432. }
  433. void rtl92cu_read_eeprom_info(struct ieee80211_hw *hw)
  434. {
  435. struct rtl_priv *rtlpriv = rtl_priv(hw);
  436. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  437. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  438. u8 tmp_u1b;
  439. if (!IS_NORMAL_CHIP(rtlhal->version))
  440. return;
  441. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  442. rtlefuse->epromtype = (tmp_u1b & BOOT_FROM_EEPROM) ?
  443. EEPROM_93C46 : EEPROM_BOOT_EFUSE;
  444. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from %s\n",
  445. tmp_u1b & BOOT_FROM_EEPROM ? "EERROM" : "EFUSE");
  446. rtlefuse->autoload_failflag = (tmp_u1b & EEPROM_EN) ? false : true;
  447. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload %s\n",
  448. tmp_u1b & EEPROM_EN ? "OK!!" : "ERR!!");
  449. _rtl92cu_read_adapter_info(hw);
  450. _rtl92cu_hal_customized_behavior(hw);
  451. return;
  452. }
  453. static int _rtl92cu_init_power_on(struct ieee80211_hw *hw)
  454. {
  455. struct rtl_priv *rtlpriv = rtl_priv(hw);
  456. int status = 0;
  457. u16 value16;
  458. u8 value8;
  459. /* polling autoload done. */
  460. u32 pollingCount = 0;
  461. do {
  462. if (rtl_read_byte(rtlpriv, REG_APS_FSMCO) & PFM_ALDN) {
  463. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  464. "Autoload Done!\n");
  465. break;
  466. }
  467. if (pollingCount++ > 100) {
  468. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  469. "Failed to polling REG_APS_FSMCO[PFM_ALDN] done!\n");
  470. return -ENODEV;
  471. }
  472. } while (true);
  473. /* 0. RSV_CTRL 0x1C[7:0] = 0 unlock ISO/CLK/Power control register */
  474. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0);
  475. /* Power on when re-enter from IPS/Radio off/card disable */
  476. /* enable SPS into PWM mode */
  477. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  478. udelay(100);
  479. value8 = rtl_read_byte(rtlpriv, REG_LDOV12D_CTRL);
  480. if (0 == (value8 & LDV12_EN)) {
  481. value8 |= LDV12_EN;
  482. rtl_write_byte(rtlpriv, REG_LDOV12D_CTRL, value8);
  483. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  484. " power-on :REG_LDOV12D_CTRL Reg0x21:0x%02x\n",
  485. value8);
  486. udelay(100);
  487. value8 = rtl_read_byte(rtlpriv, REG_SYS_ISO_CTRL);
  488. value8 &= ~ISO_MD2PP;
  489. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL, value8);
  490. }
  491. /* auto enable WLAN */
  492. pollingCount = 0;
  493. value16 = rtl_read_word(rtlpriv, REG_APS_FSMCO);
  494. value16 |= APFM_ONMAC;
  495. rtl_write_word(rtlpriv, REG_APS_FSMCO, value16);
  496. do {
  497. if (!(rtl_read_word(rtlpriv, REG_APS_FSMCO) & APFM_ONMAC)) {
  498. pr_info("MAC auto ON okay!\n");
  499. break;
  500. }
  501. if (pollingCount++ > 1000) {
  502. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  503. "Failed to polling REG_APS_FSMCO[APFM_ONMAC] done!\n");
  504. return -ENODEV;
  505. }
  506. } while (true);
  507. /* Enable Radio ,GPIO ,and LED function */
  508. rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x0812);
  509. /* release RF digital isolation */
  510. value16 = rtl_read_word(rtlpriv, REG_SYS_ISO_CTRL);
  511. value16 &= ~ISO_DIOR;
  512. rtl_write_word(rtlpriv, REG_SYS_ISO_CTRL, value16);
  513. /* Reconsider when to do this operation after asking HWSD. */
  514. pollingCount = 0;
  515. rtl_write_byte(rtlpriv, REG_APSD_CTRL, (rtl_read_byte(rtlpriv,
  516. REG_APSD_CTRL) & ~BIT(6)));
  517. do {
  518. pollingCount++;
  519. } while ((pollingCount < 200) &&
  520. (rtl_read_byte(rtlpriv, REG_APSD_CTRL) & BIT(7)));
  521. /* Enable MAC DMA/WMAC/SCHEDULE/SEC block */
  522. value16 = rtl_read_word(rtlpriv, REG_CR);
  523. value16 |= (HCI_TXDMA_EN | HCI_RXDMA_EN | TXDMA_EN | RXDMA_EN |
  524. PROTOCOL_EN | SCHEDULE_EN | MACTXEN | MACRXEN | ENSEC);
  525. rtl_write_word(rtlpriv, REG_CR, value16);
  526. return status;
  527. }
  528. static void _rtl92cu_init_queue_reserved_page(struct ieee80211_hw *hw,
  529. bool wmm_enable,
  530. u8 out_ep_num,
  531. u8 queue_sel)
  532. {
  533. struct rtl_priv *rtlpriv = rtl_priv(hw);
  534. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  535. bool isChipN = IS_NORMAL_CHIP(rtlhal->version);
  536. u32 outEPNum = (u32)out_ep_num;
  537. u32 numHQ = 0;
  538. u32 numLQ = 0;
  539. u32 numNQ = 0;
  540. u32 numPubQ;
  541. u32 value32;
  542. u8 value8;
  543. u32 txQPageNum, txQPageUnit, txQRemainPage;
  544. if (!wmm_enable) {
  545. numPubQ = (isChipN) ? CHIP_B_PAGE_NUM_PUBQ :
  546. CHIP_A_PAGE_NUM_PUBQ;
  547. txQPageNum = TX_TOTAL_PAGE_NUMBER - numPubQ;
  548. txQPageUnit = txQPageNum/outEPNum;
  549. txQRemainPage = txQPageNum % outEPNum;
  550. if (queue_sel & TX_SELE_HQ)
  551. numHQ = txQPageUnit;
  552. if (queue_sel & TX_SELE_LQ)
  553. numLQ = txQPageUnit;
  554. /* HIGH priority queue always present in the configuration of
  555. * 2 out-ep. Remainder pages have assigned to High queue */
  556. if ((outEPNum > 1) && (txQRemainPage))
  557. numHQ += txQRemainPage;
  558. /* NOTE: This step done before writting REG_RQPN. */
  559. if (isChipN) {
  560. if (queue_sel & TX_SELE_NQ)
  561. numNQ = txQPageUnit;
  562. value8 = (u8)_NPQ(numNQ);
  563. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, value8);
  564. }
  565. } else {
  566. /* for WMM ,number of out-ep must more than or equal to 2! */
  567. numPubQ = isChipN ? WMM_CHIP_B_PAGE_NUM_PUBQ :
  568. WMM_CHIP_A_PAGE_NUM_PUBQ;
  569. if (queue_sel & TX_SELE_HQ) {
  570. numHQ = isChipN ? WMM_CHIP_B_PAGE_NUM_HPQ :
  571. WMM_CHIP_A_PAGE_NUM_HPQ;
  572. }
  573. if (queue_sel & TX_SELE_LQ) {
  574. numLQ = isChipN ? WMM_CHIP_B_PAGE_NUM_LPQ :
  575. WMM_CHIP_A_PAGE_NUM_LPQ;
  576. }
  577. /* NOTE: This step done before writting REG_RQPN. */
  578. if (isChipN) {
  579. if (queue_sel & TX_SELE_NQ)
  580. numNQ = WMM_CHIP_B_PAGE_NUM_NPQ;
  581. value8 = (u8)_NPQ(numNQ);
  582. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, value8);
  583. }
  584. }
  585. /* TX DMA */
  586. value32 = _HPQ(numHQ) | _LPQ(numLQ) | _PUBQ(numPubQ) | LD_RQPN;
  587. rtl_write_dword(rtlpriv, REG_RQPN, value32);
  588. }
  589. static void _rtl92c_init_trx_buffer(struct ieee80211_hw *hw, bool wmm_enable)
  590. {
  591. struct rtl_priv *rtlpriv = rtl_priv(hw);
  592. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  593. u8 txpktbuf_bndy;
  594. u8 value8;
  595. if (!wmm_enable)
  596. txpktbuf_bndy = TX_PAGE_BOUNDARY;
  597. else /* for WMM */
  598. txpktbuf_bndy = (IS_NORMAL_CHIP(rtlhal->version))
  599. ? WMM_CHIP_B_TX_PAGE_BOUNDARY
  600. : WMM_CHIP_A_TX_PAGE_BOUNDARY;
  601. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  602. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  603. rtl_write_byte(rtlpriv, REG_TXPKTBUF_WMAC_LBK_BF_HD, txpktbuf_bndy);
  604. rtl_write_byte(rtlpriv, REG_TRXFF_BNDY, txpktbuf_bndy);
  605. rtl_write_byte(rtlpriv, REG_TDECTRL+1, txpktbuf_bndy);
  606. rtl_write_word(rtlpriv, (REG_TRXFF_BNDY + 2), 0x27FF);
  607. value8 = _PSRX(RX_PAGE_SIZE_REG_VALUE) | _PSTX(PBP_128);
  608. rtl_write_byte(rtlpriv, REG_PBP, value8);
  609. }
  610. static void _rtl92c_init_chipN_reg_priority(struct ieee80211_hw *hw, u16 beQ,
  611. u16 bkQ, u16 viQ, u16 voQ,
  612. u16 mgtQ, u16 hiQ)
  613. {
  614. struct rtl_priv *rtlpriv = rtl_priv(hw);
  615. u16 value16 = (rtl_read_word(rtlpriv, REG_TRXDMA_CTRL) & 0x7);
  616. value16 |= _TXDMA_BEQ_MAP(beQ) | _TXDMA_BKQ_MAP(bkQ) |
  617. _TXDMA_VIQ_MAP(viQ) | _TXDMA_VOQ_MAP(voQ) |
  618. _TXDMA_MGQ_MAP(mgtQ) | _TXDMA_HIQ_MAP(hiQ);
  619. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, value16);
  620. }
  621. static void _rtl92cu_init_chipN_one_out_ep_priority(struct ieee80211_hw *hw,
  622. bool wmm_enable,
  623. u8 queue_sel)
  624. {
  625. u16 uninitialized_var(value);
  626. switch (queue_sel) {
  627. case TX_SELE_HQ:
  628. value = QUEUE_HIGH;
  629. break;
  630. case TX_SELE_LQ:
  631. value = QUEUE_LOW;
  632. break;
  633. case TX_SELE_NQ:
  634. value = QUEUE_NORMAL;
  635. break;
  636. default:
  637. WARN_ON(1); /* Shall not reach here! */
  638. break;
  639. }
  640. _rtl92c_init_chipN_reg_priority(hw, value, value, value, value,
  641. value, value);
  642. pr_info("Tx queue select: 0x%02x\n", queue_sel);
  643. }
  644. static void _rtl92cu_init_chipN_two_out_ep_priority(struct ieee80211_hw *hw,
  645. bool wmm_enable,
  646. u8 queue_sel)
  647. {
  648. u16 beQ, bkQ, viQ, voQ, mgtQ, hiQ;
  649. u16 uninitialized_var(valueHi);
  650. u16 uninitialized_var(valueLow);
  651. switch (queue_sel) {
  652. case (TX_SELE_HQ | TX_SELE_LQ):
  653. valueHi = QUEUE_HIGH;
  654. valueLow = QUEUE_LOW;
  655. break;
  656. case (TX_SELE_NQ | TX_SELE_LQ):
  657. valueHi = QUEUE_NORMAL;
  658. valueLow = QUEUE_LOW;
  659. break;
  660. case (TX_SELE_HQ | TX_SELE_NQ):
  661. valueHi = QUEUE_HIGH;
  662. valueLow = QUEUE_NORMAL;
  663. break;
  664. default:
  665. WARN_ON(1);
  666. break;
  667. }
  668. if (!wmm_enable) {
  669. beQ = valueLow;
  670. bkQ = valueLow;
  671. viQ = valueHi;
  672. voQ = valueHi;
  673. mgtQ = valueHi;
  674. hiQ = valueHi;
  675. } else {/* for WMM ,CONFIG_OUT_EP_WIFI_MODE */
  676. beQ = valueHi;
  677. bkQ = valueLow;
  678. viQ = valueLow;
  679. voQ = valueHi;
  680. mgtQ = valueHi;
  681. hiQ = valueHi;
  682. }
  683. _rtl92c_init_chipN_reg_priority(hw, beQ, bkQ, viQ, voQ, mgtQ, hiQ);
  684. pr_info("Tx queue select: 0x%02x\n", queue_sel);
  685. }
  686. static void _rtl92cu_init_chipN_three_out_ep_priority(struct ieee80211_hw *hw,
  687. bool wmm_enable,
  688. u8 queue_sel)
  689. {
  690. u16 beQ, bkQ, viQ, voQ, mgtQ, hiQ;
  691. struct rtl_priv *rtlpriv = rtl_priv(hw);
  692. if (!wmm_enable) { /* typical setting */
  693. beQ = QUEUE_LOW;
  694. bkQ = QUEUE_LOW;
  695. viQ = QUEUE_NORMAL;
  696. voQ = QUEUE_HIGH;
  697. mgtQ = QUEUE_HIGH;
  698. hiQ = QUEUE_HIGH;
  699. } else { /* for WMM */
  700. beQ = QUEUE_LOW;
  701. bkQ = QUEUE_NORMAL;
  702. viQ = QUEUE_NORMAL;
  703. voQ = QUEUE_HIGH;
  704. mgtQ = QUEUE_HIGH;
  705. hiQ = QUEUE_HIGH;
  706. }
  707. _rtl92c_init_chipN_reg_priority(hw, beQ, bkQ, viQ, voQ, mgtQ, hiQ);
  708. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG, "Tx queue select :0x%02x..\n",
  709. queue_sel);
  710. }
  711. static void _rtl92cu_init_chipN_queue_priority(struct ieee80211_hw *hw,
  712. bool wmm_enable,
  713. u8 out_ep_num,
  714. u8 queue_sel)
  715. {
  716. switch (out_ep_num) {
  717. case 1:
  718. _rtl92cu_init_chipN_one_out_ep_priority(hw, wmm_enable,
  719. queue_sel);
  720. break;
  721. case 2:
  722. _rtl92cu_init_chipN_two_out_ep_priority(hw, wmm_enable,
  723. queue_sel);
  724. break;
  725. case 3:
  726. _rtl92cu_init_chipN_three_out_ep_priority(hw, wmm_enable,
  727. queue_sel);
  728. break;
  729. default:
  730. WARN_ON(1); /* Shall not reach here! */
  731. break;
  732. }
  733. }
  734. static void _rtl92cu_init_chipT_queue_priority(struct ieee80211_hw *hw,
  735. bool wmm_enable,
  736. u8 out_ep_num,
  737. u8 queue_sel)
  738. {
  739. u8 hq_sele = 0;
  740. struct rtl_priv *rtlpriv = rtl_priv(hw);
  741. switch (out_ep_num) {
  742. case 2: /* (TX_SELE_HQ|TX_SELE_LQ) */
  743. if (!wmm_enable) /* typical setting */
  744. hq_sele = HQSEL_VOQ | HQSEL_VIQ | HQSEL_MGTQ |
  745. HQSEL_HIQ;
  746. else /* for WMM */
  747. hq_sele = HQSEL_VOQ | HQSEL_BEQ | HQSEL_MGTQ |
  748. HQSEL_HIQ;
  749. break;
  750. case 1:
  751. if (TX_SELE_LQ == queue_sel) {
  752. /* map all endpoint to Low queue */
  753. hq_sele = 0;
  754. } else if (TX_SELE_HQ == queue_sel) {
  755. /* map all endpoint to High queue */
  756. hq_sele = HQSEL_VOQ | HQSEL_VIQ | HQSEL_BEQ |
  757. HQSEL_BKQ | HQSEL_MGTQ | HQSEL_HIQ;
  758. }
  759. break;
  760. default:
  761. WARN_ON(1); /* Shall not reach here! */
  762. break;
  763. }
  764. rtl_write_byte(rtlpriv, (REG_TRXDMA_CTRL+1), hq_sele);
  765. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG, "Tx queue select :0x%02x..\n",
  766. hq_sele);
  767. }
  768. static void _rtl92cu_init_queue_priority(struct ieee80211_hw *hw,
  769. bool wmm_enable,
  770. u8 out_ep_num,
  771. u8 queue_sel)
  772. {
  773. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  774. if (IS_NORMAL_CHIP(rtlhal->version))
  775. _rtl92cu_init_chipN_queue_priority(hw, wmm_enable, out_ep_num,
  776. queue_sel);
  777. else
  778. _rtl92cu_init_chipT_queue_priority(hw, wmm_enable, out_ep_num,
  779. queue_sel);
  780. }
  781. static void _rtl92cu_init_usb_aggregation(struct ieee80211_hw *hw)
  782. {
  783. }
  784. static void _rtl92cu_init_wmac_setting(struct ieee80211_hw *hw)
  785. {
  786. u16 value16;
  787. struct rtl_priv *rtlpriv = rtl_priv(hw);
  788. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  789. mac->rx_conf = (RCR_APM | RCR_AM | RCR_ADF | RCR_AB | RCR_APPFCS |
  790. RCR_APP_ICV | RCR_AMF | RCR_HTC_LOC_CTRL |
  791. RCR_APP_MIC | RCR_APP_PHYSTS | RCR_ACRC32);
  792. rtl_write_dword(rtlpriv, REG_RCR, mac->rx_conf);
  793. /* Accept all multicast address */
  794. rtl_write_dword(rtlpriv, REG_MAR, 0xFFFFFFFF);
  795. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xFFFFFFFF);
  796. /* Accept all management frames */
  797. value16 = 0xFFFF;
  798. rtl92c_set_mgt_filter(hw, value16);
  799. /* Reject all control frame - default value is 0 */
  800. rtl92c_set_ctrl_filter(hw, 0x0);
  801. /* Accept all data frames */
  802. value16 = 0xFFFF;
  803. rtl92c_set_data_filter(hw, value16);
  804. }
  805. static int _rtl92cu_init_mac(struct ieee80211_hw *hw)
  806. {
  807. struct rtl_priv *rtlpriv = rtl_priv(hw);
  808. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  809. struct rtl_usb_priv *usb_priv = rtl_usbpriv(hw);
  810. struct rtl_usb *rtlusb = rtl_usbdev(usb_priv);
  811. int err = 0;
  812. u32 boundary = 0;
  813. u8 wmm_enable = false; /* TODO */
  814. u8 out_ep_nums = rtlusb->out_ep_nums;
  815. u8 queue_sel = rtlusb->out_queue_sel;
  816. err = _rtl92cu_init_power_on(hw);
  817. if (err) {
  818. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  819. "Failed to init power on!\n");
  820. return err;
  821. }
  822. if (!wmm_enable) {
  823. boundary = TX_PAGE_BOUNDARY;
  824. } else { /* for WMM */
  825. boundary = (IS_NORMAL_CHIP(rtlhal->version))
  826. ? WMM_CHIP_B_TX_PAGE_BOUNDARY
  827. : WMM_CHIP_A_TX_PAGE_BOUNDARY;
  828. }
  829. if (false == rtl92c_init_llt_table(hw, boundary)) {
  830. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  831. "Failed to init LLT Table!\n");
  832. return -EINVAL;
  833. }
  834. _rtl92cu_init_queue_reserved_page(hw, wmm_enable, out_ep_nums,
  835. queue_sel);
  836. _rtl92c_init_trx_buffer(hw, wmm_enable);
  837. _rtl92cu_init_queue_priority(hw, wmm_enable, out_ep_nums,
  838. queue_sel);
  839. /* Get Rx PHY status in order to report RSSI and others. */
  840. rtl92c_init_driver_info_size(hw, RTL92C_DRIVER_INFO_SIZE);
  841. rtl92c_init_interrupt(hw);
  842. rtl92c_init_network_type(hw);
  843. _rtl92cu_init_wmac_setting(hw);
  844. rtl92c_init_adaptive_ctrl(hw);
  845. rtl92c_init_edca(hw);
  846. rtl92c_init_rate_fallback(hw);
  847. rtl92c_init_retry_function(hw);
  848. _rtl92cu_init_usb_aggregation(hw);
  849. rtlpriv->cfg->ops->set_bw_mode(hw, NL80211_CHAN_HT20);
  850. rtl92c_set_min_space(hw, IS_92C_SERIAL(rtlhal->version));
  851. rtl92c_init_beacon_parameters(hw, rtlhal->version);
  852. rtl92c_init_ampdu_aggregation(hw);
  853. rtl92c_init_beacon_max_error(hw, true);
  854. return err;
  855. }
  856. void rtl92cu_enable_hw_security_config(struct ieee80211_hw *hw)
  857. {
  858. struct rtl_priv *rtlpriv = rtl_priv(hw);
  859. u8 sec_reg_value = 0x0;
  860. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  861. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  862. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  863. rtlpriv->sec.pairwise_enc_algorithm,
  864. rtlpriv->sec.group_enc_algorithm);
  865. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  866. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  867. "not open sw encryption\n");
  868. return;
  869. }
  870. sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
  871. if (rtlpriv->sec.use_defaultkey) {
  872. sec_reg_value |= SCR_TxUseDK;
  873. sec_reg_value |= SCR_RxUseDK;
  874. }
  875. if (IS_NORMAL_CHIP(rtlhal->version))
  876. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  877. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  878. RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD, "The SECR-value %x\n",
  879. sec_reg_value);
  880. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  881. }
  882. static void _rtl92cu_hw_configure(struct ieee80211_hw *hw)
  883. {
  884. struct rtl_priv *rtlpriv = rtl_priv(hw);
  885. struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
  886. /* To Fix MAC loopback mode fail. */
  887. rtl_write_byte(rtlpriv, REG_LDOHCI12_CTRL, 0x0f);
  888. rtl_write_byte(rtlpriv, 0x15, 0xe9);
  889. /* HW SEQ CTRL */
  890. /* set 0x0 to 0xFF by tynli. Default enable HW SEQ NUM. */
  891. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  892. /* fixed USB interface interference issue */
  893. rtl_write_byte(rtlpriv, 0xfe40, 0xe0);
  894. rtl_write_byte(rtlpriv, 0xfe41, 0x8d);
  895. rtl_write_byte(rtlpriv, 0xfe42, 0x80);
  896. rtlusb->reg_bcn_ctrl_val = 0x18;
  897. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlusb->reg_bcn_ctrl_val);
  898. }
  899. static void _InitPABias(struct ieee80211_hw *hw)
  900. {
  901. struct rtl_priv *rtlpriv = rtl_priv(hw);
  902. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  903. u8 pa_setting;
  904. /* FIXED PA current issue */
  905. pa_setting = efuse_read_1byte(hw, 0x1FA);
  906. if (!(pa_setting & BIT(0))) {
  907. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x0F406);
  908. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x4F406);
  909. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x8F406);
  910. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0xCF406);
  911. }
  912. if (!(pa_setting & BIT(1)) && IS_NORMAL_CHIP(rtlhal->version) &&
  913. IS_92C_SERIAL(rtlhal->version)) {
  914. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x0F406);
  915. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x4F406);
  916. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x8F406);
  917. rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0xCF406);
  918. }
  919. if (!(pa_setting & BIT(4))) {
  920. pa_setting = rtl_read_byte(rtlpriv, 0x16);
  921. pa_setting &= 0x0F;
  922. rtl_write_byte(rtlpriv, 0x16, pa_setting | 0x90);
  923. }
  924. }
  925. static void _update_mac_setting(struct ieee80211_hw *hw)
  926. {
  927. struct rtl_priv *rtlpriv = rtl_priv(hw);
  928. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  929. mac->rx_conf = rtl_read_dword(rtlpriv, REG_RCR);
  930. mac->rx_mgt_filter = rtl_read_word(rtlpriv, REG_RXFLTMAP0);
  931. mac->rx_ctrl_filter = rtl_read_word(rtlpriv, REG_RXFLTMAP1);
  932. mac->rx_data_filter = rtl_read_word(rtlpriv, REG_RXFLTMAP2);
  933. }
  934. int rtl92cu_hw_init(struct ieee80211_hw *hw)
  935. {
  936. struct rtl_priv *rtlpriv = rtl_priv(hw);
  937. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  938. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  939. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  940. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  941. int err = 0;
  942. static bool iqk_initialized;
  943. unsigned long flags;
  944. /* As this function can take a very long time (up to 350 ms)
  945. * and can be called with irqs disabled, reenable the irqs
  946. * to let the other devices continue being serviced.
  947. *
  948. * It is safe doing so since our own interrupts will only be enabled
  949. * in a subsequent step.
  950. */
  951. local_save_flags(flags);
  952. local_irq_enable();
  953. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CU;
  954. err = _rtl92cu_init_mac(hw);
  955. if (err) {
  956. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "init mac failed!\n");
  957. goto exit;
  958. }
  959. err = rtl92c_download_fw(hw);
  960. if (err) {
  961. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  962. "Failed to download FW. Init HW without FW now..\n");
  963. err = 1;
  964. goto exit;
  965. }
  966. rtlhal->last_hmeboxnum = 0; /* h2c */
  967. _rtl92cu_phy_param_tab_init(hw);
  968. rtl92cu_phy_mac_config(hw);
  969. rtl92cu_phy_bb_config(hw);
  970. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  971. rtl92c_phy_rf_config(hw);
  972. if (IS_VENDOR_UMC_A_CUT(rtlhal->version) &&
  973. !IS_92C_SERIAL(rtlhal->version)) {
  974. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
  975. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
  976. }
  977. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  978. RF_CHNLBW, RFREG_OFFSET_MASK);
  979. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  980. RF_CHNLBW, RFREG_OFFSET_MASK);
  981. rtl92cu_bb_block_on(hw);
  982. rtl_cam_reset_all_entry(hw);
  983. rtl92cu_enable_hw_security_config(hw);
  984. ppsc->rfpwr_state = ERFON;
  985. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  986. if (ppsc->rfpwr_state == ERFON) {
  987. rtl92c_phy_set_rfpath_switch(hw, 1);
  988. if (iqk_initialized) {
  989. rtl92c_phy_iq_calibrate(hw, true);
  990. } else {
  991. rtl92c_phy_iq_calibrate(hw, false);
  992. iqk_initialized = true;
  993. }
  994. rtl92c_dm_check_txpower_tracking(hw);
  995. rtl92c_phy_lc_calibrate(hw);
  996. }
  997. _rtl92cu_hw_configure(hw);
  998. _InitPABias(hw);
  999. _update_mac_setting(hw);
  1000. rtl92c_dm_init(hw);
  1001. exit:
  1002. local_irq_restore(flags);
  1003. return err;
  1004. }
  1005. static void _DisableRFAFEAndResetBB(struct ieee80211_hw *hw)
  1006. {
  1007. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1008. /**************************************
  1009. a. TXPAUSE 0x522[7:0] = 0xFF Pause MAC TX queue
  1010. b. RF path 0 offset 0x00 = 0x00 disable RF
  1011. c. APSD_CTRL 0x600[7:0] = 0x40
  1012. d. SYS_FUNC_EN 0x02[7:0] = 0x16 reset BB state machine
  1013. e. SYS_FUNC_EN 0x02[7:0] = 0x14 reset BB state machine
  1014. ***************************************/
  1015. u8 eRFPath = 0, value8 = 0;
  1016. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1017. rtl_set_rfreg(hw, (enum radio_path)eRFPath, 0x0, MASKBYTE0, 0x0);
  1018. value8 |= APSDOFF;
  1019. rtl_write_byte(rtlpriv, REG_APSD_CTRL, value8); /*0x40*/
  1020. value8 = 0;
  1021. value8 |= (FEN_USBD | FEN_USBA | FEN_BB_GLB_RSTn);
  1022. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, value8);/*0x16*/
  1023. value8 &= (~FEN_BB_GLB_RSTn);
  1024. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, value8); /*0x14*/
  1025. }
  1026. static void _ResetDigitalProcedure1(struct ieee80211_hw *hw, bool bWithoutHWSM)
  1027. {
  1028. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1029. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1030. if (rtlhal->fw_version <= 0x20) {
  1031. /*****************************
  1032. f. MCUFWDL 0x80[7:0]=0 reset MCU ready status
  1033. g. SYS_FUNC_EN 0x02[10]= 0 reset MCU reg, (8051 reset)
  1034. h. SYS_FUNC_EN 0x02[15-12]= 5 reset MAC reg, DCORE
  1035. i. SYS_FUNC_EN 0x02[10]= 1 enable MCU reg, (8051 enable)
  1036. ******************************/
  1037. u16 valu16 = 0;
  1038. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
  1039. valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
  1040. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 &
  1041. (~FEN_CPUEN))); /* reset MCU ,8051 */
  1042. valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN)&0x0FFF;
  1043. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 |
  1044. (FEN_HWPDN|FEN_ELDR))); /* reset MAC */
  1045. valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
  1046. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 |
  1047. FEN_CPUEN)); /* enable MCU ,8051 */
  1048. } else {
  1049. u8 retry_cnts = 0;
  1050. /* IF fw in RAM code, do reset */
  1051. if (rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(1)) {
  1052. /* reset MCU ready status */
  1053. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
  1054. /* 8051 reset by self */
  1055. rtl_write_byte(rtlpriv, REG_HMETFR+3, 0x20);
  1056. while ((retry_cnts++ < 100) &&
  1057. (FEN_CPUEN & rtl_read_word(rtlpriv,
  1058. REG_SYS_FUNC_EN))) {
  1059. udelay(50);
  1060. }
  1061. if (retry_cnts >= 100) {
  1062. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1063. "#####=> 8051 reset failed!.........................\n");
  1064. /* if 8051 reset fail, reset MAC. */
  1065. rtl_write_byte(rtlpriv,
  1066. REG_SYS_FUNC_EN + 1,
  1067. 0x50);
  1068. udelay(100);
  1069. }
  1070. }
  1071. /* Reset MAC and Enable 8051 */
  1072. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x54);
  1073. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
  1074. }
  1075. if (bWithoutHWSM) {
  1076. /*****************************
  1077. Without HW auto state machine
  1078. g.SYS_CLKR 0x08[15:0] = 0x30A3 disable MAC clock
  1079. h.AFE_PLL_CTRL 0x28[7:0] = 0x80 disable AFE PLL
  1080. i.AFE_XTAL_CTRL 0x24[15:0] = 0x880F gated AFE DIG_CLOCK
  1081. j.SYS_ISu_CTRL 0x00[7:0] = 0xF9 isolated digital to PON
  1082. ******************************/
  1083. rtl_write_word(rtlpriv, REG_SYS_CLKR, 0x70A3);
  1084. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
  1085. rtl_write_word(rtlpriv, REG_AFE_XTAL_CTRL, 0x880F);
  1086. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL, 0xF9);
  1087. }
  1088. }
  1089. static void _ResetDigitalProcedure2(struct ieee80211_hw *hw)
  1090. {
  1091. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1092. /*****************************
  1093. k. SYS_FUNC_EN 0x03[7:0] = 0x44 disable ELDR runction
  1094. l. SYS_CLKR 0x08[15:0] = 0x3083 disable ELDR clock
  1095. m. SYS_ISO_CTRL 0x01[7:0] = 0x83 isolated ELDR to PON
  1096. ******************************/
  1097. rtl_write_word(rtlpriv, REG_SYS_CLKR, 0x70A3);
  1098. rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL+1, 0x82);
  1099. }
  1100. static void _DisableGPIO(struct ieee80211_hw *hw)
  1101. {
  1102. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1103. /***************************************
  1104. j. GPIO_PIN_CTRL 0x44[31:0]=0x000
  1105. k. Value = GPIO_PIN_CTRL[7:0]
  1106. l. GPIO_PIN_CTRL 0x44[31:0] = 0x00FF0000 | (value <<8); write ext PIN level
  1107. m. GPIO_MUXCFG 0x42 [15:0] = 0x0780
  1108. n. LEDCFG 0x4C[15:0] = 0x8080
  1109. ***************************************/
  1110. u8 value8;
  1111. u16 value16;
  1112. u32 value32;
  1113. /* 1. Disable GPIO[7:0] */
  1114. rtl_write_word(rtlpriv, REG_GPIO_PIN_CTRL+2, 0x0000);
  1115. value32 = rtl_read_dword(rtlpriv, REG_GPIO_PIN_CTRL) & 0xFFFF00FF;
  1116. value8 = (u8)(value32&0x000000FF);
  1117. value32 |= ((value8<<8) | 0x00FF0000);
  1118. rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, value32);
  1119. /* 2. Disable GPIO[10:8] */
  1120. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG+3, 0x00);
  1121. value16 = rtl_read_word(rtlpriv, REG_GPIO_MUXCFG+2) & 0xFF0F;
  1122. value8 = (u8)(value16&0x000F);
  1123. value16 |= ((value8<<4) | 0x0780);
  1124. rtl_write_word(rtlpriv, REG_GPIO_PIN_CTRL+2, value16);
  1125. /* 3. Disable LED0 & 1 */
  1126. rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
  1127. }
  1128. static void _DisableAnalog(struct ieee80211_hw *hw, bool bWithoutHWSM)
  1129. {
  1130. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1131. u16 value16 = 0;
  1132. u8 value8 = 0;
  1133. if (bWithoutHWSM) {
  1134. /*****************************
  1135. n. LDOA15_CTRL 0x20[7:0] = 0x04 disable A15 power
  1136. o. LDOV12D_CTRL 0x21[7:0] = 0x54 disable digital core power
  1137. r. When driver call disable, the ASIC will turn off remaining
  1138. clock automatically
  1139. ******************************/
  1140. rtl_write_byte(rtlpriv, REG_LDOA15_CTRL, 0x04);
  1141. value8 = rtl_read_byte(rtlpriv, REG_LDOV12D_CTRL);
  1142. value8 &= (~LDV12_EN);
  1143. rtl_write_byte(rtlpriv, REG_LDOV12D_CTRL, value8);
  1144. }
  1145. /*****************************
  1146. h. SPS0_CTRL 0x11[7:0] = 0x23 enter PFM mode
  1147. i. APS_FSMCO 0x04[15:0] = 0x4802 set USB suspend
  1148. ******************************/
  1149. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
  1150. value16 |= (APDM_HOST | AFSM_HSUS | PFM_ALDN);
  1151. rtl_write_word(rtlpriv, REG_APS_FSMCO, (u16)value16);
  1152. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0E);
  1153. }
  1154. static void _CardDisableHWSM(struct ieee80211_hw *hw)
  1155. {
  1156. /* ==== RF Off Sequence ==== */
  1157. _DisableRFAFEAndResetBB(hw);
  1158. /* ==== Reset digital sequence ====== */
  1159. _ResetDigitalProcedure1(hw, false);
  1160. /* ==== Pull GPIO PIN to balance level and LED control ====== */
  1161. _DisableGPIO(hw);
  1162. /* ==== Disable analog sequence === */
  1163. _DisableAnalog(hw, false);
  1164. }
  1165. static void _CardDisableWithoutHWSM(struct ieee80211_hw *hw)
  1166. {
  1167. /*==== RF Off Sequence ==== */
  1168. _DisableRFAFEAndResetBB(hw);
  1169. /* ==== Reset digital sequence ====== */
  1170. _ResetDigitalProcedure1(hw, true);
  1171. /* ==== Pull GPIO PIN to balance level and LED control ====== */
  1172. _DisableGPIO(hw);
  1173. /* ==== Reset digital sequence ====== */
  1174. _ResetDigitalProcedure2(hw);
  1175. /* ==== Disable analog sequence === */
  1176. _DisableAnalog(hw, true);
  1177. }
  1178. static void _rtl92cu_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  1179. u8 set_bits, u8 clear_bits)
  1180. {
  1181. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1182. struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
  1183. rtlusb->reg_bcn_ctrl_val |= set_bits;
  1184. rtlusb->reg_bcn_ctrl_val &= ~clear_bits;
  1185. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlusb->reg_bcn_ctrl_val);
  1186. }
  1187. static void _rtl92cu_stop_tx_beacon(struct ieee80211_hw *hw)
  1188. {
  1189. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1190. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1191. u8 tmp1byte = 0;
  1192. if (IS_NORMAL_CHIP(rtlhal->version)) {
  1193. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  1194. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  1195. tmp1byte & (~BIT(6)));
  1196. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  1197. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  1198. tmp1byte &= ~(BIT(0));
  1199. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  1200. } else {
  1201. rtl_write_byte(rtlpriv, REG_TXPAUSE,
  1202. rtl_read_byte(rtlpriv, REG_TXPAUSE) | BIT(6));
  1203. }
  1204. }
  1205. static void _rtl92cu_resume_tx_beacon(struct ieee80211_hw *hw)
  1206. {
  1207. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1208. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1209. u8 tmp1byte = 0;
  1210. if (IS_NORMAL_CHIP(rtlhal->version)) {
  1211. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  1212. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  1213. tmp1byte | BIT(6));
  1214. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  1215. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  1216. tmp1byte |= BIT(0);
  1217. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  1218. } else {
  1219. rtl_write_byte(rtlpriv, REG_TXPAUSE,
  1220. rtl_read_byte(rtlpriv, REG_TXPAUSE) & (~BIT(6)));
  1221. }
  1222. }
  1223. static void _rtl92cu_enable_bcn_sub_func(struct ieee80211_hw *hw)
  1224. {
  1225. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1226. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1227. if (IS_NORMAL_CHIP(rtlhal->version))
  1228. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(1));
  1229. else
  1230. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1231. }
  1232. static void _rtl92cu_disable_bcn_sub_func(struct ieee80211_hw *hw)
  1233. {
  1234. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1235. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1236. if (IS_NORMAL_CHIP(rtlhal->version))
  1237. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(1), 0);
  1238. else
  1239. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1240. }
  1241. static int _rtl92cu_set_media_status(struct ieee80211_hw *hw,
  1242. enum nl80211_iftype type)
  1243. {
  1244. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1245. u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
  1246. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  1247. bt_msr &= 0xfc;
  1248. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xFF);
  1249. if (type == NL80211_IFTYPE_UNSPECIFIED || type ==
  1250. NL80211_IFTYPE_STATION) {
  1251. _rtl92cu_stop_tx_beacon(hw);
  1252. _rtl92cu_enable_bcn_sub_func(hw);
  1253. } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP) {
  1254. _rtl92cu_resume_tx_beacon(hw);
  1255. _rtl92cu_disable_bcn_sub_func(hw);
  1256. } else {
  1257. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1258. "Set HW_VAR_MEDIA_STATUS:No such media status(%x)\n",
  1259. type);
  1260. }
  1261. switch (type) {
  1262. case NL80211_IFTYPE_UNSPECIFIED:
  1263. bt_msr |= MSR_NOLINK;
  1264. ledaction = LED_CTL_LINK;
  1265. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1266. "Set Network type to NO LINK!\n");
  1267. break;
  1268. case NL80211_IFTYPE_ADHOC:
  1269. bt_msr |= MSR_ADHOC;
  1270. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1271. "Set Network type to Ad Hoc!\n");
  1272. break;
  1273. case NL80211_IFTYPE_STATION:
  1274. bt_msr |= MSR_INFRA;
  1275. ledaction = LED_CTL_LINK;
  1276. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1277. "Set Network type to STA!\n");
  1278. break;
  1279. case NL80211_IFTYPE_AP:
  1280. bt_msr |= MSR_AP;
  1281. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1282. "Set Network type to AP!\n");
  1283. break;
  1284. default:
  1285. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1286. "Network type %d not supported!\n", type);
  1287. goto error_out;
  1288. }
  1289. rtl_write_byte(rtlpriv, (MSR), bt_msr);
  1290. rtlpriv->cfg->ops->led_control(hw, ledaction);
  1291. if ((bt_msr & MSR_MASK) == MSR_AP)
  1292. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  1293. else
  1294. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  1295. return 0;
  1296. error_out:
  1297. return 1;
  1298. }
  1299. void rtl92cu_card_disable(struct ieee80211_hw *hw)
  1300. {
  1301. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1302. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1303. struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
  1304. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1305. enum nl80211_iftype opmode;
  1306. mac->link_state = MAC80211_NOLINK;
  1307. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1308. _rtl92cu_set_media_status(hw, opmode);
  1309. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1310. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1311. if (rtlusb->disableHWSM)
  1312. _CardDisableHWSM(hw);
  1313. else
  1314. _CardDisableWithoutHWSM(hw);
  1315. }
  1316. void rtl92cu_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  1317. {
  1318. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1319. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1320. u32 reg_rcr;
  1321. if (rtlpriv->psc.rfpwr_state != ERFON)
  1322. return;
  1323. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
  1324. if (check_bssid) {
  1325. u8 tmp;
  1326. if (IS_NORMAL_CHIP(rtlhal->version)) {
  1327. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1328. tmp = BIT(4);
  1329. } else {
  1330. reg_rcr |= RCR_CBSSID;
  1331. tmp = BIT(4) | BIT(5);
  1332. }
  1333. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1334. (u8 *) (&reg_rcr));
  1335. _rtl92cu_set_bcn_ctrl_reg(hw, 0, tmp);
  1336. } else {
  1337. u8 tmp;
  1338. if (IS_NORMAL_CHIP(rtlhal->version)) {
  1339. reg_rcr &= ~(RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1340. tmp = BIT(4);
  1341. } else {
  1342. reg_rcr &= ~RCR_CBSSID;
  1343. tmp = BIT(4) | BIT(5);
  1344. }
  1345. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  1346. rtlpriv->cfg->ops->set_hw_reg(hw,
  1347. HW_VAR_RCR, (u8 *) (&reg_rcr));
  1348. _rtl92cu_set_bcn_ctrl_reg(hw, tmp, 0);
  1349. }
  1350. }
  1351. /*========================================================================== */
  1352. int rtl92cu_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  1353. {
  1354. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1355. if (_rtl92cu_set_media_status(hw, type))
  1356. return -EOPNOTSUPP;
  1357. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  1358. if (type != NL80211_IFTYPE_AP)
  1359. rtl92cu_set_check_bssid(hw, true);
  1360. } else {
  1361. rtl92cu_set_check_bssid(hw, false);
  1362. }
  1363. return 0;
  1364. }
  1365. static void _InitBeaconParameters(struct ieee80211_hw *hw)
  1366. {
  1367. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1368. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1369. rtl_write_word(rtlpriv, REG_BCN_CTRL, 0x1010);
  1370. /* TODO: Remove these magic number */
  1371. rtl_write_word(rtlpriv, REG_TBTT_PROHIBIT, 0x6404);
  1372. rtl_write_byte(rtlpriv, REG_DRVERLYINT, DRIVER_EARLY_INT_TIME);
  1373. rtl_write_byte(rtlpriv, REG_BCNDMATIM, BCN_DMA_ATIME_INT_TIME);
  1374. /* Change beacon AIFS to the largest number
  1375. * beacause test chip does not contension before sending beacon. */
  1376. if (IS_NORMAL_CHIP(rtlhal->version))
  1377. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660F);
  1378. else
  1379. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x66FF);
  1380. }
  1381. static void _beacon_function_enable(struct ieee80211_hw *hw, bool Enable,
  1382. bool Linked)
  1383. {
  1384. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1385. _rtl92cu_set_bcn_ctrl_reg(hw, (BIT(4) | BIT(3) | BIT(1)), 0x00);
  1386. rtl_write_byte(rtlpriv, REG_RD_CTRL+1, 0x6F);
  1387. }
  1388. void rtl92cu_set_beacon_related_registers(struct ieee80211_hw *hw)
  1389. {
  1390. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1391. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1392. u16 bcn_interval, atim_window;
  1393. u32 value32;
  1394. bcn_interval = mac->beacon_interval;
  1395. atim_window = 2; /*FIX MERGE */
  1396. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1397. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1398. _InitBeaconParameters(hw);
  1399. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  1400. /*
  1401. * Force beacon frame transmission even after receiving beacon frame
  1402. * from other ad hoc STA
  1403. *
  1404. *
  1405. * Reset TSF Timer to zero, added by Roger. 2008.06.24
  1406. */
  1407. value32 = rtl_read_dword(rtlpriv, REG_TCR);
  1408. value32 &= ~TSFRST;
  1409. rtl_write_dword(rtlpriv, REG_TCR, value32);
  1410. value32 |= TSFRST;
  1411. rtl_write_dword(rtlpriv, REG_TCR, value32);
  1412. RT_TRACE(rtlpriv, COMP_INIT|COMP_BEACON, DBG_LOUD,
  1413. "SetBeaconRelatedRegisters8192CUsb(): Set TCR(%x)\n",
  1414. value32);
  1415. /* TODO: Modify later (Find the right parameters)
  1416. * NOTE: Fix test chip's bug (about contention windows's randomness) */
  1417. if ((mac->opmode == NL80211_IFTYPE_ADHOC) ||
  1418. (mac->opmode == NL80211_IFTYPE_AP)) {
  1419. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x50);
  1420. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x50);
  1421. }
  1422. _beacon_function_enable(hw, true, true);
  1423. }
  1424. void rtl92cu_set_beacon_interval(struct ieee80211_hw *hw)
  1425. {
  1426. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1427. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1428. u16 bcn_interval = mac->beacon_interval;
  1429. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG, "beacon_interval:%d\n",
  1430. bcn_interval);
  1431. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1432. }
  1433. void rtl92cu_update_interrupt_mask(struct ieee80211_hw *hw,
  1434. u32 add_msr, u32 rm_msr)
  1435. {
  1436. }
  1437. void rtl92cu_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  1438. {
  1439. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1440. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1441. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1442. switch (variable) {
  1443. case HW_VAR_RCR:
  1444. *((u32 *)(val)) = mac->rx_conf;
  1445. break;
  1446. case HW_VAR_RF_STATE:
  1447. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  1448. break;
  1449. case HW_VAR_FWLPS_RF_ON:{
  1450. enum rf_pwrstate rfState;
  1451. u32 val_rcr;
  1452. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE,
  1453. (u8 *)(&rfState));
  1454. if (rfState == ERFOFF) {
  1455. *((bool *) (val)) = true;
  1456. } else {
  1457. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  1458. val_rcr &= 0x00070000;
  1459. if (val_rcr)
  1460. *((bool *) (val)) = false;
  1461. else
  1462. *((bool *) (val)) = true;
  1463. }
  1464. break;
  1465. }
  1466. case HW_VAR_FW_PSMODE_STATUS:
  1467. *((bool *) (val)) = ppsc->fw_current_inpsmode;
  1468. break;
  1469. case HW_VAR_CORRECT_TSF:{
  1470. u64 tsf;
  1471. u32 *ptsf_low = (u32 *)&tsf;
  1472. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  1473. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  1474. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  1475. *((u64 *)(val)) = tsf;
  1476. break;
  1477. }
  1478. case HW_VAR_MGT_FILTER:
  1479. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP0);
  1480. break;
  1481. case HW_VAR_CTRL_FILTER:
  1482. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP1);
  1483. break;
  1484. case HW_VAR_DATA_FILTER:
  1485. *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP2);
  1486. break;
  1487. default:
  1488. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1489. "switch case not processed\n");
  1490. break;
  1491. }
  1492. }
  1493. bool usb_cmd_send_packet(struct ieee80211_hw *hw, struct sk_buff *skb)
  1494. {
  1495. /* Currently nothing happens here.
  1496. * Traffic stops after some seconds in WPA2 802.11n mode.
  1497. * Maybe because rtl8192cu chip should be set from here?
  1498. * If I understand correctly, the realtek vendor driver sends some urbs
  1499. * if its "here".
  1500. *
  1501. * This is maybe necessary:
  1502. * rtlpriv->cfg->ops->fill_tx_cmddesc(hw, buffer, 1, 1, skb);
  1503. */
  1504. return true;
  1505. }
  1506. void rtl92cu_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  1507. {
  1508. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1509. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1510. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1511. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1512. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1513. struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
  1514. enum wireless_mode wirelessmode = mac->mode;
  1515. u8 idx = 0;
  1516. switch (variable) {
  1517. case HW_VAR_ETHER_ADDR:{
  1518. for (idx = 0; idx < ETH_ALEN; idx++) {
  1519. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  1520. val[idx]);
  1521. }
  1522. break;
  1523. }
  1524. case HW_VAR_BASIC_RATE:{
  1525. u16 rate_cfg = ((u16 *) val)[0];
  1526. u8 rate_index = 0;
  1527. rate_cfg &= 0x15f;
  1528. /* TODO */
  1529. /* if (mac->current_network.vender == HT_IOT_PEER_CISCO
  1530. * && ((rate_cfg & 0x150) == 0)) {
  1531. * rate_cfg |= 0x010;
  1532. * } */
  1533. rate_cfg |= 0x01;
  1534. rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
  1535. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  1536. (rate_cfg >> 8) & 0xff);
  1537. while (rate_cfg > 0x1) {
  1538. rate_cfg >>= 1;
  1539. rate_index++;
  1540. }
  1541. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  1542. rate_index);
  1543. break;
  1544. }
  1545. case HW_VAR_BSSID:{
  1546. for (idx = 0; idx < ETH_ALEN; idx++) {
  1547. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  1548. val[idx]);
  1549. }
  1550. break;
  1551. }
  1552. case HW_VAR_SIFS:{
  1553. rtl_write_byte(rtlpriv, REG_SIFS_CCK + 1, val[0]);
  1554. rtl_write_byte(rtlpriv, REG_SIFS_OFDM + 1, val[1]);
  1555. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  1556. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  1557. rtl_write_byte(rtlpriv, REG_R2T_SIFS+1, val[0]);
  1558. rtl_write_byte(rtlpriv, REG_T2T_SIFS+1, val[0]);
  1559. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD, "HW_VAR_SIFS\n");
  1560. break;
  1561. }
  1562. case HW_VAR_SLOT_TIME:{
  1563. u8 e_aci;
  1564. u8 QOS_MODE = 1;
  1565. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  1566. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1567. "HW_VAR_SLOT_TIME %x\n", val[0]);
  1568. if (QOS_MODE) {
  1569. for (e_aci = 0; e_aci < AC_MAX; e_aci++)
  1570. rtlpriv->cfg->ops->set_hw_reg(hw,
  1571. HW_VAR_AC_PARAM,
  1572. &e_aci);
  1573. } else {
  1574. u8 sifstime = 0;
  1575. u8 u1bAIFS;
  1576. if (IS_WIRELESS_MODE_A(wirelessmode) ||
  1577. IS_WIRELESS_MODE_N_24G(wirelessmode) ||
  1578. IS_WIRELESS_MODE_N_5G(wirelessmode))
  1579. sifstime = 16;
  1580. else
  1581. sifstime = 10;
  1582. u1bAIFS = sifstime + (2 * val[0]);
  1583. rtl_write_byte(rtlpriv, REG_EDCA_VO_PARAM,
  1584. u1bAIFS);
  1585. rtl_write_byte(rtlpriv, REG_EDCA_VI_PARAM,
  1586. u1bAIFS);
  1587. rtl_write_byte(rtlpriv, REG_EDCA_BE_PARAM,
  1588. u1bAIFS);
  1589. rtl_write_byte(rtlpriv, REG_EDCA_BK_PARAM,
  1590. u1bAIFS);
  1591. }
  1592. break;
  1593. }
  1594. case HW_VAR_ACK_PREAMBLE:{
  1595. u8 reg_tmp;
  1596. u8 short_preamble = (bool)*val;
  1597. reg_tmp = 0;
  1598. if (short_preamble)
  1599. reg_tmp |= 0x80;
  1600. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  1601. break;
  1602. }
  1603. case HW_VAR_AMPDU_MIN_SPACE:{
  1604. u8 min_spacing_to_set;
  1605. u8 sec_min_space;
  1606. min_spacing_to_set = *val;
  1607. if (min_spacing_to_set <= 7) {
  1608. switch (rtlpriv->sec.pairwise_enc_algorithm) {
  1609. case NO_ENCRYPTION:
  1610. case AESCCMP_ENCRYPTION:
  1611. sec_min_space = 0;
  1612. break;
  1613. case WEP40_ENCRYPTION:
  1614. case WEP104_ENCRYPTION:
  1615. case TKIP_ENCRYPTION:
  1616. sec_min_space = 6;
  1617. break;
  1618. default:
  1619. sec_min_space = 7;
  1620. break;
  1621. }
  1622. if (min_spacing_to_set < sec_min_space)
  1623. min_spacing_to_set = sec_min_space;
  1624. mac->min_space_cfg = ((mac->min_space_cfg &
  1625. 0xf8) |
  1626. min_spacing_to_set);
  1627. *val = min_spacing_to_set;
  1628. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1629. "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  1630. mac->min_space_cfg);
  1631. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  1632. mac->min_space_cfg);
  1633. }
  1634. break;
  1635. }
  1636. case HW_VAR_SHORTGI_DENSITY:{
  1637. u8 density_to_set;
  1638. density_to_set = *val;
  1639. density_to_set &= 0x1f;
  1640. mac->min_space_cfg &= 0x07;
  1641. mac->min_space_cfg |= (density_to_set << 3);
  1642. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1643. "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  1644. mac->min_space_cfg);
  1645. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  1646. mac->min_space_cfg);
  1647. break;
  1648. }
  1649. case HW_VAR_AMPDU_FACTOR:{
  1650. u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
  1651. u8 factor_toset;
  1652. u8 *p_regtoset = NULL;
  1653. u8 index = 0;
  1654. p_regtoset = regtoset_normal;
  1655. factor_toset = *val;
  1656. if (factor_toset <= 3) {
  1657. factor_toset = (1 << (factor_toset + 2));
  1658. if (factor_toset > 0xf)
  1659. factor_toset = 0xf;
  1660. for (index = 0; index < 4; index++) {
  1661. if ((p_regtoset[index] & 0xf0) >
  1662. (factor_toset << 4))
  1663. p_regtoset[index] =
  1664. (p_regtoset[index] & 0x0f)
  1665. | (factor_toset << 4);
  1666. if ((p_regtoset[index] & 0x0f) >
  1667. factor_toset)
  1668. p_regtoset[index] =
  1669. (p_regtoset[index] & 0xf0)
  1670. | (factor_toset);
  1671. rtl_write_byte(rtlpriv,
  1672. (REG_AGGLEN_LMT + index),
  1673. p_regtoset[index]);
  1674. }
  1675. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1676. "Set HW_VAR_AMPDU_FACTOR: %#x\n",
  1677. factor_toset);
  1678. }
  1679. break;
  1680. }
  1681. case HW_VAR_AC_PARAM:{
  1682. u8 e_aci = *val;
  1683. u32 u4b_ac_param;
  1684. u16 cw_min = le16_to_cpu(mac->ac[e_aci].cw_min);
  1685. u16 cw_max = le16_to_cpu(mac->ac[e_aci].cw_max);
  1686. u16 tx_op = le16_to_cpu(mac->ac[e_aci].tx_op);
  1687. u4b_ac_param = (u32) mac->ac[e_aci].aifs;
  1688. u4b_ac_param |= (u32) ((cw_min & 0xF) <<
  1689. AC_PARAM_ECW_MIN_OFFSET);
  1690. u4b_ac_param |= (u32) ((cw_max & 0xF) <<
  1691. AC_PARAM_ECW_MAX_OFFSET);
  1692. u4b_ac_param |= (u32) tx_op << AC_PARAM_TXOP_OFFSET;
  1693. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  1694. "queue:%x, ac_param:%x\n",
  1695. e_aci, u4b_ac_param);
  1696. switch (e_aci) {
  1697. case AC1_BK:
  1698. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM,
  1699. u4b_ac_param);
  1700. break;
  1701. case AC0_BE:
  1702. rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM,
  1703. u4b_ac_param);
  1704. break;
  1705. case AC2_VI:
  1706. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM,
  1707. u4b_ac_param);
  1708. break;
  1709. case AC3_VO:
  1710. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM,
  1711. u4b_ac_param);
  1712. break;
  1713. default:
  1714. RT_ASSERT(false,
  1715. "SetHwReg8185(): invalid aci: %d !\n",
  1716. e_aci);
  1717. break;
  1718. }
  1719. if (rtlusb->acm_method != EACMWAY2_SW)
  1720. rtlpriv->cfg->ops->set_hw_reg(hw,
  1721. HW_VAR_ACM_CTRL, &e_aci);
  1722. break;
  1723. }
  1724. case HW_VAR_ACM_CTRL:{
  1725. u8 e_aci = *val;
  1726. union aci_aifsn *p_aci_aifsn = (union aci_aifsn *)
  1727. (&(mac->ac[0].aifs));
  1728. u8 acm = p_aci_aifsn->f.acm;
  1729. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  1730. acm_ctrl =
  1731. acm_ctrl | ((rtlusb->acm_method == 2) ? 0x0 : 0x1);
  1732. if (acm) {
  1733. switch (e_aci) {
  1734. case AC0_BE:
  1735. acm_ctrl |= AcmHw_BeqEn;
  1736. break;
  1737. case AC2_VI:
  1738. acm_ctrl |= AcmHw_ViqEn;
  1739. break;
  1740. case AC3_VO:
  1741. acm_ctrl |= AcmHw_VoqEn;
  1742. break;
  1743. default:
  1744. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1745. "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
  1746. acm);
  1747. break;
  1748. }
  1749. } else {
  1750. switch (e_aci) {
  1751. case AC0_BE:
  1752. acm_ctrl &= (~AcmHw_BeqEn);
  1753. break;
  1754. case AC2_VI:
  1755. acm_ctrl &= (~AcmHw_ViqEn);
  1756. break;
  1757. case AC3_VO:
  1758. acm_ctrl &= (~AcmHw_BeqEn);
  1759. break;
  1760. default:
  1761. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1762. "switch case not processed\n");
  1763. break;
  1764. }
  1765. }
  1766. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  1767. "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
  1768. acm_ctrl);
  1769. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  1770. break;
  1771. }
  1772. case HW_VAR_RCR:{
  1773. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
  1774. mac->rx_conf = ((u32 *) (val))[0];
  1775. RT_TRACE(rtlpriv, COMP_RECV, DBG_DMESG,
  1776. "### Set RCR(0x%08x) ###\n", mac->rx_conf);
  1777. break;
  1778. }
  1779. case HW_VAR_RETRY_LIMIT:{
  1780. u8 retry_limit = val[0];
  1781. rtl_write_word(rtlpriv, REG_RL,
  1782. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  1783. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  1784. RT_TRACE(rtlpriv, COMP_MLME, DBG_DMESG,
  1785. "Set HW_VAR_RETRY_LIMIT(0x%08x)\n",
  1786. retry_limit);
  1787. break;
  1788. }
  1789. case HW_VAR_DUAL_TSF_RST:
  1790. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  1791. break;
  1792. case HW_VAR_EFUSE_BYTES:
  1793. rtlefuse->efuse_usedbytes = *((u16 *) val);
  1794. break;
  1795. case HW_VAR_EFUSE_USAGE:
  1796. rtlefuse->efuse_usedpercentage = *val;
  1797. break;
  1798. case HW_VAR_IO_CMD:
  1799. rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
  1800. break;
  1801. case HW_VAR_WPA_CONFIG:
  1802. rtl_write_byte(rtlpriv, REG_SECCFG, *val);
  1803. break;
  1804. case HW_VAR_SET_RPWM:{
  1805. u8 rpwm_val = rtl_read_byte(rtlpriv, REG_USB_HRPWM);
  1806. if (rpwm_val & BIT(7))
  1807. rtl_write_byte(rtlpriv, REG_USB_HRPWM, *val);
  1808. else
  1809. rtl_write_byte(rtlpriv, REG_USB_HRPWM,
  1810. *val | BIT(7));
  1811. break;
  1812. }
  1813. case HW_VAR_H2C_FW_PWRMODE:{
  1814. u8 psmode = *val;
  1815. if ((psmode != FW_PS_ACTIVE_MODE) &&
  1816. (!IS_92C_SERIAL(rtlhal->version)))
  1817. rtl92c_dm_rf_saving(hw, true);
  1818. rtl92c_set_fw_pwrmode_cmd(hw, (*val));
  1819. break;
  1820. }
  1821. case HW_VAR_FW_PSMODE_STATUS:
  1822. ppsc->fw_current_inpsmode = *((bool *) val);
  1823. break;
  1824. case HW_VAR_H2C_FW_JOINBSSRPT:{
  1825. u8 mstatus = *val;
  1826. u8 tmp_reg422;
  1827. bool recover = false;
  1828. if (mstatus == RT_MEDIA_CONNECT) {
  1829. rtlpriv->cfg->ops->set_hw_reg(hw,
  1830. HW_VAR_AID, NULL);
  1831. rtl_write_byte(rtlpriv, REG_CR + 1, 0x03);
  1832. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(3));
  1833. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1834. tmp_reg422 = rtl_read_byte(rtlpriv,
  1835. REG_FWHW_TXQ_CTRL + 2);
  1836. if (tmp_reg422 & BIT(6))
  1837. recover = true;
  1838. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  1839. tmp_reg422 & (~BIT(6)));
  1840. rtl92c_set_fw_rsvdpagepkt(hw,
  1841. &usb_cmd_send_packet);
  1842. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(3), 0);
  1843. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1844. if (recover)
  1845. rtl_write_byte(rtlpriv,
  1846. REG_FWHW_TXQ_CTRL + 2,
  1847. tmp_reg422 | BIT(6));
  1848. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  1849. }
  1850. rtl92c_set_fw_joinbss_report_cmd(hw, (*val));
  1851. break;
  1852. }
  1853. case HW_VAR_AID:{
  1854. u16 u2btmp;
  1855. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  1856. u2btmp &= 0xC000;
  1857. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT,
  1858. (u2btmp | mac->assoc_id));
  1859. break;
  1860. }
  1861. case HW_VAR_CORRECT_TSF:{
  1862. u8 btype_ibss = val[0];
  1863. if (btype_ibss)
  1864. _rtl92cu_stop_tx_beacon(hw);
  1865. _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(3));
  1866. rtl_write_dword(rtlpriv, REG_TSFTR, (u32)(mac->tsf &
  1867. 0xffffffff));
  1868. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  1869. (u32)((mac->tsf >> 32) & 0xffffffff));
  1870. _rtl92cu_set_bcn_ctrl_reg(hw, BIT(3), 0);
  1871. if (btype_ibss)
  1872. _rtl92cu_resume_tx_beacon(hw);
  1873. break;
  1874. }
  1875. case HW_VAR_MGT_FILTER:
  1876. rtl_write_word(rtlpriv, REG_RXFLTMAP0, *(u16 *)val);
  1877. break;
  1878. case HW_VAR_CTRL_FILTER:
  1879. rtl_write_word(rtlpriv, REG_RXFLTMAP1, *(u16 *)val);
  1880. break;
  1881. case HW_VAR_DATA_FILTER:
  1882. rtl_write_word(rtlpriv, REG_RXFLTMAP2, *(u16 *)val);
  1883. break;
  1884. default:
  1885. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1886. "switch case not processed\n");
  1887. break;
  1888. }
  1889. }
  1890. static void rtl92cu_update_hal_rate_table(struct ieee80211_hw *hw,
  1891. struct ieee80211_sta *sta)
  1892. {
  1893. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1894. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1895. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1896. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1897. u32 ratr_value;
  1898. u8 ratr_index = 0;
  1899. u8 nmode = mac->ht_enable;
  1900. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1901. u16 shortgi_rate;
  1902. u32 tmp_ratr_value;
  1903. u8 curtxbw_40mhz = mac->bw_40;
  1904. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1905. 1 : 0;
  1906. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1907. 1 : 0;
  1908. enum wireless_mode wirelessmode = mac->mode;
  1909. if (rtlhal->current_bandtype == BAND_ON_5G)
  1910. ratr_value = sta->supp_rates[1] << 4;
  1911. else
  1912. ratr_value = sta->supp_rates[0];
  1913. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1914. ratr_value = 0xfff;
  1915. ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1916. sta->ht_cap.mcs.rx_mask[0] << 12);
  1917. switch (wirelessmode) {
  1918. case WIRELESS_MODE_B:
  1919. if (ratr_value & 0x0000000c)
  1920. ratr_value &= 0x0000000d;
  1921. else
  1922. ratr_value &= 0x0000000f;
  1923. break;
  1924. case WIRELESS_MODE_G:
  1925. ratr_value &= 0x00000FF5;
  1926. break;
  1927. case WIRELESS_MODE_N_24G:
  1928. case WIRELESS_MODE_N_5G:
  1929. nmode = 1;
  1930. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1931. ratr_value &= 0x0007F005;
  1932. } else {
  1933. u32 ratr_mask;
  1934. if (get_rf_type(rtlphy) == RF_1T2R ||
  1935. get_rf_type(rtlphy) == RF_1T1R)
  1936. ratr_mask = 0x000ff005;
  1937. else
  1938. ratr_mask = 0x0f0ff005;
  1939. ratr_value &= ratr_mask;
  1940. }
  1941. break;
  1942. default:
  1943. if (rtlphy->rf_type == RF_1T2R)
  1944. ratr_value &= 0x000ff0ff;
  1945. else
  1946. ratr_value &= 0x0f0ff0ff;
  1947. break;
  1948. }
  1949. ratr_value &= 0x0FFFFFFF;
  1950. if (nmode && ((curtxbw_40mhz &&
  1951. curshortgi_40mhz) || (!curtxbw_40mhz &&
  1952. curshortgi_20mhz))) {
  1953. ratr_value |= 0x10000000;
  1954. tmp_ratr_value = (ratr_value >> 12);
  1955. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  1956. if ((1 << shortgi_rate) & tmp_ratr_value)
  1957. break;
  1958. }
  1959. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  1960. (shortgi_rate << 4) | (shortgi_rate);
  1961. }
  1962. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1963. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, "%x\n",
  1964. rtl_read_dword(rtlpriv, REG_ARFR0));
  1965. }
  1966. static void rtl92cu_update_hal_rate_mask(struct ieee80211_hw *hw,
  1967. struct ieee80211_sta *sta,
  1968. u8 rssi_level)
  1969. {
  1970. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1971. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1972. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1973. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1974. struct rtl_sta_info *sta_entry = NULL;
  1975. u32 ratr_bitmap;
  1976. u8 ratr_index;
  1977. u8 curtxbw_40mhz = (sta->bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0;
  1978. u8 curshortgi_40mhz = curtxbw_40mhz &&
  1979. (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1980. 1 : 0;
  1981. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1982. 1 : 0;
  1983. enum wireless_mode wirelessmode = 0;
  1984. bool shortgi = false;
  1985. u8 rate_mask[5];
  1986. u8 macid = 0;
  1987. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1988. sta_entry = (struct rtl_sta_info *) sta->drv_priv;
  1989. wirelessmode = sta_entry->wireless_mode;
  1990. if (mac->opmode == NL80211_IFTYPE_STATION ||
  1991. mac->opmode == NL80211_IFTYPE_MESH_POINT)
  1992. curtxbw_40mhz = mac->bw_40;
  1993. else if (mac->opmode == NL80211_IFTYPE_AP ||
  1994. mac->opmode == NL80211_IFTYPE_ADHOC)
  1995. macid = sta->aid + 1;
  1996. if (rtlhal->current_bandtype == BAND_ON_5G)
  1997. ratr_bitmap = sta->supp_rates[1] << 4;
  1998. else
  1999. ratr_bitmap = sta->supp_rates[0];
  2000. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  2001. ratr_bitmap = 0xfff;
  2002. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  2003. sta->ht_cap.mcs.rx_mask[0] << 12);
  2004. switch (wirelessmode) {
  2005. case WIRELESS_MODE_B:
  2006. ratr_index = RATR_INX_WIRELESS_B;
  2007. if (ratr_bitmap & 0x0000000c)
  2008. ratr_bitmap &= 0x0000000d;
  2009. else
  2010. ratr_bitmap &= 0x0000000f;
  2011. break;
  2012. case WIRELESS_MODE_G:
  2013. ratr_index = RATR_INX_WIRELESS_GB;
  2014. if (rssi_level == 1)
  2015. ratr_bitmap &= 0x00000f00;
  2016. else if (rssi_level == 2)
  2017. ratr_bitmap &= 0x00000ff0;
  2018. else
  2019. ratr_bitmap &= 0x00000ff5;
  2020. break;
  2021. case WIRELESS_MODE_A:
  2022. ratr_index = RATR_INX_WIRELESS_A;
  2023. ratr_bitmap &= 0x00000ff0;
  2024. break;
  2025. case WIRELESS_MODE_N_24G:
  2026. case WIRELESS_MODE_N_5G:
  2027. ratr_index = RATR_INX_WIRELESS_NGB;
  2028. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  2029. if (rssi_level == 1)
  2030. ratr_bitmap &= 0x00070000;
  2031. else if (rssi_level == 2)
  2032. ratr_bitmap &= 0x0007f000;
  2033. else
  2034. ratr_bitmap &= 0x0007f005;
  2035. } else {
  2036. if (rtlphy->rf_type == RF_1T2R ||
  2037. rtlphy->rf_type == RF_1T1R) {
  2038. if (curtxbw_40mhz) {
  2039. if (rssi_level == 1)
  2040. ratr_bitmap &= 0x000f0000;
  2041. else if (rssi_level == 2)
  2042. ratr_bitmap &= 0x000ff000;
  2043. else
  2044. ratr_bitmap &= 0x000ff015;
  2045. } else {
  2046. if (rssi_level == 1)
  2047. ratr_bitmap &= 0x000f0000;
  2048. else if (rssi_level == 2)
  2049. ratr_bitmap &= 0x000ff000;
  2050. else
  2051. ratr_bitmap &= 0x000ff005;
  2052. }
  2053. } else {
  2054. if (curtxbw_40mhz) {
  2055. if (rssi_level == 1)
  2056. ratr_bitmap &= 0x0f0f0000;
  2057. else if (rssi_level == 2)
  2058. ratr_bitmap &= 0x0f0ff000;
  2059. else
  2060. ratr_bitmap &= 0x0f0ff015;
  2061. } else {
  2062. if (rssi_level == 1)
  2063. ratr_bitmap &= 0x0f0f0000;
  2064. else if (rssi_level == 2)
  2065. ratr_bitmap &= 0x0f0ff000;
  2066. else
  2067. ratr_bitmap &= 0x0f0ff005;
  2068. }
  2069. }
  2070. }
  2071. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  2072. (!curtxbw_40mhz && curshortgi_20mhz)) {
  2073. if (macid == 0)
  2074. shortgi = true;
  2075. else if (macid == 1)
  2076. shortgi = false;
  2077. }
  2078. break;
  2079. default:
  2080. ratr_index = RATR_INX_WIRELESS_NGB;
  2081. if (rtlphy->rf_type == RF_1T2R)
  2082. ratr_bitmap &= 0x000ff0ff;
  2083. else
  2084. ratr_bitmap &= 0x0f0ff0ff;
  2085. break;
  2086. }
  2087. sta_entry->ratr_index = ratr_index;
  2088. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  2089. "ratr_bitmap :%x\n", ratr_bitmap);
  2090. *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
  2091. (ratr_index << 28);
  2092. rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
  2093. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  2094. "Rate_index:%x, ratr_val:%x, %5phC\n",
  2095. ratr_index, ratr_bitmap, rate_mask);
  2096. memcpy(rtlpriv->rate_mask, rate_mask, 5);
  2097. /* rtl92c_fill_h2c_cmd() does USB I/O and will result in a
  2098. * "scheduled while atomic" if called directly */
  2099. schedule_work(&rtlpriv->works.fill_h2c_cmd);
  2100. if (macid != 0)
  2101. sta_entry->ratr_index = ratr_index;
  2102. }
  2103. void rtl92cu_update_hal_rate_tbl(struct ieee80211_hw *hw,
  2104. struct ieee80211_sta *sta,
  2105. u8 rssi_level)
  2106. {
  2107. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2108. if (rtlpriv->dm.useramask)
  2109. rtl92cu_update_hal_rate_mask(hw, sta, rssi_level);
  2110. else
  2111. rtl92cu_update_hal_rate_table(hw, sta);
  2112. }
  2113. void rtl92cu_update_channel_access_setting(struct ieee80211_hw *hw)
  2114. {
  2115. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2116. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2117. u16 sifs_timer;
  2118. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  2119. &mac->slot_time);
  2120. if (!mac->ht_enable)
  2121. sifs_timer = 0x0a0a;
  2122. else
  2123. sifs_timer = 0x0e0e;
  2124. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  2125. }
  2126. bool rtl92cu_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 * valid)
  2127. {
  2128. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2129. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  2130. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  2131. enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
  2132. u8 u1tmp = 0;
  2133. bool actuallyset = false;
  2134. unsigned long flag = 0;
  2135. /* to do - usb autosuspend */
  2136. u8 usb_autosuspend = 0;
  2137. if (ppsc->swrf_processing)
  2138. return false;
  2139. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  2140. if (ppsc->rfchange_inprogress) {
  2141. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2142. return false;
  2143. } else {
  2144. ppsc->rfchange_inprogress = true;
  2145. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2146. }
  2147. cur_rfstate = ppsc->rfpwr_state;
  2148. if (usb_autosuspend) {
  2149. /* to do................... */
  2150. } else {
  2151. if (ppsc->pwrdown_mode) {
  2152. u1tmp = rtl_read_byte(rtlpriv, REG_HSISR);
  2153. e_rfpowerstate_toset = (u1tmp & BIT(7)) ?
  2154. ERFOFF : ERFON;
  2155. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  2156. "pwrdown, 0x5c(BIT7)=%02x\n", u1tmp);
  2157. } else {
  2158. rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG,
  2159. rtl_read_byte(rtlpriv,
  2160. REG_MAC_PINMUX_CFG) & ~(BIT(3)));
  2161. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
  2162. e_rfpowerstate_toset = (u1tmp & BIT(3)) ?
  2163. ERFON : ERFOFF;
  2164. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  2165. "GPIO_IN=%02x\n", u1tmp);
  2166. }
  2167. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "N-SS RF =%x\n",
  2168. e_rfpowerstate_toset);
  2169. }
  2170. if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
  2171. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2172. "GPIOChangeRF - HW Radio ON, RF ON\n");
  2173. ppsc->hwradiooff = false;
  2174. actuallyset = true;
  2175. } else if ((!ppsc->hwradiooff) && (e_rfpowerstate_toset ==
  2176. ERFOFF)) {
  2177. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2178. "GPIOChangeRF - HW Radio OFF\n");
  2179. ppsc->hwradiooff = true;
  2180. actuallyset = true;
  2181. } else {
  2182. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2183. "pHalData->bHwRadioOff and eRfPowerStateToSet do not match: pHalData->bHwRadioOff %x, eRfPowerStateToSet %x\n",
  2184. ppsc->hwradiooff, e_rfpowerstate_toset);
  2185. }
  2186. if (actuallyset) {
  2187. ppsc->hwradiooff = true;
  2188. if (e_rfpowerstate_toset == ERFON) {
  2189. if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) &&
  2190. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM))
  2191. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  2192. else if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
  2193. && RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3))
  2194. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
  2195. }
  2196. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  2197. ppsc->rfchange_inprogress = false;
  2198. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2199. /* For power down module, we need to enable register block
  2200. * contrl reg at 0x1c. Then enable power down control bit
  2201. * of register 0x04 BIT4 and BIT15 as 1.
  2202. */
  2203. if (ppsc->pwrdown_mode && e_rfpowerstate_toset == ERFOFF) {
  2204. /* Enable register area 0x0-0xc. */
  2205. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0);
  2206. if (IS_HARDWARE_TYPE_8723U(rtlhal)) {
  2207. /*
  2208. * We should configure HW PDn source for WiFi
  2209. * ONLY, and then our HW will be set in
  2210. * power-down mode if PDn source from all
  2211. * functions are configured.
  2212. */
  2213. u1tmp = rtl_read_byte(rtlpriv,
  2214. REG_MULTI_FUNC_CTRL);
  2215. rtl_write_byte(rtlpriv, REG_MULTI_FUNC_CTRL,
  2216. (u1tmp|WL_HWPDN_EN));
  2217. } else {
  2218. rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x8812);
  2219. }
  2220. }
  2221. if (e_rfpowerstate_toset == ERFOFF) {
  2222. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM)
  2223. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  2224. else if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
  2225. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
  2226. }
  2227. } else if (e_rfpowerstate_toset == ERFOFF || cur_rfstate == ERFOFF) {
  2228. /* Enter D3 or ASPM after GPIO had been done. */
  2229. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM)
  2230. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
  2231. else if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
  2232. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
  2233. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  2234. ppsc->rfchange_inprogress = false;
  2235. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2236. } else {
  2237. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
  2238. ppsc->rfchange_inprogress = false;
  2239. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
  2240. }
  2241. *valid = 1;
  2242. return !ppsc->hwradiooff;
  2243. }