dhd_sdio.c 115 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_ids.h>
  26. #include <linux/mmc/sdio_func.h>
  27. #include <linux/mmc/card.h>
  28. #include <linux/semaphore.h>
  29. #include <linux/firmware.h>
  30. #include <linux/module.h>
  31. #include <linux/bcma/bcma.h>
  32. #include <linux/debugfs.h>
  33. #include <linux/vmalloc.h>
  34. #include <linux/platform_data/brcmfmac-sdio.h>
  35. #include <linux/moduleparam.h>
  36. #include <asm/unaligned.h>
  37. #include <defs.h>
  38. #include <brcmu_wifi.h>
  39. #include <brcmu_utils.h>
  40. #include <brcm_hw_ids.h>
  41. #include <soc.h>
  42. #include "sdio_host.h"
  43. #include "chip.h"
  44. #include "firmware.h"
  45. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  46. #ifdef DEBUG
  47. #define BRCMF_TRAP_INFO_SIZE 80
  48. #define CBUF_LEN (128)
  49. /* Device console log buffer state */
  50. #define CONSOLE_BUFFER_MAX 2024
  51. struct rte_log_le {
  52. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  53. __le32 buf_size;
  54. __le32 idx;
  55. char *_buf_compat; /* Redundant pointer for backward compat. */
  56. };
  57. struct rte_console {
  58. /* Virtual UART
  59. * When there is no UART (e.g. Quickturn),
  60. * the host should write a complete
  61. * input line directly into cbuf and then write
  62. * the length into vcons_in.
  63. * This may also be used when there is a real UART
  64. * (at risk of conflicting with
  65. * the real UART). vcons_out is currently unused.
  66. */
  67. uint vcons_in;
  68. uint vcons_out;
  69. /* Output (logging) buffer
  70. * Console output is written to a ring buffer log_buf at index log_idx.
  71. * The host may read the output when it sees log_idx advance.
  72. * Output will be lost if the output wraps around faster than the host
  73. * polls.
  74. */
  75. struct rte_log_le log_le;
  76. /* Console input line buffer
  77. * Characters are read one at a time into cbuf
  78. * until <CR> is received, then
  79. * the buffer is processed as a command line.
  80. * Also used for virtual UART.
  81. */
  82. uint cbuf_idx;
  83. char cbuf[CBUF_LEN];
  84. };
  85. #endif /* DEBUG */
  86. #include <chipcommon.h>
  87. #include "dhd_bus.h"
  88. #include "dhd_dbg.h"
  89. #include "tracepoint.h"
  90. #define TXQLEN 2048 /* bulk tx queue length */
  91. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  92. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  93. #define PRIOMASK 7
  94. #define TXRETRIES 2 /* # of retries for tx frames */
  95. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  96. one scheduling */
  97. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  98. one scheduling */
  99. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  100. #define MEMBLOCK 2048 /* Block size used for downloading
  101. of dongle image */
  102. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  103. biggest possible glom */
  104. #define BRCMF_FIRSTREAD (1 << 6)
  105. /* SBSDIO_DEVICE_CTL */
  106. /* 1: device will assert busy signal when receiving CMD53 */
  107. #define SBSDIO_DEVCTL_SETBUSY 0x01
  108. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  109. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  110. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  111. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  112. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  113. * sdio bus power cycle to clear (rev 9) */
  114. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  115. /* Force SD->SB reset mapping (rev 11) */
  116. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  117. /* Determined by CoreControl bit */
  118. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  119. /* Force backplane reset */
  120. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  121. /* Force no backplane reset */
  122. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  123. /* direct(mapped) cis space */
  124. /* MAPPED common CIS address */
  125. #define SBSDIO_CIS_BASE_COMMON 0x1000
  126. /* maximum bytes in one CIS */
  127. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  128. /* cis offset addr is < 17 bits */
  129. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  130. /* manfid tuple length, include tuple, link bytes */
  131. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  132. #define CORE_BUS_REG(base, field) \
  133. (base + offsetof(struct sdpcmd_regs, field))
  134. /* SDIO function 1 register CHIPCLKCSR */
  135. /* Force ALP request to backplane */
  136. #define SBSDIO_FORCE_ALP 0x01
  137. /* Force HT request to backplane */
  138. #define SBSDIO_FORCE_HT 0x02
  139. /* Force ILP request to backplane */
  140. #define SBSDIO_FORCE_ILP 0x04
  141. /* Make ALP ready (power up xtal) */
  142. #define SBSDIO_ALP_AVAIL_REQ 0x08
  143. /* Make HT ready (power up PLL) */
  144. #define SBSDIO_HT_AVAIL_REQ 0x10
  145. /* Squelch clock requests from HW */
  146. #define SBSDIO_FORCE_HW_CLKREQ_OFF 0x20
  147. /* Status: ALP is ready */
  148. #define SBSDIO_ALP_AVAIL 0x40
  149. /* Status: HT is ready */
  150. #define SBSDIO_HT_AVAIL 0x80
  151. #define SBSDIO_CSR_MASK 0x1F
  152. #define SBSDIO_AVBITS (SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
  153. #define SBSDIO_ALPAV(regval) ((regval) & SBSDIO_AVBITS)
  154. #define SBSDIO_HTAV(regval) (((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
  155. #define SBSDIO_ALPONLY(regval) (SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
  156. #define SBSDIO_CLKAV(regval, alponly) \
  157. (SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))
  158. /* intstatus */
  159. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  160. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  161. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  162. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  163. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  164. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  165. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  166. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  167. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  168. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  169. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  170. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  171. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  172. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  173. #define I_PC (1 << 10) /* descriptor error */
  174. #define I_PD (1 << 11) /* data error */
  175. #define I_DE (1 << 12) /* Descriptor protocol Error */
  176. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  177. #define I_RO (1 << 14) /* Receive fifo Overflow */
  178. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  179. #define I_RI (1 << 16) /* Receive Interrupt */
  180. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  181. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  182. #define I_XI (1 << 24) /* Transmit Interrupt */
  183. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  184. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  185. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  186. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  187. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  188. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  189. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  190. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  191. #define I_DMA (I_RI | I_XI | I_ERRORS)
  192. /* corecontrol */
  193. #define CC_CISRDY (1 << 0) /* CIS Ready */
  194. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  195. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  196. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  197. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  198. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  199. /* SDA_FRAMECTRL */
  200. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  201. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  202. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  203. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  204. /*
  205. * Software allocation of To SB Mailbox resources
  206. */
  207. /* tosbmailbox bits corresponding to intstatus bits */
  208. #define SMB_NAK (1 << 0) /* Frame NAK */
  209. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  210. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  211. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  212. /* tosbmailboxdata */
  213. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  214. /*
  215. * Software allocation of To Host Mailbox resources
  216. */
  217. /* intstatus bits */
  218. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  219. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  220. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  221. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  222. /* tohostmailboxdata */
  223. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  224. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  225. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  226. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  227. #define HMB_DATA_FCDATA_MASK 0xff000000
  228. #define HMB_DATA_FCDATA_SHIFT 24
  229. #define HMB_DATA_VERSION_MASK 0x00ff0000
  230. #define HMB_DATA_VERSION_SHIFT 16
  231. /*
  232. * Software-defined protocol header
  233. */
  234. /* Current protocol version */
  235. #define SDPCM_PROT_VERSION 4
  236. /*
  237. * Shared structure between dongle and the host.
  238. * The structure contains pointers to trap or assert information.
  239. */
  240. #define SDPCM_SHARED_VERSION 0x0003
  241. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  242. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  243. #define SDPCM_SHARED_ASSERT 0x0200
  244. #define SDPCM_SHARED_TRAP 0x0400
  245. /* Space for header read, limit for data packets */
  246. #define MAX_HDR_READ (1 << 6)
  247. #define MAX_RX_DATASZ 2048
  248. /* Bump up limit on waiting for HT to account for first startup;
  249. * if the image is doing a CRC calculation before programming the PMU
  250. * for HT availability, it could take a couple hundred ms more, so
  251. * max out at a 1 second (1000000us).
  252. */
  253. #undef PMU_MAX_TRANSITION_DLY
  254. #define PMU_MAX_TRANSITION_DLY 1000000
  255. /* Value for ChipClockCSR during initial setup */
  256. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  257. SBSDIO_ALP_AVAIL_REQ)
  258. /* Flags for SDH calls */
  259. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  260. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  261. * when idle
  262. */
  263. #define BRCMF_IDLE_INTERVAL 1
  264. #define KSO_WAIT_US 50
  265. #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
  266. /*
  267. * Conversion of 802.1D priority to precedence level
  268. */
  269. static uint prio2prec(u32 prio)
  270. {
  271. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  272. (prio^2) : prio;
  273. }
  274. #ifdef DEBUG
  275. /* Device console log buffer state */
  276. struct brcmf_console {
  277. uint count; /* Poll interval msec counter */
  278. uint log_addr; /* Log struct address (fixed) */
  279. struct rte_log_le log_le; /* Log struct (host copy) */
  280. uint bufsize; /* Size of log buffer */
  281. u8 *buf; /* Log buffer (host copy) */
  282. uint last; /* Last buffer read index */
  283. };
  284. struct brcmf_trap_info {
  285. __le32 type;
  286. __le32 epc;
  287. __le32 cpsr;
  288. __le32 spsr;
  289. __le32 r0; /* a1 */
  290. __le32 r1; /* a2 */
  291. __le32 r2; /* a3 */
  292. __le32 r3; /* a4 */
  293. __le32 r4; /* v1 */
  294. __le32 r5; /* v2 */
  295. __le32 r6; /* v3 */
  296. __le32 r7; /* v4 */
  297. __le32 r8; /* v5 */
  298. __le32 r9; /* sb/v6 */
  299. __le32 r10; /* sl/v7 */
  300. __le32 r11; /* fp/v8 */
  301. __le32 r12; /* ip */
  302. __le32 r13; /* sp */
  303. __le32 r14; /* lr */
  304. __le32 pc; /* r15 */
  305. };
  306. #endif /* DEBUG */
  307. struct sdpcm_shared {
  308. u32 flags;
  309. u32 trap_addr;
  310. u32 assert_exp_addr;
  311. u32 assert_file_addr;
  312. u32 assert_line;
  313. u32 console_addr; /* Address of struct rte_console */
  314. u32 msgtrace_addr;
  315. u8 tag[32];
  316. u32 brpt_addr;
  317. };
  318. struct sdpcm_shared_le {
  319. __le32 flags;
  320. __le32 trap_addr;
  321. __le32 assert_exp_addr;
  322. __le32 assert_file_addr;
  323. __le32 assert_line;
  324. __le32 console_addr; /* Address of struct rte_console */
  325. __le32 msgtrace_addr;
  326. u8 tag[32];
  327. __le32 brpt_addr;
  328. };
  329. /* dongle SDIO bus specific header info */
  330. struct brcmf_sdio_hdrinfo {
  331. u8 seq_num;
  332. u8 channel;
  333. u16 len;
  334. u16 len_left;
  335. u16 len_nxtfrm;
  336. u8 dat_offset;
  337. bool lastfrm;
  338. u16 tail_pad;
  339. };
  340. /*
  341. * hold counter variables
  342. */
  343. struct brcmf_sdio_count {
  344. uint intrcount; /* Count of device interrupt callbacks */
  345. uint lastintrs; /* Count as of last watchdog timer */
  346. uint pollcnt; /* Count of active polls */
  347. uint regfails; /* Count of R_REG failures */
  348. uint tx_sderrs; /* Count of tx attempts with sd errors */
  349. uint fcqueued; /* Tx packets that got queued */
  350. uint rxrtx; /* Count of rtx requests (NAK to dongle) */
  351. uint rx_toolong; /* Receive frames too long to receive */
  352. uint rxc_errors; /* SDIO errors when reading control frames */
  353. uint rx_hdrfail; /* SDIO errors on header reads */
  354. uint rx_badhdr; /* Bad received headers (roosync?) */
  355. uint rx_badseq; /* Mismatched rx sequence number */
  356. uint fc_rcvd; /* Number of flow-control events received */
  357. uint fc_xoff; /* Number which turned on flow-control */
  358. uint fc_xon; /* Number which turned off flow-control */
  359. uint rxglomfail; /* Failed deglom attempts */
  360. uint rxglomframes; /* Number of glom frames (superframes) */
  361. uint rxglompkts; /* Number of packets from glom frames */
  362. uint f2rxhdrs; /* Number of header reads */
  363. uint f2rxdata; /* Number of frame data reads */
  364. uint f2txdata; /* Number of f2 frame writes */
  365. uint f1regdata; /* Number of f1 register accesses */
  366. uint tickcnt; /* Number of watchdog been schedule */
  367. ulong tx_ctlerrs; /* Err of sending ctrl frames */
  368. ulong tx_ctlpkts; /* Ctrl frames sent to dongle */
  369. ulong rx_ctlerrs; /* Err of processing rx ctrl frames */
  370. ulong rx_ctlpkts; /* Ctrl frames processed from dongle */
  371. ulong rx_readahead_cnt; /* packets where header read-ahead was used */
  372. };
  373. /* misc chip info needed by some of the routines */
  374. /* Private data for SDIO bus interaction */
  375. struct brcmf_sdio {
  376. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  377. struct brcmf_chip *ci; /* Chip info struct */
  378. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  379. u32 hostintmask; /* Copy of Host Interrupt Mask */
  380. atomic_t intstatus; /* Intstatus bits (events) pending */
  381. atomic_t fcstate; /* State of dongle flow-control */
  382. uint blocksize; /* Block size of SDIO transfers */
  383. uint roundup; /* Max roundup limit */
  384. struct pktq txq; /* Queue length used for flow-control */
  385. u8 flowcontrol; /* per prio flow control bitmask */
  386. u8 tx_seq; /* Transmit sequence number (next) */
  387. u8 tx_max; /* Maximum transmit sequence allowed */
  388. u8 *hdrbuf; /* buffer for handling rx frame */
  389. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  390. u8 rx_seq; /* Receive sequence number (expected) */
  391. struct brcmf_sdio_hdrinfo cur_read;
  392. /* info of current read frame */
  393. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  394. bool rxpending; /* Data frame pending in dongle */
  395. uint rxbound; /* Rx frames to read before resched */
  396. uint txbound; /* Tx frames to send before resched */
  397. uint txminmax;
  398. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  399. struct sk_buff_head glom; /* Packet list for glommed superframe */
  400. uint glomerr; /* Glom packet read errors */
  401. u8 *rxbuf; /* Buffer for receiving control packets */
  402. uint rxblen; /* Allocated length of rxbuf */
  403. u8 *rxctl; /* Aligned pointer into rxbuf */
  404. u8 *rxctl_orig; /* pointer for freeing rxctl */
  405. uint rxlen; /* Length of valid data in buffer */
  406. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  407. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  408. bool intr; /* Use interrupts */
  409. bool poll; /* Use polling */
  410. atomic_t ipend; /* Device interrupt is pending */
  411. uint spurious; /* Count of spurious interrupts */
  412. uint pollrate; /* Ticks between device polls */
  413. uint polltick; /* Tick counter */
  414. #ifdef DEBUG
  415. uint console_interval;
  416. struct brcmf_console console; /* Console output polling support */
  417. uint console_addr; /* Console address from shared struct */
  418. #endif /* DEBUG */
  419. uint clkstate; /* State of sd and backplane clock(s) */
  420. bool activity; /* Activity flag for clock down */
  421. s32 idletime; /* Control for activity timeout */
  422. s32 idlecount; /* Activity timeout counter */
  423. s32 idleclock; /* How to set bus driver when idle */
  424. bool rxflow_mode; /* Rx flow control mode */
  425. bool rxflow; /* Is rx flow control on */
  426. bool alp_only; /* Don't use HT clock (ALP only) */
  427. u8 *ctrl_frame_buf;
  428. u16 ctrl_frame_len;
  429. bool ctrl_frame_stat;
  430. spinlock_t txq_lock; /* protect bus->txq */
  431. struct semaphore tx_seq_lock; /* protect bus->tx_seq */
  432. wait_queue_head_t ctrl_wait;
  433. wait_queue_head_t dcmd_resp_wait;
  434. struct timer_list timer;
  435. struct completion watchdog_wait;
  436. struct task_struct *watchdog_tsk;
  437. bool wd_timer_valid;
  438. uint save_ms;
  439. struct workqueue_struct *brcmf_wq;
  440. struct work_struct datawork;
  441. atomic_t dpc_tskcnt;
  442. bool txoff; /* Transmit flow-controlled */
  443. struct brcmf_sdio_count sdcnt;
  444. bool sr_enabled; /* SaveRestore enabled */
  445. bool sleeping; /* SDIO bus sleeping */
  446. u8 tx_hdrlen; /* sdio bus header length for tx packet */
  447. bool txglom; /* host tx glomming enable flag */
  448. u16 head_align; /* buffer pointer alignment */
  449. u16 sgentry_align; /* scatter-gather buffer alignment */
  450. };
  451. /* clkstate */
  452. #define CLK_NONE 0
  453. #define CLK_SDONLY 1
  454. #define CLK_PENDING 2
  455. #define CLK_AVAIL 3
  456. #ifdef DEBUG
  457. static int qcount[NUMPRIO];
  458. #endif /* DEBUG */
  459. #define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  460. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  461. /* Retry count for register access failures */
  462. static const uint retry_limit = 2;
  463. /* Limit on rounding up frames */
  464. static const uint max_roundup = 512;
  465. #define ALIGNMENT 4
  466. enum brcmf_sdio_frmtype {
  467. BRCMF_SDIO_FT_NORMAL,
  468. BRCMF_SDIO_FT_SUPER,
  469. BRCMF_SDIO_FT_SUB,
  470. };
  471. #define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
  472. /* SDIO Pad drive strength to select value mappings */
  473. struct sdiod_drive_str {
  474. u8 strength; /* Pad Drive Strength in mA */
  475. u8 sel; /* Chip-specific select value */
  476. };
  477. /* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
  478. static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
  479. {32, 0x6},
  480. {26, 0x7},
  481. {22, 0x4},
  482. {16, 0x5},
  483. {12, 0x2},
  484. {8, 0x3},
  485. {4, 0x0},
  486. {0, 0x1}
  487. };
  488. /* SDIO Drive Strength to sel value table for PMU Rev 13 (1.8v) */
  489. static const struct sdiod_drive_str sdiod_drive_strength_tab5_1v8[] = {
  490. {6, 0x7},
  491. {5, 0x6},
  492. {4, 0x5},
  493. {3, 0x4},
  494. {2, 0x2},
  495. {1, 0x1},
  496. {0, 0x0}
  497. };
  498. /* SDIO Drive Strength to sel value table for PMU Rev 17 (1.8v) */
  499. static const struct sdiod_drive_str sdiod_drvstr_tab6_1v8[] = {
  500. {3, 0x3},
  501. {2, 0x2},
  502. {1, 0x1},
  503. {0, 0x0} };
  504. /* SDIO Drive Strength to sel value table for 43143 PMU Rev 17 (3.3V) */
  505. static const struct sdiod_drive_str sdiod_drvstr_tab2_3v3[] = {
  506. {16, 0x7},
  507. {12, 0x5},
  508. {8, 0x3},
  509. {4, 0x1}
  510. };
  511. #define BCM43143_FIRMWARE_NAME "brcm/brcmfmac43143-sdio.bin"
  512. #define BCM43143_NVRAM_NAME "brcm/brcmfmac43143-sdio.txt"
  513. #define BCM43241B0_FIRMWARE_NAME "brcm/brcmfmac43241b0-sdio.bin"
  514. #define BCM43241B0_NVRAM_NAME "brcm/brcmfmac43241b0-sdio.txt"
  515. #define BCM43241B4_FIRMWARE_NAME "brcm/brcmfmac43241b4-sdio.bin"
  516. #define BCM43241B4_NVRAM_NAME "brcm/brcmfmac43241b4-sdio.txt"
  517. #define BCM4329_FIRMWARE_NAME "brcm/brcmfmac4329-sdio.bin"
  518. #define BCM4329_NVRAM_NAME "brcm/brcmfmac4329-sdio.txt"
  519. #define BCM4330_FIRMWARE_NAME "brcm/brcmfmac4330-sdio.bin"
  520. #define BCM4330_NVRAM_NAME "brcm/brcmfmac4330-sdio.txt"
  521. #define BCM4334_FIRMWARE_NAME "brcm/brcmfmac4334-sdio.bin"
  522. #define BCM4334_NVRAM_NAME "brcm/brcmfmac4334-sdio.txt"
  523. #define BCM4335_FIRMWARE_NAME "brcm/brcmfmac4335-sdio.bin"
  524. #define BCM4335_NVRAM_NAME "brcm/brcmfmac4335-sdio.txt"
  525. #define BCM43362_FIRMWARE_NAME "brcm/brcmfmac43362-sdio.bin"
  526. #define BCM43362_NVRAM_NAME "brcm/brcmfmac43362-sdio.txt"
  527. #define BCM4339_FIRMWARE_NAME "brcm/brcmfmac4339-sdio.bin"
  528. #define BCM4339_NVRAM_NAME "brcm/brcmfmac4339-sdio.txt"
  529. #define BCM4354_FIRMWARE_NAME "brcm/brcmfmac4354-sdio.bin"
  530. #define BCM4354_NVRAM_NAME "brcm/brcmfmac4354-sdio.txt"
  531. MODULE_FIRMWARE(BCM43143_FIRMWARE_NAME);
  532. MODULE_FIRMWARE(BCM43143_NVRAM_NAME);
  533. MODULE_FIRMWARE(BCM43241B0_FIRMWARE_NAME);
  534. MODULE_FIRMWARE(BCM43241B0_NVRAM_NAME);
  535. MODULE_FIRMWARE(BCM43241B4_FIRMWARE_NAME);
  536. MODULE_FIRMWARE(BCM43241B4_NVRAM_NAME);
  537. MODULE_FIRMWARE(BCM4329_FIRMWARE_NAME);
  538. MODULE_FIRMWARE(BCM4329_NVRAM_NAME);
  539. MODULE_FIRMWARE(BCM4330_FIRMWARE_NAME);
  540. MODULE_FIRMWARE(BCM4330_NVRAM_NAME);
  541. MODULE_FIRMWARE(BCM4334_FIRMWARE_NAME);
  542. MODULE_FIRMWARE(BCM4334_NVRAM_NAME);
  543. MODULE_FIRMWARE(BCM4335_FIRMWARE_NAME);
  544. MODULE_FIRMWARE(BCM4335_NVRAM_NAME);
  545. MODULE_FIRMWARE(BCM43362_FIRMWARE_NAME);
  546. MODULE_FIRMWARE(BCM43362_NVRAM_NAME);
  547. MODULE_FIRMWARE(BCM4339_FIRMWARE_NAME);
  548. MODULE_FIRMWARE(BCM4339_NVRAM_NAME);
  549. MODULE_FIRMWARE(BCM4354_FIRMWARE_NAME);
  550. MODULE_FIRMWARE(BCM4354_NVRAM_NAME);
  551. struct brcmf_firmware_names {
  552. u32 chipid;
  553. u32 revmsk;
  554. const char *bin;
  555. const char *nv;
  556. };
  557. enum brcmf_firmware_type {
  558. BRCMF_FIRMWARE_BIN,
  559. BRCMF_FIRMWARE_NVRAM
  560. };
  561. #define BRCMF_FIRMWARE_NVRAM(name) \
  562. name ## _FIRMWARE_NAME, name ## _NVRAM_NAME
  563. static const struct brcmf_firmware_names brcmf_fwname_data[] = {
  564. { BRCM_CC_43143_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43143) },
  565. { BRCM_CC_43241_CHIP_ID, 0x0000001F, BRCMF_FIRMWARE_NVRAM(BCM43241B0) },
  566. { BRCM_CC_43241_CHIP_ID, 0xFFFFFFE0, BRCMF_FIRMWARE_NVRAM(BCM43241B4) },
  567. { BRCM_CC_4329_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4329) },
  568. { BRCM_CC_4330_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4330) },
  569. { BRCM_CC_4334_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4334) },
  570. { BRCM_CC_4335_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4335) },
  571. { BRCM_CC_43362_CHIP_ID, 0xFFFFFFFE, BRCMF_FIRMWARE_NVRAM(BCM43362) },
  572. { BRCM_CC_4339_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4339) },
  573. { BRCM_CC_4354_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4354) }
  574. };
  575. static int brcmf_sdio_get_fwnames(struct brcmf_chip *ci,
  576. struct brcmf_sdio_dev *sdiodev)
  577. {
  578. int i;
  579. char end;
  580. for (i = 0; i < ARRAY_SIZE(brcmf_fwname_data); i++) {
  581. if (brcmf_fwname_data[i].chipid == ci->chip &&
  582. brcmf_fwname_data[i].revmsk & BIT(ci->chiprev))
  583. break;
  584. }
  585. if (i == ARRAY_SIZE(brcmf_fwname_data)) {
  586. brcmf_err("Unknown chipid %d [%d]\n", ci->chip, ci->chiprev);
  587. return -ENODEV;
  588. }
  589. /* check if firmware path is provided by module parameter */
  590. if (brcmf_firmware_path[0] != '\0') {
  591. strlcpy(sdiodev->fw_name, brcmf_firmware_path,
  592. sizeof(sdiodev->fw_name));
  593. strlcpy(sdiodev->nvram_name, brcmf_firmware_path,
  594. sizeof(sdiodev->nvram_name));
  595. end = brcmf_firmware_path[strlen(brcmf_firmware_path) - 1];
  596. if (end != '/') {
  597. strlcat(sdiodev->fw_name, "/",
  598. sizeof(sdiodev->fw_name));
  599. strlcat(sdiodev->nvram_name, "/",
  600. sizeof(sdiodev->nvram_name));
  601. }
  602. }
  603. strlcat(sdiodev->fw_name, brcmf_fwname_data[i].bin,
  604. sizeof(sdiodev->fw_name));
  605. strlcat(sdiodev->nvram_name, brcmf_fwname_data[i].nv,
  606. sizeof(sdiodev->nvram_name));
  607. return 0;
  608. }
  609. static void pkt_align(struct sk_buff *p, int len, int align)
  610. {
  611. uint datalign;
  612. datalign = (unsigned long)(p->data);
  613. datalign = roundup(datalign, (align)) - datalign;
  614. if (datalign)
  615. skb_pull(p, datalign);
  616. __skb_trim(p, len);
  617. }
  618. /* To check if there's window offered */
  619. static bool data_ok(struct brcmf_sdio *bus)
  620. {
  621. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  622. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  623. }
  624. /*
  625. * Reads a register in the SDIO hardware block. This block occupies a series of
  626. * adresses on the 32 bit backplane bus.
  627. */
  628. static int r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  629. {
  630. struct brcmf_core *core;
  631. int ret;
  632. core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  633. *regvar = brcmf_sdiod_regrl(bus->sdiodev, core->base + offset, &ret);
  634. return ret;
  635. }
  636. static int w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  637. {
  638. struct brcmf_core *core;
  639. int ret;
  640. core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  641. brcmf_sdiod_regwl(bus->sdiodev, core->base + reg_offset, regval, &ret);
  642. return ret;
  643. }
  644. static int
  645. brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
  646. {
  647. u8 wr_val = 0, rd_val, cmp_val, bmask;
  648. int err = 0;
  649. int try_cnt = 0;
  650. brcmf_dbg(TRACE, "Enter: on=%d\n", on);
  651. wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  652. /* 1st KSO write goes to AOS wake up core if device is asleep */
  653. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  654. wr_val, &err);
  655. if (on) {
  656. /* device WAKEUP through KSO:
  657. * write bit 0 & read back until
  658. * both bits 0 (kso bit) & 1 (dev on status) are set
  659. */
  660. cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
  661. SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
  662. bmask = cmp_val;
  663. usleep_range(2000, 3000);
  664. } else {
  665. /* Put device to sleep, turn off KSO */
  666. cmp_val = 0;
  667. /* only check for bit0, bit1(dev on status) may not
  668. * get cleared right away
  669. */
  670. bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
  671. }
  672. do {
  673. /* reliable KSO bit set/clr:
  674. * the sdiod sleep write access is synced to PMU 32khz clk
  675. * just one write attempt may fail,
  676. * read it back until it matches written value
  677. */
  678. rd_val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  679. &err);
  680. if (((rd_val & bmask) == cmp_val) && !err)
  681. break;
  682. udelay(KSO_WAIT_US);
  683. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  684. wr_val, &err);
  685. } while (try_cnt++ < MAX_KSO_ATTEMPTS);
  686. if (try_cnt > 2)
  687. brcmf_dbg(SDIO, "try_cnt=%d rd_val=0x%x err=%d\n", try_cnt,
  688. rd_val, err);
  689. if (try_cnt > MAX_KSO_ATTEMPTS)
  690. brcmf_err("max tries: rd_val=0x%x err=%d\n", rd_val, err);
  691. return err;
  692. }
  693. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  694. /* Turn backplane clock on or off */
  695. static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  696. {
  697. int err;
  698. u8 clkctl, clkreq, devctl;
  699. unsigned long timeout;
  700. brcmf_dbg(SDIO, "Enter\n");
  701. clkctl = 0;
  702. if (bus->sr_enabled) {
  703. bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
  704. return 0;
  705. }
  706. if (on) {
  707. /* Request HT Avail */
  708. clkreq =
  709. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  710. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  711. clkreq, &err);
  712. if (err) {
  713. brcmf_err("HT Avail request error: %d\n", err);
  714. return -EBADE;
  715. }
  716. /* Check current status */
  717. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  718. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  719. if (err) {
  720. brcmf_err("HT Avail read error: %d\n", err);
  721. return -EBADE;
  722. }
  723. /* Go to pending and await interrupt if appropriate */
  724. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  725. /* Allow only clock-available interrupt */
  726. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  727. SBSDIO_DEVICE_CTL, &err);
  728. if (err) {
  729. brcmf_err("Devctl error setting CA: %d\n",
  730. err);
  731. return -EBADE;
  732. }
  733. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  734. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  735. devctl, &err);
  736. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  737. bus->clkstate = CLK_PENDING;
  738. return 0;
  739. } else if (bus->clkstate == CLK_PENDING) {
  740. /* Cancel CA-only interrupt filter */
  741. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  742. SBSDIO_DEVICE_CTL, &err);
  743. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  744. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  745. devctl, &err);
  746. }
  747. /* Otherwise, wait here (polling) for HT Avail */
  748. timeout = jiffies +
  749. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  750. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  751. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  752. SBSDIO_FUNC1_CHIPCLKCSR,
  753. &err);
  754. if (time_after(jiffies, timeout))
  755. break;
  756. else
  757. usleep_range(5000, 10000);
  758. }
  759. if (err) {
  760. brcmf_err("HT Avail request error: %d\n", err);
  761. return -EBADE;
  762. }
  763. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  764. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  765. PMU_MAX_TRANSITION_DLY, clkctl);
  766. return -EBADE;
  767. }
  768. /* Mark clock available */
  769. bus->clkstate = CLK_AVAIL;
  770. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  771. #if defined(DEBUG)
  772. if (!bus->alp_only) {
  773. if (SBSDIO_ALPONLY(clkctl))
  774. brcmf_err("HT Clock should be on\n");
  775. }
  776. #endif /* defined (DEBUG) */
  777. } else {
  778. clkreq = 0;
  779. if (bus->clkstate == CLK_PENDING) {
  780. /* Cancel CA-only interrupt filter */
  781. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  782. SBSDIO_DEVICE_CTL, &err);
  783. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  784. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  785. devctl, &err);
  786. }
  787. bus->clkstate = CLK_SDONLY;
  788. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  789. clkreq, &err);
  790. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  791. if (err) {
  792. brcmf_err("Failed access turning clock off: %d\n",
  793. err);
  794. return -EBADE;
  795. }
  796. }
  797. return 0;
  798. }
  799. /* Change idle/active SD state */
  800. static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
  801. {
  802. brcmf_dbg(SDIO, "Enter\n");
  803. if (on)
  804. bus->clkstate = CLK_SDONLY;
  805. else
  806. bus->clkstate = CLK_NONE;
  807. return 0;
  808. }
  809. /* Transition SD and backplane clock readiness */
  810. static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  811. {
  812. #ifdef DEBUG
  813. uint oldstate = bus->clkstate;
  814. #endif /* DEBUG */
  815. brcmf_dbg(SDIO, "Enter\n");
  816. /* Early exit if we're already there */
  817. if (bus->clkstate == target) {
  818. if (target == CLK_AVAIL) {
  819. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  820. bus->activity = true;
  821. }
  822. return 0;
  823. }
  824. switch (target) {
  825. case CLK_AVAIL:
  826. /* Make sure SD clock is available */
  827. if (bus->clkstate == CLK_NONE)
  828. brcmf_sdio_sdclk(bus, true);
  829. /* Now request HT Avail on the backplane */
  830. brcmf_sdio_htclk(bus, true, pendok);
  831. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  832. bus->activity = true;
  833. break;
  834. case CLK_SDONLY:
  835. /* Remove HT request, or bring up SD clock */
  836. if (bus->clkstate == CLK_NONE)
  837. brcmf_sdio_sdclk(bus, true);
  838. else if (bus->clkstate == CLK_AVAIL)
  839. brcmf_sdio_htclk(bus, false, false);
  840. else
  841. brcmf_err("request for %d -> %d\n",
  842. bus->clkstate, target);
  843. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  844. break;
  845. case CLK_NONE:
  846. /* Make sure to remove HT request */
  847. if (bus->clkstate == CLK_AVAIL)
  848. brcmf_sdio_htclk(bus, false, false);
  849. /* Now remove the SD clock */
  850. brcmf_sdio_sdclk(bus, false);
  851. brcmf_sdio_wd_timer(bus, 0);
  852. break;
  853. }
  854. #ifdef DEBUG
  855. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  856. #endif /* DEBUG */
  857. return 0;
  858. }
  859. static int
  860. brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
  861. {
  862. int err = 0;
  863. u8 clkcsr;
  864. brcmf_dbg(SDIO, "Enter: request %s currently %s\n",
  865. (sleep ? "SLEEP" : "WAKE"),
  866. (bus->sleeping ? "SLEEP" : "WAKE"));
  867. /* If SR is enabled control bus state with KSO */
  868. if (bus->sr_enabled) {
  869. /* Done if we're already in the requested state */
  870. if (sleep == bus->sleeping)
  871. goto end;
  872. /* Going to sleep */
  873. if (sleep) {
  874. /* Don't sleep if something is pending */
  875. if (atomic_read(&bus->intstatus) ||
  876. atomic_read(&bus->ipend) > 0 ||
  877. (!atomic_read(&bus->fcstate) &&
  878. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  879. data_ok(bus))) {
  880. err = -EBUSY;
  881. goto done;
  882. }
  883. clkcsr = brcmf_sdiod_regrb(bus->sdiodev,
  884. SBSDIO_FUNC1_CHIPCLKCSR,
  885. &err);
  886. if ((clkcsr & SBSDIO_CSR_MASK) == 0) {
  887. brcmf_dbg(SDIO, "no clock, set ALP\n");
  888. brcmf_sdiod_regwb(bus->sdiodev,
  889. SBSDIO_FUNC1_CHIPCLKCSR,
  890. SBSDIO_ALP_AVAIL_REQ, &err);
  891. }
  892. err = brcmf_sdio_kso_control(bus, false);
  893. /* disable watchdog */
  894. if (!err)
  895. brcmf_sdio_wd_timer(bus, 0);
  896. } else {
  897. bus->idlecount = 0;
  898. err = brcmf_sdio_kso_control(bus, true);
  899. }
  900. if (!err) {
  901. /* Change state */
  902. bus->sleeping = sleep;
  903. brcmf_dbg(SDIO, "new state %s\n",
  904. (sleep ? "SLEEP" : "WAKE"));
  905. } else {
  906. brcmf_err("error while changing bus sleep state %d\n",
  907. err);
  908. goto done;
  909. }
  910. }
  911. end:
  912. /* control clocks */
  913. if (sleep) {
  914. if (!bus->sr_enabled)
  915. brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
  916. } else {
  917. brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
  918. }
  919. done:
  920. brcmf_dbg(SDIO, "Exit: err=%d\n", err);
  921. return err;
  922. }
  923. #ifdef DEBUG
  924. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  925. {
  926. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  927. }
  928. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  929. struct sdpcm_shared *sh)
  930. {
  931. u32 addr;
  932. int rv;
  933. u32 shaddr = 0;
  934. struct sdpcm_shared_le sh_le;
  935. __le32 addr_le;
  936. shaddr = bus->ci->rambase + bus->ramsize - 4;
  937. /*
  938. * Read last word in socram to determine
  939. * address of sdpcm_shared structure
  940. */
  941. sdio_claim_host(bus->sdiodev->func[1]);
  942. brcmf_sdio_bus_sleep(bus, false, false);
  943. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr, (u8 *)&addr_le, 4);
  944. sdio_release_host(bus->sdiodev->func[1]);
  945. if (rv < 0)
  946. return rv;
  947. addr = le32_to_cpu(addr_le);
  948. brcmf_dbg(SDIO, "sdpcm_shared address 0x%08X\n", addr);
  949. /*
  950. * Check if addr is valid.
  951. * NVRAM length at the end of memory should have been overwritten.
  952. */
  953. if (!brcmf_sdio_valid_shared_address(addr)) {
  954. brcmf_err("invalid sdpcm_shared address 0x%08X\n",
  955. addr);
  956. return -EINVAL;
  957. }
  958. /* Read hndrte_shared structure */
  959. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
  960. sizeof(struct sdpcm_shared_le));
  961. if (rv < 0)
  962. return rv;
  963. /* Endianness */
  964. sh->flags = le32_to_cpu(sh_le.flags);
  965. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  966. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  967. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  968. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  969. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  970. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  971. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  972. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  973. SDPCM_SHARED_VERSION,
  974. sh->flags & SDPCM_SHARED_VERSION_MASK);
  975. return -EPROTO;
  976. }
  977. return 0;
  978. }
  979. static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
  980. {
  981. struct sdpcm_shared sh;
  982. if (brcmf_sdio_readshared(bus, &sh) == 0)
  983. bus->console_addr = sh.console_addr;
  984. }
  985. #else
  986. static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
  987. {
  988. }
  989. #endif /* DEBUG */
  990. static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
  991. {
  992. u32 intstatus = 0;
  993. u32 hmb_data;
  994. u8 fcbits;
  995. int ret;
  996. brcmf_dbg(SDIO, "Enter\n");
  997. /* Read mailbox data and ack that we did so */
  998. ret = r_sdreg32(bus, &hmb_data,
  999. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  1000. if (ret == 0)
  1001. w_sdreg32(bus, SMB_INT_ACK,
  1002. offsetof(struct sdpcmd_regs, tosbmailbox));
  1003. bus->sdcnt.f1regdata += 2;
  1004. /* Dongle recomposed rx frames, accept them again */
  1005. if (hmb_data & HMB_DATA_NAKHANDLED) {
  1006. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  1007. bus->rx_seq);
  1008. if (!bus->rxskip)
  1009. brcmf_err("unexpected NAKHANDLED!\n");
  1010. bus->rxskip = false;
  1011. intstatus |= I_HMB_FRAME_IND;
  1012. }
  1013. /*
  1014. * DEVREADY does not occur with gSPI.
  1015. */
  1016. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  1017. bus->sdpcm_ver =
  1018. (hmb_data & HMB_DATA_VERSION_MASK) >>
  1019. HMB_DATA_VERSION_SHIFT;
  1020. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  1021. brcmf_err("Version mismatch, dongle reports %d, "
  1022. "expecting %d\n",
  1023. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  1024. else
  1025. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  1026. bus->sdpcm_ver);
  1027. /*
  1028. * Retrieve console state address now that firmware should have
  1029. * updated it.
  1030. */
  1031. brcmf_sdio_get_console_addr(bus);
  1032. }
  1033. /*
  1034. * Flow Control has been moved into the RX headers and this out of band
  1035. * method isn't used any more.
  1036. * remaining backward compatible with older dongles.
  1037. */
  1038. if (hmb_data & HMB_DATA_FC) {
  1039. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  1040. HMB_DATA_FCDATA_SHIFT;
  1041. if (fcbits & ~bus->flowcontrol)
  1042. bus->sdcnt.fc_xoff++;
  1043. if (bus->flowcontrol & ~fcbits)
  1044. bus->sdcnt.fc_xon++;
  1045. bus->sdcnt.fc_rcvd++;
  1046. bus->flowcontrol = fcbits;
  1047. }
  1048. /* Shouldn't be any others */
  1049. if (hmb_data & ~(HMB_DATA_DEVREADY |
  1050. HMB_DATA_NAKHANDLED |
  1051. HMB_DATA_FC |
  1052. HMB_DATA_FWREADY |
  1053. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  1054. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  1055. hmb_data);
  1056. return intstatus;
  1057. }
  1058. static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  1059. {
  1060. uint retries = 0;
  1061. u16 lastrbc;
  1062. u8 hi, lo;
  1063. int err;
  1064. brcmf_err("%sterminate frame%s\n",
  1065. abort ? "abort command, " : "",
  1066. rtx ? ", send NAK" : "");
  1067. if (abort)
  1068. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  1069. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1070. SFC_RF_TERM, &err);
  1071. bus->sdcnt.f1regdata++;
  1072. /* Wait until the packet has been flushed (device/FIFO stable) */
  1073. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  1074. hi = brcmf_sdiod_regrb(bus->sdiodev,
  1075. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  1076. lo = brcmf_sdiod_regrb(bus->sdiodev,
  1077. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  1078. bus->sdcnt.f1regdata += 2;
  1079. if ((hi == 0) && (lo == 0))
  1080. break;
  1081. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  1082. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  1083. lastrbc, (hi << 8) + lo);
  1084. }
  1085. lastrbc = (hi << 8) + lo;
  1086. }
  1087. if (!retries)
  1088. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  1089. else
  1090. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  1091. if (rtx) {
  1092. bus->sdcnt.rxrtx++;
  1093. err = w_sdreg32(bus, SMB_NAK,
  1094. offsetof(struct sdpcmd_regs, tosbmailbox));
  1095. bus->sdcnt.f1regdata++;
  1096. if (err == 0)
  1097. bus->rxskip = true;
  1098. }
  1099. /* Clear partial in any case */
  1100. bus->cur_read.len = 0;
  1101. }
  1102. static void brcmf_sdio_txfail(struct brcmf_sdio *bus)
  1103. {
  1104. struct brcmf_sdio_dev *sdiodev = bus->sdiodev;
  1105. u8 i, hi, lo;
  1106. /* On failure, abort the command and terminate the frame */
  1107. brcmf_err("sdio error, abort command and terminate frame\n");
  1108. bus->sdcnt.tx_sderrs++;
  1109. brcmf_sdiod_abort(sdiodev, SDIO_FUNC_2);
  1110. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM, NULL);
  1111. bus->sdcnt.f1regdata++;
  1112. for (i = 0; i < 3; i++) {
  1113. hi = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1114. lo = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1115. bus->sdcnt.f1regdata += 2;
  1116. if ((hi == 0) && (lo == 0))
  1117. break;
  1118. }
  1119. }
  1120. /* return total length of buffer chain */
  1121. static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
  1122. {
  1123. struct sk_buff *p;
  1124. uint total;
  1125. total = 0;
  1126. skb_queue_walk(&bus->glom, p)
  1127. total += p->len;
  1128. return total;
  1129. }
  1130. static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
  1131. {
  1132. struct sk_buff *cur, *next;
  1133. skb_queue_walk_safe(&bus->glom, cur, next) {
  1134. skb_unlink(cur, &bus->glom);
  1135. brcmu_pkt_buf_free_skb(cur);
  1136. }
  1137. }
  1138. /**
  1139. * brcmfmac sdio bus specific header
  1140. * This is the lowest layer header wrapped on the packets transmitted between
  1141. * host and WiFi dongle which contains information needed for SDIO core and
  1142. * firmware
  1143. *
  1144. * It consists of 3 parts: hardware header, hardware extension header and
  1145. * software header
  1146. * hardware header (frame tag) - 4 bytes
  1147. * Byte 0~1: Frame length
  1148. * Byte 2~3: Checksum, bit-wise inverse of frame length
  1149. * hardware extension header - 8 bytes
  1150. * Tx glom mode only, N/A for Rx or normal Tx
  1151. * Byte 0~1: Packet length excluding hw frame tag
  1152. * Byte 2: Reserved
  1153. * Byte 3: Frame flags, bit 0: last frame indication
  1154. * Byte 4~5: Reserved
  1155. * Byte 6~7: Tail padding length
  1156. * software header - 8 bytes
  1157. * Byte 0: Rx/Tx sequence number
  1158. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  1159. * Byte 2: Length of next data frame, reserved for Tx
  1160. * Byte 3: Data offset
  1161. * Byte 4: Flow control bits, reserved for Tx
  1162. * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
  1163. * Byte 6~7: Reserved
  1164. */
  1165. #define SDPCM_HWHDR_LEN 4
  1166. #define SDPCM_HWEXT_LEN 8
  1167. #define SDPCM_SWHDR_LEN 8
  1168. #define SDPCM_HDRLEN (SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
  1169. /* software header */
  1170. #define SDPCM_SEQ_MASK 0x000000ff
  1171. #define SDPCM_SEQ_WRAP 256
  1172. #define SDPCM_CHANNEL_MASK 0x00000f00
  1173. #define SDPCM_CHANNEL_SHIFT 8
  1174. #define SDPCM_CONTROL_CHANNEL 0 /* Control */
  1175. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication */
  1176. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv */
  1177. #define SDPCM_GLOM_CHANNEL 3 /* Coalesced packets */
  1178. #define SDPCM_TEST_CHANNEL 15 /* Test/debug packets */
  1179. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  1180. #define SDPCM_NEXTLEN_MASK 0x00ff0000
  1181. #define SDPCM_NEXTLEN_SHIFT 16
  1182. #define SDPCM_DOFFSET_MASK 0xff000000
  1183. #define SDPCM_DOFFSET_SHIFT 24
  1184. #define SDPCM_FCMASK_MASK 0x000000ff
  1185. #define SDPCM_WINDOW_MASK 0x0000ff00
  1186. #define SDPCM_WINDOW_SHIFT 8
  1187. static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
  1188. {
  1189. u32 hdrvalue;
  1190. hdrvalue = *(u32 *)swheader;
  1191. return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
  1192. }
  1193. static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
  1194. struct brcmf_sdio_hdrinfo *rd,
  1195. enum brcmf_sdio_frmtype type)
  1196. {
  1197. u16 len, checksum;
  1198. u8 rx_seq, fc, tx_seq_max;
  1199. u32 swheader;
  1200. trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
  1201. /* hw header */
  1202. len = get_unaligned_le16(header);
  1203. checksum = get_unaligned_le16(header + sizeof(u16));
  1204. /* All zero means no more to read */
  1205. if (!(len | checksum)) {
  1206. bus->rxpending = false;
  1207. return -ENODATA;
  1208. }
  1209. if ((u16)(~(len ^ checksum))) {
  1210. brcmf_err("HW header checksum error\n");
  1211. bus->sdcnt.rx_badhdr++;
  1212. brcmf_sdio_rxfail(bus, false, false);
  1213. return -EIO;
  1214. }
  1215. if (len < SDPCM_HDRLEN) {
  1216. brcmf_err("HW header length error\n");
  1217. return -EPROTO;
  1218. }
  1219. if (type == BRCMF_SDIO_FT_SUPER &&
  1220. (roundup(len, bus->blocksize) != rd->len)) {
  1221. brcmf_err("HW superframe header length error\n");
  1222. return -EPROTO;
  1223. }
  1224. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  1225. brcmf_err("HW subframe header length error\n");
  1226. return -EPROTO;
  1227. }
  1228. rd->len = len;
  1229. /* software header */
  1230. header += SDPCM_HWHDR_LEN;
  1231. swheader = le32_to_cpu(*(__le32 *)header);
  1232. if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
  1233. brcmf_err("Glom descriptor found in superframe head\n");
  1234. rd->len = 0;
  1235. return -EINVAL;
  1236. }
  1237. rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
  1238. rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
  1239. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  1240. type != BRCMF_SDIO_FT_SUPER) {
  1241. brcmf_err("HW header length too long\n");
  1242. bus->sdcnt.rx_toolong++;
  1243. brcmf_sdio_rxfail(bus, false, false);
  1244. rd->len = 0;
  1245. return -EPROTO;
  1246. }
  1247. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  1248. brcmf_err("Wrong channel for superframe\n");
  1249. rd->len = 0;
  1250. return -EINVAL;
  1251. }
  1252. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  1253. rd->channel != SDPCM_EVENT_CHANNEL) {
  1254. brcmf_err("Wrong channel for subframe\n");
  1255. rd->len = 0;
  1256. return -EINVAL;
  1257. }
  1258. rd->dat_offset = brcmf_sdio_getdatoffset(header);
  1259. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  1260. brcmf_err("seq %d: bad data offset\n", rx_seq);
  1261. bus->sdcnt.rx_badhdr++;
  1262. brcmf_sdio_rxfail(bus, false, false);
  1263. rd->len = 0;
  1264. return -ENXIO;
  1265. }
  1266. if (rd->seq_num != rx_seq) {
  1267. brcmf_err("seq %d: sequence number error, expect %d\n",
  1268. rx_seq, rd->seq_num);
  1269. bus->sdcnt.rx_badseq++;
  1270. rd->seq_num = rx_seq;
  1271. }
  1272. /* no need to check the reset for subframe */
  1273. if (type == BRCMF_SDIO_FT_SUB)
  1274. return 0;
  1275. rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
  1276. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  1277. /* only warm for NON glom packet */
  1278. if (rd->channel != SDPCM_GLOM_CHANNEL)
  1279. brcmf_err("seq %d: next length error\n", rx_seq);
  1280. rd->len_nxtfrm = 0;
  1281. }
  1282. swheader = le32_to_cpu(*(__le32 *)(header + 4));
  1283. fc = swheader & SDPCM_FCMASK_MASK;
  1284. if (bus->flowcontrol != fc) {
  1285. if (~bus->flowcontrol & fc)
  1286. bus->sdcnt.fc_xoff++;
  1287. if (bus->flowcontrol & ~fc)
  1288. bus->sdcnt.fc_xon++;
  1289. bus->sdcnt.fc_rcvd++;
  1290. bus->flowcontrol = fc;
  1291. }
  1292. tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
  1293. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  1294. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  1295. tx_seq_max = bus->tx_seq + 2;
  1296. }
  1297. bus->tx_max = tx_seq_max;
  1298. return 0;
  1299. }
  1300. static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
  1301. {
  1302. *(__le16 *)header = cpu_to_le16(frm_length);
  1303. *(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
  1304. }
  1305. static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
  1306. struct brcmf_sdio_hdrinfo *hd_info)
  1307. {
  1308. u32 hdrval;
  1309. u8 hdr_offset;
  1310. brcmf_sdio_update_hwhdr(header, hd_info->len);
  1311. hdr_offset = SDPCM_HWHDR_LEN;
  1312. if (bus->txglom) {
  1313. hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
  1314. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1315. hdrval = (u16)hd_info->tail_pad << 16;
  1316. *(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
  1317. hdr_offset += SDPCM_HWEXT_LEN;
  1318. }
  1319. hdrval = hd_info->seq_num;
  1320. hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
  1321. SDPCM_CHANNEL_MASK;
  1322. hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
  1323. SDPCM_DOFFSET_MASK;
  1324. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1325. *(((__le32 *)(header + hdr_offset)) + 1) = 0;
  1326. trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
  1327. }
  1328. static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  1329. {
  1330. u16 dlen, totlen;
  1331. u8 *dptr, num = 0;
  1332. u16 sublen;
  1333. struct sk_buff *pfirst, *pnext;
  1334. int errcode;
  1335. u8 doff, sfdoff;
  1336. struct brcmf_sdio_hdrinfo rd_new;
  1337. /* If packets, issue read(s) and send up packet chain */
  1338. /* Return sequence numbers consumed? */
  1339. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  1340. bus->glomd, skb_peek(&bus->glom));
  1341. /* If there's a descriptor, generate the packet chain */
  1342. if (bus->glomd) {
  1343. pfirst = pnext = NULL;
  1344. dlen = (u16) (bus->glomd->len);
  1345. dptr = bus->glomd->data;
  1346. if (!dlen || (dlen & 1)) {
  1347. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1348. dlen);
  1349. dlen = 0;
  1350. }
  1351. for (totlen = num = 0; dlen; num++) {
  1352. /* Get (and move past) next length */
  1353. sublen = get_unaligned_le16(dptr);
  1354. dlen -= sizeof(u16);
  1355. dptr += sizeof(u16);
  1356. if ((sublen < SDPCM_HDRLEN) ||
  1357. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1358. brcmf_err("descriptor len %d bad: %d\n",
  1359. num, sublen);
  1360. pnext = NULL;
  1361. break;
  1362. }
  1363. if (sublen % bus->sgentry_align) {
  1364. brcmf_err("sublen %d not multiple of %d\n",
  1365. sublen, bus->sgentry_align);
  1366. }
  1367. totlen += sublen;
  1368. /* For last frame, adjust read len so total
  1369. is a block multiple */
  1370. if (!dlen) {
  1371. sublen +=
  1372. (roundup(totlen, bus->blocksize) - totlen);
  1373. totlen = roundup(totlen, bus->blocksize);
  1374. }
  1375. /* Allocate/chain packet for next subframe */
  1376. pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
  1377. if (pnext == NULL) {
  1378. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1379. num, sublen);
  1380. break;
  1381. }
  1382. skb_queue_tail(&bus->glom, pnext);
  1383. /* Adhere to start alignment requirements */
  1384. pkt_align(pnext, sublen, bus->sgentry_align);
  1385. }
  1386. /* If all allocations succeeded, save packet chain
  1387. in bus structure */
  1388. if (pnext) {
  1389. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1390. totlen, num);
  1391. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1392. totlen != bus->cur_read.len) {
  1393. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1394. bus->cur_read.len, totlen, rxseq);
  1395. }
  1396. pfirst = pnext = NULL;
  1397. } else {
  1398. brcmf_sdio_free_glom(bus);
  1399. num = 0;
  1400. }
  1401. /* Done with descriptor packet */
  1402. brcmu_pkt_buf_free_skb(bus->glomd);
  1403. bus->glomd = NULL;
  1404. bus->cur_read.len = 0;
  1405. }
  1406. /* Ok -- either we just generated a packet chain,
  1407. or had one from before */
  1408. if (!skb_queue_empty(&bus->glom)) {
  1409. if (BRCMF_GLOM_ON()) {
  1410. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1411. skb_queue_walk(&bus->glom, pnext) {
  1412. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1413. pnext, (u8 *) (pnext->data),
  1414. pnext->len, pnext->len);
  1415. }
  1416. }
  1417. pfirst = skb_peek(&bus->glom);
  1418. dlen = (u16) brcmf_sdio_glom_len(bus);
  1419. /* Do an SDIO read for the superframe. Configurable iovar to
  1420. * read directly into the chained packet, or allocate a large
  1421. * packet and and copy into the chain.
  1422. */
  1423. sdio_claim_host(bus->sdiodev->func[1]);
  1424. errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
  1425. &bus->glom, dlen);
  1426. sdio_release_host(bus->sdiodev->func[1]);
  1427. bus->sdcnt.f2rxdata++;
  1428. /* On failure, kill the superframe, allow a couple retries */
  1429. if (errcode < 0) {
  1430. brcmf_err("glom read of %d bytes failed: %d\n",
  1431. dlen, errcode);
  1432. sdio_claim_host(bus->sdiodev->func[1]);
  1433. if (bus->glomerr++ < 3) {
  1434. brcmf_sdio_rxfail(bus, true, true);
  1435. } else {
  1436. bus->glomerr = 0;
  1437. brcmf_sdio_rxfail(bus, true, false);
  1438. bus->sdcnt.rxglomfail++;
  1439. brcmf_sdio_free_glom(bus);
  1440. }
  1441. sdio_release_host(bus->sdiodev->func[1]);
  1442. return 0;
  1443. }
  1444. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1445. pfirst->data, min_t(int, pfirst->len, 48),
  1446. "SUPERFRAME:\n");
  1447. rd_new.seq_num = rxseq;
  1448. rd_new.len = dlen;
  1449. sdio_claim_host(bus->sdiodev->func[1]);
  1450. errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
  1451. BRCMF_SDIO_FT_SUPER);
  1452. sdio_release_host(bus->sdiodev->func[1]);
  1453. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1454. /* Remove superframe header, remember offset */
  1455. skb_pull(pfirst, rd_new.dat_offset);
  1456. sfdoff = rd_new.dat_offset;
  1457. num = 0;
  1458. /* Validate all the subframe headers */
  1459. skb_queue_walk(&bus->glom, pnext) {
  1460. /* leave when invalid subframe is found */
  1461. if (errcode)
  1462. break;
  1463. rd_new.len = pnext->len;
  1464. rd_new.seq_num = rxseq++;
  1465. sdio_claim_host(bus->sdiodev->func[1]);
  1466. errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
  1467. BRCMF_SDIO_FT_SUB);
  1468. sdio_release_host(bus->sdiodev->func[1]);
  1469. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1470. pnext->data, 32, "subframe:\n");
  1471. num++;
  1472. }
  1473. if (errcode) {
  1474. /* Terminate frame on error, request
  1475. a couple retries */
  1476. sdio_claim_host(bus->sdiodev->func[1]);
  1477. if (bus->glomerr++ < 3) {
  1478. /* Restore superframe header space */
  1479. skb_push(pfirst, sfdoff);
  1480. brcmf_sdio_rxfail(bus, true, true);
  1481. } else {
  1482. bus->glomerr = 0;
  1483. brcmf_sdio_rxfail(bus, true, false);
  1484. bus->sdcnt.rxglomfail++;
  1485. brcmf_sdio_free_glom(bus);
  1486. }
  1487. sdio_release_host(bus->sdiodev->func[1]);
  1488. bus->cur_read.len = 0;
  1489. return 0;
  1490. }
  1491. /* Basic SD framing looks ok - process each packet (header) */
  1492. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1493. dptr = (u8 *) (pfirst->data);
  1494. sublen = get_unaligned_le16(dptr);
  1495. doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
  1496. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1497. dptr, pfirst->len,
  1498. "Rx Subframe Data:\n");
  1499. __skb_trim(pfirst, sublen);
  1500. skb_pull(pfirst, doff);
  1501. if (pfirst->len == 0) {
  1502. skb_unlink(pfirst, &bus->glom);
  1503. brcmu_pkt_buf_free_skb(pfirst);
  1504. continue;
  1505. }
  1506. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1507. pfirst->data,
  1508. min_t(int, pfirst->len, 32),
  1509. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1510. bus->glom.qlen, pfirst, pfirst->data,
  1511. pfirst->len, pfirst->next,
  1512. pfirst->prev);
  1513. skb_unlink(pfirst, &bus->glom);
  1514. brcmf_rx_frame(bus->sdiodev->dev, pfirst);
  1515. bus->sdcnt.rxglompkts++;
  1516. }
  1517. bus->sdcnt.rxglomframes++;
  1518. }
  1519. return num;
  1520. }
  1521. static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1522. bool *pending)
  1523. {
  1524. DECLARE_WAITQUEUE(wait, current);
  1525. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1526. /* Wait until control frame is available */
  1527. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1528. set_current_state(TASK_INTERRUPTIBLE);
  1529. while (!(*condition) && (!signal_pending(current) && timeout))
  1530. timeout = schedule_timeout(timeout);
  1531. if (signal_pending(current))
  1532. *pending = true;
  1533. set_current_state(TASK_RUNNING);
  1534. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1535. return timeout;
  1536. }
  1537. static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
  1538. {
  1539. if (waitqueue_active(&bus->dcmd_resp_wait))
  1540. wake_up_interruptible(&bus->dcmd_resp_wait);
  1541. return 0;
  1542. }
  1543. static void
  1544. brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1545. {
  1546. uint rdlen, pad;
  1547. u8 *buf = NULL, *rbuf;
  1548. int sdret;
  1549. brcmf_dbg(TRACE, "Enter\n");
  1550. if (bus->rxblen)
  1551. buf = vzalloc(bus->rxblen);
  1552. if (!buf)
  1553. goto done;
  1554. rbuf = bus->rxbuf;
  1555. pad = ((unsigned long)rbuf % bus->head_align);
  1556. if (pad)
  1557. rbuf += (bus->head_align - pad);
  1558. /* Copy the already-read portion over */
  1559. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1560. if (len <= BRCMF_FIRSTREAD)
  1561. goto gotpkt;
  1562. /* Raise rdlen to next SDIO block to avoid tail command */
  1563. rdlen = len - BRCMF_FIRSTREAD;
  1564. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1565. pad = bus->blocksize - (rdlen % bus->blocksize);
  1566. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1567. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1568. rdlen += pad;
  1569. } else if (rdlen % bus->head_align) {
  1570. rdlen += bus->head_align - (rdlen % bus->head_align);
  1571. }
  1572. /* Drop if the read is too big or it exceeds our maximum */
  1573. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1574. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1575. rdlen, bus->sdiodev->bus_if->maxctl);
  1576. brcmf_sdio_rxfail(bus, false, false);
  1577. goto done;
  1578. }
  1579. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1580. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1581. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1582. bus->sdcnt.rx_toolong++;
  1583. brcmf_sdio_rxfail(bus, false, false);
  1584. goto done;
  1585. }
  1586. /* Read remain of frame body */
  1587. sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
  1588. bus->sdcnt.f2rxdata++;
  1589. /* Control frame failures need retransmission */
  1590. if (sdret < 0) {
  1591. brcmf_err("read %d control bytes failed: %d\n",
  1592. rdlen, sdret);
  1593. bus->sdcnt.rxc_errors++;
  1594. brcmf_sdio_rxfail(bus, true, true);
  1595. goto done;
  1596. } else
  1597. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1598. gotpkt:
  1599. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1600. buf, len, "RxCtrl:\n");
  1601. /* Point to valid data and indicate its length */
  1602. spin_lock_bh(&bus->rxctl_lock);
  1603. if (bus->rxctl) {
  1604. brcmf_err("last control frame is being processed.\n");
  1605. spin_unlock_bh(&bus->rxctl_lock);
  1606. vfree(buf);
  1607. goto done;
  1608. }
  1609. bus->rxctl = buf + doff;
  1610. bus->rxctl_orig = buf;
  1611. bus->rxlen = len - doff;
  1612. spin_unlock_bh(&bus->rxctl_lock);
  1613. done:
  1614. /* Awake any waiters */
  1615. brcmf_sdio_dcmd_resp_wake(bus);
  1616. }
  1617. /* Pad read to blocksize for efficiency */
  1618. static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1619. {
  1620. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1621. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1622. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1623. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1624. *rdlen += *pad;
  1625. } else if (*rdlen % bus->head_align) {
  1626. *rdlen += bus->head_align - (*rdlen % bus->head_align);
  1627. }
  1628. }
  1629. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1630. {
  1631. struct sk_buff *pkt; /* Packet for event or data frames */
  1632. u16 pad; /* Number of pad bytes to read */
  1633. uint rxleft = 0; /* Remaining number of frames allowed */
  1634. int ret; /* Return code from calls */
  1635. uint rxcount = 0; /* Total frames read */
  1636. struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
  1637. u8 head_read = 0;
  1638. brcmf_dbg(TRACE, "Enter\n");
  1639. /* Not finished unless we encounter no more frames indication */
  1640. bus->rxpending = true;
  1641. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1642. !bus->rxskip && rxleft && brcmf_bus_ready(bus->sdiodev->bus_if);
  1643. rd->seq_num++, rxleft--) {
  1644. /* Handle glomming separately */
  1645. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1646. u8 cnt;
  1647. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1648. bus->glomd, skb_peek(&bus->glom));
  1649. cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
  1650. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1651. rd->seq_num += cnt - 1;
  1652. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1653. continue;
  1654. }
  1655. rd->len_left = rd->len;
  1656. /* read header first for unknow frame length */
  1657. sdio_claim_host(bus->sdiodev->func[1]);
  1658. if (!rd->len) {
  1659. ret = brcmf_sdiod_recv_buf(bus->sdiodev,
  1660. bus->rxhdr, BRCMF_FIRSTREAD);
  1661. bus->sdcnt.f2rxhdrs++;
  1662. if (ret < 0) {
  1663. brcmf_err("RXHEADER FAILED: %d\n",
  1664. ret);
  1665. bus->sdcnt.rx_hdrfail++;
  1666. brcmf_sdio_rxfail(bus, true, true);
  1667. sdio_release_host(bus->sdiodev->func[1]);
  1668. continue;
  1669. }
  1670. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1671. bus->rxhdr, SDPCM_HDRLEN,
  1672. "RxHdr:\n");
  1673. if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
  1674. BRCMF_SDIO_FT_NORMAL)) {
  1675. sdio_release_host(bus->sdiodev->func[1]);
  1676. if (!bus->rxpending)
  1677. break;
  1678. else
  1679. continue;
  1680. }
  1681. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1682. brcmf_sdio_read_control(bus, bus->rxhdr,
  1683. rd->len,
  1684. rd->dat_offset);
  1685. /* prepare the descriptor for the next read */
  1686. rd->len = rd->len_nxtfrm << 4;
  1687. rd->len_nxtfrm = 0;
  1688. /* treat all packet as event if we don't know */
  1689. rd->channel = SDPCM_EVENT_CHANNEL;
  1690. sdio_release_host(bus->sdiodev->func[1]);
  1691. continue;
  1692. }
  1693. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1694. rd->len - BRCMF_FIRSTREAD : 0;
  1695. head_read = BRCMF_FIRSTREAD;
  1696. }
  1697. brcmf_sdio_pad(bus, &pad, &rd->len_left);
  1698. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1699. bus->head_align);
  1700. if (!pkt) {
  1701. /* Give up on data, request rtx of events */
  1702. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1703. brcmf_sdio_rxfail(bus, false,
  1704. RETRYCHAN(rd->channel));
  1705. sdio_release_host(bus->sdiodev->func[1]);
  1706. continue;
  1707. }
  1708. skb_pull(pkt, head_read);
  1709. pkt_align(pkt, rd->len_left, bus->head_align);
  1710. ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
  1711. bus->sdcnt.f2rxdata++;
  1712. sdio_release_host(bus->sdiodev->func[1]);
  1713. if (ret < 0) {
  1714. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1715. rd->len, rd->channel, ret);
  1716. brcmu_pkt_buf_free_skb(pkt);
  1717. sdio_claim_host(bus->sdiodev->func[1]);
  1718. brcmf_sdio_rxfail(bus, true,
  1719. RETRYCHAN(rd->channel));
  1720. sdio_release_host(bus->sdiodev->func[1]);
  1721. continue;
  1722. }
  1723. if (head_read) {
  1724. skb_push(pkt, head_read);
  1725. memcpy(pkt->data, bus->rxhdr, head_read);
  1726. head_read = 0;
  1727. } else {
  1728. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1729. rd_new.seq_num = rd->seq_num;
  1730. sdio_claim_host(bus->sdiodev->func[1]);
  1731. if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
  1732. BRCMF_SDIO_FT_NORMAL)) {
  1733. rd->len = 0;
  1734. brcmu_pkt_buf_free_skb(pkt);
  1735. }
  1736. bus->sdcnt.rx_readahead_cnt++;
  1737. if (rd->len != roundup(rd_new.len, 16)) {
  1738. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1739. rd->len,
  1740. roundup(rd_new.len, 16) >> 4);
  1741. rd->len = 0;
  1742. brcmf_sdio_rxfail(bus, true, true);
  1743. sdio_release_host(bus->sdiodev->func[1]);
  1744. brcmu_pkt_buf_free_skb(pkt);
  1745. continue;
  1746. }
  1747. sdio_release_host(bus->sdiodev->func[1]);
  1748. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1749. rd->channel = rd_new.channel;
  1750. rd->dat_offset = rd_new.dat_offset;
  1751. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1752. BRCMF_DATA_ON()) &&
  1753. BRCMF_HDRS_ON(),
  1754. bus->rxhdr, SDPCM_HDRLEN,
  1755. "RxHdr:\n");
  1756. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1757. brcmf_err("readahead on control packet %d?\n",
  1758. rd_new.seq_num);
  1759. /* Force retry w/normal header read */
  1760. rd->len = 0;
  1761. sdio_claim_host(bus->sdiodev->func[1]);
  1762. brcmf_sdio_rxfail(bus, false, true);
  1763. sdio_release_host(bus->sdiodev->func[1]);
  1764. brcmu_pkt_buf_free_skb(pkt);
  1765. continue;
  1766. }
  1767. }
  1768. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1769. pkt->data, rd->len, "Rx Data:\n");
  1770. /* Save superframe descriptor and allocate packet frame */
  1771. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1772. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
  1773. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1774. rd->len);
  1775. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1776. pkt->data, rd->len,
  1777. "Glom Data:\n");
  1778. __skb_trim(pkt, rd->len);
  1779. skb_pull(pkt, SDPCM_HDRLEN);
  1780. bus->glomd = pkt;
  1781. } else {
  1782. brcmf_err("%s: glom superframe w/o "
  1783. "descriptor!\n", __func__);
  1784. sdio_claim_host(bus->sdiodev->func[1]);
  1785. brcmf_sdio_rxfail(bus, false, false);
  1786. sdio_release_host(bus->sdiodev->func[1]);
  1787. }
  1788. /* prepare the descriptor for the next read */
  1789. rd->len = rd->len_nxtfrm << 4;
  1790. rd->len_nxtfrm = 0;
  1791. /* treat all packet as event if we don't know */
  1792. rd->channel = SDPCM_EVENT_CHANNEL;
  1793. continue;
  1794. }
  1795. /* Fill in packet len and prio, deliver upward */
  1796. __skb_trim(pkt, rd->len);
  1797. skb_pull(pkt, rd->dat_offset);
  1798. /* prepare the descriptor for the next read */
  1799. rd->len = rd->len_nxtfrm << 4;
  1800. rd->len_nxtfrm = 0;
  1801. /* treat all packet as event if we don't know */
  1802. rd->channel = SDPCM_EVENT_CHANNEL;
  1803. if (pkt->len == 0) {
  1804. brcmu_pkt_buf_free_skb(pkt);
  1805. continue;
  1806. }
  1807. brcmf_rx_frame(bus->sdiodev->dev, pkt);
  1808. }
  1809. rxcount = maxframes - rxleft;
  1810. /* Message if we hit the limit */
  1811. if (!rxleft)
  1812. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1813. else
  1814. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1815. /* Back off rxseq if awaiting rtx, update rx_seq */
  1816. if (bus->rxskip)
  1817. rd->seq_num--;
  1818. bus->rx_seq = rd->seq_num;
  1819. return rxcount;
  1820. }
  1821. static void
  1822. brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
  1823. {
  1824. if (waitqueue_active(&bus->ctrl_wait))
  1825. wake_up_interruptible(&bus->ctrl_wait);
  1826. return;
  1827. }
  1828. static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
  1829. {
  1830. u16 head_pad;
  1831. u8 *dat_buf;
  1832. dat_buf = (u8 *)(pkt->data);
  1833. /* Check head padding */
  1834. head_pad = ((unsigned long)dat_buf % bus->head_align);
  1835. if (head_pad) {
  1836. if (skb_headroom(pkt) < head_pad) {
  1837. bus->sdiodev->bus_if->tx_realloc++;
  1838. head_pad = 0;
  1839. if (skb_cow(pkt, head_pad))
  1840. return -ENOMEM;
  1841. }
  1842. skb_push(pkt, head_pad);
  1843. dat_buf = (u8 *)(pkt->data);
  1844. memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
  1845. }
  1846. return head_pad;
  1847. }
  1848. /**
  1849. * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
  1850. * bus layer usage.
  1851. */
  1852. /* flag marking a dummy skb added for DMA alignment requirement */
  1853. #define ALIGN_SKB_FLAG 0x8000
  1854. /* bit mask of data length chopped from the previous packet */
  1855. #define ALIGN_SKB_CHOP_LEN_MASK 0x7fff
  1856. static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
  1857. struct sk_buff_head *pktq,
  1858. struct sk_buff *pkt, u16 total_len)
  1859. {
  1860. struct brcmf_sdio_dev *sdiodev;
  1861. struct sk_buff *pkt_pad;
  1862. u16 tail_pad, tail_chop, chain_pad;
  1863. unsigned int blksize;
  1864. bool lastfrm;
  1865. int ntail, ret;
  1866. sdiodev = bus->sdiodev;
  1867. blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
  1868. /* sg entry alignment should be a divisor of block size */
  1869. WARN_ON(blksize % bus->sgentry_align);
  1870. /* Check tail padding */
  1871. lastfrm = skb_queue_is_last(pktq, pkt);
  1872. tail_pad = 0;
  1873. tail_chop = pkt->len % bus->sgentry_align;
  1874. if (tail_chop)
  1875. tail_pad = bus->sgentry_align - tail_chop;
  1876. chain_pad = (total_len + tail_pad) % blksize;
  1877. if (lastfrm && chain_pad)
  1878. tail_pad += blksize - chain_pad;
  1879. if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
  1880. pkt_pad = brcmu_pkt_buf_get_skb(tail_pad + tail_chop +
  1881. bus->head_align);
  1882. if (pkt_pad == NULL)
  1883. return -ENOMEM;
  1884. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
  1885. if (unlikely(ret < 0)) {
  1886. kfree_skb(pkt_pad);
  1887. return ret;
  1888. }
  1889. memcpy(pkt_pad->data,
  1890. pkt->data + pkt->len - tail_chop,
  1891. tail_chop);
  1892. *(u16 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
  1893. skb_trim(pkt, pkt->len - tail_chop);
  1894. skb_trim(pkt_pad, tail_pad + tail_chop);
  1895. __skb_queue_after(pktq, pkt, pkt_pad);
  1896. } else {
  1897. ntail = pkt->data_len + tail_pad -
  1898. (pkt->end - pkt->tail);
  1899. if (skb_cloned(pkt) || ntail > 0)
  1900. if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
  1901. return -ENOMEM;
  1902. if (skb_linearize(pkt))
  1903. return -ENOMEM;
  1904. __skb_put(pkt, tail_pad);
  1905. }
  1906. return tail_pad;
  1907. }
  1908. /**
  1909. * brcmf_sdio_txpkt_prep - packet preparation for transmit
  1910. * @bus: brcmf_sdio structure pointer
  1911. * @pktq: packet list pointer
  1912. * @chan: virtual channel to transmit the packet
  1913. *
  1914. * Processes to be applied to the packet
  1915. * - Align data buffer pointer
  1916. * - Align data buffer length
  1917. * - Prepare header
  1918. * Return: negative value if there is error
  1919. */
  1920. static int
  1921. brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1922. uint chan)
  1923. {
  1924. u16 head_pad, total_len;
  1925. struct sk_buff *pkt_next;
  1926. u8 txseq;
  1927. int ret;
  1928. struct brcmf_sdio_hdrinfo hd_info = {0};
  1929. txseq = bus->tx_seq;
  1930. total_len = 0;
  1931. skb_queue_walk(pktq, pkt_next) {
  1932. /* alignment packet inserted in previous
  1933. * loop cycle can be skipped as it is
  1934. * already properly aligned and does not
  1935. * need an sdpcm header.
  1936. */
  1937. if (*(u16 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
  1938. continue;
  1939. /* align packet data pointer */
  1940. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
  1941. if (ret < 0)
  1942. return ret;
  1943. head_pad = (u16)ret;
  1944. if (head_pad)
  1945. memset(pkt_next->data + bus->tx_hdrlen, 0, head_pad);
  1946. total_len += pkt_next->len;
  1947. hd_info.len = pkt_next->len;
  1948. hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
  1949. if (bus->txglom && pktq->qlen > 1) {
  1950. ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
  1951. pkt_next, total_len);
  1952. if (ret < 0)
  1953. return ret;
  1954. hd_info.tail_pad = (u16)ret;
  1955. total_len += (u16)ret;
  1956. }
  1957. hd_info.channel = chan;
  1958. hd_info.dat_offset = head_pad + bus->tx_hdrlen;
  1959. hd_info.seq_num = txseq++;
  1960. /* Now fill the header */
  1961. brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);
  1962. if (BRCMF_BYTES_ON() &&
  1963. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1964. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
  1965. brcmf_dbg_hex_dump(true, pkt_next->data, hd_info.len,
  1966. "Tx Frame:\n");
  1967. else if (BRCMF_HDRS_ON())
  1968. brcmf_dbg_hex_dump(true, pkt_next->data,
  1969. head_pad + bus->tx_hdrlen,
  1970. "Tx Header:\n");
  1971. }
  1972. /* Hardware length tag of the first packet should be total
  1973. * length of the chain (including padding)
  1974. */
  1975. if (bus->txglom)
  1976. brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
  1977. return 0;
  1978. }
  1979. /**
  1980. * brcmf_sdio_txpkt_postp - packet post processing for transmit
  1981. * @bus: brcmf_sdio structure pointer
  1982. * @pktq: packet list pointer
  1983. *
  1984. * Processes to be applied to the packet
  1985. * - Remove head padding
  1986. * - Remove tail padding
  1987. */
  1988. static void
  1989. brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
  1990. {
  1991. u8 *hdr;
  1992. u32 dat_offset;
  1993. u16 tail_pad;
  1994. u16 dummy_flags, chop_len;
  1995. struct sk_buff *pkt_next, *tmp, *pkt_prev;
  1996. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1997. dummy_flags = *(u16 *)(pkt_next->cb);
  1998. if (dummy_flags & ALIGN_SKB_FLAG) {
  1999. chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
  2000. if (chop_len) {
  2001. pkt_prev = pkt_next->prev;
  2002. skb_put(pkt_prev, chop_len);
  2003. }
  2004. __skb_unlink(pkt_next, pktq);
  2005. brcmu_pkt_buf_free_skb(pkt_next);
  2006. } else {
  2007. hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
  2008. dat_offset = le32_to_cpu(*(__le32 *)hdr);
  2009. dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
  2010. SDPCM_DOFFSET_SHIFT;
  2011. skb_pull(pkt_next, dat_offset);
  2012. if (bus->txglom) {
  2013. tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
  2014. skb_trim(pkt_next, pkt_next->len - tail_pad);
  2015. }
  2016. }
  2017. }
  2018. }
  2019. /* Writes a HW/SW header into the packet and sends it. */
  2020. /* Assumes: (a) header space already there, (b) caller holds lock */
  2021. static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  2022. uint chan)
  2023. {
  2024. int ret;
  2025. struct sk_buff *pkt_next, *tmp;
  2026. brcmf_dbg(TRACE, "Enter\n");
  2027. ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
  2028. if (ret)
  2029. goto done;
  2030. sdio_claim_host(bus->sdiodev->func[1]);
  2031. ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
  2032. bus->sdcnt.f2txdata++;
  2033. if (ret < 0)
  2034. brcmf_sdio_txfail(bus);
  2035. sdio_release_host(bus->sdiodev->func[1]);
  2036. done:
  2037. brcmf_sdio_txpkt_postp(bus, pktq);
  2038. if (ret == 0)
  2039. bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
  2040. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  2041. __skb_unlink(pkt_next, pktq);
  2042. brcmf_txcomplete(bus->sdiodev->dev, pkt_next, ret == 0);
  2043. }
  2044. return ret;
  2045. }
  2046. static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  2047. {
  2048. struct sk_buff *pkt;
  2049. struct sk_buff_head pktq;
  2050. u32 intstatus = 0;
  2051. int ret = 0, prec_out, i;
  2052. uint cnt = 0;
  2053. u8 tx_prec_map, pkt_num;
  2054. brcmf_dbg(TRACE, "Enter\n");
  2055. tx_prec_map = ~bus->flowcontrol;
  2056. /* Send frames until the limit or some other event */
  2057. for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
  2058. pkt_num = 1;
  2059. if (down_interruptible(&bus->tx_seq_lock))
  2060. return cnt;
  2061. if (bus->txglom)
  2062. pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
  2063. bus->sdiodev->txglomsz);
  2064. pkt_num = min_t(u32, pkt_num,
  2065. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
  2066. __skb_queue_head_init(&pktq);
  2067. spin_lock_bh(&bus->txq_lock);
  2068. for (i = 0; i < pkt_num; i++) {
  2069. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
  2070. &prec_out);
  2071. if (pkt == NULL)
  2072. break;
  2073. __skb_queue_tail(&pktq, pkt);
  2074. }
  2075. spin_unlock_bh(&bus->txq_lock);
  2076. if (i == 0) {
  2077. up(&bus->tx_seq_lock);
  2078. break;
  2079. }
  2080. ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
  2081. up(&bus->tx_seq_lock);
  2082. cnt += i;
  2083. /* In poll mode, need to check for other events */
  2084. if (!bus->intr) {
  2085. /* Check device status, signal pending interrupt */
  2086. sdio_claim_host(bus->sdiodev->func[1]);
  2087. ret = r_sdreg32(bus, &intstatus,
  2088. offsetof(struct sdpcmd_regs,
  2089. intstatus));
  2090. sdio_release_host(bus->sdiodev->func[1]);
  2091. bus->sdcnt.f2txdata++;
  2092. if (ret != 0)
  2093. break;
  2094. if (intstatus & bus->hostintmask)
  2095. atomic_set(&bus->ipend, 1);
  2096. }
  2097. }
  2098. /* Deflow-control stack if needed */
  2099. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  2100. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  2101. bus->txoff = false;
  2102. brcmf_txflowblock(bus->sdiodev->dev, false);
  2103. }
  2104. return cnt;
  2105. }
  2106. static int brcmf_sdio_tx_ctrlframe(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2107. {
  2108. u8 doff;
  2109. u16 pad;
  2110. uint retries = 0;
  2111. struct brcmf_sdio_hdrinfo hd_info = {0};
  2112. int ret;
  2113. brcmf_dbg(TRACE, "Enter\n");
  2114. /* Back the pointer to make room for bus header */
  2115. frame -= bus->tx_hdrlen;
  2116. len += bus->tx_hdrlen;
  2117. /* Add alignment padding (optional for ctl frames) */
  2118. doff = ((unsigned long)frame % bus->head_align);
  2119. if (doff) {
  2120. frame -= doff;
  2121. len += doff;
  2122. memset(frame + bus->tx_hdrlen, 0, doff);
  2123. }
  2124. /* Round send length to next SDIO block */
  2125. pad = 0;
  2126. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2127. pad = bus->blocksize - (len % bus->blocksize);
  2128. if ((pad > bus->roundup) || (pad >= bus->blocksize))
  2129. pad = 0;
  2130. } else if (len % bus->head_align) {
  2131. pad = bus->head_align - (len % bus->head_align);
  2132. }
  2133. len += pad;
  2134. hd_info.len = len - pad;
  2135. hd_info.channel = SDPCM_CONTROL_CHANNEL;
  2136. hd_info.dat_offset = doff + bus->tx_hdrlen;
  2137. hd_info.seq_num = bus->tx_seq;
  2138. hd_info.lastfrm = true;
  2139. hd_info.tail_pad = pad;
  2140. brcmf_sdio_hdpack(bus, frame, &hd_info);
  2141. if (bus->txglom)
  2142. brcmf_sdio_update_hwhdr(frame, len);
  2143. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2144. frame, len, "Tx Frame:\n");
  2145. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2146. BRCMF_HDRS_ON(),
  2147. frame, min_t(u16, len, 16), "TxHdr:\n");
  2148. do {
  2149. ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);
  2150. if (ret < 0)
  2151. brcmf_sdio_txfail(bus);
  2152. else
  2153. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2154. } while (ret < 0 && retries++ < TXRETRIES);
  2155. return ret;
  2156. }
  2157. static void brcmf_sdio_bus_stop(struct device *dev)
  2158. {
  2159. u32 local_hostintmask;
  2160. u8 saveclk;
  2161. int err;
  2162. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2163. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2164. struct brcmf_sdio *bus = sdiodev->bus;
  2165. brcmf_dbg(TRACE, "Enter\n");
  2166. if (bus->watchdog_tsk) {
  2167. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  2168. kthread_stop(bus->watchdog_tsk);
  2169. bus->watchdog_tsk = NULL;
  2170. }
  2171. if (bus_if->state == BRCMF_BUS_DOWN) {
  2172. sdio_claim_host(sdiodev->func[1]);
  2173. /* Enable clock for device interrupts */
  2174. brcmf_sdio_bus_sleep(bus, false, false);
  2175. /* Disable and clear interrupts at the chip level also */
  2176. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  2177. local_hostintmask = bus->hostintmask;
  2178. bus->hostintmask = 0;
  2179. /* Force backplane clocks to assure F2 interrupt propagates */
  2180. saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2181. &err);
  2182. if (!err)
  2183. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2184. (saveclk | SBSDIO_FORCE_HT), &err);
  2185. if (err)
  2186. brcmf_err("Failed to force clock for F2: err %d\n",
  2187. err);
  2188. /* Turn off the bus (F2), free any pending packets */
  2189. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  2190. sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
  2191. /* Clear any pending interrupts now that F2 is disabled */
  2192. w_sdreg32(bus, local_hostintmask,
  2193. offsetof(struct sdpcmd_regs, intstatus));
  2194. sdio_release_host(sdiodev->func[1]);
  2195. }
  2196. /* Clear the data packet queues */
  2197. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  2198. /* Clear any held glomming stuff */
  2199. if (bus->glomd)
  2200. brcmu_pkt_buf_free_skb(bus->glomd);
  2201. brcmf_sdio_free_glom(bus);
  2202. /* Clear rx control and wake any waiters */
  2203. spin_lock_bh(&bus->rxctl_lock);
  2204. bus->rxlen = 0;
  2205. spin_unlock_bh(&bus->rxctl_lock);
  2206. brcmf_sdio_dcmd_resp_wake(bus);
  2207. /* Reset some F2 state stuff */
  2208. bus->rxskip = false;
  2209. bus->tx_seq = bus->rx_seq = 0;
  2210. }
  2211. static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
  2212. {
  2213. unsigned long flags;
  2214. if (bus->sdiodev->oob_irq_requested) {
  2215. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  2216. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  2217. enable_irq(bus->sdiodev->pdata->oob_irq_nr);
  2218. bus->sdiodev->irq_en = true;
  2219. }
  2220. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  2221. }
  2222. }
  2223. static void atomic_orr(int val, atomic_t *v)
  2224. {
  2225. int old_val;
  2226. old_val = atomic_read(v);
  2227. while (atomic_cmpxchg(v, old_val, val | old_val) != old_val)
  2228. old_val = atomic_read(v);
  2229. }
  2230. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  2231. {
  2232. struct brcmf_core *buscore;
  2233. u32 addr;
  2234. unsigned long val;
  2235. int ret;
  2236. buscore = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  2237. addr = buscore->base + offsetof(struct sdpcmd_regs, intstatus);
  2238. val = brcmf_sdiod_regrl(bus->sdiodev, addr, &ret);
  2239. bus->sdcnt.f1regdata++;
  2240. if (ret != 0)
  2241. return ret;
  2242. val &= bus->hostintmask;
  2243. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  2244. /* Clear interrupts */
  2245. if (val) {
  2246. brcmf_sdiod_regwl(bus->sdiodev, addr, val, &ret);
  2247. bus->sdcnt.f1regdata++;
  2248. atomic_orr(val, &bus->intstatus);
  2249. }
  2250. return ret;
  2251. }
  2252. static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
  2253. {
  2254. u32 newstatus = 0;
  2255. unsigned long intstatus;
  2256. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  2257. uint framecnt; /* Temporary counter of tx/rx frames */
  2258. int err = 0;
  2259. brcmf_dbg(TRACE, "Enter\n");
  2260. sdio_claim_host(bus->sdiodev->func[1]);
  2261. /* If waiting for HTAVAIL, check status */
  2262. if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
  2263. u8 clkctl, devctl = 0;
  2264. #ifdef DEBUG
  2265. /* Check for inconsistent device control */
  2266. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2267. SBSDIO_DEVICE_CTL, &err);
  2268. #endif /* DEBUG */
  2269. /* Read CSR, if clock on switch to AVAIL, else ignore */
  2270. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  2271. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2272. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2273. devctl, clkctl);
  2274. if (SBSDIO_HTAV(clkctl)) {
  2275. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2276. SBSDIO_DEVICE_CTL, &err);
  2277. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2278. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  2279. devctl, &err);
  2280. bus->clkstate = CLK_AVAIL;
  2281. }
  2282. }
  2283. /* Make sure backplane clock is on */
  2284. brcmf_sdio_bus_sleep(bus, false, true);
  2285. /* Pending interrupt indicates new device status */
  2286. if (atomic_read(&bus->ipend) > 0) {
  2287. atomic_set(&bus->ipend, 0);
  2288. err = brcmf_sdio_intr_rstatus(bus);
  2289. }
  2290. /* Start with leftover status bits */
  2291. intstatus = atomic_xchg(&bus->intstatus, 0);
  2292. /* Handle flow-control change: read new state in case our ack
  2293. * crossed another change interrupt. If change still set, assume
  2294. * FC ON for safety, let next loop through do the debounce.
  2295. */
  2296. if (intstatus & I_HMB_FC_CHANGE) {
  2297. intstatus &= ~I_HMB_FC_CHANGE;
  2298. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  2299. offsetof(struct sdpcmd_regs, intstatus));
  2300. err = r_sdreg32(bus, &newstatus,
  2301. offsetof(struct sdpcmd_regs, intstatus));
  2302. bus->sdcnt.f1regdata += 2;
  2303. atomic_set(&bus->fcstate,
  2304. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  2305. intstatus |= (newstatus & bus->hostintmask);
  2306. }
  2307. /* Handle host mailbox indication */
  2308. if (intstatus & I_HMB_HOST_INT) {
  2309. intstatus &= ~I_HMB_HOST_INT;
  2310. intstatus |= brcmf_sdio_hostmail(bus);
  2311. }
  2312. sdio_release_host(bus->sdiodev->func[1]);
  2313. /* Generally don't ask for these, can get CRC errors... */
  2314. if (intstatus & I_WR_OOSYNC) {
  2315. brcmf_err("Dongle reports WR_OOSYNC\n");
  2316. intstatus &= ~I_WR_OOSYNC;
  2317. }
  2318. if (intstatus & I_RD_OOSYNC) {
  2319. brcmf_err("Dongle reports RD_OOSYNC\n");
  2320. intstatus &= ~I_RD_OOSYNC;
  2321. }
  2322. if (intstatus & I_SBINT) {
  2323. brcmf_err("Dongle reports SBINT\n");
  2324. intstatus &= ~I_SBINT;
  2325. }
  2326. /* Would be active due to wake-wlan in gSPI */
  2327. if (intstatus & I_CHIPACTIVE) {
  2328. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2329. intstatus &= ~I_CHIPACTIVE;
  2330. }
  2331. /* Ignore frame indications if rxskip is set */
  2332. if (bus->rxskip)
  2333. intstatus &= ~I_HMB_FRAME_IND;
  2334. /* On frame indication, read available frames */
  2335. if ((intstatus & I_HMB_FRAME_IND) && (bus->clkstate == CLK_AVAIL)) {
  2336. brcmf_sdio_readframes(bus, bus->rxbound);
  2337. if (!bus->rxpending)
  2338. intstatus &= ~I_HMB_FRAME_IND;
  2339. }
  2340. /* Keep still-pending events for next scheduling */
  2341. if (intstatus)
  2342. atomic_orr(intstatus, &bus->intstatus);
  2343. brcmf_sdio_clrintr(bus);
  2344. if (bus->ctrl_frame_stat && (bus->clkstate == CLK_AVAIL) &&
  2345. (down_interruptible(&bus->tx_seq_lock) == 0)) {
  2346. if (data_ok(bus)) {
  2347. sdio_claim_host(bus->sdiodev->func[1]);
  2348. err = brcmf_sdio_tx_ctrlframe(bus, bus->ctrl_frame_buf,
  2349. bus->ctrl_frame_len);
  2350. sdio_release_host(bus->sdiodev->func[1]);
  2351. bus->ctrl_frame_stat = false;
  2352. brcmf_sdio_wait_event_wakeup(bus);
  2353. }
  2354. up(&bus->tx_seq_lock);
  2355. }
  2356. /* Send queued frames (limit 1 if rx may still be pending) */
  2357. if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  2358. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit &&
  2359. data_ok(bus)) {
  2360. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  2361. txlimit;
  2362. brcmf_sdio_sendfromq(bus, framecnt);
  2363. }
  2364. if (!brcmf_bus_ready(bus->sdiodev->bus_if) || (err != 0)) {
  2365. brcmf_err("failed backplane access over SDIO, halting operation\n");
  2366. atomic_set(&bus->intstatus, 0);
  2367. } else if (atomic_read(&bus->intstatus) ||
  2368. atomic_read(&bus->ipend) > 0 ||
  2369. (!atomic_read(&bus->fcstate) &&
  2370. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  2371. data_ok(bus))) {
  2372. atomic_inc(&bus->dpc_tskcnt);
  2373. }
  2374. }
  2375. static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
  2376. {
  2377. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2378. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2379. struct brcmf_sdio *bus = sdiodev->bus;
  2380. return &bus->txq;
  2381. }
  2382. static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2383. {
  2384. int ret = -EBADE;
  2385. uint prec;
  2386. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2387. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2388. struct brcmf_sdio *bus = sdiodev->bus;
  2389. brcmf_dbg(TRACE, "Enter: pkt: data %p len %d\n", pkt->data, pkt->len);
  2390. /* Add space for the header */
  2391. skb_push(pkt, bus->tx_hdrlen);
  2392. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2393. prec = prio2prec((pkt->priority & PRIOMASK));
  2394. /* Check for existing queue, current flow-control,
  2395. pending event, or pending clock */
  2396. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2397. bus->sdcnt.fcqueued++;
  2398. /* Priority based enq */
  2399. spin_lock_bh(&bus->txq_lock);
  2400. /* reset bus_flags in packet cb */
  2401. *(u16 *)(pkt->cb) = 0;
  2402. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  2403. skb_pull(pkt, bus->tx_hdrlen);
  2404. brcmf_err("out of bus->txq !!!\n");
  2405. ret = -ENOSR;
  2406. } else {
  2407. ret = 0;
  2408. }
  2409. if (pktq_len(&bus->txq) >= TXHI) {
  2410. bus->txoff = true;
  2411. brcmf_txflowblock(bus->sdiodev->dev, true);
  2412. }
  2413. spin_unlock_bh(&bus->txq_lock);
  2414. #ifdef DEBUG
  2415. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2416. qcount[prec] = pktq_plen(&bus->txq, prec);
  2417. #endif
  2418. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  2419. atomic_inc(&bus->dpc_tskcnt);
  2420. queue_work(bus->brcmf_wq, &bus->datawork);
  2421. }
  2422. return ret;
  2423. }
  2424. #ifdef DEBUG
  2425. #define CONSOLE_LINE_MAX 192
  2426. static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
  2427. {
  2428. struct brcmf_console *c = &bus->console;
  2429. u8 line[CONSOLE_LINE_MAX], ch;
  2430. u32 n, idx, addr;
  2431. int rv;
  2432. /* Don't do anything until FWREADY updates console address */
  2433. if (bus->console_addr == 0)
  2434. return 0;
  2435. /* Read console log struct */
  2436. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2437. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
  2438. sizeof(c->log_le));
  2439. if (rv < 0)
  2440. return rv;
  2441. /* Allocate console buffer (one time only) */
  2442. if (c->buf == NULL) {
  2443. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2444. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2445. if (c->buf == NULL)
  2446. return -ENOMEM;
  2447. }
  2448. idx = le32_to_cpu(c->log_le.idx);
  2449. /* Protect against corrupt value */
  2450. if (idx > c->bufsize)
  2451. return -EBADE;
  2452. /* Skip reading the console buffer if the index pointer
  2453. has not moved */
  2454. if (idx == c->last)
  2455. return 0;
  2456. /* Read the console buffer */
  2457. addr = le32_to_cpu(c->log_le.buf);
  2458. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
  2459. if (rv < 0)
  2460. return rv;
  2461. while (c->last != idx) {
  2462. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2463. if (c->last == idx) {
  2464. /* This would output a partial line.
  2465. * Instead, back up
  2466. * the buffer pointer and output this
  2467. * line next time around.
  2468. */
  2469. if (c->last >= n)
  2470. c->last -= n;
  2471. else
  2472. c->last = c->bufsize - n;
  2473. goto break2;
  2474. }
  2475. ch = c->buf[c->last];
  2476. c->last = (c->last + 1) % c->bufsize;
  2477. if (ch == '\n')
  2478. break;
  2479. line[n] = ch;
  2480. }
  2481. if (n > 0) {
  2482. if (line[n - 1] == '\r')
  2483. n--;
  2484. line[n] = 0;
  2485. pr_debug("CONSOLE: %s\n", line);
  2486. }
  2487. }
  2488. break2:
  2489. return 0;
  2490. }
  2491. #endif /* DEBUG */
  2492. static int
  2493. brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2494. {
  2495. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2496. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2497. struct brcmf_sdio *bus = sdiodev->bus;
  2498. int ret = -1;
  2499. brcmf_dbg(TRACE, "Enter\n");
  2500. if (down_interruptible(&bus->tx_seq_lock))
  2501. return -EINTR;
  2502. if (!data_ok(bus)) {
  2503. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2504. bus->tx_max, bus->tx_seq);
  2505. up(&bus->tx_seq_lock);
  2506. /* Send from dpc */
  2507. bus->ctrl_frame_buf = msg;
  2508. bus->ctrl_frame_len = msglen;
  2509. bus->ctrl_frame_stat = true;
  2510. wait_event_interruptible_timeout(bus->ctrl_wait,
  2511. !bus->ctrl_frame_stat,
  2512. msecs_to_jiffies(2000));
  2513. if (!bus->ctrl_frame_stat) {
  2514. brcmf_dbg(SDIO, "ctrl_frame_stat == false\n");
  2515. ret = 0;
  2516. } else {
  2517. brcmf_dbg(SDIO, "ctrl_frame_stat == true\n");
  2518. bus->ctrl_frame_stat = false;
  2519. if (down_interruptible(&bus->tx_seq_lock))
  2520. return -EINTR;
  2521. ret = -1;
  2522. }
  2523. }
  2524. if (ret == -1) {
  2525. sdio_claim_host(bus->sdiodev->func[1]);
  2526. brcmf_sdio_bus_sleep(bus, false, false);
  2527. ret = brcmf_sdio_tx_ctrlframe(bus, msg, msglen);
  2528. sdio_release_host(bus->sdiodev->func[1]);
  2529. up(&bus->tx_seq_lock);
  2530. }
  2531. if (ret)
  2532. bus->sdcnt.tx_ctlerrs++;
  2533. else
  2534. bus->sdcnt.tx_ctlpkts++;
  2535. return ret ? -EIO : 0;
  2536. }
  2537. #ifdef DEBUG
  2538. static int brcmf_sdio_dump_console(struct seq_file *seq, struct brcmf_sdio *bus,
  2539. struct sdpcm_shared *sh)
  2540. {
  2541. u32 addr, console_ptr, console_size, console_index;
  2542. char *conbuf = NULL;
  2543. __le32 sh_val;
  2544. int rv;
  2545. /* obtain console information from device memory */
  2546. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2547. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2548. (u8 *)&sh_val, sizeof(u32));
  2549. if (rv < 0)
  2550. return rv;
  2551. console_ptr = le32_to_cpu(sh_val);
  2552. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2553. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2554. (u8 *)&sh_val, sizeof(u32));
  2555. if (rv < 0)
  2556. return rv;
  2557. console_size = le32_to_cpu(sh_val);
  2558. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2559. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2560. (u8 *)&sh_val, sizeof(u32));
  2561. if (rv < 0)
  2562. return rv;
  2563. console_index = le32_to_cpu(sh_val);
  2564. /* allocate buffer for console data */
  2565. if (console_size <= CONSOLE_BUFFER_MAX)
  2566. conbuf = vzalloc(console_size+1);
  2567. if (!conbuf)
  2568. return -ENOMEM;
  2569. /* obtain the console data from device */
  2570. conbuf[console_size] = '\0';
  2571. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
  2572. console_size);
  2573. if (rv < 0)
  2574. goto done;
  2575. rv = seq_write(seq, conbuf + console_index,
  2576. console_size - console_index);
  2577. if (rv < 0)
  2578. goto done;
  2579. if (console_index > 0)
  2580. rv = seq_write(seq, conbuf, console_index - 1);
  2581. done:
  2582. vfree(conbuf);
  2583. return rv;
  2584. }
  2585. static int brcmf_sdio_trap_info(struct seq_file *seq, struct brcmf_sdio *bus,
  2586. struct sdpcm_shared *sh)
  2587. {
  2588. int error;
  2589. struct brcmf_trap_info tr;
  2590. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2591. brcmf_dbg(INFO, "no trap in firmware\n");
  2592. return 0;
  2593. }
  2594. error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
  2595. sizeof(struct brcmf_trap_info));
  2596. if (error < 0)
  2597. return error;
  2598. seq_printf(seq,
  2599. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2600. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2601. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2602. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2603. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2604. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2605. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2606. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2607. le32_to_cpu(tr.pc), sh->trap_addr,
  2608. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2609. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2610. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2611. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2612. return 0;
  2613. }
  2614. static int brcmf_sdio_assert_info(struct seq_file *seq, struct brcmf_sdio *bus,
  2615. struct sdpcm_shared *sh)
  2616. {
  2617. int error = 0;
  2618. char file[80] = "?";
  2619. char expr[80] = "<???>";
  2620. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2621. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2622. return 0;
  2623. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2624. brcmf_dbg(INFO, "no assert in dongle\n");
  2625. return 0;
  2626. }
  2627. sdio_claim_host(bus->sdiodev->func[1]);
  2628. if (sh->assert_file_addr != 0) {
  2629. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2630. sh->assert_file_addr, (u8 *)file, 80);
  2631. if (error < 0)
  2632. return error;
  2633. }
  2634. if (sh->assert_exp_addr != 0) {
  2635. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2636. sh->assert_exp_addr, (u8 *)expr, 80);
  2637. if (error < 0)
  2638. return error;
  2639. }
  2640. sdio_release_host(bus->sdiodev->func[1]);
  2641. seq_printf(seq, "dongle assert: %s:%d: assert(%s)\n",
  2642. file, sh->assert_line, expr);
  2643. return 0;
  2644. }
  2645. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2646. {
  2647. int error;
  2648. struct sdpcm_shared sh;
  2649. error = brcmf_sdio_readshared(bus, &sh);
  2650. if (error < 0)
  2651. return error;
  2652. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2653. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2654. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2655. brcmf_err("assertion in dongle\n");
  2656. if (sh.flags & SDPCM_SHARED_TRAP)
  2657. brcmf_err("firmware trap in dongle\n");
  2658. return 0;
  2659. }
  2660. static int brcmf_sdio_died_dump(struct seq_file *seq, struct brcmf_sdio *bus)
  2661. {
  2662. int error = 0;
  2663. struct sdpcm_shared sh;
  2664. error = brcmf_sdio_readshared(bus, &sh);
  2665. if (error < 0)
  2666. goto done;
  2667. error = brcmf_sdio_assert_info(seq, bus, &sh);
  2668. if (error < 0)
  2669. goto done;
  2670. error = brcmf_sdio_trap_info(seq, bus, &sh);
  2671. if (error < 0)
  2672. goto done;
  2673. error = brcmf_sdio_dump_console(seq, bus, &sh);
  2674. done:
  2675. return error;
  2676. }
  2677. static int brcmf_sdio_forensic_read(struct seq_file *seq, void *data)
  2678. {
  2679. struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
  2680. struct brcmf_sdio *bus = bus_if->bus_priv.sdio->bus;
  2681. return brcmf_sdio_died_dump(seq, bus);
  2682. }
  2683. static int brcmf_debugfs_sdio_count_read(struct seq_file *seq, void *data)
  2684. {
  2685. struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
  2686. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2687. struct brcmf_sdio_count *sdcnt = &sdiodev->bus->sdcnt;
  2688. seq_printf(seq,
  2689. "intrcount: %u\nlastintrs: %u\n"
  2690. "pollcnt: %u\nregfails: %u\n"
  2691. "tx_sderrs: %u\nfcqueued: %u\n"
  2692. "rxrtx: %u\nrx_toolong: %u\n"
  2693. "rxc_errors: %u\nrx_hdrfail: %u\n"
  2694. "rx_badhdr: %u\nrx_badseq: %u\n"
  2695. "fc_rcvd: %u\nfc_xoff: %u\n"
  2696. "fc_xon: %u\nrxglomfail: %u\n"
  2697. "rxglomframes: %u\nrxglompkts: %u\n"
  2698. "f2rxhdrs: %u\nf2rxdata: %u\n"
  2699. "f2txdata: %u\nf1regdata: %u\n"
  2700. "tickcnt: %u\ntx_ctlerrs: %lu\n"
  2701. "tx_ctlpkts: %lu\nrx_ctlerrs: %lu\n"
  2702. "rx_ctlpkts: %lu\nrx_readahead: %lu\n",
  2703. sdcnt->intrcount, sdcnt->lastintrs,
  2704. sdcnt->pollcnt, sdcnt->regfails,
  2705. sdcnt->tx_sderrs, sdcnt->fcqueued,
  2706. sdcnt->rxrtx, sdcnt->rx_toolong,
  2707. sdcnt->rxc_errors, sdcnt->rx_hdrfail,
  2708. sdcnt->rx_badhdr, sdcnt->rx_badseq,
  2709. sdcnt->fc_rcvd, sdcnt->fc_xoff,
  2710. sdcnt->fc_xon, sdcnt->rxglomfail,
  2711. sdcnt->rxglomframes, sdcnt->rxglompkts,
  2712. sdcnt->f2rxhdrs, sdcnt->f2rxdata,
  2713. sdcnt->f2txdata, sdcnt->f1regdata,
  2714. sdcnt->tickcnt, sdcnt->tx_ctlerrs,
  2715. sdcnt->tx_ctlpkts, sdcnt->rx_ctlerrs,
  2716. sdcnt->rx_ctlpkts, sdcnt->rx_readahead_cnt);
  2717. return 0;
  2718. }
  2719. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2720. {
  2721. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2722. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2723. if (IS_ERR_OR_NULL(dentry))
  2724. return;
  2725. brcmf_debugfs_add_entry(drvr, "forensics", brcmf_sdio_forensic_read);
  2726. brcmf_debugfs_add_entry(drvr, "counters",
  2727. brcmf_debugfs_sdio_count_read);
  2728. debugfs_create_u32("console_interval", 0644, dentry,
  2729. &bus->console_interval);
  2730. }
  2731. #else
  2732. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2733. {
  2734. return 0;
  2735. }
  2736. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2737. {
  2738. }
  2739. #endif /* DEBUG */
  2740. static int
  2741. brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2742. {
  2743. int timeleft;
  2744. uint rxlen = 0;
  2745. bool pending;
  2746. u8 *buf;
  2747. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2748. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2749. struct brcmf_sdio *bus = sdiodev->bus;
  2750. brcmf_dbg(TRACE, "Enter\n");
  2751. /* Wait until control frame is available */
  2752. timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2753. spin_lock_bh(&bus->rxctl_lock);
  2754. rxlen = bus->rxlen;
  2755. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2756. bus->rxctl = NULL;
  2757. buf = bus->rxctl_orig;
  2758. bus->rxctl_orig = NULL;
  2759. bus->rxlen = 0;
  2760. spin_unlock_bh(&bus->rxctl_lock);
  2761. vfree(buf);
  2762. if (rxlen) {
  2763. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2764. rxlen, msglen);
  2765. } else if (timeleft == 0) {
  2766. brcmf_err("resumed on timeout\n");
  2767. brcmf_sdio_checkdied(bus);
  2768. } else if (pending) {
  2769. brcmf_dbg(CTL, "cancelled\n");
  2770. return -ERESTARTSYS;
  2771. } else {
  2772. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2773. brcmf_sdio_checkdied(bus);
  2774. }
  2775. if (rxlen)
  2776. bus->sdcnt.rx_ctlpkts++;
  2777. else
  2778. bus->sdcnt.rx_ctlerrs++;
  2779. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2780. }
  2781. #ifdef DEBUG
  2782. static bool
  2783. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2784. u8 *ram_data, uint ram_sz)
  2785. {
  2786. char *ram_cmp;
  2787. int err;
  2788. bool ret = true;
  2789. int address;
  2790. int offset;
  2791. int len;
  2792. /* read back and verify */
  2793. brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
  2794. ram_sz);
  2795. ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
  2796. /* do not proceed while no memory but */
  2797. if (!ram_cmp)
  2798. return true;
  2799. address = ram_addr;
  2800. offset = 0;
  2801. while (offset < ram_sz) {
  2802. len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
  2803. ram_sz - offset;
  2804. err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
  2805. if (err) {
  2806. brcmf_err("error %d on reading %d membytes at 0x%08x\n",
  2807. err, len, address);
  2808. ret = false;
  2809. break;
  2810. } else if (memcmp(ram_cmp, &ram_data[offset], len)) {
  2811. brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
  2812. offset, len);
  2813. ret = false;
  2814. break;
  2815. }
  2816. offset += len;
  2817. address += len;
  2818. }
  2819. kfree(ram_cmp);
  2820. return ret;
  2821. }
  2822. #else /* DEBUG */
  2823. static bool
  2824. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2825. u8 *ram_data, uint ram_sz)
  2826. {
  2827. return true;
  2828. }
  2829. #endif /* DEBUG */
  2830. static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
  2831. const struct firmware *fw)
  2832. {
  2833. int err;
  2834. brcmf_dbg(TRACE, "Enter\n");
  2835. err = brcmf_sdiod_ramrw(bus->sdiodev, true, bus->ci->rambase,
  2836. (u8 *)fw->data, fw->size);
  2837. if (err)
  2838. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2839. err, (int)fw->size, bus->ci->rambase);
  2840. else if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
  2841. (u8 *)fw->data, fw->size))
  2842. err = -EIO;
  2843. return err;
  2844. }
  2845. static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
  2846. void *vars, u32 varsz)
  2847. {
  2848. int address;
  2849. int err;
  2850. brcmf_dbg(TRACE, "Enter\n");
  2851. address = bus->ci->ramsize - varsz + bus->ci->rambase;
  2852. err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
  2853. if (err)
  2854. brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
  2855. err, varsz, address);
  2856. else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
  2857. err = -EIO;
  2858. return err;
  2859. }
  2860. static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus,
  2861. const struct firmware *fw,
  2862. void *nvram, u32 nvlen)
  2863. {
  2864. int bcmerror = -EFAULT;
  2865. u32 rstvec;
  2866. sdio_claim_host(bus->sdiodev->func[1]);
  2867. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  2868. /* Keep arm in reset */
  2869. brcmf_chip_enter_download(bus->ci);
  2870. rstvec = get_unaligned_le32(fw->data);
  2871. brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);
  2872. bcmerror = brcmf_sdio_download_code_file(bus, fw);
  2873. release_firmware(fw);
  2874. if (bcmerror) {
  2875. brcmf_err("dongle image file download failed\n");
  2876. brcmf_fw_nvram_free(nvram);
  2877. goto err;
  2878. }
  2879. bcmerror = brcmf_sdio_download_nvram(bus, nvram, nvlen);
  2880. brcmf_fw_nvram_free(nvram);
  2881. if (bcmerror) {
  2882. brcmf_err("dongle nvram file download failed\n");
  2883. goto err;
  2884. }
  2885. /* Take arm out of reset */
  2886. if (!brcmf_chip_exit_download(bus->ci, rstvec)) {
  2887. brcmf_err("error getting out of ARM core reset\n");
  2888. goto err;
  2889. }
  2890. /* Allow HT Clock now that the ARM is running. */
  2891. brcmf_bus_change_state(bus->sdiodev->bus_if, BRCMF_BUS_LOAD);
  2892. bcmerror = 0;
  2893. err:
  2894. brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
  2895. sdio_release_host(bus->sdiodev->func[1]);
  2896. return bcmerror;
  2897. }
  2898. static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
  2899. {
  2900. int err = 0;
  2901. u8 val;
  2902. brcmf_dbg(TRACE, "Enter\n");
  2903. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
  2904. if (err) {
  2905. brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
  2906. return;
  2907. }
  2908. val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
  2909. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
  2910. if (err) {
  2911. brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
  2912. return;
  2913. }
  2914. /* Add CMD14 Support */
  2915. brcmf_sdiod_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
  2916. (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
  2917. SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
  2918. &err);
  2919. if (err) {
  2920. brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
  2921. return;
  2922. }
  2923. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2924. SBSDIO_FORCE_HT, &err);
  2925. if (err) {
  2926. brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
  2927. return;
  2928. }
  2929. /* set flag */
  2930. bus->sr_enabled = true;
  2931. brcmf_dbg(INFO, "SR enabled\n");
  2932. }
  2933. /* enable KSO bit */
  2934. static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
  2935. {
  2936. u8 val;
  2937. int err = 0;
  2938. brcmf_dbg(TRACE, "Enter\n");
  2939. /* KSO bit added in SDIO core rev 12 */
  2940. if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12)
  2941. return 0;
  2942. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
  2943. if (err) {
  2944. brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
  2945. return err;
  2946. }
  2947. if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
  2948. val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
  2949. SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  2950. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2951. val, &err);
  2952. if (err) {
  2953. brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
  2954. return err;
  2955. }
  2956. }
  2957. return 0;
  2958. }
  2959. static int brcmf_sdio_bus_preinit(struct device *dev)
  2960. {
  2961. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2962. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2963. struct brcmf_sdio *bus = sdiodev->bus;
  2964. uint pad_size;
  2965. u32 value;
  2966. int err;
  2967. /* the commands below use the terms tx and rx from
  2968. * a device perspective, ie. bus:txglom affects the
  2969. * bus transfers from device to host.
  2970. */
  2971. if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12) {
  2972. /* for sdio core rev < 12, disable txgloming */
  2973. value = 0;
  2974. err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
  2975. sizeof(u32));
  2976. } else {
  2977. /* otherwise, set txglomalign */
  2978. value = 4;
  2979. if (sdiodev->pdata)
  2980. value = sdiodev->pdata->sd_sgentry_align;
  2981. /* SDIO ADMA requires at least 32 bit alignment */
  2982. value = max_t(u32, value, 4);
  2983. err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
  2984. sizeof(u32));
  2985. }
  2986. if (err < 0)
  2987. goto done;
  2988. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  2989. if (sdiodev->sg_support) {
  2990. bus->txglom = false;
  2991. value = 1;
  2992. pad_size = bus->sdiodev->func[2]->cur_blksize << 1;
  2993. err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
  2994. &value, sizeof(u32));
  2995. if (err < 0) {
  2996. /* bus:rxglom is allowed to fail */
  2997. err = 0;
  2998. } else {
  2999. bus->txglom = true;
  3000. bus->tx_hdrlen += SDPCM_HWEXT_LEN;
  3001. }
  3002. }
  3003. brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);
  3004. done:
  3005. return err;
  3006. }
  3007. void brcmf_sdio_isr(struct brcmf_sdio *bus)
  3008. {
  3009. brcmf_dbg(TRACE, "Enter\n");
  3010. if (!bus) {
  3011. brcmf_err("bus is null pointer, exiting\n");
  3012. return;
  3013. }
  3014. if (!brcmf_bus_ready(bus->sdiodev->bus_if)) {
  3015. brcmf_err("bus is down. we have nothing to do\n");
  3016. return;
  3017. }
  3018. /* Count the interrupt call */
  3019. bus->sdcnt.intrcount++;
  3020. if (in_interrupt())
  3021. atomic_set(&bus->ipend, 1);
  3022. else
  3023. if (brcmf_sdio_intr_rstatus(bus)) {
  3024. brcmf_err("failed backplane access\n");
  3025. }
  3026. /* Disable additional interrupts (is this needed now)? */
  3027. if (!bus->intr)
  3028. brcmf_err("isr w/o interrupt configured!\n");
  3029. atomic_inc(&bus->dpc_tskcnt);
  3030. queue_work(bus->brcmf_wq, &bus->datawork);
  3031. }
  3032. static bool brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
  3033. {
  3034. #ifdef DEBUG
  3035. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  3036. #endif /* DEBUG */
  3037. brcmf_dbg(TIMER, "Enter\n");
  3038. /* Poll period: check device if appropriate. */
  3039. if (!bus->sr_enabled &&
  3040. bus->poll && (++bus->polltick >= bus->pollrate)) {
  3041. u32 intstatus = 0;
  3042. /* Reset poll tick */
  3043. bus->polltick = 0;
  3044. /* Check device if no interrupts */
  3045. if (!bus->intr ||
  3046. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  3047. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  3048. u8 devpend;
  3049. sdio_claim_host(bus->sdiodev->func[1]);
  3050. devpend = brcmf_sdiod_regrb(bus->sdiodev,
  3051. SDIO_CCCR_INTx,
  3052. NULL);
  3053. sdio_release_host(bus->sdiodev->func[1]);
  3054. intstatus =
  3055. devpend & (INTR_STATUS_FUNC1 |
  3056. INTR_STATUS_FUNC2);
  3057. }
  3058. /* If there is something, make like the ISR and
  3059. schedule the DPC */
  3060. if (intstatus) {
  3061. bus->sdcnt.pollcnt++;
  3062. atomic_set(&bus->ipend, 1);
  3063. atomic_inc(&bus->dpc_tskcnt);
  3064. queue_work(bus->brcmf_wq, &bus->datawork);
  3065. }
  3066. }
  3067. /* Update interrupt tracking */
  3068. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  3069. }
  3070. #ifdef DEBUG
  3071. /* Poll for console output periodically */
  3072. if (bus_if && bus_if->state == BRCMF_BUS_DATA &&
  3073. bus->console_interval != 0) {
  3074. bus->console.count += BRCMF_WD_POLL_MS;
  3075. if (bus->console.count >= bus->console_interval) {
  3076. bus->console.count -= bus->console_interval;
  3077. sdio_claim_host(bus->sdiodev->func[1]);
  3078. /* Make sure backplane clock is on */
  3079. brcmf_sdio_bus_sleep(bus, false, false);
  3080. if (brcmf_sdio_readconsole(bus) < 0)
  3081. /* stop on error */
  3082. bus->console_interval = 0;
  3083. sdio_release_host(bus->sdiodev->func[1]);
  3084. }
  3085. }
  3086. #endif /* DEBUG */
  3087. /* On idle timeout clear activity flag and/or turn off clock */
  3088. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3089. if (++bus->idlecount >= bus->idletime) {
  3090. bus->idlecount = 0;
  3091. if (bus->activity) {
  3092. bus->activity = false;
  3093. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  3094. } else {
  3095. brcmf_dbg(SDIO, "idle\n");
  3096. sdio_claim_host(bus->sdiodev->func[1]);
  3097. brcmf_sdio_bus_sleep(bus, true, false);
  3098. sdio_release_host(bus->sdiodev->func[1]);
  3099. }
  3100. }
  3101. }
  3102. return (atomic_read(&bus->ipend) > 0);
  3103. }
  3104. static void brcmf_sdio_dataworker(struct work_struct *work)
  3105. {
  3106. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3107. datawork);
  3108. while (atomic_read(&bus->dpc_tskcnt)) {
  3109. atomic_set(&bus->dpc_tskcnt, 0);
  3110. brcmf_sdio_dpc(bus);
  3111. }
  3112. }
  3113. static void
  3114. brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
  3115. struct brcmf_chip *ci, u32 drivestrength)
  3116. {
  3117. const struct sdiod_drive_str *str_tab = NULL;
  3118. u32 str_mask;
  3119. u32 str_shift;
  3120. u32 base;
  3121. u32 i;
  3122. u32 drivestrength_sel = 0;
  3123. u32 cc_data_temp;
  3124. u32 addr;
  3125. if (!(ci->cc_caps & CC_CAP_PMU))
  3126. return;
  3127. switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
  3128. case SDIOD_DRVSTR_KEY(BRCM_CC_4330_CHIP_ID, 12):
  3129. str_tab = sdiod_drvstr_tab1_1v8;
  3130. str_mask = 0x00003800;
  3131. str_shift = 11;
  3132. break;
  3133. case SDIOD_DRVSTR_KEY(BRCM_CC_4334_CHIP_ID, 17):
  3134. str_tab = sdiod_drvstr_tab6_1v8;
  3135. str_mask = 0x00001800;
  3136. str_shift = 11;
  3137. break;
  3138. case SDIOD_DRVSTR_KEY(BRCM_CC_43143_CHIP_ID, 17):
  3139. /* note: 43143 does not support tristate */
  3140. i = ARRAY_SIZE(sdiod_drvstr_tab2_3v3) - 1;
  3141. if (drivestrength >= sdiod_drvstr_tab2_3v3[i].strength) {
  3142. str_tab = sdiod_drvstr_tab2_3v3;
  3143. str_mask = 0x00000007;
  3144. str_shift = 0;
  3145. } else
  3146. brcmf_err("Invalid SDIO Drive strength for chip %s, strength=%d\n",
  3147. ci->name, drivestrength);
  3148. break;
  3149. case SDIOD_DRVSTR_KEY(BRCM_CC_43362_CHIP_ID, 13):
  3150. str_tab = sdiod_drive_strength_tab5_1v8;
  3151. str_mask = 0x00003800;
  3152. str_shift = 11;
  3153. break;
  3154. default:
  3155. brcmf_err("No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
  3156. ci->name, ci->chiprev, ci->pmurev);
  3157. break;
  3158. }
  3159. if (str_tab != NULL) {
  3160. for (i = 0; str_tab[i].strength != 0; i++) {
  3161. if (drivestrength >= str_tab[i].strength) {
  3162. drivestrength_sel = str_tab[i].sel;
  3163. break;
  3164. }
  3165. }
  3166. base = brcmf_chip_get_chipcommon(ci)->base;
  3167. addr = CORE_CC_REG(base, chipcontrol_addr);
  3168. brcmf_sdiod_regwl(sdiodev, addr, 1, NULL);
  3169. cc_data_temp = brcmf_sdiod_regrl(sdiodev, addr, NULL);
  3170. cc_data_temp &= ~str_mask;
  3171. drivestrength_sel <<= str_shift;
  3172. cc_data_temp |= drivestrength_sel;
  3173. brcmf_sdiod_regwl(sdiodev, addr, cc_data_temp, NULL);
  3174. brcmf_dbg(INFO, "SDIO: %d mA (req=%d mA) drive strength selected, set to 0x%08x\n",
  3175. str_tab[i].strength, drivestrength, cc_data_temp);
  3176. }
  3177. }
  3178. static int brcmf_sdio_buscoreprep(void *ctx)
  3179. {
  3180. struct brcmf_sdio_dev *sdiodev = ctx;
  3181. int err = 0;
  3182. u8 clkval, clkset;
  3183. /* Try forcing SDIO core to do ALPAvail request only */
  3184. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
  3185. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3186. if (err) {
  3187. brcmf_err("error writing for HT off\n");
  3188. return err;
  3189. }
  3190. /* If register supported, wait for ALPAvail and then force ALP */
  3191. /* This may take up to 15 milliseconds */
  3192. clkval = brcmf_sdiod_regrb(sdiodev,
  3193. SBSDIO_FUNC1_CHIPCLKCSR, NULL);
  3194. if ((clkval & ~SBSDIO_AVBITS) != clkset) {
  3195. brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
  3196. clkset, clkval);
  3197. return -EACCES;
  3198. }
  3199. SPINWAIT(((clkval = brcmf_sdiod_regrb(sdiodev,
  3200. SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
  3201. !SBSDIO_ALPAV(clkval)),
  3202. PMU_MAX_TRANSITION_DLY);
  3203. if (!SBSDIO_ALPAV(clkval)) {
  3204. brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
  3205. clkval);
  3206. return -EBUSY;
  3207. }
  3208. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
  3209. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3210. udelay(65);
  3211. /* Also, disable the extra SDIO pull-ups */
  3212. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
  3213. return 0;
  3214. }
  3215. static void brcmf_sdio_buscore_exitdl(void *ctx, struct brcmf_chip *chip,
  3216. u32 rstvec)
  3217. {
  3218. struct brcmf_sdio_dev *sdiodev = ctx;
  3219. struct brcmf_core *core;
  3220. u32 reg_addr;
  3221. /* clear all interrupts */
  3222. core = brcmf_chip_get_core(chip, BCMA_CORE_SDIO_DEV);
  3223. reg_addr = core->base + offsetof(struct sdpcmd_regs, intstatus);
  3224. brcmf_sdiod_regwl(sdiodev, reg_addr, 0xFFFFFFFF, NULL);
  3225. if (rstvec)
  3226. /* Write reset vector to address 0 */
  3227. brcmf_sdiod_ramrw(sdiodev, true, 0, (void *)&rstvec,
  3228. sizeof(rstvec));
  3229. }
  3230. static u32 brcmf_sdio_buscore_read32(void *ctx, u32 addr)
  3231. {
  3232. struct brcmf_sdio_dev *sdiodev = ctx;
  3233. u32 val, rev;
  3234. val = brcmf_sdiod_regrl(sdiodev, addr, NULL);
  3235. if (sdiodev->func[0]->device == BRCM_SDIO_4335_4339_DEVICE_ID &&
  3236. addr == CORE_CC_REG(SI_ENUM_BASE, chipid)) {
  3237. rev = (val & CID_REV_MASK) >> CID_REV_SHIFT;
  3238. if (rev >= 2) {
  3239. val &= ~CID_ID_MASK;
  3240. val |= BRCM_CC_4339_CHIP_ID;
  3241. }
  3242. }
  3243. return val;
  3244. }
  3245. static void brcmf_sdio_buscore_write32(void *ctx, u32 addr, u32 val)
  3246. {
  3247. struct brcmf_sdio_dev *sdiodev = ctx;
  3248. brcmf_sdiod_regwl(sdiodev, addr, val, NULL);
  3249. }
  3250. static const struct brcmf_buscore_ops brcmf_sdio_buscore_ops = {
  3251. .prepare = brcmf_sdio_buscoreprep,
  3252. .exit_dl = brcmf_sdio_buscore_exitdl,
  3253. .read32 = brcmf_sdio_buscore_read32,
  3254. .write32 = brcmf_sdio_buscore_write32,
  3255. };
  3256. static bool
  3257. brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
  3258. {
  3259. u8 clkctl = 0;
  3260. int err = 0;
  3261. int reg_addr;
  3262. u32 reg_val;
  3263. u32 drivestrength;
  3264. sdio_claim_host(bus->sdiodev->func[1]);
  3265. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3266. brcmf_sdiod_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3267. /*
  3268. * Force PLL off until brcmf_chip_attach()
  3269. * programs PLL control regs
  3270. */
  3271. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3272. BRCMF_INIT_CLKCTL1, &err);
  3273. if (!err)
  3274. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  3275. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3276. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3277. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3278. err, BRCMF_INIT_CLKCTL1, clkctl);
  3279. goto fail;
  3280. }
  3281. /* SDIO register access works so moving
  3282. * state from UNKNOWN to DOWN.
  3283. */
  3284. brcmf_bus_change_state(bus->sdiodev->bus_if, BRCMF_BUS_DOWN);
  3285. bus->ci = brcmf_chip_attach(bus->sdiodev, &brcmf_sdio_buscore_ops);
  3286. if (IS_ERR(bus->ci)) {
  3287. brcmf_err("brcmf_chip_attach failed!\n");
  3288. bus->ci = NULL;
  3289. goto fail;
  3290. }
  3291. if (brcmf_sdio_kso_init(bus)) {
  3292. brcmf_err("error enabling KSO\n");
  3293. goto fail;
  3294. }
  3295. if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
  3296. drivestrength = bus->sdiodev->pdata->drive_strength;
  3297. else
  3298. drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
  3299. brcmf_sdio_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
  3300. /* Get info on the SOCRAM cores... */
  3301. bus->ramsize = bus->ci->ramsize;
  3302. if (!(bus->ramsize)) {
  3303. brcmf_err("failed to find SOCRAM memory!\n");
  3304. goto fail;
  3305. }
  3306. /* Set card control so an SDIO card reset does a WLAN backplane reset */
  3307. reg_val = brcmf_sdiod_regrb(bus->sdiodev,
  3308. SDIO_CCCR_BRCM_CARDCTRL, &err);
  3309. if (err)
  3310. goto fail;
  3311. reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
  3312. brcmf_sdiod_regwb(bus->sdiodev,
  3313. SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
  3314. if (err)
  3315. goto fail;
  3316. /* set PMUControl so a backplane reset does PMU state reload */
  3317. reg_addr = CORE_CC_REG(brcmf_chip_get_chipcommon(bus->ci)->base,
  3318. pmucontrol);
  3319. reg_val = brcmf_sdiod_regrl(bus->sdiodev, reg_addr, &err);
  3320. if (err)
  3321. goto fail;
  3322. reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
  3323. brcmf_sdiod_regwl(bus->sdiodev, reg_addr, reg_val, &err);
  3324. if (err)
  3325. goto fail;
  3326. sdio_release_host(bus->sdiodev->func[1]);
  3327. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3328. /* allocate header buffer */
  3329. bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
  3330. if (!bus->hdrbuf)
  3331. return false;
  3332. /* Locate an appropriately-aligned portion of hdrbuf */
  3333. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3334. bus->head_align);
  3335. /* Set the poll and/or interrupt flags */
  3336. bus->intr = true;
  3337. bus->poll = false;
  3338. if (bus->poll)
  3339. bus->pollrate = 1;
  3340. return true;
  3341. fail:
  3342. sdio_release_host(bus->sdiodev->func[1]);
  3343. return false;
  3344. }
  3345. static int
  3346. brcmf_sdio_watchdog_thread(void *data)
  3347. {
  3348. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3349. allow_signal(SIGTERM);
  3350. /* Run until signal received */
  3351. while (1) {
  3352. if (kthread_should_stop())
  3353. break;
  3354. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3355. brcmf_sdio_bus_watchdog(bus);
  3356. /* Count the tick for reference */
  3357. bus->sdcnt.tickcnt++;
  3358. reinit_completion(&bus->watchdog_wait);
  3359. } else
  3360. break;
  3361. }
  3362. return 0;
  3363. }
  3364. static void
  3365. brcmf_sdio_watchdog(unsigned long data)
  3366. {
  3367. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3368. if (bus->watchdog_tsk) {
  3369. complete(&bus->watchdog_wait);
  3370. /* Reschedule the watchdog */
  3371. if (bus->wd_timer_valid)
  3372. mod_timer(&bus->timer,
  3373. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3374. }
  3375. }
  3376. static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3377. .stop = brcmf_sdio_bus_stop,
  3378. .preinit = brcmf_sdio_bus_preinit,
  3379. .txdata = brcmf_sdio_bus_txdata,
  3380. .txctl = brcmf_sdio_bus_txctl,
  3381. .rxctl = brcmf_sdio_bus_rxctl,
  3382. .gettxq = brcmf_sdio_bus_gettxq,
  3383. };
  3384. static void brcmf_sdio_firmware_callback(struct device *dev,
  3385. const struct firmware *code,
  3386. void *nvram, u32 nvram_len)
  3387. {
  3388. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  3389. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  3390. struct brcmf_sdio *bus = sdiodev->bus;
  3391. int err = 0;
  3392. u8 saveclk;
  3393. brcmf_dbg(TRACE, "Enter: dev=%s\n", dev_name(dev));
  3394. /* try to download image and nvram to the dongle */
  3395. if (bus_if->state == BRCMF_BUS_DOWN) {
  3396. bus->alp_only = true;
  3397. err = brcmf_sdio_download_firmware(bus, code, nvram, nvram_len);
  3398. if (err)
  3399. goto fail;
  3400. bus->alp_only = false;
  3401. }
  3402. if (!bus_if->drvr)
  3403. return;
  3404. /* Start the watchdog timer */
  3405. bus->sdcnt.tickcnt = 0;
  3406. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  3407. sdio_claim_host(sdiodev->func[1]);
  3408. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  3409. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3410. if (bus->clkstate != CLK_AVAIL)
  3411. goto release;
  3412. /* Force clocks on backplane to be sure F2 interrupt propagates */
  3413. saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3414. if (!err) {
  3415. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3416. (saveclk | SBSDIO_FORCE_HT), &err);
  3417. }
  3418. if (err) {
  3419. brcmf_err("Failed to force clock for F2: err %d\n", err);
  3420. goto release;
  3421. }
  3422. /* Enable function 2 (frame transfers) */
  3423. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  3424. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  3425. err = sdio_enable_func(sdiodev->func[SDIO_FUNC_2]);
  3426. brcmf_dbg(INFO, "enable F2: err=%d\n", err);
  3427. /* If F2 successfully enabled, set core and enable interrupts */
  3428. if (!err) {
  3429. /* Set up the interrupt mask and enable interrupts */
  3430. bus->hostintmask = HOSTINTMASK;
  3431. w_sdreg32(bus, bus->hostintmask,
  3432. offsetof(struct sdpcmd_regs, hostintmask));
  3433. brcmf_sdiod_regwb(sdiodev, SBSDIO_WATERMARK, 8, &err);
  3434. } else {
  3435. /* Disable F2 again */
  3436. sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
  3437. goto release;
  3438. }
  3439. if (brcmf_chip_sr_capable(bus->ci)) {
  3440. brcmf_sdio_sr_init(bus);
  3441. } else {
  3442. /* Restore previous clock setting */
  3443. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3444. saveclk, &err);
  3445. }
  3446. if (err == 0) {
  3447. err = brcmf_sdiod_intr_register(sdiodev);
  3448. if (err != 0)
  3449. brcmf_err("intr register failed:%d\n", err);
  3450. }
  3451. /* If we didn't come up, turn off backplane clock */
  3452. if (err != 0)
  3453. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3454. sdio_release_host(sdiodev->func[1]);
  3455. err = brcmf_bus_start(dev);
  3456. if (err != 0) {
  3457. brcmf_err("dongle is not responding\n");
  3458. goto fail;
  3459. }
  3460. return;
  3461. release:
  3462. sdio_release_host(sdiodev->func[1]);
  3463. fail:
  3464. brcmf_dbg(TRACE, "failed: dev=%s, err=%d\n", dev_name(dev), err);
  3465. device_release_driver(dev);
  3466. }
  3467. struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
  3468. {
  3469. int ret;
  3470. struct brcmf_sdio *bus;
  3471. brcmf_dbg(TRACE, "Enter\n");
  3472. /* Allocate private bus interface state */
  3473. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3474. if (!bus)
  3475. goto fail;
  3476. bus->sdiodev = sdiodev;
  3477. sdiodev->bus = bus;
  3478. skb_queue_head_init(&bus->glom);
  3479. bus->txbound = BRCMF_TXBOUND;
  3480. bus->rxbound = BRCMF_RXBOUND;
  3481. bus->txminmax = BRCMF_TXMINMAX;
  3482. bus->tx_seq = SDPCM_SEQ_WRAP - 1;
  3483. /* platform specific configuration:
  3484. * alignments must be at least 4 bytes for ADMA
  3485. */
  3486. bus->head_align = ALIGNMENT;
  3487. bus->sgentry_align = ALIGNMENT;
  3488. if (sdiodev->pdata) {
  3489. if (sdiodev->pdata->sd_head_align > ALIGNMENT)
  3490. bus->head_align = sdiodev->pdata->sd_head_align;
  3491. if (sdiodev->pdata->sd_sgentry_align > ALIGNMENT)
  3492. bus->sgentry_align = sdiodev->pdata->sd_sgentry_align;
  3493. }
  3494. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3495. bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
  3496. if (bus->brcmf_wq == NULL) {
  3497. brcmf_err("insufficient memory to create txworkqueue\n");
  3498. goto fail;
  3499. }
  3500. /* attempt to attach to the dongle */
  3501. if (!(brcmf_sdio_probe_attach(bus))) {
  3502. brcmf_err("brcmf_sdio_probe_attach failed\n");
  3503. goto fail;
  3504. }
  3505. spin_lock_init(&bus->rxctl_lock);
  3506. spin_lock_init(&bus->txq_lock);
  3507. sema_init(&bus->tx_seq_lock, 1);
  3508. init_waitqueue_head(&bus->ctrl_wait);
  3509. init_waitqueue_head(&bus->dcmd_resp_wait);
  3510. /* Set up the watchdog timer */
  3511. init_timer(&bus->timer);
  3512. bus->timer.data = (unsigned long)bus;
  3513. bus->timer.function = brcmf_sdio_watchdog;
  3514. /* Initialize watchdog thread */
  3515. init_completion(&bus->watchdog_wait);
  3516. bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
  3517. bus, "brcmf_watchdog");
  3518. if (IS_ERR(bus->watchdog_tsk)) {
  3519. pr_warn("brcmf_watchdog thread failed to start\n");
  3520. bus->watchdog_tsk = NULL;
  3521. }
  3522. /* Initialize DPC thread */
  3523. atomic_set(&bus->dpc_tskcnt, 0);
  3524. /* Assign bus interface call back */
  3525. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3526. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3527. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3528. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3529. /* default sdio bus header length for tx packet */
  3530. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3531. /* Attach to the common layer, reserve hdr space */
  3532. ret = brcmf_attach(bus->sdiodev->dev);
  3533. if (ret != 0) {
  3534. brcmf_err("brcmf_attach failed\n");
  3535. goto fail;
  3536. }
  3537. /* Query the F2 block size, set roundup accordingly */
  3538. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3539. bus->roundup = min(max_roundup, bus->blocksize);
  3540. /* Allocate buffers */
  3541. if (bus->sdiodev->bus_if->maxctl) {
  3542. bus->sdiodev->bus_if->maxctl += bus->roundup;
  3543. bus->rxblen =
  3544. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3545. ALIGNMENT) + bus->head_align;
  3546. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3547. if (!(bus->rxbuf)) {
  3548. brcmf_err("rxbuf allocation failed\n");
  3549. goto fail;
  3550. }
  3551. }
  3552. sdio_claim_host(bus->sdiodev->func[1]);
  3553. /* Disable F2 to clear any intermediate frame state on the dongle */
  3554. sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3555. bus->rxflow = false;
  3556. /* Done with backplane-dependent accesses, can drop clock... */
  3557. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3558. sdio_release_host(bus->sdiodev->func[1]);
  3559. /* ...and initialize clock/power states */
  3560. bus->clkstate = CLK_SDONLY;
  3561. bus->idletime = BRCMF_IDLE_INTERVAL;
  3562. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3563. /* SR state */
  3564. bus->sleeping = false;
  3565. bus->sr_enabled = false;
  3566. brcmf_sdio_debugfs_create(bus);
  3567. brcmf_dbg(INFO, "completed!!\n");
  3568. ret = brcmf_sdio_get_fwnames(bus->ci, sdiodev);
  3569. if (ret)
  3570. goto fail;
  3571. ret = brcmf_fw_get_firmwares(sdiodev->dev, BRCMF_FW_REQUEST_NVRAM,
  3572. sdiodev->fw_name, sdiodev->nvram_name,
  3573. brcmf_sdio_firmware_callback);
  3574. if (ret != 0) {
  3575. brcmf_err("async firmware request failed: %d\n", ret);
  3576. goto fail;
  3577. }
  3578. return bus;
  3579. fail:
  3580. brcmf_sdio_remove(bus);
  3581. return NULL;
  3582. }
  3583. /* Detach and free everything */
  3584. void brcmf_sdio_remove(struct brcmf_sdio *bus)
  3585. {
  3586. brcmf_dbg(TRACE, "Enter\n");
  3587. if (bus) {
  3588. /* De-register interrupt handler */
  3589. brcmf_sdiod_intr_unregister(bus->sdiodev);
  3590. brcmf_detach(bus->sdiodev->dev);
  3591. cancel_work_sync(&bus->datawork);
  3592. if (bus->brcmf_wq)
  3593. destroy_workqueue(bus->brcmf_wq);
  3594. if (bus->ci) {
  3595. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  3596. sdio_claim_host(bus->sdiodev->func[1]);
  3597. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3598. /* Leave the device in state where it is
  3599. * 'quiet'. This is done by putting it in
  3600. * download_state which essentially resets
  3601. * all necessary cores.
  3602. */
  3603. msleep(20);
  3604. brcmf_chip_enter_download(bus->ci);
  3605. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3606. sdio_release_host(bus->sdiodev->func[1]);
  3607. }
  3608. brcmf_chip_detach(bus->ci);
  3609. }
  3610. kfree(bus->rxbuf);
  3611. kfree(bus->hdrbuf);
  3612. kfree(bus);
  3613. }
  3614. brcmf_dbg(TRACE, "Disconnected\n");
  3615. }
  3616. void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3617. {
  3618. /* Totally stop the timer */
  3619. if (!wdtick && bus->wd_timer_valid) {
  3620. del_timer_sync(&bus->timer);
  3621. bus->wd_timer_valid = false;
  3622. bus->save_ms = wdtick;
  3623. return;
  3624. }
  3625. /* don't start the wd until fw is loaded */
  3626. if (bus->sdiodev->bus_if->state != BRCMF_BUS_DATA)
  3627. return;
  3628. if (wdtick) {
  3629. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3630. if (bus->wd_timer_valid)
  3631. /* Stop timer and restart at new value */
  3632. del_timer_sync(&bus->timer);
  3633. /* Create timer again when watchdog period is
  3634. dynamically changed or in the first instance
  3635. */
  3636. bus->timer.expires =
  3637. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3638. add_timer(&bus->timer);
  3639. } else {
  3640. /* Re arm the timer, at last watchdog period */
  3641. mod_timer(&bus->timer,
  3642. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3643. }
  3644. bus->wd_timer_valid = true;
  3645. bus->save_ms = wdtick;
  3646. }
  3647. }