main.c 152 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005-2009 Michael Buesch <m@bues.ch>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  9. SDIO support
  10. Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
  11. Some parts of the code in this file are derived from the ipw2200
  12. driver Copyright(c) 2003 - 2004 Intel Corporation.
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; see the file COPYING. If not, write to
  23. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  24. Boston, MA 02110-1301, USA.
  25. */
  26. #include <linux/delay.h>
  27. #include <linux/init.h>
  28. #include <linux/module.h>
  29. #include <linux/if_arp.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/firmware.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/io.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/slab.h>
  37. #include <asm/unaligned.h>
  38. #include "b43.h"
  39. #include "main.h"
  40. #include "debugfs.h"
  41. #include "phy_common.h"
  42. #include "phy_g.h"
  43. #include "phy_n.h"
  44. #include "dma.h"
  45. #include "pio.h"
  46. #include "sysfs.h"
  47. #include "xmit.h"
  48. #include "lo.h"
  49. #include "pcmcia.h"
  50. #include "sdio.h"
  51. #include <linux/mmc/sdio_func.h>
  52. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  53. MODULE_AUTHOR("Martin Langer");
  54. MODULE_AUTHOR("Stefano Brivio");
  55. MODULE_AUTHOR("Michael Buesch");
  56. MODULE_AUTHOR("Gábor Stefanik");
  57. MODULE_AUTHOR("Rafał Miłecki");
  58. MODULE_LICENSE("GPL");
  59. MODULE_FIRMWARE("b43/ucode11.fw");
  60. MODULE_FIRMWARE("b43/ucode13.fw");
  61. MODULE_FIRMWARE("b43/ucode14.fw");
  62. MODULE_FIRMWARE("b43/ucode15.fw");
  63. MODULE_FIRMWARE("b43/ucode16_mimo.fw");
  64. MODULE_FIRMWARE("b43/ucode5.fw");
  65. MODULE_FIRMWARE("b43/ucode9.fw");
  66. static int modparam_bad_frames_preempt;
  67. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  68. MODULE_PARM_DESC(bad_frames_preempt,
  69. "enable(1) / disable(0) Bad Frames Preemption");
  70. static char modparam_fwpostfix[16];
  71. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  72. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  73. static int modparam_hwpctl;
  74. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  75. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  76. static int modparam_nohwcrypt;
  77. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  78. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  79. static int modparam_hwtkip;
  80. module_param_named(hwtkip, modparam_hwtkip, int, 0444);
  81. MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
  82. static int modparam_qos = 1;
  83. module_param_named(qos, modparam_qos, int, 0444);
  84. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  85. static int modparam_btcoex = 1;
  86. module_param_named(btcoex, modparam_btcoex, int, 0444);
  87. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
  88. int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
  89. module_param_named(verbose, b43_modparam_verbose, int, 0644);
  90. MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
  91. static int b43_modparam_pio = 0;
  92. module_param_named(pio, b43_modparam_pio, int, 0644);
  93. MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
  94. static int modparam_allhwsupport = !IS_ENABLED(CONFIG_BRCMSMAC);
  95. module_param_named(allhwsupport, modparam_allhwsupport, int, 0444);
  96. MODULE_PARM_DESC(allhwsupport, "Enable support for all hardware (even it if overlaps with the brcmsmac driver)");
  97. #ifdef CONFIG_B43_BCMA
  98. static const struct bcma_device_id b43_bcma_tbl[] = {
  99. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
  100. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
  101. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
  102. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1C, BCMA_ANY_CLASS),
  103. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
  104. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1E, BCMA_ANY_CLASS),
  105. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x28, BCMA_ANY_CLASS),
  106. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x2A, BCMA_ANY_CLASS),
  107. BCMA_CORETABLE_END
  108. };
  109. MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
  110. #endif
  111. #ifdef CONFIG_B43_SSB
  112. static const struct ssb_device_id b43_ssb_tbl[] = {
  113. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  114. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  115. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  116. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  117. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  118. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  119. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
  120. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  121. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
  122. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
  123. SSB_DEVTABLE_END
  124. };
  125. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  126. #endif
  127. /* Channel and ratetables are shared for all devices.
  128. * They can't be const, because ieee80211 puts some precalculated
  129. * data in there. This data is the same for all devices, so we don't
  130. * get concurrency issues */
  131. #define RATETAB_ENT(_rateid, _flags) \
  132. { \
  133. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  134. .hw_value = (_rateid), \
  135. .flags = (_flags), \
  136. }
  137. /*
  138. * NOTE: When changing this, sync with xmit.c's
  139. * b43_plcp_get_bitrate_idx_* functions!
  140. */
  141. static struct ieee80211_rate __b43_ratetable[] = {
  142. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  143. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  144. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  145. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  146. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  147. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  148. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  149. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  150. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  151. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  152. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  153. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  154. };
  155. #define b43_a_ratetable (__b43_ratetable + 4)
  156. #define b43_a_ratetable_size 8
  157. #define b43_b_ratetable (__b43_ratetable + 0)
  158. #define b43_b_ratetable_size 4
  159. #define b43_g_ratetable (__b43_ratetable + 0)
  160. #define b43_g_ratetable_size 12
  161. #define CHAN2G(_channel, _freq, _flags) { \
  162. .band = IEEE80211_BAND_2GHZ, \
  163. .center_freq = (_freq), \
  164. .hw_value = (_channel), \
  165. .flags = (_flags), \
  166. .max_antenna_gain = 0, \
  167. .max_power = 30, \
  168. }
  169. static struct ieee80211_channel b43_2ghz_chantable[] = {
  170. CHAN2G(1, 2412, 0),
  171. CHAN2G(2, 2417, 0),
  172. CHAN2G(3, 2422, 0),
  173. CHAN2G(4, 2427, 0),
  174. CHAN2G(5, 2432, 0),
  175. CHAN2G(6, 2437, 0),
  176. CHAN2G(7, 2442, 0),
  177. CHAN2G(8, 2447, 0),
  178. CHAN2G(9, 2452, 0),
  179. CHAN2G(10, 2457, 0),
  180. CHAN2G(11, 2462, 0),
  181. CHAN2G(12, 2467, 0),
  182. CHAN2G(13, 2472, 0),
  183. CHAN2G(14, 2484, 0),
  184. };
  185. /* No support for the last 3 channels (12, 13, 14) */
  186. #define b43_2ghz_chantable_limited_size 11
  187. #undef CHAN2G
  188. #define CHAN4G(_channel, _flags) { \
  189. .band = IEEE80211_BAND_5GHZ, \
  190. .center_freq = 4000 + (5 * (_channel)), \
  191. .hw_value = (_channel), \
  192. .flags = (_flags), \
  193. .max_antenna_gain = 0, \
  194. .max_power = 30, \
  195. }
  196. #define CHAN5G(_channel, _flags) { \
  197. .band = IEEE80211_BAND_5GHZ, \
  198. .center_freq = 5000 + (5 * (_channel)), \
  199. .hw_value = (_channel), \
  200. .flags = (_flags), \
  201. .max_antenna_gain = 0, \
  202. .max_power = 30, \
  203. }
  204. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  205. CHAN4G(184, 0), CHAN4G(186, 0),
  206. CHAN4G(188, 0), CHAN4G(190, 0),
  207. CHAN4G(192, 0), CHAN4G(194, 0),
  208. CHAN4G(196, 0), CHAN4G(198, 0),
  209. CHAN4G(200, 0), CHAN4G(202, 0),
  210. CHAN4G(204, 0), CHAN4G(206, 0),
  211. CHAN4G(208, 0), CHAN4G(210, 0),
  212. CHAN4G(212, 0), CHAN4G(214, 0),
  213. CHAN4G(216, 0), CHAN4G(218, 0),
  214. CHAN4G(220, 0), CHAN4G(222, 0),
  215. CHAN4G(224, 0), CHAN4G(226, 0),
  216. CHAN4G(228, 0),
  217. CHAN5G(32, 0), CHAN5G(34, 0),
  218. CHAN5G(36, 0), CHAN5G(38, 0),
  219. CHAN5G(40, 0), CHAN5G(42, 0),
  220. CHAN5G(44, 0), CHAN5G(46, 0),
  221. CHAN5G(48, 0), CHAN5G(50, 0),
  222. CHAN5G(52, 0), CHAN5G(54, 0),
  223. CHAN5G(56, 0), CHAN5G(58, 0),
  224. CHAN5G(60, 0), CHAN5G(62, 0),
  225. CHAN5G(64, 0), CHAN5G(66, 0),
  226. CHAN5G(68, 0), CHAN5G(70, 0),
  227. CHAN5G(72, 0), CHAN5G(74, 0),
  228. CHAN5G(76, 0), CHAN5G(78, 0),
  229. CHAN5G(80, 0), CHAN5G(82, 0),
  230. CHAN5G(84, 0), CHAN5G(86, 0),
  231. CHAN5G(88, 0), CHAN5G(90, 0),
  232. CHAN5G(92, 0), CHAN5G(94, 0),
  233. CHAN5G(96, 0), CHAN5G(98, 0),
  234. CHAN5G(100, 0), CHAN5G(102, 0),
  235. CHAN5G(104, 0), CHAN5G(106, 0),
  236. CHAN5G(108, 0), CHAN5G(110, 0),
  237. CHAN5G(112, 0), CHAN5G(114, 0),
  238. CHAN5G(116, 0), CHAN5G(118, 0),
  239. CHAN5G(120, 0), CHAN5G(122, 0),
  240. CHAN5G(124, 0), CHAN5G(126, 0),
  241. CHAN5G(128, 0), CHAN5G(130, 0),
  242. CHAN5G(132, 0), CHAN5G(134, 0),
  243. CHAN5G(136, 0), CHAN5G(138, 0),
  244. CHAN5G(140, 0), CHAN5G(142, 0),
  245. CHAN5G(144, 0), CHAN5G(145, 0),
  246. CHAN5G(146, 0), CHAN5G(147, 0),
  247. CHAN5G(148, 0), CHAN5G(149, 0),
  248. CHAN5G(150, 0), CHAN5G(151, 0),
  249. CHAN5G(152, 0), CHAN5G(153, 0),
  250. CHAN5G(154, 0), CHAN5G(155, 0),
  251. CHAN5G(156, 0), CHAN5G(157, 0),
  252. CHAN5G(158, 0), CHAN5G(159, 0),
  253. CHAN5G(160, 0), CHAN5G(161, 0),
  254. CHAN5G(162, 0), CHAN5G(163, 0),
  255. CHAN5G(164, 0), CHAN5G(165, 0),
  256. CHAN5G(166, 0), CHAN5G(168, 0),
  257. CHAN5G(170, 0), CHAN5G(172, 0),
  258. CHAN5G(174, 0), CHAN5G(176, 0),
  259. CHAN5G(178, 0), CHAN5G(180, 0),
  260. CHAN5G(182, 0),
  261. };
  262. static struct ieee80211_channel b43_5ghz_nphy_chantable_limited[] = {
  263. CHAN5G(36, 0), CHAN5G(40, 0),
  264. CHAN5G(44, 0), CHAN5G(48, 0),
  265. CHAN5G(149, 0), CHAN5G(153, 0),
  266. CHAN5G(157, 0), CHAN5G(161, 0),
  267. CHAN5G(165, 0),
  268. };
  269. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  270. CHAN5G(34, 0), CHAN5G(36, 0),
  271. CHAN5G(38, 0), CHAN5G(40, 0),
  272. CHAN5G(42, 0), CHAN5G(44, 0),
  273. CHAN5G(46, 0), CHAN5G(48, 0),
  274. CHAN5G(52, 0), CHAN5G(56, 0),
  275. CHAN5G(60, 0), CHAN5G(64, 0),
  276. CHAN5G(100, 0), CHAN5G(104, 0),
  277. CHAN5G(108, 0), CHAN5G(112, 0),
  278. CHAN5G(116, 0), CHAN5G(120, 0),
  279. CHAN5G(124, 0), CHAN5G(128, 0),
  280. CHAN5G(132, 0), CHAN5G(136, 0),
  281. CHAN5G(140, 0), CHAN5G(149, 0),
  282. CHAN5G(153, 0), CHAN5G(157, 0),
  283. CHAN5G(161, 0), CHAN5G(165, 0),
  284. CHAN5G(184, 0), CHAN5G(188, 0),
  285. CHAN5G(192, 0), CHAN5G(196, 0),
  286. CHAN5G(200, 0), CHAN5G(204, 0),
  287. CHAN5G(208, 0), CHAN5G(212, 0),
  288. CHAN5G(216, 0),
  289. };
  290. #undef CHAN4G
  291. #undef CHAN5G
  292. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  293. .band = IEEE80211_BAND_5GHZ,
  294. .channels = b43_5ghz_nphy_chantable,
  295. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  296. .bitrates = b43_a_ratetable,
  297. .n_bitrates = b43_a_ratetable_size,
  298. };
  299. static struct ieee80211_supported_band b43_band_5GHz_nphy_limited = {
  300. .band = IEEE80211_BAND_5GHZ,
  301. .channels = b43_5ghz_nphy_chantable_limited,
  302. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable_limited),
  303. .bitrates = b43_a_ratetable,
  304. .n_bitrates = b43_a_ratetable_size,
  305. };
  306. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  307. .band = IEEE80211_BAND_5GHZ,
  308. .channels = b43_5ghz_aphy_chantable,
  309. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  310. .bitrates = b43_a_ratetable,
  311. .n_bitrates = b43_a_ratetable_size,
  312. };
  313. static struct ieee80211_supported_band b43_band_2GHz = {
  314. .band = IEEE80211_BAND_2GHZ,
  315. .channels = b43_2ghz_chantable,
  316. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  317. .bitrates = b43_g_ratetable,
  318. .n_bitrates = b43_g_ratetable_size,
  319. };
  320. static struct ieee80211_supported_band b43_band_2ghz_limited = {
  321. .band = IEEE80211_BAND_2GHZ,
  322. .channels = b43_2ghz_chantable,
  323. .n_channels = b43_2ghz_chantable_limited_size,
  324. .bitrates = b43_g_ratetable,
  325. .n_bitrates = b43_g_ratetable_size,
  326. };
  327. static void b43_wireless_core_exit(struct b43_wldev *dev);
  328. static int b43_wireless_core_init(struct b43_wldev *dev);
  329. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
  330. static int b43_wireless_core_start(struct b43_wldev *dev);
  331. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  332. struct ieee80211_vif *vif,
  333. struct ieee80211_bss_conf *conf,
  334. u32 changed);
  335. static int b43_ratelimit(struct b43_wl *wl)
  336. {
  337. if (!wl || !wl->current_dev)
  338. return 1;
  339. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  340. return 1;
  341. /* We are up and running.
  342. * Ratelimit the messages to avoid DoS over the net. */
  343. return net_ratelimit();
  344. }
  345. void b43info(struct b43_wl *wl, const char *fmt, ...)
  346. {
  347. struct va_format vaf;
  348. va_list args;
  349. if (b43_modparam_verbose < B43_VERBOSITY_INFO)
  350. return;
  351. if (!b43_ratelimit(wl))
  352. return;
  353. va_start(args, fmt);
  354. vaf.fmt = fmt;
  355. vaf.va = &args;
  356. printk(KERN_INFO "b43-%s: %pV",
  357. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  358. va_end(args);
  359. }
  360. void b43err(struct b43_wl *wl, const char *fmt, ...)
  361. {
  362. struct va_format vaf;
  363. va_list args;
  364. if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
  365. return;
  366. if (!b43_ratelimit(wl))
  367. return;
  368. va_start(args, fmt);
  369. vaf.fmt = fmt;
  370. vaf.va = &args;
  371. printk(KERN_ERR "b43-%s ERROR: %pV",
  372. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  373. va_end(args);
  374. }
  375. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  376. {
  377. struct va_format vaf;
  378. va_list args;
  379. if (b43_modparam_verbose < B43_VERBOSITY_WARN)
  380. return;
  381. if (!b43_ratelimit(wl))
  382. return;
  383. va_start(args, fmt);
  384. vaf.fmt = fmt;
  385. vaf.va = &args;
  386. printk(KERN_WARNING "b43-%s warning: %pV",
  387. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  388. va_end(args);
  389. }
  390. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  391. {
  392. struct va_format vaf;
  393. va_list args;
  394. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  395. return;
  396. va_start(args, fmt);
  397. vaf.fmt = fmt;
  398. vaf.va = &args;
  399. printk(KERN_DEBUG "b43-%s debug: %pV",
  400. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  401. va_end(args);
  402. }
  403. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  404. {
  405. u32 macctl;
  406. B43_WARN_ON(offset % 4 != 0);
  407. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  408. if (macctl & B43_MACCTL_BE)
  409. val = swab32(val);
  410. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  411. mmiowb();
  412. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  413. }
  414. static inline void b43_shm_control_word(struct b43_wldev *dev,
  415. u16 routing, u16 offset)
  416. {
  417. u32 control;
  418. /* "offset" is the WORD offset. */
  419. control = routing;
  420. control <<= 16;
  421. control |= offset;
  422. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  423. }
  424. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  425. {
  426. u32 ret;
  427. if (routing == B43_SHM_SHARED) {
  428. B43_WARN_ON(offset & 0x0001);
  429. if (offset & 0x0003) {
  430. /* Unaligned access */
  431. b43_shm_control_word(dev, routing, offset >> 2);
  432. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  433. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  434. ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
  435. goto out;
  436. }
  437. offset >>= 2;
  438. }
  439. b43_shm_control_word(dev, routing, offset);
  440. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  441. out:
  442. return ret;
  443. }
  444. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  445. {
  446. u16 ret;
  447. if (routing == B43_SHM_SHARED) {
  448. B43_WARN_ON(offset & 0x0001);
  449. if (offset & 0x0003) {
  450. /* Unaligned access */
  451. b43_shm_control_word(dev, routing, offset >> 2);
  452. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  453. goto out;
  454. }
  455. offset >>= 2;
  456. }
  457. b43_shm_control_word(dev, routing, offset);
  458. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  459. out:
  460. return ret;
  461. }
  462. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  463. {
  464. if (routing == B43_SHM_SHARED) {
  465. B43_WARN_ON(offset & 0x0001);
  466. if (offset & 0x0003) {
  467. /* Unaligned access */
  468. b43_shm_control_word(dev, routing, offset >> 2);
  469. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  470. value & 0xFFFF);
  471. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  472. b43_write16(dev, B43_MMIO_SHM_DATA,
  473. (value >> 16) & 0xFFFF);
  474. return;
  475. }
  476. offset >>= 2;
  477. }
  478. b43_shm_control_word(dev, routing, offset);
  479. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  480. }
  481. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  482. {
  483. if (routing == B43_SHM_SHARED) {
  484. B43_WARN_ON(offset & 0x0001);
  485. if (offset & 0x0003) {
  486. /* Unaligned access */
  487. b43_shm_control_word(dev, routing, offset >> 2);
  488. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  489. return;
  490. }
  491. offset >>= 2;
  492. }
  493. b43_shm_control_word(dev, routing, offset);
  494. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  495. }
  496. /* Read HostFlags */
  497. u64 b43_hf_read(struct b43_wldev *dev)
  498. {
  499. u64 ret;
  500. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3);
  501. ret <<= 16;
  502. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2);
  503. ret <<= 16;
  504. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1);
  505. return ret;
  506. }
  507. /* Write HostFlags */
  508. void b43_hf_write(struct b43_wldev *dev, u64 value)
  509. {
  510. u16 lo, mi, hi;
  511. lo = (value & 0x00000000FFFFULL);
  512. mi = (value & 0x0000FFFF0000ULL) >> 16;
  513. hi = (value & 0xFFFF00000000ULL) >> 32;
  514. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1, lo);
  515. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2, mi);
  516. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3, hi);
  517. }
  518. /* Read the firmware capabilities bitmask (Opensource firmware only) */
  519. static u16 b43_fwcapa_read(struct b43_wldev *dev)
  520. {
  521. B43_WARN_ON(!dev->fw.opensource);
  522. return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
  523. }
  524. void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
  525. {
  526. u32 low, high;
  527. B43_WARN_ON(dev->dev->core_rev < 3);
  528. /* The hardware guarantees us an atomic read, if we
  529. * read the low register first. */
  530. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  531. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  532. *tsf = high;
  533. *tsf <<= 32;
  534. *tsf |= low;
  535. }
  536. static void b43_time_lock(struct b43_wldev *dev)
  537. {
  538. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_TBTTHOLD);
  539. /* Commit the write */
  540. b43_read32(dev, B43_MMIO_MACCTL);
  541. }
  542. static void b43_time_unlock(struct b43_wldev *dev)
  543. {
  544. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_TBTTHOLD, 0);
  545. /* Commit the write */
  546. b43_read32(dev, B43_MMIO_MACCTL);
  547. }
  548. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  549. {
  550. u32 low, high;
  551. B43_WARN_ON(dev->dev->core_rev < 3);
  552. low = tsf;
  553. high = (tsf >> 32);
  554. /* The hardware guarantees us an atomic write, if we
  555. * write the low register first. */
  556. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
  557. mmiowb();
  558. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
  559. mmiowb();
  560. }
  561. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  562. {
  563. b43_time_lock(dev);
  564. b43_tsf_write_locked(dev, tsf);
  565. b43_time_unlock(dev);
  566. }
  567. static
  568. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
  569. {
  570. static const u8 zero_addr[ETH_ALEN] = { 0 };
  571. u16 data;
  572. if (!mac)
  573. mac = zero_addr;
  574. offset |= 0x0020;
  575. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  576. data = mac[0];
  577. data |= mac[1] << 8;
  578. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  579. data = mac[2];
  580. data |= mac[3] << 8;
  581. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  582. data = mac[4];
  583. data |= mac[5] << 8;
  584. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  585. }
  586. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  587. {
  588. const u8 *mac;
  589. const u8 *bssid;
  590. u8 mac_bssid[ETH_ALEN * 2];
  591. int i;
  592. u32 tmp;
  593. bssid = dev->wl->bssid;
  594. mac = dev->wl->mac_addr;
  595. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  596. memcpy(mac_bssid, mac, ETH_ALEN);
  597. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  598. /* Write our MAC address and BSSID to template ram */
  599. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  600. tmp = (u32) (mac_bssid[i + 0]);
  601. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  602. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  603. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  604. b43_ram_write(dev, 0x20 + i, tmp);
  605. }
  606. }
  607. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  608. {
  609. b43_write_mac_bssid_templates(dev);
  610. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  611. }
  612. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  613. {
  614. /* slot_time is in usec. */
  615. /* This test used to exit for all but a G PHY. */
  616. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  617. return;
  618. b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
  619. /* Shared memory location 0x0010 is the slot time and should be
  620. * set to slot_time; however, this register is initially 0 and changing
  621. * the value adversely affects the transmit rate for BCM4311
  622. * devices. Until this behavior is unterstood, delete this step
  623. *
  624. * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  625. */
  626. }
  627. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  628. {
  629. b43_set_slot_time(dev, 9);
  630. }
  631. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  632. {
  633. b43_set_slot_time(dev, 20);
  634. }
  635. /* DummyTransmission function, as documented on
  636. * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
  637. */
  638. void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
  639. {
  640. struct b43_phy *phy = &dev->phy;
  641. unsigned int i, max_loop;
  642. u16 value;
  643. u32 buffer[5] = {
  644. 0x00000000,
  645. 0x00D40000,
  646. 0x00000000,
  647. 0x01000000,
  648. 0x00000000,
  649. };
  650. if (ofdm) {
  651. max_loop = 0x1E;
  652. buffer[0] = 0x000201CC;
  653. } else {
  654. max_loop = 0xFA;
  655. buffer[0] = 0x000B846E;
  656. }
  657. for (i = 0; i < 5; i++)
  658. b43_ram_write(dev, i * 4, buffer[i]);
  659. b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
  660. if (dev->dev->core_rev < 11)
  661. b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
  662. else
  663. b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
  664. value = (ofdm ? 0x41 : 0x40);
  665. b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
  666. if (phy->type == B43_PHYTYPE_N || phy->type == B43_PHYTYPE_LP ||
  667. phy->type == B43_PHYTYPE_LCN)
  668. b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
  669. b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
  670. b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
  671. b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
  672. b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
  673. b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
  674. b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
  675. if (!pa_on && phy->type == B43_PHYTYPE_N)
  676. ; /*b43_nphy_pa_override(dev, false) */
  677. switch (phy->type) {
  678. case B43_PHYTYPE_N:
  679. case B43_PHYTYPE_LCN:
  680. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
  681. break;
  682. case B43_PHYTYPE_LP:
  683. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
  684. break;
  685. default:
  686. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
  687. }
  688. b43_read16(dev, B43_MMIO_TXE0_AUX);
  689. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  690. b43_radio_write16(dev, 0x0051, 0x0017);
  691. for (i = 0x00; i < max_loop; i++) {
  692. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  693. if (value & 0x0080)
  694. break;
  695. udelay(10);
  696. }
  697. for (i = 0x00; i < 0x0A; i++) {
  698. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  699. if (value & 0x0400)
  700. break;
  701. udelay(10);
  702. }
  703. for (i = 0x00; i < 0x19; i++) {
  704. value = b43_read16(dev, B43_MMIO_IFSSTAT);
  705. if (!(value & 0x0100))
  706. break;
  707. udelay(10);
  708. }
  709. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  710. b43_radio_write16(dev, 0x0051, 0x0037);
  711. }
  712. static void key_write(struct b43_wldev *dev,
  713. u8 index, u8 algorithm, const u8 *key)
  714. {
  715. unsigned int i;
  716. u32 offset;
  717. u16 value;
  718. u16 kidx;
  719. /* Key index/algo block */
  720. kidx = b43_kidx_to_fw(dev, index);
  721. value = ((kidx << 4) | algorithm);
  722. b43_shm_write16(dev, B43_SHM_SHARED,
  723. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  724. /* Write the key to the Key Table Pointer offset */
  725. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  726. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  727. value = key[i];
  728. value |= (u16) (key[i + 1]) << 8;
  729. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  730. }
  731. }
  732. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
  733. {
  734. u32 addrtmp[2] = { 0, 0, };
  735. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  736. if (b43_new_kidx_api(dev))
  737. pairwise_keys_start = B43_NR_GROUP_KEYS;
  738. B43_WARN_ON(index < pairwise_keys_start);
  739. /* We have four default TX keys and possibly four default RX keys.
  740. * Physical mac 0 is mapped to physical key 4 or 8, depending
  741. * on the firmware version.
  742. * So we must adjust the index here.
  743. */
  744. index -= pairwise_keys_start;
  745. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  746. if (addr) {
  747. addrtmp[0] = addr[0];
  748. addrtmp[0] |= ((u32) (addr[1]) << 8);
  749. addrtmp[0] |= ((u32) (addr[2]) << 16);
  750. addrtmp[0] |= ((u32) (addr[3]) << 24);
  751. addrtmp[1] = addr[4];
  752. addrtmp[1] |= ((u32) (addr[5]) << 8);
  753. }
  754. /* Receive match transmitter address (RCMTA) mechanism */
  755. b43_shm_write32(dev, B43_SHM_RCMTA,
  756. (index * 2) + 0, addrtmp[0]);
  757. b43_shm_write16(dev, B43_SHM_RCMTA,
  758. (index * 2) + 1, addrtmp[1]);
  759. }
  760. /* The ucode will use phase1 key with TEK key to decrypt rx packets.
  761. * When a packet is received, the iv32 is checked.
  762. * - if it doesn't the packet is returned without modification (and software
  763. * decryption can be done). That's what happen when iv16 wrap.
  764. * - if it does, the rc4 key is computed, and decryption is tried.
  765. * Either it will success and B43_RX_MAC_DEC is returned,
  766. * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
  767. * and the packet is not usable (it got modified by the ucode).
  768. * So in order to never have B43_RX_MAC_DECERR, we should provide
  769. * a iv32 and phase1key that match. Because we drop packets in case of
  770. * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
  771. * packets will be lost without higher layer knowing (ie no resync possible
  772. * until next wrap).
  773. *
  774. * NOTE : this should support 50 key like RCMTA because
  775. * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
  776. */
  777. static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
  778. u16 *phase1key)
  779. {
  780. unsigned int i;
  781. u32 offset;
  782. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  783. if (!modparam_hwtkip)
  784. return;
  785. if (b43_new_kidx_api(dev))
  786. pairwise_keys_start = B43_NR_GROUP_KEYS;
  787. B43_WARN_ON(index < pairwise_keys_start);
  788. /* We have four default TX keys and possibly four default RX keys.
  789. * Physical mac 0 is mapped to physical key 4 or 8, depending
  790. * on the firmware version.
  791. * So we must adjust the index here.
  792. */
  793. index -= pairwise_keys_start;
  794. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  795. if (b43_debug(dev, B43_DBG_KEYS)) {
  796. b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
  797. index, iv32);
  798. }
  799. /* Write the key to the RX tkip shared mem */
  800. offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
  801. for (i = 0; i < 10; i += 2) {
  802. b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
  803. phase1key ? phase1key[i / 2] : 0);
  804. }
  805. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
  806. b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
  807. }
  808. static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
  809. struct ieee80211_vif *vif,
  810. struct ieee80211_key_conf *keyconf,
  811. struct ieee80211_sta *sta,
  812. u32 iv32, u16 *phase1key)
  813. {
  814. struct b43_wl *wl = hw_to_b43_wl(hw);
  815. struct b43_wldev *dev;
  816. int index = keyconf->hw_key_idx;
  817. if (B43_WARN_ON(!modparam_hwtkip))
  818. return;
  819. /* This is only called from the RX path through mac80211, where
  820. * our mutex is already locked. */
  821. B43_WARN_ON(!mutex_is_locked(&wl->mutex));
  822. dev = wl->current_dev;
  823. B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
  824. keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
  825. rx_tkip_phase1_write(dev, index, iv32, phase1key);
  826. /* only pairwise TKIP keys are supported right now */
  827. if (WARN_ON(!sta))
  828. return;
  829. keymac_write(dev, index, sta->addr);
  830. }
  831. static void do_key_write(struct b43_wldev *dev,
  832. u8 index, u8 algorithm,
  833. const u8 *key, size_t key_len, const u8 *mac_addr)
  834. {
  835. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  836. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  837. if (b43_new_kidx_api(dev))
  838. pairwise_keys_start = B43_NR_GROUP_KEYS;
  839. B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
  840. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  841. if (index >= pairwise_keys_start)
  842. keymac_write(dev, index, NULL); /* First zero out mac. */
  843. if (algorithm == B43_SEC_ALGO_TKIP) {
  844. /*
  845. * We should provide an initial iv32, phase1key pair.
  846. * We could start with iv32=0 and compute the corresponding
  847. * phase1key, but this means calling ieee80211_get_tkip_key
  848. * with a fake skb (or export other tkip function).
  849. * Because we are lazy we hope iv32 won't start with
  850. * 0xffffffff and let's b43_op_update_tkip_key provide a
  851. * correct pair.
  852. */
  853. rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
  854. } else if (index >= pairwise_keys_start) /* clear it */
  855. rx_tkip_phase1_write(dev, index, 0, NULL);
  856. if (key)
  857. memcpy(buf, key, key_len);
  858. key_write(dev, index, algorithm, buf);
  859. if (index >= pairwise_keys_start)
  860. keymac_write(dev, index, mac_addr);
  861. dev->key[index].algorithm = algorithm;
  862. }
  863. static int b43_key_write(struct b43_wldev *dev,
  864. int index, u8 algorithm,
  865. const u8 *key, size_t key_len,
  866. const u8 *mac_addr,
  867. struct ieee80211_key_conf *keyconf)
  868. {
  869. int i;
  870. int pairwise_keys_start;
  871. /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
  872. * - Temporal Encryption Key (128 bits)
  873. * - Temporal Authenticator Tx MIC Key (64 bits)
  874. * - Temporal Authenticator Rx MIC Key (64 bits)
  875. *
  876. * Hardware only store TEK
  877. */
  878. if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
  879. key_len = 16;
  880. if (key_len > B43_SEC_KEYSIZE)
  881. return -EINVAL;
  882. for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
  883. /* Check that we don't already have this key. */
  884. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  885. }
  886. if (index < 0) {
  887. /* Pairwise key. Get an empty slot for the key. */
  888. if (b43_new_kidx_api(dev))
  889. pairwise_keys_start = B43_NR_GROUP_KEYS;
  890. else
  891. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  892. for (i = pairwise_keys_start;
  893. i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
  894. i++) {
  895. B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
  896. if (!dev->key[i].keyconf) {
  897. /* found empty */
  898. index = i;
  899. break;
  900. }
  901. }
  902. if (index < 0) {
  903. b43warn(dev->wl, "Out of hardware key memory\n");
  904. return -ENOSPC;
  905. }
  906. } else
  907. B43_WARN_ON(index > 3);
  908. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  909. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  910. /* Default RX key */
  911. B43_WARN_ON(mac_addr);
  912. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  913. }
  914. keyconf->hw_key_idx = index;
  915. dev->key[index].keyconf = keyconf;
  916. return 0;
  917. }
  918. static int b43_key_clear(struct b43_wldev *dev, int index)
  919. {
  920. if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
  921. return -EINVAL;
  922. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  923. NULL, B43_SEC_KEYSIZE, NULL);
  924. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  925. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  926. NULL, B43_SEC_KEYSIZE, NULL);
  927. }
  928. dev->key[index].keyconf = NULL;
  929. return 0;
  930. }
  931. static void b43_clear_keys(struct b43_wldev *dev)
  932. {
  933. int i, count;
  934. if (b43_new_kidx_api(dev))
  935. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  936. else
  937. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  938. for (i = 0; i < count; i++)
  939. b43_key_clear(dev, i);
  940. }
  941. static void b43_dump_keymemory(struct b43_wldev *dev)
  942. {
  943. unsigned int i, index, count, offset, pairwise_keys_start;
  944. u8 mac[ETH_ALEN];
  945. u16 algo;
  946. u32 rcmta0;
  947. u16 rcmta1;
  948. u64 hf;
  949. struct b43_key *key;
  950. if (!b43_debug(dev, B43_DBG_KEYS))
  951. return;
  952. hf = b43_hf_read(dev);
  953. b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
  954. !!(hf & B43_HF_USEDEFKEYS));
  955. if (b43_new_kidx_api(dev)) {
  956. pairwise_keys_start = B43_NR_GROUP_KEYS;
  957. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  958. } else {
  959. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  960. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  961. }
  962. for (index = 0; index < count; index++) {
  963. key = &(dev->key[index]);
  964. printk(KERN_DEBUG "Key slot %02u: %s",
  965. index, (key->keyconf == NULL) ? " " : "*");
  966. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  967. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  968. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  969. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  970. }
  971. algo = b43_shm_read16(dev, B43_SHM_SHARED,
  972. B43_SHM_SH_KEYIDXBLOCK + (index * 2));
  973. printk(" Algo: %04X/%02X", algo, key->algorithm);
  974. if (index >= pairwise_keys_start) {
  975. if (key->algorithm == B43_SEC_ALGO_TKIP) {
  976. printk(" TKIP: ");
  977. offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
  978. for (i = 0; i < 14; i += 2) {
  979. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  980. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  981. }
  982. }
  983. rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
  984. ((index - pairwise_keys_start) * 2) + 0);
  985. rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
  986. ((index - pairwise_keys_start) * 2) + 1);
  987. *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
  988. *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
  989. printk(" MAC: %pM", mac);
  990. } else
  991. printk(" DEFAULT KEY");
  992. printk("\n");
  993. }
  994. }
  995. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  996. {
  997. u32 macctl;
  998. u16 ucstat;
  999. bool hwps;
  1000. bool awake;
  1001. int i;
  1002. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  1003. (ps_flags & B43_PS_DISABLED));
  1004. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  1005. if (ps_flags & B43_PS_ENABLED) {
  1006. hwps = true;
  1007. } else if (ps_flags & B43_PS_DISABLED) {
  1008. hwps = false;
  1009. } else {
  1010. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  1011. // and thus is not an AP and we are associated, set bit 25
  1012. }
  1013. if (ps_flags & B43_PS_AWAKE) {
  1014. awake = true;
  1015. } else if (ps_flags & B43_PS_ASLEEP) {
  1016. awake = false;
  1017. } else {
  1018. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  1019. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  1020. // successful, set bit26
  1021. }
  1022. /* FIXME: For now we force awake-on and hwps-off */
  1023. hwps = false;
  1024. awake = true;
  1025. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1026. if (hwps)
  1027. macctl |= B43_MACCTL_HWPS;
  1028. else
  1029. macctl &= ~B43_MACCTL_HWPS;
  1030. if (awake)
  1031. macctl |= B43_MACCTL_AWAKE;
  1032. else
  1033. macctl &= ~B43_MACCTL_AWAKE;
  1034. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1035. /* Commit write */
  1036. b43_read32(dev, B43_MMIO_MACCTL);
  1037. if (awake && dev->dev->core_rev >= 5) {
  1038. /* Wait for the microcode to wake up. */
  1039. for (i = 0; i < 100; i++) {
  1040. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  1041. B43_SHM_SH_UCODESTAT);
  1042. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  1043. break;
  1044. udelay(10);
  1045. }
  1046. }
  1047. }
  1048. /* http://bcm-v4.sipsolutions.net/802.11/PHY/BmacCorePllReset */
  1049. void b43_wireless_core_phy_pll_reset(struct b43_wldev *dev)
  1050. {
  1051. struct bcma_drv_cc *bcma_cc __maybe_unused;
  1052. struct ssb_chipcommon *ssb_cc __maybe_unused;
  1053. switch (dev->dev->bus_type) {
  1054. #ifdef CONFIG_B43_BCMA
  1055. case B43_BUS_BCMA:
  1056. bcma_cc = &dev->dev->bdev->bus->drv_cc;
  1057. bcma_cc_write32(bcma_cc, BCMA_CC_CHIPCTL_ADDR, 0);
  1058. bcma_cc_mask32(bcma_cc, BCMA_CC_CHIPCTL_DATA, ~0x4);
  1059. bcma_cc_set32(bcma_cc, BCMA_CC_CHIPCTL_DATA, 0x4);
  1060. bcma_cc_mask32(bcma_cc, BCMA_CC_CHIPCTL_DATA, ~0x4);
  1061. break;
  1062. #endif
  1063. #ifdef CONFIG_B43_SSB
  1064. case B43_BUS_SSB:
  1065. ssb_cc = &dev->dev->sdev->bus->chipco;
  1066. chipco_write32(ssb_cc, SSB_CHIPCO_CHIPCTL_ADDR, 0);
  1067. chipco_mask32(ssb_cc, SSB_CHIPCO_CHIPCTL_DATA, ~0x4);
  1068. chipco_set32(ssb_cc, SSB_CHIPCO_CHIPCTL_DATA, 0x4);
  1069. chipco_mask32(ssb_cc, SSB_CHIPCO_CHIPCTL_DATA, ~0x4);
  1070. break;
  1071. #endif
  1072. }
  1073. }
  1074. #ifdef CONFIG_B43_BCMA
  1075. static void b43_bcma_phy_reset(struct b43_wldev *dev)
  1076. {
  1077. u32 flags;
  1078. /* Put PHY into reset */
  1079. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1080. flags |= B43_BCMA_IOCTL_PHY_RESET;
  1081. flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
  1082. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1083. udelay(2);
  1084. b43_phy_take_out_of_reset(dev);
  1085. }
  1086. static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1087. {
  1088. u32 req = B43_BCMA_CLKCTLST_80211_PLL_REQ |
  1089. B43_BCMA_CLKCTLST_PHY_PLL_REQ;
  1090. u32 status = B43_BCMA_CLKCTLST_80211_PLL_ST |
  1091. B43_BCMA_CLKCTLST_PHY_PLL_ST;
  1092. u32 flags;
  1093. flags = B43_BCMA_IOCTL_PHY_CLKEN;
  1094. if (gmode)
  1095. flags |= B43_BCMA_IOCTL_GMODE;
  1096. b43_device_enable(dev, flags);
  1097. bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
  1098. b43_bcma_phy_reset(dev);
  1099. bcma_core_pll_ctl(dev->dev->bdev, req, status, true);
  1100. }
  1101. #endif
  1102. #ifdef CONFIG_B43_SSB
  1103. static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1104. {
  1105. u32 flags = 0;
  1106. if (gmode)
  1107. flags |= B43_TMSLOW_GMODE;
  1108. flags |= B43_TMSLOW_PHYCLKEN;
  1109. flags |= B43_TMSLOW_PHYRESET;
  1110. if (dev->phy.type == B43_PHYTYPE_N)
  1111. flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
  1112. b43_device_enable(dev, flags);
  1113. msleep(2); /* Wait for the PLL to turn on. */
  1114. b43_phy_take_out_of_reset(dev);
  1115. }
  1116. #endif
  1117. void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1118. {
  1119. u32 macctl;
  1120. switch (dev->dev->bus_type) {
  1121. #ifdef CONFIG_B43_BCMA
  1122. case B43_BUS_BCMA:
  1123. b43_bcma_wireless_core_reset(dev, gmode);
  1124. break;
  1125. #endif
  1126. #ifdef CONFIG_B43_SSB
  1127. case B43_BUS_SSB:
  1128. b43_ssb_wireless_core_reset(dev, gmode);
  1129. break;
  1130. #endif
  1131. }
  1132. /* Turn Analog ON, but only if we already know the PHY-type.
  1133. * This protects against very early setup where we don't know the
  1134. * PHY-type, yet. wireless_core_reset will be called once again later,
  1135. * when we know the PHY-type. */
  1136. if (dev->phy.ops)
  1137. dev->phy.ops->switch_analog(dev, 1);
  1138. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1139. macctl &= ~B43_MACCTL_GMODE;
  1140. if (gmode)
  1141. macctl |= B43_MACCTL_GMODE;
  1142. macctl |= B43_MACCTL_IHR_ENABLED;
  1143. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1144. }
  1145. static void handle_irq_transmit_status(struct b43_wldev *dev)
  1146. {
  1147. u32 v0, v1;
  1148. u16 tmp;
  1149. struct b43_txstatus stat;
  1150. while (1) {
  1151. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1152. if (!(v0 & 0x00000001))
  1153. break;
  1154. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1155. stat.cookie = (v0 >> 16);
  1156. stat.seq = (v1 & 0x0000FFFF);
  1157. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  1158. tmp = (v0 & 0x0000FFFF);
  1159. stat.frame_count = ((tmp & 0xF000) >> 12);
  1160. stat.rts_count = ((tmp & 0x0F00) >> 8);
  1161. stat.supp_reason = ((tmp & 0x001C) >> 2);
  1162. stat.pm_indicated = !!(tmp & 0x0080);
  1163. stat.intermediate = !!(tmp & 0x0040);
  1164. stat.for_ampdu = !!(tmp & 0x0020);
  1165. stat.acked = !!(tmp & 0x0002);
  1166. b43_handle_txstatus(dev, &stat);
  1167. }
  1168. }
  1169. static void drain_txstatus_queue(struct b43_wldev *dev)
  1170. {
  1171. u32 dummy;
  1172. if (dev->dev->core_rev < 5)
  1173. return;
  1174. /* Read all entries from the microcode TXstatus FIFO
  1175. * and throw them away.
  1176. */
  1177. while (1) {
  1178. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1179. if (!(dummy & 0x00000001))
  1180. break;
  1181. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1182. }
  1183. }
  1184. static u32 b43_jssi_read(struct b43_wldev *dev)
  1185. {
  1186. u32 val = 0;
  1187. val = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1);
  1188. val <<= 16;
  1189. val |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0);
  1190. return val;
  1191. }
  1192. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  1193. {
  1194. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0,
  1195. (jssi & 0x0000FFFF));
  1196. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1,
  1197. (jssi & 0xFFFF0000) >> 16);
  1198. }
  1199. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1200. {
  1201. b43_jssi_write(dev, 0x7F7F7F7F);
  1202. b43_write32(dev, B43_MMIO_MACCMD,
  1203. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1204. }
  1205. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1206. {
  1207. /* Top half of Link Quality calculation. */
  1208. if (dev->phy.type != B43_PHYTYPE_G)
  1209. return;
  1210. if (dev->noisecalc.calculation_running)
  1211. return;
  1212. dev->noisecalc.calculation_running = true;
  1213. dev->noisecalc.nr_samples = 0;
  1214. b43_generate_noise_sample(dev);
  1215. }
  1216. static void handle_irq_noise(struct b43_wldev *dev)
  1217. {
  1218. struct b43_phy_g *phy = dev->phy.g;
  1219. u16 tmp;
  1220. u8 noise[4];
  1221. u8 i, j;
  1222. s32 average;
  1223. /* Bottom half of Link Quality calculation. */
  1224. if (dev->phy.type != B43_PHYTYPE_G)
  1225. return;
  1226. /* Possible race condition: It might be possible that the user
  1227. * changed to a different channel in the meantime since we
  1228. * started the calculation. We ignore that fact, since it's
  1229. * not really that much of a problem. The background noise is
  1230. * an estimation only anyway. Slightly wrong results will get damped
  1231. * by the averaging of the 8 sample rounds. Additionally the
  1232. * value is shortlived. So it will be replaced by the next noise
  1233. * calculation round soon. */
  1234. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1235. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1236. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1237. noise[2] == 0x7F || noise[3] == 0x7F)
  1238. goto generate_new;
  1239. /* Get the noise samples. */
  1240. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1241. i = dev->noisecalc.nr_samples;
  1242. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1243. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1244. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1245. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1246. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1247. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1248. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1249. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1250. dev->noisecalc.nr_samples++;
  1251. if (dev->noisecalc.nr_samples == 8) {
  1252. /* Calculate the Link Quality by the noise samples. */
  1253. average = 0;
  1254. for (i = 0; i < 8; i++) {
  1255. for (j = 0; j < 4; j++)
  1256. average += dev->noisecalc.samples[i][j];
  1257. }
  1258. average /= (8 * 4);
  1259. average *= 125;
  1260. average += 64;
  1261. average /= 128;
  1262. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1263. tmp = (tmp / 128) & 0x1F;
  1264. if (tmp >= 8)
  1265. average += 2;
  1266. else
  1267. average -= 25;
  1268. if (tmp == 8)
  1269. average -= 72;
  1270. else
  1271. average -= 48;
  1272. dev->stats.link_noise = average;
  1273. dev->noisecalc.calculation_running = false;
  1274. return;
  1275. }
  1276. generate_new:
  1277. b43_generate_noise_sample(dev);
  1278. }
  1279. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1280. {
  1281. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1282. ///TODO: PS TBTT
  1283. } else {
  1284. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1285. b43_power_saving_ctl_bits(dev, 0);
  1286. }
  1287. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1288. dev->dfq_valid = true;
  1289. }
  1290. static void handle_irq_atim_end(struct b43_wldev *dev)
  1291. {
  1292. if (dev->dfq_valid) {
  1293. b43_write32(dev, B43_MMIO_MACCMD,
  1294. b43_read32(dev, B43_MMIO_MACCMD)
  1295. | B43_MACCMD_DFQ_VALID);
  1296. dev->dfq_valid = false;
  1297. }
  1298. }
  1299. static void handle_irq_pmq(struct b43_wldev *dev)
  1300. {
  1301. u32 tmp;
  1302. //TODO: AP mode.
  1303. while (1) {
  1304. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1305. if (!(tmp & 0x00000008))
  1306. break;
  1307. }
  1308. /* 16bit write is odd, but correct. */
  1309. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1310. }
  1311. static void b43_write_template_common(struct b43_wldev *dev,
  1312. const u8 *data, u16 size,
  1313. u16 ram_offset,
  1314. u16 shm_size_offset, u8 rate)
  1315. {
  1316. u32 i, tmp;
  1317. struct b43_plcp_hdr4 plcp;
  1318. plcp.data = 0;
  1319. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1320. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1321. ram_offset += sizeof(u32);
  1322. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1323. * So leave the first two bytes of the next write blank.
  1324. */
  1325. tmp = (u32) (data[0]) << 16;
  1326. tmp |= (u32) (data[1]) << 24;
  1327. b43_ram_write(dev, ram_offset, tmp);
  1328. ram_offset += sizeof(u32);
  1329. for (i = 2; i < size; i += sizeof(u32)) {
  1330. tmp = (u32) (data[i + 0]);
  1331. if (i + 1 < size)
  1332. tmp |= (u32) (data[i + 1]) << 8;
  1333. if (i + 2 < size)
  1334. tmp |= (u32) (data[i + 2]) << 16;
  1335. if (i + 3 < size)
  1336. tmp |= (u32) (data[i + 3]) << 24;
  1337. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1338. }
  1339. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1340. size + sizeof(struct b43_plcp_hdr6));
  1341. }
  1342. /* Check if the use of the antenna that ieee80211 told us to
  1343. * use is possible. This will fall back to DEFAULT.
  1344. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1345. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1346. u8 antenna_nr)
  1347. {
  1348. u8 antenna_mask;
  1349. if (antenna_nr == 0) {
  1350. /* Zero means "use default antenna". That's always OK. */
  1351. return 0;
  1352. }
  1353. /* Get the mask of available antennas. */
  1354. if (dev->phy.gmode)
  1355. antenna_mask = dev->dev->bus_sprom->ant_available_bg;
  1356. else
  1357. antenna_mask = dev->dev->bus_sprom->ant_available_a;
  1358. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1359. /* This antenna is not available. Fall back to default. */
  1360. return 0;
  1361. }
  1362. return antenna_nr;
  1363. }
  1364. /* Convert a b43 antenna number value to the PHY TX control value. */
  1365. static u16 b43_antenna_to_phyctl(int antenna)
  1366. {
  1367. switch (antenna) {
  1368. case B43_ANTENNA0:
  1369. return B43_TXH_PHY_ANT0;
  1370. case B43_ANTENNA1:
  1371. return B43_TXH_PHY_ANT1;
  1372. case B43_ANTENNA2:
  1373. return B43_TXH_PHY_ANT2;
  1374. case B43_ANTENNA3:
  1375. return B43_TXH_PHY_ANT3;
  1376. case B43_ANTENNA_AUTO0:
  1377. case B43_ANTENNA_AUTO1:
  1378. return B43_TXH_PHY_ANT01AUTO;
  1379. }
  1380. B43_WARN_ON(1);
  1381. return 0;
  1382. }
  1383. static void b43_write_beacon_template(struct b43_wldev *dev,
  1384. u16 ram_offset,
  1385. u16 shm_size_offset)
  1386. {
  1387. unsigned int i, len, variable_len;
  1388. const struct ieee80211_mgmt *bcn;
  1389. const u8 *ie;
  1390. bool tim_found = false;
  1391. unsigned int rate;
  1392. u16 ctl;
  1393. int antenna;
  1394. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1395. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1396. len = min_t(size_t, dev->wl->current_beacon->len,
  1397. 0x200 - sizeof(struct b43_plcp_hdr6));
  1398. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1399. b43_write_template_common(dev, (const u8 *)bcn,
  1400. len, ram_offset, shm_size_offset, rate);
  1401. /* Write the PHY TX control parameters. */
  1402. antenna = B43_ANTENNA_DEFAULT;
  1403. antenna = b43_antenna_to_phyctl(antenna);
  1404. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1405. /* We can't send beacons with short preamble. Would get PHY errors. */
  1406. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1407. ctl &= ~B43_TXH_PHY_ANT;
  1408. ctl &= ~B43_TXH_PHY_ENC;
  1409. ctl |= antenna;
  1410. if (b43_is_cck_rate(rate))
  1411. ctl |= B43_TXH_PHY_ENC_CCK;
  1412. else
  1413. ctl |= B43_TXH_PHY_ENC_OFDM;
  1414. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1415. /* Find the position of the TIM and the DTIM_period value
  1416. * and write them to SHM. */
  1417. ie = bcn->u.beacon.variable;
  1418. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1419. for (i = 0; i < variable_len - 2; ) {
  1420. uint8_t ie_id, ie_len;
  1421. ie_id = ie[i];
  1422. ie_len = ie[i + 1];
  1423. if (ie_id == 5) {
  1424. u16 tim_position;
  1425. u16 dtim_period;
  1426. /* This is the TIM Information Element */
  1427. /* Check whether the ie_len is in the beacon data range. */
  1428. if (variable_len < ie_len + 2 + i)
  1429. break;
  1430. /* A valid TIM is at least 4 bytes long. */
  1431. if (ie_len < 4)
  1432. break;
  1433. tim_found = true;
  1434. tim_position = sizeof(struct b43_plcp_hdr6);
  1435. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1436. tim_position += i;
  1437. dtim_period = ie[i + 3];
  1438. b43_shm_write16(dev, B43_SHM_SHARED,
  1439. B43_SHM_SH_TIMBPOS, tim_position);
  1440. b43_shm_write16(dev, B43_SHM_SHARED,
  1441. B43_SHM_SH_DTIMPER, dtim_period);
  1442. break;
  1443. }
  1444. i += ie_len + 2;
  1445. }
  1446. if (!tim_found) {
  1447. /*
  1448. * If ucode wants to modify TIM do it behind the beacon, this
  1449. * will happen, for example, when doing mesh networking.
  1450. */
  1451. b43_shm_write16(dev, B43_SHM_SHARED,
  1452. B43_SHM_SH_TIMBPOS,
  1453. len + sizeof(struct b43_plcp_hdr6));
  1454. b43_shm_write16(dev, B43_SHM_SHARED,
  1455. B43_SHM_SH_DTIMPER, 0);
  1456. }
  1457. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1458. }
  1459. static void b43_upload_beacon0(struct b43_wldev *dev)
  1460. {
  1461. struct b43_wl *wl = dev->wl;
  1462. if (wl->beacon0_uploaded)
  1463. return;
  1464. b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE0, B43_SHM_SH_BTL0);
  1465. wl->beacon0_uploaded = true;
  1466. }
  1467. static void b43_upload_beacon1(struct b43_wldev *dev)
  1468. {
  1469. struct b43_wl *wl = dev->wl;
  1470. if (wl->beacon1_uploaded)
  1471. return;
  1472. b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE1, B43_SHM_SH_BTL1);
  1473. wl->beacon1_uploaded = true;
  1474. }
  1475. static void handle_irq_beacon(struct b43_wldev *dev)
  1476. {
  1477. struct b43_wl *wl = dev->wl;
  1478. u32 cmd, beacon0_valid, beacon1_valid;
  1479. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1480. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
  1481. !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  1482. return;
  1483. /* This is the bottom half of the asynchronous beacon update. */
  1484. /* Ignore interrupt in the future. */
  1485. dev->irq_mask &= ~B43_IRQ_BEACON;
  1486. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1487. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1488. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1489. /* Schedule interrupt manually, if busy. */
  1490. if (beacon0_valid && beacon1_valid) {
  1491. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1492. dev->irq_mask |= B43_IRQ_BEACON;
  1493. return;
  1494. }
  1495. if (unlikely(wl->beacon_templates_virgin)) {
  1496. /* We never uploaded a beacon before.
  1497. * Upload both templates now, but only mark one valid. */
  1498. wl->beacon_templates_virgin = false;
  1499. b43_upload_beacon0(dev);
  1500. b43_upload_beacon1(dev);
  1501. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1502. cmd |= B43_MACCMD_BEACON0_VALID;
  1503. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1504. } else {
  1505. if (!beacon0_valid) {
  1506. b43_upload_beacon0(dev);
  1507. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1508. cmd |= B43_MACCMD_BEACON0_VALID;
  1509. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1510. } else if (!beacon1_valid) {
  1511. b43_upload_beacon1(dev);
  1512. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1513. cmd |= B43_MACCMD_BEACON1_VALID;
  1514. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1515. }
  1516. }
  1517. }
  1518. static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
  1519. {
  1520. u32 old_irq_mask = dev->irq_mask;
  1521. /* update beacon right away or defer to irq */
  1522. handle_irq_beacon(dev);
  1523. if (old_irq_mask != dev->irq_mask) {
  1524. /* The handler updated the IRQ mask. */
  1525. B43_WARN_ON(!dev->irq_mask);
  1526. if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
  1527. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1528. } else {
  1529. /* Device interrupts are currently disabled. That means
  1530. * we just ran the hardirq handler and scheduled the
  1531. * IRQ thread. The thread will write the IRQ mask when
  1532. * it finished, so there's nothing to do here. Writing
  1533. * the mask _here_ would incorrectly re-enable IRQs. */
  1534. }
  1535. }
  1536. }
  1537. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1538. {
  1539. struct b43_wl *wl = container_of(work, struct b43_wl,
  1540. beacon_update_trigger);
  1541. struct b43_wldev *dev;
  1542. mutex_lock(&wl->mutex);
  1543. dev = wl->current_dev;
  1544. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1545. if (b43_bus_host_is_sdio(dev->dev)) {
  1546. /* wl->mutex is enough. */
  1547. b43_do_beacon_update_trigger_work(dev);
  1548. mmiowb();
  1549. } else {
  1550. spin_lock_irq(&wl->hardirq_lock);
  1551. b43_do_beacon_update_trigger_work(dev);
  1552. mmiowb();
  1553. spin_unlock_irq(&wl->hardirq_lock);
  1554. }
  1555. }
  1556. mutex_unlock(&wl->mutex);
  1557. }
  1558. /* Asynchronously update the packet templates in template RAM.
  1559. * Locking: Requires wl->mutex to be locked. */
  1560. static void b43_update_templates(struct b43_wl *wl)
  1561. {
  1562. struct sk_buff *beacon;
  1563. /* This is the top half of the ansynchronous beacon update.
  1564. * The bottom half is the beacon IRQ.
  1565. * Beacon update must be asynchronous to avoid sending an
  1566. * invalid beacon. This can happen for example, if the firmware
  1567. * transmits a beacon while we are updating it. */
  1568. /* We could modify the existing beacon and set the aid bit in
  1569. * the TIM field, but that would probably require resizing and
  1570. * moving of data within the beacon template.
  1571. * Simply request a new beacon and let mac80211 do the hard work. */
  1572. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1573. if (unlikely(!beacon))
  1574. return;
  1575. if (wl->current_beacon)
  1576. dev_kfree_skb_any(wl->current_beacon);
  1577. wl->current_beacon = beacon;
  1578. wl->beacon0_uploaded = false;
  1579. wl->beacon1_uploaded = false;
  1580. ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
  1581. }
  1582. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1583. {
  1584. b43_time_lock(dev);
  1585. if (dev->dev->core_rev >= 3) {
  1586. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1587. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1588. } else {
  1589. b43_write16(dev, 0x606, (beacon_int >> 6));
  1590. b43_write16(dev, 0x610, beacon_int);
  1591. }
  1592. b43_time_unlock(dev);
  1593. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1594. }
  1595. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1596. {
  1597. u16 reason;
  1598. /* Read the register that contains the reason code for the panic. */
  1599. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1600. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1601. switch (reason) {
  1602. default:
  1603. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1604. /* fallthrough */
  1605. case B43_FWPANIC_DIE:
  1606. /* Do not restart the controller or firmware.
  1607. * The device is nonfunctional from now on.
  1608. * Restarting would result in this panic to trigger again,
  1609. * so we avoid that recursion. */
  1610. break;
  1611. case B43_FWPANIC_RESTART:
  1612. b43_controller_restart(dev, "Microcode panic");
  1613. break;
  1614. }
  1615. }
  1616. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1617. {
  1618. unsigned int i, cnt;
  1619. u16 reason, marker_id, marker_line;
  1620. __le16 *buf;
  1621. /* The proprietary firmware doesn't have this IRQ. */
  1622. if (!dev->fw.opensource)
  1623. return;
  1624. /* Read the register that contains the reason code for this IRQ. */
  1625. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1626. switch (reason) {
  1627. case B43_DEBUGIRQ_PANIC:
  1628. b43_handle_firmware_panic(dev);
  1629. break;
  1630. case B43_DEBUGIRQ_DUMP_SHM:
  1631. if (!B43_DEBUG)
  1632. break; /* Only with driver debugging enabled. */
  1633. buf = kmalloc(4096, GFP_ATOMIC);
  1634. if (!buf) {
  1635. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1636. goto out;
  1637. }
  1638. for (i = 0; i < 4096; i += 2) {
  1639. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1640. buf[i / 2] = cpu_to_le16(tmp);
  1641. }
  1642. b43info(dev->wl, "Shared memory dump:\n");
  1643. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1644. 16, 2, buf, 4096, 1);
  1645. kfree(buf);
  1646. break;
  1647. case B43_DEBUGIRQ_DUMP_REGS:
  1648. if (!B43_DEBUG)
  1649. break; /* Only with driver debugging enabled. */
  1650. b43info(dev->wl, "Microcode register dump:\n");
  1651. for (i = 0, cnt = 0; i < 64; i++) {
  1652. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1653. if (cnt == 0)
  1654. printk(KERN_INFO);
  1655. printk("r%02u: 0x%04X ", i, tmp);
  1656. cnt++;
  1657. if (cnt == 6) {
  1658. printk("\n");
  1659. cnt = 0;
  1660. }
  1661. }
  1662. printk("\n");
  1663. break;
  1664. case B43_DEBUGIRQ_MARKER:
  1665. if (!B43_DEBUG)
  1666. break; /* Only with driver debugging enabled. */
  1667. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1668. B43_MARKER_ID_REG);
  1669. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1670. B43_MARKER_LINE_REG);
  1671. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1672. "at line number %u\n",
  1673. marker_id, marker_line);
  1674. break;
  1675. default:
  1676. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1677. reason);
  1678. }
  1679. out:
  1680. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1681. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1682. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1683. }
  1684. static void b43_do_interrupt_thread(struct b43_wldev *dev)
  1685. {
  1686. u32 reason;
  1687. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1688. u32 merged_dma_reason = 0;
  1689. int i;
  1690. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  1691. return;
  1692. reason = dev->irq_reason;
  1693. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1694. dma_reason[i] = dev->dma_reason[i];
  1695. merged_dma_reason |= dma_reason[i];
  1696. }
  1697. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1698. b43err(dev->wl, "MAC transmission error\n");
  1699. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1700. b43err(dev->wl, "PHY transmission error\n");
  1701. rmb();
  1702. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1703. atomic_set(&dev->phy.txerr_cnt,
  1704. B43_PHY_TX_BADNESS_LIMIT);
  1705. b43err(dev->wl, "Too many PHY TX errors, "
  1706. "restarting the controller\n");
  1707. b43_controller_restart(dev, "PHY TX errors");
  1708. }
  1709. }
  1710. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK))) {
  1711. b43err(dev->wl,
  1712. "Fatal DMA error: 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
  1713. dma_reason[0], dma_reason[1],
  1714. dma_reason[2], dma_reason[3],
  1715. dma_reason[4], dma_reason[5]);
  1716. b43err(dev->wl, "This device does not support DMA "
  1717. "on your system. It will now be switched to PIO.\n");
  1718. /* Fall back to PIO transfers if we get fatal DMA errors! */
  1719. dev->use_pio = true;
  1720. b43_controller_restart(dev, "DMA error");
  1721. return;
  1722. }
  1723. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1724. handle_irq_ucode_debug(dev);
  1725. if (reason & B43_IRQ_TBTT_INDI)
  1726. handle_irq_tbtt_indication(dev);
  1727. if (reason & B43_IRQ_ATIM_END)
  1728. handle_irq_atim_end(dev);
  1729. if (reason & B43_IRQ_BEACON)
  1730. handle_irq_beacon(dev);
  1731. if (reason & B43_IRQ_PMQ)
  1732. handle_irq_pmq(dev);
  1733. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1734. ;/* TODO */
  1735. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1736. handle_irq_noise(dev);
  1737. /* Check the DMA reason registers for received data. */
  1738. if (dma_reason[0] & B43_DMAIRQ_RDESC_UFLOW) {
  1739. if (B43_DEBUG)
  1740. b43warn(dev->wl, "RX descriptor underrun\n");
  1741. b43_dma_handle_rx_overflow(dev->dma.rx_ring);
  1742. }
  1743. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1744. if (b43_using_pio_transfers(dev))
  1745. b43_pio_rx(dev->pio.rx_queue);
  1746. else
  1747. b43_dma_rx(dev->dma.rx_ring);
  1748. }
  1749. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1750. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1751. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1752. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1753. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1754. if (reason & B43_IRQ_TX_OK)
  1755. handle_irq_transmit_status(dev);
  1756. /* Re-enable interrupts on the device by restoring the current interrupt mask. */
  1757. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1758. #if B43_DEBUG
  1759. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  1760. dev->irq_count++;
  1761. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  1762. if (reason & (1 << i))
  1763. dev->irq_bit_count[i]++;
  1764. }
  1765. }
  1766. #endif
  1767. }
  1768. /* Interrupt thread handler. Handles device interrupts in thread context. */
  1769. static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
  1770. {
  1771. struct b43_wldev *dev = dev_id;
  1772. mutex_lock(&dev->wl->mutex);
  1773. b43_do_interrupt_thread(dev);
  1774. mmiowb();
  1775. mutex_unlock(&dev->wl->mutex);
  1776. return IRQ_HANDLED;
  1777. }
  1778. static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
  1779. {
  1780. u32 reason;
  1781. /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
  1782. * On SDIO, this runs under wl->mutex. */
  1783. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1784. if (reason == 0xffffffff) /* shared IRQ */
  1785. return IRQ_NONE;
  1786. reason &= dev->irq_mask;
  1787. if (!reason)
  1788. return IRQ_NONE;
  1789. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1790. & 0x0001FC00;
  1791. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1792. & 0x0000DC00;
  1793. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1794. & 0x0000DC00;
  1795. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1796. & 0x0001DC00;
  1797. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1798. & 0x0000DC00;
  1799. /* Unused ring
  1800. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1801. & 0x0000DC00;
  1802. */
  1803. /* ACK the interrupt. */
  1804. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1805. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1806. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1807. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1808. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1809. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1810. /* Unused ring
  1811. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1812. */
  1813. /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
  1814. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  1815. /* Save the reason bitmasks for the IRQ thread handler. */
  1816. dev->irq_reason = reason;
  1817. return IRQ_WAKE_THREAD;
  1818. }
  1819. /* Interrupt handler top-half. This runs with interrupts disabled. */
  1820. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1821. {
  1822. struct b43_wldev *dev = dev_id;
  1823. irqreturn_t ret;
  1824. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  1825. return IRQ_NONE;
  1826. spin_lock(&dev->wl->hardirq_lock);
  1827. ret = b43_do_interrupt(dev);
  1828. mmiowb();
  1829. spin_unlock(&dev->wl->hardirq_lock);
  1830. return ret;
  1831. }
  1832. /* SDIO interrupt handler. This runs in process context. */
  1833. static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
  1834. {
  1835. struct b43_wl *wl = dev->wl;
  1836. irqreturn_t ret;
  1837. mutex_lock(&wl->mutex);
  1838. ret = b43_do_interrupt(dev);
  1839. if (ret == IRQ_WAKE_THREAD)
  1840. b43_do_interrupt_thread(dev);
  1841. mutex_unlock(&wl->mutex);
  1842. }
  1843. void b43_do_release_fw(struct b43_firmware_file *fw)
  1844. {
  1845. release_firmware(fw->data);
  1846. fw->data = NULL;
  1847. fw->filename = NULL;
  1848. }
  1849. static void b43_release_firmware(struct b43_wldev *dev)
  1850. {
  1851. complete(&dev->fw_load_complete);
  1852. b43_do_release_fw(&dev->fw.ucode);
  1853. b43_do_release_fw(&dev->fw.pcm);
  1854. b43_do_release_fw(&dev->fw.initvals);
  1855. b43_do_release_fw(&dev->fw.initvals_band);
  1856. }
  1857. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1858. {
  1859. const char text[] =
  1860. "You must go to " \
  1861. "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
  1862. "and download the correct firmware for this driver version. " \
  1863. "Please carefully read all instructions on this website.\n";
  1864. if (error)
  1865. b43err(wl, text);
  1866. else
  1867. b43warn(wl, text);
  1868. }
  1869. static void b43_fw_cb(const struct firmware *firmware, void *context)
  1870. {
  1871. struct b43_request_fw_context *ctx = context;
  1872. ctx->blob = firmware;
  1873. complete(&ctx->dev->fw_load_complete);
  1874. }
  1875. int b43_do_request_fw(struct b43_request_fw_context *ctx,
  1876. const char *name,
  1877. struct b43_firmware_file *fw, bool async)
  1878. {
  1879. struct b43_fw_header *hdr;
  1880. u32 size;
  1881. int err;
  1882. if (!name) {
  1883. /* Don't fetch anything. Free possibly cached firmware. */
  1884. /* FIXME: We should probably keep it anyway, to save some headache
  1885. * on suspend/resume with multiband devices. */
  1886. b43_do_release_fw(fw);
  1887. return 0;
  1888. }
  1889. if (fw->filename) {
  1890. if ((fw->type == ctx->req_type) &&
  1891. (strcmp(fw->filename, name) == 0))
  1892. return 0; /* Already have this fw. */
  1893. /* Free the cached firmware first. */
  1894. /* FIXME: We should probably do this later after we successfully
  1895. * got the new fw. This could reduce headache with multiband devices.
  1896. * We could also redesign this to cache the firmware for all possible
  1897. * bands all the time. */
  1898. b43_do_release_fw(fw);
  1899. }
  1900. switch (ctx->req_type) {
  1901. case B43_FWTYPE_PROPRIETARY:
  1902. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1903. "b43%s/%s.fw",
  1904. modparam_fwpostfix, name);
  1905. break;
  1906. case B43_FWTYPE_OPENSOURCE:
  1907. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1908. "b43-open%s/%s.fw",
  1909. modparam_fwpostfix, name);
  1910. break;
  1911. default:
  1912. B43_WARN_ON(1);
  1913. return -ENOSYS;
  1914. }
  1915. if (async) {
  1916. /* do this part asynchronously */
  1917. init_completion(&ctx->dev->fw_load_complete);
  1918. err = request_firmware_nowait(THIS_MODULE, 1, ctx->fwname,
  1919. ctx->dev->dev->dev, GFP_KERNEL,
  1920. ctx, b43_fw_cb);
  1921. if (err < 0) {
  1922. pr_err("Unable to load firmware\n");
  1923. return err;
  1924. }
  1925. wait_for_completion(&ctx->dev->fw_load_complete);
  1926. if (ctx->blob)
  1927. goto fw_ready;
  1928. /* On some ARM systems, the async request will fail, but the next sync
  1929. * request works. For this reason, we fall through here
  1930. */
  1931. }
  1932. err = request_firmware(&ctx->blob, ctx->fwname,
  1933. ctx->dev->dev->dev);
  1934. if (err == -ENOENT) {
  1935. snprintf(ctx->errors[ctx->req_type],
  1936. sizeof(ctx->errors[ctx->req_type]),
  1937. "Firmware file \"%s\" not found\n",
  1938. ctx->fwname);
  1939. return err;
  1940. } else if (err) {
  1941. snprintf(ctx->errors[ctx->req_type],
  1942. sizeof(ctx->errors[ctx->req_type]),
  1943. "Firmware file \"%s\" request failed (err=%d)\n",
  1944. ctx->fwname, err);
  1945. return err;
  1946. }
  1947. fw_ready:
  1948. if (ctx->blob->size < sizeof(struct b43_fw_header))
  1949. goto err_format;
  1950. hdr = (struct b43_fw_header *)(ctx->blob->data);
  1951. switch (hdr->type) {
  1952. case B43_FW_TYPE_UCODE:
  1953. case B43_FW_TYPE_PCM:
  1954. size = be32_to_cpu(hdr->size);
  1955. if (size != ctx->blob->size - sizeof(struct b43_fw_header))
  1956. goto err_format;
  1957. /* fallthrough */
  1958. case B43_FW_TYPE_IV:
  1959. if (hdr->ver != 1)
  1960. goto err_format;
  1961. break;
  1962. default:
  1963. goto err_format;
  1964. }
  1965. fw->data = ctx->blob;
  1966. fw->filename = name;
  1967. fw->type = ctx->req_type;
  1968. return 0;
  1969. err_format:
  1970. snprintf(ctx->errors[ctx->req_type],
  1971. sizeof(ctx->errors[ctx->req_type]),
  1972. "Firmware file \"%s\" format error.\n", ctx->fwname);
  1973. release_firmware(ctx->blob);
  1974. return -EPROTO;
  1975. }
  1976. /* http://bcm-v4.sipsolutions.net/802.11/Init/Firmware */
  1977. static int b43_try_request_fw(struct b43_request_fw_context *ctx)
  1978. {
  1979. struct b43_wldev *dev = ctx->dev;
  1980. struct b43_firmware *fw = &ctx->dev->fw;
  1981. struct b43_phy *phy = &dev->phy;
  1982. const u8 rev = ctx->dev->dev->core_rev;
  1983. const char *filename;
  1984. int err;
  1985. /* Get microcode */
  1986. filename = NULL;
  1987. switch (rev) {
  1988. case 42:
  1989. if (phy->type == B43_PHYTYPE_AC)
  1990. filename = "ucode42";
  1991. break;
  1992. case 40:
  1993. if (phy->type == B43_PHYTYPE_AC)
  1994. filename = "ucode40";
  1995. break;
  1996. case 33:
  1997. if (phy->type == B43_PHYTYPE_LCN40)
  1998. filename = "ucode33_lcn40";
  1999. break;
  2000. case 30:
  2001. if (phy->type == B43_PHYTYPE_N)
  2002. filename = "ucode30_mimo";
  2003. break;
  2004. case 29:
  2005. if (phy->type == B43_PHYTYPE_HT)
  2006. filename = "ucode29_mimo";
  2007. break;
  2008. case 26:
  2009. if (phy->type == B43_PHYTYPE_HT)
  2010. filename = "ucode26_mimo";
  2011. break;
  2012. case 28:
  2013. case 25:
  2014. if (phy->type == B43_PHYTYPE_N)
  2015. filename = "ucode25_mimo";
  2016. else if (phy->type == B43_PHYTYPE_LCN)
  2017. filename = "ucode25_lcn";
  2018. break;
  2019. case 24:
  2020. if (phy->type == B43_PHYTYPE_LCN)
  2021. filename = "ucode24_lcn";
  2022. break;
  2023. case 23:
  2024. if (phy->type == B43_PHYTYPE_N)
  2025. filename = "ucode16_mimo";
  2026. break;
  2027. case 16 ... 19:
  2028. if (phy->type == B43_PHYTYPE_N)
  2029. filename = "ucode16_mimo";
  2030. else if (phy->type == B43_PHYTYPE_LP)
  2031. filename = "ucode16_lp";
  2032. break;
  2033. case 15:
  2034. filename = "ucode15";
  2035. break;
  2036. case 14:
  2037. filename = "ucode14";
  2038. break;
  2039. case 13:
  2040. filename = "ucode13";
  2041. break;
  2042. case 11 ... 12:
  2043. filename = "ucode11";
  2044. break;
  2045. case 5 ... 10:
  2046. filename = "ucode5";
  2047. break;
  2048. }
  2049. if (!filename)
  2050. goto err_no_ucode;
  2051. err = b43_do_request_fw(ctx, filename, &fw->ucode, true);
  2052. if (err)
  2053. goto err_load;
  2054. /* Get PCM code */
  2055. if ((rev >= 5) && (rev <= 10))
  2056. filename = "pcm5";
  2057. else if (rev >= 11)
  2058. filename = NULL;
  2059. else
  2060. goto err_no_pcm;
  2061. fw->pcm_request_failed = false;
  2062. err = b43_do_request_fw(ctx, filename, &fw->pcm, false);
  2063. if (err == -ENOENT) {
  2064. /* We did not find a PCM file? Not fatal, but
  2065. * core rev <= 10 must do without hwcrypto then. */
  2066. fw->pcm_request_failed = true;
  2067. } else if (err)
  2068. goto err_load;
  2069. /* Get initvals */
  2070. filename = NULL;
  2071. switch (dev->phy.type) {
  2072. case B43_PHYTYPE_G:
  2073. if (rev == 13)
  2074. filename = "b0g0initvals13";
  2075. else if (rev >= 5 && rev <= 10)
  2076. filename = "b0g0initvals5";
  2077. break;
  2078. case B43_PHYTYPE_N:
  2079. if (rev == 30)
  2080. filename = "n16initvals30";
  2081. else if (rev == 28 || rev == 25)
  2082. filename = "n0initvals25";
  2083. else if (rev == 24)
  2084. filename = "n0initvals24";
  2085. else if (rev == 23)
  2086. filename = "n0initvals16"; /* What about n0initvals22? */
  2087. else if (rev >= 16 && rev <= 18)
  2088. filename = "n0initvals16";
  2089. else if (rev >= 11 && rev <= 12)
  2090. filename = "n0initvals11";
  2091. break;
  2092. case B43_PHYTYPE_LP:
  2093. if (rev >= 16 && rev <= 18)
  2094. filename = "lp0initvals16";
  2095. else if (rev == 15)
  2096. filename = "lp0initvals15";
  2097. else if (rev == 14)
  2098. filename = "lp0initvals14";
  2099. else if (rev == 13)
  2100. filename = "lp0initvals13";
  2101. break;
  2102. case B43_PHYTYPE_HT:
  2103. if (rev == 29)
  2104. filename = "ht0initvals29";
  2105. else if (rev == 26)
  2106. filename = "ht0initvals26";
  2107. break;
  2108. case B43_PHYTYPE_LCN:
  2109. if (rev == 24)
  2110. filename = "lcn0initvals24";
  2111. break;
  2112. case B43_PHYTYPE_LCN40:
  2113. if (rev == 33)
  2114. filename = "lcn400initvals33";
  2115. break;
  2116. case B43_PHYTYPE_AC:
  2117. if (rev == 42)
  2118. filename = "ac1initvals42";
  2119. else if (rev == 40)
  2120. filename = "ac0initvals40";
  2121. break;
  2122. }
  2123. if (!filename)
  2124. goto err_no_initvals;
  2125. err = b43_do_request_fw(ctx, filename, &fw->initvals, false);
  2126. if (err)
  2127. goto err_load;
  2128. /* Get bandswitch initvals */
  2129. filename = NULL;
  2130. switch (dev->phy.type) {
  2131. case B43_PHYTYPE_G:
  2132. if (rev == 13)
  2133. filename = "b0g0bsinitvals13";
  2134. else if (rev >= 5 && rev <= 10)
  2135. filename = "b0g0bsinitvals5";
  2136. break;
  2137. case B43_PHYTYPE_N:
  2138. if (rev == 30)
  2139. filename = "n16bsinitvals30";
  2140. else if (rev == 28 || rev == 25)
  2141. filename = "n0bsinitvals25";
  2142. else if (rev == 24)
  2143. filename = "n0bsinitvals24";
  2144. else if (rev == 23)
  2145. filename = "n0bsinitvals16"; /* What about n0bsinitvals22? */
  2146. else if (rev >= 16 && rev <= 18)
  2147. filename = "n0bsinitvals16";
  2148. else if (rev >= 11 && rev <= 12)
  2149. filename = "n0bsinitvals11";
  2150. break;
  2151. case B43_PHYTYPE_LP:
  2152. if (rev >= 16 && rev <= 18)
  2153. filename = "lp0bsinitvals16";
  2154. else if (rev == 15)
  2155. filename = "lp0bsinitvals15";
  2156. else if (rev == 14)
  2157. filename = "lp0bsinitvals14";
  2158. else if (rev == 13)
  2159. filename = "lp0bsinitvals13";
  2160. break;
  2161. case B43_PHYTYPE_HT:
  2162. if (rev == 29)
  2163. filename = "ht0bsinitvals29";
  2164. else if (rev == 26)
  2165. filename = "ht0bsinitvals26";
  2166. break;
  2167. case B43_PHYTYPE_LCN:
  2168. if (rev == 24)
  2169. filename = "lcn0bsinitvals24";
  2170. break;
  2171. case B43_PHYTYPE_LCN40:
  2172. if (rev == 33)
  2173. filename = "lcn400bsinitvals33";
  2174. break;
  2175. case B43_PHYTYPE_AC:
  2176. if (rev == 42)
  2177. filename = "ac1bsinitvals42";
  2178. else if (rev == 40)
  2179. filename = "ac0bsinitvals40";
  2180. break;
  2181. }
  2182. if (!filename)
  2183. goto err_no_initvals;
  2184. err = b43_do_request_fw(ctx, filename, &fw->initvals_band, false);
  2185. if (err)
  2186. goto err_load;
  2187. fw->opensource = (ctx->req_type == B43_FWTYPE_OPENSOURCE);
  2188. return 0;
  2189. err_no_ucode:
  2190. err = ctx->fatal_failure = -EOPNOTSUPP;
  2191. b43err(dev->wl, "The driver does not know which firmware (ucode) "
  2192. "is required for your device (wl-core rev %u)\n", rev);
  2193. goto error;
  2194. err_no_pcm:
  2195. err = ctx->fatal_failure = -EOPNOTSUPP;
  2196. b43err(dev->wl, "The driver does not know which firmware (PCM) "
  2197. "is required for your device (wl-core rev %u)\n", rev);
  2198. goto error;
  2199. err_no_initvals:
  2200. err = ctx->fatal_failure = -EOPNOTSUPP;
  2201. b43err(dev->wl, "The driver does not know which firmware (initvals) "
  2202. "is required for your device (wl-core rev %u)\n", rev);
  2203. goto error;
  2204. err_load:
  2205. /* We failed to load this firmware image. The error message
  2206. * already is in ctx->errors. Return and let our caller decide
  2207. * what to do. */
  2208. goto error;
  2209. error:
  2210. b43_release_firmware(dev);
  2211. return err;
  2212. }
  2213. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl);
  2214. static void b43_one_core_detach(struct b43_bus_dev *dev);
  2215. static int b43_rng_init(struct b43_wl *wl);
  2216. static void b43_request_firmware(struct work_struct *work)
  2217. {
  2218. struct b43_wl *wl = container_of(work,
  2219. struct b43_wl, firmware_load);
  2220. struct b43_wldev *dev = wl->current_dev;
  2221. struct b43_request_fw_context *ctx;
  2222. unsigned int i;
  2223. int err;
  2224. const char *errmsg;
  2225. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  2226. if (!ctx)
  2227. return;
  2228. ctx->dev = dev;
  2229. ctx->req_type = B43_FWTYPE_PROPRIETARY;
  2230. err = b43_try_request_fw(ctx);
  2231. if (!err)
  2232. goto start_ieee80211; /* Successfully loaded it. */
  2233. /* Was fw version known? */
  2234. if (ctx->fatal_failure)
  2235. goto out;
  2236. /* proprietary fw not found, try open source */
  2237. ctx->req_type = B43_FWTYPE_OPENSOURCE;
  2238. err = b43_try_request_fw(ctx);
  2239. if (!err)
  2240. goto start_ieee80211; /* Successfully loaded it. */
  2241. if(ctx->fatal_failure)
  2242. goto out;
  2243. /* Could not find a usable firmware. Print the errors. */
  2244. for (i = 0; i < B43_NR_FWTYPES; i++) {
  2245. errmsg = ctx->errors[i];
  2246. if (strlen(errmsg))
  2247. b43err(dev->wl, "%s", errmsg);
  2248. }
  2249. b43_print_fw_helptext(dev->wl, 1);
  2250. goto out;
  2251. start_ieee80211:
  2252. wl->hw->queues = B43_QOS_QUEUE_NUM;
  2253. if (!modparam_qos || dev->fw.opensource)
  2254. wl->hw->queues = 1;
  2255. err = ieee80211_register_hw(wl->hw);
  2256. if (err)
  2257. goto err_one_core_detach;
  2258. wl->hw_registred = true;
  2259. b43_leds_register(wl->current_dev);
  2260. /* Register HW RNG driver */
  2261. b43_rng_init(wl);
  2262. goto out;
  2263. err_one_core_detach:
  2264. b43_one_core_detach(dev->dev);
  2265. out:
  2266. kfree(ctx);
  2267. }
  2268. static int b43_upload_microcode(struct b43_wldev *dev)
  2269. {
  2270. struct wiphy *wiphy = dev->wl->hw->wiphy;
  2271. const size_t hdr_len = sizeof(struct b43_fw_header);
  2272. const __be32 *data;
  2273. unsigned int i, len;
  2274. u16 fwrev, fwpatch, fwdate, fwtime;
  2275. u32 tmp, macctl;
  2276. int err = 0;
  2277. /* Jump the microcode PSM to offset 0 */
  2278. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2279. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  2280. macctl |= B43_MACCTL_PSM_JMP0;
  2281. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2282. /* Zero out all microcode PSM registers and shared memory. */
  2283. for (i = 0; i < 64; i++)
  2284. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  2285. for (i = 0; i < 4096; i += 2)
  2286. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  2287. /* Upload Microcode. */
  2288. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  2289. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  2290. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  2291. for (i = 0; i < len; i++) {
  2292. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2293. udelay(10);
  2294. }
  2295. if (dev->fw.pcm.data) {
  2296. /* Upload PCM data. */
  2297. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  2298. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  2299. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  2300. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  2301. /* No need for autoinc bit in SHM_HW */
  2302. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  2303. for (i = 0; i < len; i++) {
  2304. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2305. udelay(10);
  2306. }
  2307. }
  2308. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  2309. /* Start the microcode PSM */
  2310. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_JMP0,
  2311. B43_MACCTL_PSM_RUN);
  2312. /* Wait for the microcode to load and respond */
  2313. i = 0;
  2314. while (1) {
  2315. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2316. if (tmp == B43_IRQ_MAC_SUSPENDED)
  2317. break;
  2318. i++;
  2319. if (i >= 20) {
  2320. b43err(dev->wl, "Microcode not responding\n");
  2321. b43_print_fw_helptext(dev->wl, 1);
  2322. err = -ENODEV;
  2323. goto error;
  2324. }
  2325. msleep(50);
  2326. }
  2327. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2328. /* Get and check the revisions. */
  2329. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2330. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2331. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2332. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2333. if (fwrev <= 0x128) {
  2334. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2335. "binary drivers older than version 4.x is unsupported. "
  2336. "You must upgrade your firmware files.\n");
  2337. b43_print_fw_helptext(dev->wl, 1);
  2338. err = -EOPNOTSUPP;
  2339. goto error;
  2340. }
  2341. dev->fw.rev = fwrev;
  2342. dev->fw.patch = fwpatch;
  2343. if (dev->fw.rev >= 598)
  2344. dev->fw.hdr_format = B43_FW_HDR_598;
  2345. else if (dev->fw.rev >= 410)
  2346. dev->fw.hdr_format = B43_FW_HDR_410;
  2347. else
  2348. dev->fw.hdr_format = B43_FW_HDR_351;
  2349. WARN_ON(dev->fw.opensource != (fwdate == 0xFFFF));
  2350. dev->qos_enabled = dev->wl->hw->queues > 1;
  2351. /* Default to firmware/hardware crypto acceleration. */
  2352. dev->hwcrypto_enabled = true;
  2353. if (dev->fw.opensource) {
  2354. u16 fwcapa;
  2355. /* Patchlevel info is encoded in the "time" field. */
  2356. dev->fw.patch = fwtime;
  2357. b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
  2358. dev->fw.rev, dev->fw.patch);
  2359. fwcapa = b43_fwcapa_read(dev);
  2360. if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
  2361. b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
  2362. /* Disable hardware crypto and fall back to software crypto. */
  2363. dev->hwcrypto_enabled = false;
  2364. }
  2365. /* adding QoS support should use an offline discovery mechanism */
  2366. WARN(fwcapa & B43_FWCAPA_QOS, "QoS in OpenFW not supported\n");
  2367. } else {
  2368. b43info(dev->wl, "Loading firmware version %u.%u "
  2369. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2370. fwrev, fwpatch,
  2371. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2372. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2373. if (dev->fw.pcm_request_failed) {
  2374. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2375. "Hardware accelerated cryptography is disabled.\n");
  2376. b43_print_fw_helptext(dev->wl, 0);
  2377. }
  2378. }
  2379. snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
  2380. dev->fw.rev, dev->fw.patch);
  2381. wiphy->hw_version = dev->dev->core_id;
  2382. if (dev->fw.hdr_format == B43_FW_HDR_351) {
  2383. /* We're over the deadline, but we keep support for old fw
  2384. * until it turns out to be in major conflict with something new. */
  2385. b43warn(dev->wl, "You are using an old firmware image. "
  2386. "Support for old firmware will be removed soon "
  2387. "(official deadline was July 2008).\n");
  2388. b43_print_fw_helptext(dev->wl, 0);
  2389. }
  2390. return 0;
  2391. error:
  2392. /* Stop the microcode PSM. */
  2393. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
  2394. B43_MACCTL_PSM_JMP0);
  2395. return err;
  2396. }
  2397. static int b43_write_initvals(struct b43_wldev *dev,
  2398. const struct b43_iv *ivals,
  2399. size_t count,
  2400. size_t array_size)
  2401. {
  2402. const struct b43_iv *iv;
  2403. u16 offset;
  2404. size_t i;
  2405. bool bit32;
  2406. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2407. iv = ivals;
  2408. for (i = 0; i < count; i++) {
  2409. if (array_size < sizeof(iv->offset_size))
  2410. goto err_format;
  2411. array_size -= sizeof(iv->offset_size);
  2412. offset = be16_to_cpu(iv->offset_size);
  2413. bit32 = !!(offset & B43_IV_32BIT);
  2414. offset &= B43_IV_OFFSET_MASK;
  2415. if (offset >= 0x1000)
  2416. goto err_format;
  2417. if (bit32) {
  2418. u32 value;
  2419. if (array_size < sizeof(iv->data.d32))
  2420. goto err_format;
  2421. array_size -= sizeof(iv->data.d32);
  2422. value = get_unaligned_be32(&iv->data.d32);
  2423. b43_write32(dev, offset, value);
  2424. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2425. sizeof(__be16) +
  2426. sizeof(__be32));
  2427. } else {
  2428. u16 value;
  2429. if (array_size < sizeof(iv->data.d16))
  2430. goto err_format;
  2431. array_size -= sizeof(iv->data.d16);
  2432. value = be16_to_cpu(iv->data.d16);
  2433. b43_write16(dev, offset, value);
  2434. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2435. sizeof(__be16) +
  2436. sizeof(__be16));
  2437. }
  2438. }
  2439. if (array_size)
  2440. goto err_format;
  2441. return 0;
  2442. err_format:
  2443. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2444. b43_print_fw_helptext(dev->wl, 1);
  2445. return -EPROTO;
  2446. }
  2447. static int b43_upload_initvals(struct b43_wldev *dev)
  2448. {
  2449. const size_t hdr_len = sizeof(struct b43_fw_header);
  2450. const struct b43_fw_header *hdr;
  2451. struct b43_firmware *fw = &dev->fw;
  2452. const struct b43_iv *ivals;
  2453. size_t count;
  2454. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2455. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2456. count = be32_to_cpu(hdr->size);
  2457. return b43_write_initvals(dev, ivals, count,
  2458. fw->initvals.data->size - hdr_len);
  2459. }
  2460. static int b43_upload_initvals_band(struct b43_wldev *dev)
  2461. {
  2462. const size_t hdr_len = sizeof(struct b43_fw_header);
  2463. const struct b43_fw_header *hdr;
  2464. struct b43_firmware *fw = &dev->fw;
  2465. const struct b43_iv *ivals;
  2466. size_t count;
  2467. if (!fw->initvals_band.data)
  2468. return 0;
  2469. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2470. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2471. count = be32_to_cpu(hdr->size);
  2472. return b43_write_initvals(dev, ivals, count,
  2473. fw->initvals_band.data->size - hdr_len);
  2474. }
  2475. /* Initialize the GPIOs
  2476. * http://bcm-specs.sipsolutions.net/GPIO
  2477. */
  2478. #ifdef CONFIG_B43_SSB
  2479. static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
  2480. {
  2481. struct ssb_bus *bus = dev->dev->sdev->bus;
  2482. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2483. return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
  2484. #else
  2485. return bus->chipco.dev;
  2486. #endif
  2487. }
  2488. #endif
  2489. static int b43_gpio_init(struct b43_wldev *dev)
  2490. {
  2491. #ifdef CONFIG_B43_SSB
  2492. struct ssb_device *gpiodev;
  2493. #endif
  2494. u32 mask, set;
  2495. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
  2496. b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xF);
  2497. mask = 0x0000001F;
  2498. set = 0x0000000F;
  2499. if (dev->dev->chip_id == 0x4301) {
  2500. mask |= 0x0060;
  2501. set |= 0x0060;
  2502. } else if (dev->dev->chip_id == 0x5354) {
  2503. /* Don't allow overtaking buttons GPIOs */
  2504. set &= 0x2; /* 0x2 is LED GPIO on BCM5354 */
  2505. }
  2506. if (0 /* FIXME: conditional unknown */ ) {
  2507. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2508. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2509. | 0x0100);
  2510. /* BT Coexistance Input */
  2511. mask |= 0x0080;
  2512. set |= 0x0080;
  2513. /* BT Coexistance Out */
  2514. mask |= 0x0100;
  2515. set |= 0x0100;
  2516. }
  2517. if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
  2518. /* PA is controlled by gpio 9, let ucode handle it */
  2519. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2520. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2521. | 0x0200);
  2522. mask |= 0x0200;
  2523. set |= 0x0200;
  2524. }
  2525. switch (dev->dev->bus_type) {
  2526. #ifdef CONFIG_B43_BCMA
  2527. case B43_BUS_BCMA:
  2528. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, mask, set);
  2529. break;
  2530. #endif
  2531. #ifdef CONFIG_B43_SSB
  2532. case B43_BUS_SSB:
  2533. gpiodev = b43_ssb_gpio_dev(dev);
  2534. if (gpiodev)
  2535. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2536. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2537. & ~mask) | set);
  2538. break;
  2539. #endif
  2540. }
  2541. return 0;
  2542. }
  2543. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2544. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2545. {
  2546. #ifdef CONFIG_B43_SSB
  2547. struct ssb_device *gpiodev;
  2548. #endif
  2549. switch (dev->dev->bus_type) {
  2550. #ifdef CONFIG_B43_BCMA
  2551. case B43_BUS_BCMA:
  2552. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, ~0, 0);
  2553. break;
  2554. #endif
  2555. #ifdef CONFIG_B43_SSB
  2556. case B43_BUS_SSB:
  2557. gpiodev = b43_ssb_gpio_dev(dev);
  2558. if (gpiodev)
  2559. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2560. break;
  2561. #endif
  2562. }
  2563. }
  2564. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2565. void b43_mac_enable(struct b43_wldev *dev)
  2566. {
  2567. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2568. u16 fwstate;
  2569. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2570. B43_SHM_SH_UCODESTAT);
  2571. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2572. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2573. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2574. "should be suspended, but current state is %u\n",
  2575. fwstate);
  2576. }
  2577. }
  2578. dev->mac_suspended--;
  2579. B43_WARN_ON(dev->mac_suspended < 0);
  2580. if (dev->mac_suspended == 0) {
  2581. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_ENABLED);
  2582. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2583. B43_IRQ_MAC_SUSPENDED);
  2584. /* Commit writes */
  2585. b43_read32(dev, B43_MMIO_MACCTL);
  2586. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2587. b43_power_saving_ctl_bits(dev, 0);
  2588. }
  2589. }
  2590. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2591. void b43_mac_suspend(struct b43_wldev *dev)
  2592. {
  2593. int i;
  2594. u32 tmp;
  2595. might_sleep();
  2596. B43_WARN_ON(dev->mac_suspended < 0);
  2597. if (dev->mac_suspended == 0) {
  2598. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2599. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_ENABLED, 0);
  2600. /* force pci to flush the write */
  2601. b43_read32(dev, B43_MMIO_MACCTL);
  2602. for (i = 35; i; i--) {
  2603. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2604. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2605. goto out;
  2606. udelay(10);
  2607. }
  2608. /* Hm, it seems this will take some time. Use msleep(). */
  2609. for (i = 40; i; i--) {
  2610. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2611. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2612. goto out;
  2613. msleep(1);
  2614. }
  2615. b43err(dev->wl, "MAC suspend failed\n");
  2616. }
  2617. out:
  2618. dev->mac_suspended++;
  2619. }
  2620. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2621. void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2622. {
  2623. u32 tmp;
  2624. switch (dev->dev->bus_type) {
  2625. #ifdef CONFIG_B43_BCMA
  2626. case B43_BUS_BCMA:
  2627. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  2628. if (on)
  2629. tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
  2630. else
  2631. tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
  2632. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  2633. break;
  2634. #endif
  2635. #ifdef CONFIG_B43_SSB
  2636. case B43_BUS_SSB:
  2637. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  2638. if (on)
  2639. tmp |= B43_TMSLOW_MACPHYCLKEN;
  2640. else
  2641. tmp &= ~B43_TMSLOW_MACPHYCLKEN;
  2642. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  2643. break;
  2644. #endif
  2645. }
  2646. }
  2647. /* brcms_b_switch_macfreq */
  2648. void b43_mac_switch_freq(struct b43_wldev *dev, u8 spurmode)
  2649. {
  2650. u16 chip_id = dev->dev->chip_id;
  2651. if (chip_id == BCMA_CHIP_ID_BCM4331) {
  2652. switch (spurmode) {
  2653. case 2: /* 168 Mhz: 2^26/168 = 0x61862 */
  2654. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x1862);
  2655. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x6);
  2656. break;
  2657. case 1: /* 164 Mhz: 2^26/164 = 0x63e70 */
  2658. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x3e70);
  2659. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x6);
  2660. break;
  2661. default: /* 160 Mhz: 2^26/160 = 0x66666 */
  2662. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x6666);
  2663. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x6);
  2664. break;
  2665. }
  2666. } else if (chip_id == BCMA_CHIP_ID_BCM43131 ||
  2667. chip_id == BCMA_CHIP_ID_BCM43217 ||
  2668. chip_id == BCMA_CHIP_ID_BCM43222 ||
  2669. chip_id == BCMA_CHIP_ID_BCM43224 ||
  2670. chip_id == BCMA_CHIP_ID_BCM43225 ||
  2671. chip_id == BCMA_CHIP_ID_BCM43227 ||
  2672. chip_id == BCMA_CHIP_ID_BCM43228) {
  2673. switch (spurmode) {
  2674. case 2: /* 126 Mhz */
  2675. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x2082);
  2676. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  2677. break;
  2678. case 1: /* 123 Mhz */
  2679. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x5341);
  2680. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  2681. break;
  2682. default: /* 120 Mhz */
  2683. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x8889);
  2684. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  2685. break;
  2686. }
  2687. } else if (dev->phy.type == B43_PHYTYPE_LCN) {
  2688. switch (spurmode) {
  2689. case 1: /* 82 Mhz */
  2690. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x7CE0);
  2691. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0xC);
  2692. break;
  2693. default: /* 80 Mhz */
  2694. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0xCCCD);
  2695. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0xC);
  2696. break;
  2697. }
  2698. }
  2699. }
  2700. static void b43_adjust_opmode(struct b43_wldev *dev)
  2701. {
  2702. struct b43_wl *wl = dev->wl;
  2703. u32 ctl;
  2704. u16 cfp_pretbtt;
  2705. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2706. /* Reset status to STA infrastructure mode. */
  2707. ctl &= ~B43_MACCTL_AP;
  2708. ctl &= ~B43_MACCTL_KEEP_CTL;
  2709. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2710. ctl &= ~B43_MACCTL_KEEP_BAD;
  2711. ctl &= ~B43_MACCTL_PROMISC;
  2712. ctl &= ~B43_MACCTL_BEACPROMISC;
  2713. ctl |= B43_MACCTL_INFRA;
  2714. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2715. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2716. ctl |= B43_MACCTL_AP;
  2717. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2718. ctl &= ~B43_MACCTL_INFRA;
  2719. if (wl->filter_flags & FIF_CONTROL)
  2720. ctl |= B43_MACCTL_KEEP_CTL;
  2721. if (wl->filter_flags & FIF_FCSFAIL)
  2722. ctl |= B43_MACCTL_KEEP_BAD;
  2723. if (wl->filter_flags & FIF_PLCPFAIL)
  2724. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2725. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2726. ctl |= B43_MACCTL_PROMISC;
  2727. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2728. ctl |= B43_MACCTL_BEACPROMISC;
  2729. /* Workaround: On old hardware the HW-MAC-address-filter
  2730. * doesn't work properly, so always run promisc in filter
  2731. * it in software. */
  2732. if (dev->dev->core_rev <= 4)
  2733. ctl |= B43_MACCTL_PROMISC;
  2734. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2735. cfp_pretbtt = 2;
  2736. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2737. if (dev->dev->chip_id == 0x4306 &&
  2738. dev->dev->chip_rev == 3)
  2739. cfp_pretbtt = 100;
  2740. else
  2741. cfp_pretbtt = 50;
  2742. }
  2743. b43_write16(dev, 0x612, cfp_pretbtt);
  2744. /* FIXME: We don't currently implement the PMQ mechanism,
  2745. * so always disable it. If we want to implement PMQ,
  2746. * we need to enable it here (clear DISCPMQ) in AP mode.
  2747. */
  2748. if (0 /* ctl & B43_MACCTL_AP */)
  2749. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_DISCPMQ, 0);
  2750. else
  2751. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_DISCPMQ);
  2752. }
  2753. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2754. {
  2755. u16 offset;
  2756. if (is_ofdm) {
  2757. offset = 0x480;
  2758. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2759. } else {
  2760. offset = 0x4C0;
  2761. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2762. }
  2763. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2764. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2765. }
  2766. static void b43_rate_memory_init(struct b43_wldev *dev)
  2767. {
  2768. switch (dev->phy.type) {
  2769. case B43_PHYTYPE_A:
  2770. case B43_PHYTYPE_G:
  2771. case B43_PHYTYPE_N:
  2772. case B43_PHYTYPE_LP:
  2773. case B43_PHYTYPE_HT:
  2774. case B43_PHYTYPE_LCN:
  2775. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2776. b43_rate_memory_write(dev, B43_OFDM_RATE_9MB, 1);
  2777. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2778. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2779. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2780. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2781. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2782. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2783. if (dev->phy.type == B43_PHYTYPE_A)
  2784. break;
  2785. /* fallthrough */
  2786. case B43_PHYTYPE_B:
  2787. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2788. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2789. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2790. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2791. break;
  2792. default:
  2793. B43_WARN_ON(1);
  2794. }
  2795. }
  2796. /* Set the default values for the PHY TX Control Words. */
  2797. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2798. {
  2799. u16 ctl = 0;
  2800. ctl |= B43_TXH_PHY_ENC_CCK;
  2801. ctl |= B43_TXH_PHY_ANT01AUTO;
  2802. ctl |= B43_TXH_PHY_TXPWR;
  2803. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2804. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2805. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2806. }
  2807. /* Set the TX-Antenna for management frames sent by firmware. */
  2808. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2809. {
  2810. u16 ant;
  2811. u16 tmp;
  2812. ant = b43_antenna_to_phyctl(antenna);
  2813. /* For ACK/CTS */
  2814. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2815. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2816. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2817. /* For Probe Resposes */
  2818. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2819. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2820. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2821. }
  2822. /* This is the opposite of b43_chip_init() */
  2823. static void b43_chip_exit(struct b43_wldev *dev)
  2824. {
  2825. b43_phy_exit(dev);
  2826. b43_gpio_cleanup(dev);
  2827. /* firmware is released later */
  2828. }
  2829. /* Initialize the chip
  2830. * http://bcm-specs.sipsolutions.net/ChipInit
  2831. */
  2832. static int b43_chip_init(struct b43_wldev *dev)
  2833. {
  2834. struct b43_phy *phy = &dev->phy;
  2835. int err;
  2836. u32 macctl;
  2837. u16 value16;
  2838. /* Initialize the MAC control */
  2839. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2840. if (dev->phy.gmode)
  2841. macctl |= B43_MACCTL_GMODE;
  2842. macctl |= B43_MACCTL_INFRA;
  2843. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2844. err = b43_upload_microcode(dev);
  2845. if (err)
  2846. goto out; /* firmware is released later */
  2847. err = b43_gpio_init(dev);
  2848. if (err)
  2849. goto out; /* firmware is released later */
  2850. err = b43_upload_initvals(dev);
  2851. if (err)
  2852. goto err_gpio_clean;
  2853. err = b43_upload_initvals_band(dev);
  2854. if (err)
  2855. goto err_gpio_clean;
  2856. /* Turn the Analog on and initialize the PHY. */
  2857. phy->ops->switch_analog(dev, 1);
  2858. err = b43_phy_init(dev);
  2859. if (err)
  2860. goto err_gpio_clean;
  2861. /* Disable Interference Mitigation. */
  2862. if (phy->ops->interf_mitigation)
  2863. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2864. /* Select the antennae */
  2865. if (phy->ops->set_rx_antenna)
  2866. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2867. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2868. if (phy->type == B43_PHYTYPE_B) {
  2869. value16 = b43_read16(dev, 0x005E);
  2870. value16 |= 0x0004;
  2871. b43_write16(dev, 0x005E, value16);
  2872. }
  2873. b43_write32(dev, 0x0100, 0x01000000);
  2874. if (dev->dev->core_rev < 5)
  2875. b43_write32(dev, 0x010C, 0x01000000);
  2876. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_INFRA, 0);
  2877. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_INFRA);
  2878. /* Probe Response Timeout value */
  2879. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2880. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 0);
  2881. /* Initially set the wireless operation mode. */
  2882. b43_adjust_opmode(dev);
  2883. if (dev->dev->core_rev < 3) {
  2884. b43_write16(dev, 0x060E, 0x0000);
  2885. b43_write16(dev, 0x0610, 0x8000);
  2886. b43_write16(dev, 0x0604, 0x0000);
  2887. b43_write16(dev, 0x0606, 0x0200);
  2888. } else {
  2889. b43_write32(dev, 0x0188, 0x80000000);
  2890. b43_write32(dev, 0x018C, 0x02000000);
  2891. }
  2892. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2893. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001FC00);
  2894. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2895. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2896. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2897. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2898. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2899. b43_mac_phy_clock_set(dev, true);
  2900. switch (dev->dev->bus_type) {
  2901. #ifdef CONFIG_B43_BCMA
  2902. case B43_BUS_BCMA:
  2903. /* FIXME: 0xE74 is quite common, but should be read from CC */
  2904. b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
  2905. break;
  2906. #endif
  2907. #ifdef CONFIG_B43_SSB
  2908. case B43_BUS_SSB:
  2909. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2910. dev->dev->sdev->bus->chipco.fast_pwrup_delay);
  2911. break;
  2912. #endif
  2913. }
  2914. err = 0;
  2915. b43dbg(dev->wl, "Chip initialized\n");
  2916. out:
  2917. return err;
  2918. err_gpio_clean:
  2919. b43_gpio_cleanup(dev);
  2920. return err;
  2921. }
  2922. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2923. {
  2924. const struct b43_phy_operations *ops = dev->phy.ops;
  2925. if (ops->pwork_60sec)
  2926. ops->pwork_60sec(dev);
  2927. /* Force check the TX power emission now. */
  2928. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2929. }
  2930. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2931. {
  2932. /* Update device statistics. */
  2933. b43_calculate_link_quality(dev);
  2934. }
  2935. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2936. {
  2937. struct b43_phy *phy = &dev->phy;
  2938. u16 wdr;
  2939. if (dev->fw.opensource) {
  2940. /* Check if the firmware is still alive.
  2941. * It will reset the watchdog counter to 0 in its idle loop. */
  2942. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2943. if (unlikely(wdr)) {
  2944. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2945. b43_controller_restart(dev, "Firmware watchdog");
  2946. return;
  2947. } else {
  2948. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2949. B43_WATCHDOG_REG, 1);
  2950. }
  2951. }
  2952. if (phy->ops->pwork_15sec)
  2953. phy->ops->pwork_15sec(dev);
  2954. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2955. wmb();
  2956. #if B43_DEBUG
  2957. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  2958. unsigned int i;
  2959. b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
  2960. dev->irq_count / 15,
  2961. dev->tx_count / 15,
  2962. dev->rx_count / 15);
  2963. dev->irq_count = 0;
  2964. dev->tx_count = 0;
  2965. dev->rx_count = 0;
  2966. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  2967. if (dev->irq_bit_count[i]) {
  2968. b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
  2969. dev->irq_bit_count[i] / 15, i, (1 << i));
  2970. dev->irq_bit_count[i] = 0;
  2971. }
  2972. }
  2973. }
  2974. #endif
  2975. }
  2976. static void do_periodic_work(struct b43_wldev *dev)
  2977. {
  2978. unsigned int state;
  2979. state = dev->periodic_state;
  2980. if (state % 4 == 0)
  2981. b43_periodic_every60sec(dev);
  2982. if (state % 2 == 0)
  2983. b43_periodic_every30sec(dev);
  2984. b43_periodic_every15sec(dev);
  2985. }
  2986. /* Periodic work locking policy:
  2987. * The whole periodic work handler is protected by
  2988. * wl->mutex. If another lock is needed somewhere in the
  2989. * pwork callchain, it's acquired in-place, where it's needed.
  2990. */
  2991. static void b43_periodic_work_handler(struct work_struct *work)
  2992. {
  2993. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2994. periodic_work.work);
  2995. struct b43_wl *wl = dev->wl;
  2996. unsigned long delay;
  2997. mutex_lock(&wl->mutex);
  2998. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2999. goto out;
  3000. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  3001. goto out_requeue;
  3002. do_periodic_work(dev);
  3003. dev->periodic_state++;
  3004. out_requeue:
  3005. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  3006. delay = msecs_to_jiffies(50);
  3007. else
  3008. delay = round_jiffies_relative(HZ * 15);
  3009. ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
  3010. out:
  3011. mutex_unlock(&wl->mutex);
  3012. }
  3013. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  3014. {
  3015. struct delayed_work *work = &dev->periodic_work;
  3016. dev->periodic_state = 0;
  3017. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  3018. ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
  3019. }
  3020. /* Check if communication with the device works correctly. */
  3021. static int b43_validate_chipaccess(struct b43_wldev *dev)
  3022. {
  3023. u32 v, backup0, backup4;
  3024. backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  3025. backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
  3026. /* Check for read/write and endianness problems. */
  3027. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  3028. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  3029. goto error;
  3030. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  3031. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  3032. goto error;
  3033. /* Check if unaligned 32bit SHM_SHARED access works properly.
  3034. * However, don't bail out on failure, because it's noncritical. */
  3035. b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
  3036. b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
  3037. b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
  3038. b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
  3039. if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
  3040. b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
  3041. b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
  3042. if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
  3043. b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
  3044. b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
  3045. b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
  3046. b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
  3047. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
  3048. b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
  3049. if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
  3050. /* The 32bit register shadows the two 16bit registers
  3051. * with update sideeffects. Validate this. */
  3052. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  3053. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  3054. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  3055. goto error;
  3056. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  3057. goto error;
  3058. }
  3059. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  3060. v = b43_read32(dev, B43_MMIO_MACCTL);
  3061. v |= B43_MACCTL_GMODE;
  3062. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  3063. goto error;
  3064. return 0;
  3065. error:
  3066. b43err(dev->wl, "Failed to validate the chipaccess\n");
  3067. return -ENODEV;
  3068. }
  3069. static void b43_security_init(struct b43_wldev *dev)
  3070. {
  3071. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  3072. /* KTP is a word address, but we address SHM bytewise.
  3073. * So multiply by two.
  3074. */
  3075. dev->ktp *= 2;
  3076. /* Number of RCMTA address slots */
  3077. b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
  3078. /* Clear the key memory. */
  3079. b43_clear_keys(dev);
  3080. }
  3081. #ifdef CONFIG_B43_HWRNG
  3082. static int b43_rng_read(struct hwrng *rng, u32 *data)
  3083. {
  3084. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  3085. struct b43_wldev *dev;
  3086. int count = -ENODEV;
  3087. mutex_lock(&wl->mutex);
  3088. dev = wl->current_dev;
  3089. if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
  3090. *data = b43_read16(dev, B43_MMIO_RNG);
  3091. count = sizeof(u16);
  3092. }
  3093. mutex_unlock(&wl->mutex);
  3094. return count;
  3095. }
  3096. #endif /* CONFIG_B43_HWRNG */
  3097. static void b43_rng_exit(struct b43_wl *wl)
  3098. {
  3099. #ifdef CONFIG_B43_HWRNG
  3100. if (wl->rng_initialized)
  3101. hwrng_unregister(&wl->rng);
  3102. #endif /* CONFIG_B43_HWRNG */
  3103. }
  3104. static int b43_rng_init(struct b43_wl *wl)
  3105. {
  3106. int err = 0;
  3107. #ifdef CONFIG_B43_HWRNG
  3108. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  3109. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  3110. wl->rng.name = wl->rng_name;
  3111. wl->rng.data_read = b43_rng_read;
  3112. wl->rng.priv = (unsigned long)wl;
  3113. wl->rng_initialized = true;
  3114. err = hwrng_register(&wl->rng);
  3115. if (err) {
  3116. wl->rng_initialized = false;
  3117. b43err(wl, "Failed to register the random "
  3118. "number generator (%d)\n", err);
  3119. }
  3120. #endif /* CONFIG_B43_HWRNG */
  3121. return err;
  3122. }
  3123. static void b43_tx_work(struct work_struct *work)
  3124. {
  3125. struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
  3126. struct b43_wldev *dev;
  3127. struct sk_buff *skb;
  3128. int queue_num;
  3129. int err = 0;
  3130. mutex_lock(&wl->mutex);
  3131. dev = wl->current_dev;
  3132. if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
  3133. mutex_unlock(&wl->mutex);
  3134. return;
  3135. }
  3136. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  3137. while (skb_queue_len(&wl->tx_queue[queue_num])) {
  3138. skb = skb_dequeue(&wl->tx_queue[queue_num]);
  3139. if (b43_using_pio_transfers(dev))
  3140. err = b43_pio_tx(dev, skb);
  3141. else
  3142. err = b43_dma_tx(dev, skb);
  3143. if (err == -ENOSPC) {
  3144. wl->tx_queue_stopped[queue_num] = 1;
  3145. ieee80211_stop_queue(wl->hw, queue_num);
  3146. skb_queue_head(&wl->tx_queue[queue_num], skb);
  3147. break;
  3148. }
  3149. if (unlikely(err))
  3150. ieee80211_free_txskb(wl->hw, skb);
  3151. err = 0;
  3152. }
  3153. if (!err)
  3154. wl->tx_queue_stopped[queue_num] = 0;
  3155. }
  3156. #if B43_DEBUG
  3157. dev->tx_count++;
  3158. #endif
  3159. mutex_unlock(&wl->mutex);
  3160. }
  3161. static void b43_op_tx(struct ieee80211_hw *hw,
  3162. struct ieee80211_tx_control *control,
  3163. struct sk_buff *skb)
  3164. {
  3165. struct b43_wl *wl = hw_to_b43_wl(hw);
  3166. if (unlikely(skb->len < 2 + 2 + 6)) {
  3167. /* Too short, this can't be a valid frame. */
  3168. ieee80211_free_txskb(hw, skb);
  3169. return;
  3170. }
  3171. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  3172. skb_queue_tail(&wl->tx_queue[skb->queue_mapping], skb);
  3173. if (!wl->tx_queue_stopped[skb->queue_mapping]) {
  3174. ieee80211_queue_work(wl->hw, &wl->tx_work);
  3175. } else {
  3176. ieee80211_stop_queue(wl->hw, skb->queue_mapping);
  3177. }
  3178. }
  3179. static void b43_qos_params_upload(struct b43_wldev *dev,
  3180. const struct ieee80211_tx_queue_params *p,
  3181. u16 shm_offset)
  3182. {
  3183. u16 params[B43_NR_QOSPARAMS];
  3184. int bslots, tmp;
  3185. unsigned int i;
  3186. if (!dev->qos_enabled)
  3187. return;
  3188. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  3189. memset(&params, 0, sizeof(params));
  3190. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  3191. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  3192. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  3193. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  3194. params[B43_QOSPARAM_AIFS] = p->aifs;
  3195. params[B43_QOSPARAM_BSLOTS] = bslots;
  3196. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  3197. for (i = 0; i < ARRAY_SIZE(params); i++) {
  3198. if (i == B43_QOSPARAM_STATUS) {
  3199. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  3200. shm_offset + (i * 2));
  3201. /* Mark the parameters as updated. */
  3202. tmp |= 0x100;
  3203. b43_shm_write16(dev, B43_SHM_SHARED,
  3204. shm_offset + (i * 2),
  3205. tmp);
  3206. } else {
  3207. b43_shm_write16(dev, B43_SHM_SHARED,
  3208. shm_offset + (i * 2),
  3209. params[i]);
  3210. }
  3211. }
  3212. }
  3213. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  3214. static const u16 b43_qos_shm_offsets[] = {
  3215. /* [mac80211-queue-nr] = SHM_OFFSET, */
  3216. [0] = B43_QOS_VOICE,
  3217. [1] = B43_QOS_VIDEO,
  3218. [2] = B43_QOS_BESTEFFORT,
  3219. [3] = B43_QOS_BACKGROUND,
  3220. };
  3221. /* Update all QOS parameters in hardware. */
  3222. static void b43_qos_upload_all(struct b43_wldev *dev)
  3223. {
  3224. struct b43_wl *wl = dev->wl;
  3225. struct b43_qos_params *params;
  3226. unsigned int i;
  3227. if (!dev->qos_enabled)
  3228. return;
  3229. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3230. ARRAY_SIZE(wl->qos_params));
  3231. b43_mac_suspend(dev);
  3232. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3233. params = &(wl->qos_params[i]);
  3234. b43_qos_params_upload(dev, &(params->p),
  3235. b43_qos_shm_offsets[i]);
  3236. }
  3237. b43_mac_enable(dev);
  3238. }
  3239. static void b43_qos_clear(struct b43_wl *wl)
  3240. {
  3241. struct b43_qos_params *params;
  3242. unsigned int i;
  3243. /* Initialize QoS parameters to sane defaults. */
  3244. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3245. ARRAY_SIZE(wl->qos_params));
  3246. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3247. params = &(wl->qos_params[i]);
  3248. switch (b43_qos_shm_offsets[i]) {
  3249. case B43_QOS_VOICE:
  3250. params->p.txop = 0;
  3251. params->p.aifs = 2;
  3252. params->p.cw_min = 0x0001;
  3253. params->p.cw_max = 0x0001;
  3254. break;
  3255. case B43_QOS_VIDEO:
  3256. params->p.txop = 0;
  3257. params->p.aifs = 2;
  3258. params->p.cw_min = 0x0001;
  3259. params->p.cw_max = 0x0001;
  3260. break;
  3261. case B43_QOS_BESTEFFORT:
  3262. params->p.txop = 0;
  3263. params->p.aifs = 3;
  3264. params->p.cw_min = 0x0001;
  3265. params->p.cw_max = 0x03FF;
  3266. break;
  3267. case B43_QOS_BACKGROUND:
  3268. params->p.txop = 0;
  3269. params->p.aifs = 7;
  3270. params->p.cw_min = 0x0001;
  3271. params->p.cw_max = 0x03FF;
  3272. break;
  3273. default:
  3274. B43_WARN_ON(1);
  3275. }
  3276. }
  3277. }
  3278. /* Initialize the core's QOS capabilities */
  3279. static void b43_qos_init(struct b43_wldev *dev)
  3280. {
  3281. if (!dev->qos_enabled) {
  3282. /* Disable QOS support. */
  3283. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
  3284. b43_write16(dev, B43_MMIO_IFSCTL,
  3285. b43_read16(dev, B43_MMIO_IFSCTL)
  3286. & ~B43_MMIO_IFSCTL_USE_EDCF);
  3287. b43dbg(dev->wl, "QoS disabled\n");
  3288. return;
  3289. }
  3290. /* Upload the current QOS parameters. */
  3291. b43_qos_upload_all(dev);
  3292. /* Enable QOS support. */
  3293. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  3294. b43_write16(dev, B43_MMIO_IFSCTL,
  3295. b43_read16(dev, B43_MMIO_IFSCTL)
  3296. | B43_MMIO_IFSCTL_USE_EDCF);
  3297. b43dbg(dev->wl, "QoS enabled\n");
  3298. }
  3299. static int b43_op_conf_tx(struct ieee80211_hw *hw,
  3300. struct ieee80211_vif *vif, u16 _queue,
  3301. const struct ieee80211_tx_queue_params *params)
  3302. {
  3303. struct b43_wl *wl = hw_to_b43_wl(hw);
  3304. struct b43_wldev *dev;
  3305. unsigned int queue = (unsigned int)_queue;
  3306. int err = -ENODEV;
  3307. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  3308. /* Queue not available or don't support setting
  3309. * params on this queue. Return success to not
  3310. * confuse mac80211. */
  3311. return 0;
  3312. }
  3313. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3314. ARRAY_SIZE(wl->qos_params));
  3315. mutex_lock(&wl->mutex);
  3316. dev = wl->current_dev;
  3317. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  3318. goto out_unlock;
  3319. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  3320. b43_mac_suspend(dev);
  3321. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  3322. b43_qos_shm_offsets[queue]);
  3323. b43_mac_enable(dev);
  3324. err = 0;
  3325. out_unlock:
  3326. mutex_unlock(&wl->mutex);
  3327. return err;
  3328. }
  3329. static int b43_op_get_stats(struct ieee80211_hw *hw,
  3330. struct ieee80211_low_level_stats *stats)
  3331. {
  3332. struct b43_wl *wl = hw_to_b43_wl(hw);
  3333. mutex_lock(&wl->mutex);
  3334. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  3335. mutex_unlock(&wl->mutex);
  3336. return 0;
  3337. }
  3338. static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  3339. {
  3340. struct b43_wl *wl = hw_to_b43_wl(hw);
  3341. struct b43_wldev *dev;
  3342. u64 tsf;
  3343. mutex_lock(&wl->mutex);
  3344. dev = wl->current_dev;
  3345. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3346. b43_tsf_read(dev, &tsf);
  3347. else
  3348. tsf = 0;
  3349. mutex_unlock(&wl->mutex);
  3350. return tsf;
  3351. }
  3352. static void b43_op_set_tsf(struct ieee80211_hw *hw,
  3353. struct ieee80211_vif *vif, u64 tsf)
  3354. {
  3355. struct b43_wl *wl = hw_to_b43_wl(hw);
  3356. struct b43_wldev *dev;
  3357. mutex_lock(&wl->mutex);
  3358. dev = wl->current_dev;
  3359. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3360. b43_tsf_write(dev, tsf);
  3361. mutex_unlock(&wl->mutex);
  3362. }
  3363. static const char *band_to_string(enum ieee80211_band band)
  3364. {
  3365. switch (band) {
  3366. case IEEE80211_BAND_5GHZ:
  3367. return "5";
  3368. case IEEE80211_BAND_2GHZ:
  3369. return "2.4";
  3370. default:
  3371. break;
  3372. }
  3373. B43_WARN_ON(1);
  3374. return "";
  3375. }
  3376. /* Expects wl->mutex locked */
  3377. static int b43_switch_band(struct b43_wldev *dev,
  3378. struct ieee80211_channel *chan)
  3379. {
  3380. struct b43_phy *phy = &dev->phy;
  3381. bool gmode;
  3382. u32 tmp;
  3383. switch (chan->band) {
  3384. case IEEE80211_BAND_5GHZ:
  3385. gmode = false;
  3386. break;
  3387. case IEEE80211_BAND_2GHZ:
  3388. gmode = true;
  3389. break;
  3390. default:
  3391. B43_WARN_ON(1);
  3392. return -EINVAL;
  3393. }
  3394. if (!((gmode && phy->supports_2ghz) ||
  3395. (!gmode && phy->supports_5ghz))) {
  3396. b43err(dev->wl, "This device doesn't support %s-GHz band\n",
  3397. band_to_string(chan->band));
  3398. return -ENODEV;
  3399. }
  3400. if (!!phy->gmode == !!gmode) {
  3401. /* This device is already running. */
  3402. return 0;
  3403. }
  3404. b43dbg(dev->wl, "Switching to %s GHz band\n",
  3405. band_to_string(chan->band));
  3406. /* Some new devices don't need disabling radio for band switching */
  3407. if (!(phy->type == B43_PHYTYPE_N && phy->rev >= 3))
  3408. b43_software_rfkill(dev, true);
  3409. phy->gmode = gmode;
  3410. b43_phy_put_into_reset(dev);
  3411. switch (dev->dev->bus_type) {
  3412. #ifdef CONFIG_B43_BCMA
  3413. case B43_BUS_BCMA:
  3414. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  3415. if (gmode)
  3416. tmp |= B43_BCMA_IOCTL_GMODE;
  3417. else
  3418. tmp &= ~B43_BCMA_IOCTL_GMODE;
  3419. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  3420. break;
  3421. #endif
  3422. #ifdef CONFIG_B43_SSB
  3423. case B43_BUS_SSB:
  3424. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3425. if (gmode)
  3426. tmp |= B43_TMSLOW_GMODE;
  3427. else
  3428. tmp &= ~B43_TMSLOW_GMODE;
  3429. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3430. break;
  3431. #endif
  3432. }
  3433. b43_phy_take_out_of_reset(dev);
  3434. b43_upload_initvals_band(dev);
  3435. b43_phy_init(dev);
  3436. return 0;
  3437. }
  3438. static void b43_set_beacon_listen_interval(struct b43_wldev *dev, u16 interval)
  3439. {
  3440. interval = min_t(u16, interval, (u16)0xFF);
  3441. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BCN_LI, interval);
  3442. }
  3443. /* Write the short and long frame retry limit values. */
  3444. static void b43_set_retry_limits(struct b43_wldev *dev,
  3445. unsigned int short_retry,
  3446. unsigned int long_retry)
  3447. {
  3448. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3449. * the chip-internal counter. */
  3450. short_retry = min(short_retry, (unsigned int)0xF);
  3451. long_retry = min(long_retry, (unsigned int)0xF);
  3452. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3453. short_retry);
  3454. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3455. long_retry);
  3456. }
  3457. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  3458. {
  3459. struct b43_wl *wl = hw_to_b43_wl(hw);
  3460. struct b43_wldev *dev = wl->current_dev;
  3461. struct b43_phy *phy = &dev->phy;
  3462. struct ieee80211_conf *conf = &hw->conf;
  3463. int antenna;
  3464. int err = 0;
  3465. mutex_lock(&wl->mutex);
  3466. b43_mac_suspend(dev);
  3467. if (changed & IEEE80211_CONF_CHANGE_LISTEN_INTERVAL)
  3468. b43_set_beacon_listen_interval(dev, conf->listen_interval);
  3469. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  3470. phy->chandef = &conf->chandef;
  3471. phy->channel = conf->chandef.chan->hw_value;
  3472. /* Switch the band (if necessary). */
  3473. err = b43_switch_band(dev, conf->chandef.chan);
  3474. if (err)
  3475. goto out_mac_enable;
  3476. /* Switch to the requested channel.
  3477. * The firmware takes care of races with the TX handler.
  3478. */
  3479. b43_switch_channel(dev, phy->channel);
  3480. }
  3481. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3482. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  3483. conf->long_frame_max_tx_count);
  3484. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  3485. if (!changed)
  3486. goto out_mac_enable;
  3487. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
  3488. /* Adjust the desired TX power level. */
  3489. if (conf->power_level != 0) {
  3490. if (conf->power_level != phy->desired_txpower) {
  3491. phy->desired_txpower = conf->power_level;
  3492. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  3493. B43_TXPWR_IGNORE_TSSI);
  3494. }
  3495. }
  3496. /* Antennas for RX and management frame TX. */
  3497. antenna = B43_ANTENNA_DEFAULT;
  3498. b43_mgmtframe_txantenna(dev, antenna);
  3499. antenna = B43_ANTENNA_DEFAULT;
  3500. if (phy->ops->set_rx_antenna)
  3501. phy->ops->set_rx_antenna(dev, antenna);
  3502. if (wl->radio_enabled != phy->radio_on) {
  3503. if (wl->radio_enabled) {
  3504. b43_software_rfkill(dev, false);
  3505. b43info(dev->wl, "Radio turned on by software\n");
  3506. if (!dev->radio_hw_enable) {
  3507. b43info(dev->wl, "The hardware RF-kill button "
  3508. "still turns the radio physically off. "
  3509. "Press the button to turn it on.\n");
  3510. }
  3511. } else {
  3512. b43_software_rfkill(dev, true);
  3513. b43info(dev->wl, "Radio turned off by software\n");
  3514. }
  3515. }
  3516. out_mac_enable:
  3517. b43_mac_enable(dev);
  3518. mutex_unlock(&wl->mutex);
  3519. return err;
  3520. }
  3521. static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
  3522. {
  3523. struct ieee80211_supported_band *sband =
  3524. dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
  3525. struct ieee80211_rate *rate;
  3526. int i;
  3527. u16 basic, direct, offset, basic_offset, rateptr;
  3528. for (i = 0; i < sband->n_bitrates; i++) {
  3529. rate = &sband->bitrates[i];
  3530. if (b43_is_cck_rate(rate->hw_value)) {
  3531. direct = B43_SHM_SH_CCKDIRECT;
  3532. basic = B43_SHM_SH_CCKBASIC;
  3533. offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3534. offset &= 0xF;
  3535. } else {
  3536. direct = B43_SHM_SH_OFDMDIRECT;
  3537. basic = B43_SHM_SH_OFDMBASIC;
  3538. offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3539. offset &= 0xF;
  3540. }
  3541. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  3542. if (b43_is_cck_rate(rate->hw_value)) {
  3543. basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3544. basic_offset &= 0xF;
  3545. } else {
  3546. basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3547. basic_offset &= 0xF;
  3548. }
  3549. /*
  3550. * Get the pointer that we need to point to
  3551. * from the direct map
  3552. */
  3553. rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
  3554. direct + 2 * basic_offset);
  3555. /* and write it to the basic map */
  3556. b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
  3557. rateptr);
  3558. }
  3559. }
  3560. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  3561. struct ieee80211_vif *vif,
  3562. struct ieee80211_bss_conf *conf,
  3563. u32 changed)
  3564. {
  3565. struct b43_wl *wl = hw_to_b43_wl(hw);
  3566. struct b43_wldev *dev;
  3567. mutex_lock(&wl->mutex);
  3568. dev = wl->current_dev;
  3569. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3570. goto out_unlock_mutex;
  3571. B43_WARN_ON(wl->vif != vif);
  3572. if (changed & BSS_CHANGED_BSSID) {
  3573. if (conf->bssid)
  3574. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3575. else
  3576. memset(wl->bssid, 0, ETH_ALEN);
  3577. }
  3578. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3579. if (changed & BSS_CHANGED_BEACON &&
  3580. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3581. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3582. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3583. b43_update_templates(wl);
  3584. if (changed & BSS_CHANGED_BSSID)
  3585. b43_write_mac_bssid_templates(dev);
  3586. }
  3587. b43_mac_suspend(dev);
  3588. /* Update templates for AP/mesh mode. */
  3589. if (changed & BSS_CHANGED_BEACON_INT &&
  3590. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3591. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3592. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
  3593. conf->beacon_int)
  3594. b43_set_beacon_int(dev, conf->beacon_int);
  3595. if (changed & BSS_CHANGED_BASIC_RATES)
  3596. b43_update_basic_rates(dev, conf->basic_rates);
  3597. if (changed & BSS_CHANGED_ERP_SLOT) {
  3598. if (conf->use_short_slot)
  3599. b43_short_slot_timing_enable(dev);
  3600. else
  3601. b43_short_slot_timing_disable(dev);
  3602. }
  3603. b43_mac_enable(dev);
  3604. out_unlock_mutex:
  3605. mutex_unlock(&wl->mutex);
  3606. }
  3607. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3608. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  3609. struct ieee80211_key_conf *key)
  3610. {
  3611. struct b43_wl *wl = hw_to_b43_wl(hw);
  3612. struct b43_wldev *dev;
  3613. u8 algorithm;
  3614. u8 index;
  3615. int err;
  3616. static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  3617. if (modparam_nohwcrypt)
  3618. return -ENOSPC; /* User disabled HW-crypto */
  3619. if ((vif->type == NL80211_IFTYPE_ADHOC ||
  3620. vif->type == NL80211_IFTYPE_MESH_POINT) &&
  3621. (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
  3622. key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
  3623. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
  3624. /*
  3625. * For now, disable hw crypto for the RSN IBSS group keys. This
  3626. * could be optimized in the future, but until that gets
  3627. * implemented, use of software crypto for group addressed
  3628. * frames is a acceptable to allow RSN IBSS to be used.
  3629. */
  3630. return -EOPNOTSUPP;
  3631. }
  3632. mutex_lock(&wl->mutex);
  3633. dev = wl->current_dev;
  3634. err = -ENODEV;
  3635. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3636. goto out_unlock;
  3637. if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
  3638. /* We don't have firmware for the crypto engine.
  3639. * Must use software-crypto. */
  3640. err = -EOPNOTSUPP;
  3641. goto out_unlock;
  3642. }
  3643. err = -EINVAL;
  3644. switch (key->cipher) {
  3645. case WLAN_CIPHER_SUITE_WEP40:
  3646. algorithm = B43_SEC_ALGO_WEP40;
  3647. break;
  3648. case WLAN_CIPHER_SUITE_WEP104:
  3649. algorithm = B43_SEC_ALGO_WEP104;
  3650. break;
  3651. case WLAN_CIPHER_SUITE_TKIP:
  3652. algorithm = B43_SEC_ALGO_TKIP;
  3653. break;
  3654. case WLAN_CIPHER_SUITE_CCMP:
  3655. algorithm = B43_SEC_ALGO_AES;
  3656. break;
  3657. default:
  3658. B43_WARN_ON(1);
  3659. goto out_unlock;
  3660. }
  3661. index = (u8) (key->keyidx);
  3662. if (index > 3)
  3663. goto out_unlock;
  3664. switch (cmd) {
  3665. case SET_KEY:
  3666. if (algorithm == B43_SEC_ALGO_TKIP &&
  3667. (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
  3668. !modparam_hwtkip)) {
  3669. /* We support only pairwise key */
  3670. err = -EOPNOTSUPP;
  3671. goto out_unlock;
  3672. }
  3673. if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
  3674. if (WARN_ON(!sta)) {
  3675. err = -EOPNOTSUPP;
  3676. goto out_unlock;
  3677. }
  3678. /* Pairwise key with an assigned MAC address. */
  3679. err = b43_key_write(dev, -1, algorithm,
  3680. key->key, key->keylen,
  3681. sta->addr, key);
  3682. } else {
  3683. /* Group key */
  3684. err = b43_key_write(dev, index, algorithm,
  3685. key->key, key->keylen, NULL, key);
  3686. }
  3687. if (err)
  3688. goto out_unlock;
  3689. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3690. algorithm == B43_SEC_ALGO_WEP104) {
  3691. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3692. } else {
  3693. b43_hf_write(dev,
  3694. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3695. }
  3696. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3697. if (algorithm == B43_SEC_ALGO_TKIP)
  3698. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  3699. break;
  3700. case DISABLE_KEY: {
  3701. err = b43_key_clear(dev, key->hw_key_idx);
  3702. if (err)
  3703. goto out_unlock;
  3704. break;
  3705. }
  3706. default:
  3707. B43_WARN_ON(1);
  3708. }
  3709. out_unlock:
  3710. if (!err) {
  3711. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3712. "mac: %pM\n",
  3713. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3714. sta ? sta->addr : bcast_addr);
  3715. b43_dump_keymemory(dev);
  3716. }
  3717. mutex_unlock(&wl->mutex);
  3718. return err;
  3719. }
  3720. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3721. unsigned int changed, unsigned int *fflags,
  3722. u64 multicast)
  3723. {
  3724. struct b43_wl *wl = hw_to_b43_wl(hw);
  3725. struct b43_wldev *dev;
  3726. mutex_lock(&wl->mutex);
  3727. dev = wl->current_dev;
  3728. if (!dev) {
  3729. *fflags = 0;
  3730. goto out_unlock;
  3731. }
  3732. *fflags &= FIF_PROMISC_IN_BSS |
  3733. FIF_ALLMULTI |
  3734. FIF_FCSFAIL |
  3735. FIF_PLCPFAIL |
  3736. FIF_CONTROL |
  3737. FIF_OTHER_BSS |
  3738. FIF_BCN_PRBRESP_PROMISC;
  3739. changed &= FIF_PROMISC_IN_BSS |
  3740. FIF_ALLMULTI |
  3741. FIF_FCSFAIL |
  3742. FIF_PLCPFAIL |
  3743. FIF_CONTROL |
  3744. FIF_OTHER_BSS |
  3745. FIF_BCN_PRBRESP_PROMISC;
  3746. wl->filter_flags = *fflags;
  3747. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3748. b43_adjust_opmode(dev);
  3749. out_unlock:
  3750. mutex_unlock(&wl->mutex);
  3751. }
  3752. /* Locking: wl->mutex
  3753. * Returns the current dev. This might be different from the passed in dev,
  3754. * because the core might be gone away while we unlocked the mutex. */
  3755. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
  3756. {
  3757. struct b43_wl *wl;
  3758. struct b43_wldev *orig_dev;
  3759. u32 mask;
  3760. int queue_num;
  3761. if (!dev)
  3762. return NULL;
  3763. wl = dev->wl;
  3764. redo:
  3765. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3766. return dev;
  3767. /* Cancel work. Unlock to avoid deadlocks. */
  3768. mutex_unlock(&wl->mutex);
  3769. cancel_delayed_work_sync(&dev->periodic_work);
  3770. cancel_work_sync(&wl->tx_work);
  3771. mutex_lock(&wl->mutex);
  3772. dev = wl->current_dev;
  3773. if (!dev || b43_status(dev) < B43_STAT_STARTED) {
  3774. /* Whoops, aliens ate up the device while we were unlocked. */
  3775. return dev;
  3776. }
  3777. /* Disable interrupts on the device. */
  3778. b43_set_status(dev, B43_STAT_INITIALIZED);
  3779. if (b43_bus_host_is_sdio(dev->dev)) {
  3780. /* wl->mutex is locked. That is enough. */
  3781. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3782. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3783. } else {
  3784. spin_lock_irq(&wl->hardirq_lock);
  3785. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3786. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3787. spin_unlock_irq(&wl->hardirq_lock);
  3788. }
  3789. /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
  3790. orig_dev = dev;
  3791. mutex_unlock(&wl->mutex);
  3792. if (b43_bus_host_is_sdio(dev->dev)) {
  3793. b43_sdio_free_irq(dev);
  3794. } else {
  3795. synchronize_irq(dev->dev->irq);
  3796. free_irq(dev->dev->irq, dev);
  3797. }
  3798. mutex_lock(&wl->mutex);
  3799. dev = wl->current_dev;
  3800. if (!dev)
  3801. return dev;
  3802. if (dev != orig_dev) {
  3803. if (b43_status(dev) >= B43_STAT_STARTED)
  3804. goto redo;
  3805. return dev;
  3806. }
  3807. mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  3808. B43_WARN_ON(mask != 0xFFFFFFFF && mask);
  3809. /* Drain all TX queues. */
  3810. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  3811. while (skb_queue_len(&wl->tx_queue[queue_num])) {
  3812. struct sk_buff *skb;
  3813. skb = skb_dequeue(&wl->tx_queue[queue_num]);
  3814. ieee80211_free_txskb(wl->hw, skb);
  3815. }
  3816. }
  3817. b43_mac_suspend(dev);
  3818. b43_leds_exit(dev);
  3819. b43dbg(wl, "Wireless interface stopped\n");
  3820. return dev;
  3821. }
  3822. /* Locking: wl->mutex */
  3823. static int b43_wireless_core_start(struct b43_wldev *dev)
  3824. {
  3825. int err;
  3826. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3827. drain_txstatus_queue(dev);
  3828. if (b43_bus_host_is_sdio(dev->dev)) {
  3829. err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
  3830. if (err) {
  3831. b43err(dev->wl, "Cannot request SDIO IRQ\n");
  3832. goto out;
  3833. }
  3834. } else {
  3835. err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
  3836. b43_interrupt_thread_handler,
  3837. IRQF_SHARED, KBUILD_MODNAME, dev);
  3838. if (err) {
  3839. b43err(dev->wl, "Cannot request IRQ-%d\n",
  3840. dev->dev->irq);
  3841. goto out;
  3842. }
  3843. }
  3844. /* We are ready to run. */
  3845. ieee80211_wake_queues(dev->wl->hw);
  3846. b43_set_status(dev, B43_STAT_STARTED);
  3847. /* Start data flow (TX/RX). */
  3848. b43_mac_enable(dev);
  3849. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  3850. /* Start maintenance work */
  3851. b43_periodic_tasks_setup(dev);
  3852. b43_leds_init(dev);
  3853. b43dbg(dev->wl, "Wireless interface started\n");
  3854. out:
  3855. return err;
  3856. }
  3857. static char *b43_phy_name(struct b43_wldev *dev, u8 phy_type)
  3858. {
  3859. switch (phy_type) {
  3860. case B43_PHYTYPE_A:
  3861. return "A";
  3862. case B43_PHYTYPE_B:
  3863. return "B";
  3864. case B43_PHYTYPE_G:
  3865. return "G";
  3866. case B43_PHYTYPE_N:
  3867. return "N";
  3868. case B43_PHYTYPE_LP:
  3869. return "LP";
  3870. case B43_PHYTYPE_SSLPN:
  3871. return "SSLPN";
  3872. case B43_PHYTYPE_HT:
  3873. return "HT";
  3874. case B43_PHYTYPE_LCN:
  3875. return "LCN";
  3876. case B43_PHYTYPE_LCNXN:
  3877. return "LCNXN";
  3878. case B43_PHYTYPE_LCN40:
  3879. return "LCN40";
  3880. case B43_PHYTYPE_AC:
  3881. return "AC";
  3882. }
  3883. return "UNKNOWN";
  3884. }
  3885. /* Get PHY and RADIO versioning numbers */
  3886. static int b43_phy_versioning(struct b43_wldev *dev)
  3887. {
  3888. struct b43_phy *phy = &dev->phy;
  3889. const u8 core_rev = dev->dev->core_rev;
  3890. u32 tmp;
  3891. u8 analog_type;
  3892. u8 phy_type;
  3893. u8 phy_rev;
  3894. u16 radio_manuf;
  3895. u16 radio_id;
  3896. u16 radio_rev;
  3897. u8 radio_ver;
  3898. int unsupported = 0;
  3899. /* Get PHY versioning */
  3900. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3901. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3902. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3903. phy_rev = (tmp & B43_PHYVER_VERSION);
  3904. /* LCNXN is continuation of N which run out of revisions */
  3905. if (phy_type == B43_PHYTYPE_LCNXN) {
  3906. phy_type = B43_PHYTYPE_N;
  3907. phy_rev += 16;
  3908. }
  3909. switch (phy_type) {
  3910. #ifdef CONFIG_B43_PHY_G
  3911. case B43_PHYTYPE_G:
  3912. if (phy_rev > 9)
  3913. unsupported = 1;
  3914. break;
  3915. #endif
  3916. #ifdef CONFIG_B43_PHY_N
  3917. case B43_PHYTYPE_N:
  3918. if (phy_rev >= 19)
  3919. unsupported = 1;
  3920. break;
  3921. #endif
  3922. #ifdef CONFIG_B43_PHY_LP
  3923. case B43_PHYTYPE_LP:
  3924. if (phy_rev > 2)
  3925. unsupported = 1;
  3926. break;
  3927. #endif
  3928. #ifdef CONFIG_B43_PHY_HT
  3929. case B43_PHYTYPE_HT:
  3930. if (phy_rev > 1)
  3931. unsupported = 1;
  3932. break;
  3933. #endif
  3934. #ifdef CONFIG_B43_PHY_LCN
  3935. case B43_PHYTYPE_LCN:
  3936. if (phy_rev > 1)
  3937. unsupported = 1;
  3938. break;
  3939. #endif
  3940. default:
  3941. unsupported = 1;
  3942. }
  3943. if (unsupported) {
  3944. b43err(dev->wl, "FOUND UNSUPPORTED PHY (Analog %u, Type %d (%s), Revision %u)\n",
  3945. analog_type, phy_type, b43_phy_name(dev, phy_type),
  3946. phy_rev);
  3947. return -EOPNOTSUPP;
  3948. }
  3949. b43info(dev->wl, "Found PHY: Analog %u, Type %d (%s), Revision %u\n",
  3950. analog_type, phy_type, b43_phy_name(dev, phy_type), phy_rev);
  3951. /* Get RADIO versioning */
  3952. if (core_rev == 40 || core_rev == 42) {
  3953. radio_manuf = 0x17F;
  3954. b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, 0);
  3955. radio_rev = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3956. b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, 1);
  3957. radio_id = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3958. radio_ver = 0; /* Is there version somewhere? */
  3959. } else if (core_rev >= 24) {
  3960. u16 radio24[3];
  3961. for (tmp = 0; tmp < 3; tmp++) {
  3962. b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, tmp);
  3963. radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3964. }
  3965. radio_manuf = 0x17F;
  3966. radio_id = (radio24[2] << 8) | radio24[1];
  3967. radio_rev = (radio24[0] & 0xF);
  3968. radio_ver = (radio24[0] & 0xF0) >> 4;
  3969. } else {
  3970. if (dev->dev->chip_id == 0x4317) {
  3971. if (dev->dev->chip_rev == 0)
  3972. tmp = 0x3205017F;
  3973. else if (dev->dev->chip_rev == 1)
  3974. tmp = 0x4205017F;
  3975. else
  3976. tmp = 0x5205017F;
  3977. } else {
  3978. b43_write16f(dev, B43_MMIO_RADIO_CONTROL,
  3979. B43_RADIOCTL_ID);
  3980. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3981. b43_write16f(dev, B43_MMIO_RADIO_CONTROL,
  3982. B43_RADIOCTL_ID);
  3983. tmp |= b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
  3984. }
  3985. radio_manuf = (tmp & 0x00000FFF);
  3986. radio_id = (tmp & 0x0FFFF000) >> 12;
  3987. radio_rev = (tmp & 0xF0000000) >> 28;
  3988. radio_ver = 0; /* Probably not available on old hw */
  3989. }
  3990. if (radio_manuf != 0x17F /* Broadcom */)
  3991. unsupported = 1;
  3992. switch (phy_type) {
  3993. case B43_PHYTYPE_A:
  3994. if (radio_id != 0x2060)
  3995. unsupported = 1;
  3996. if (radio_rev != 1)
  3997. unsupported = 1;
  3998. if (radio_manuf != 0x17F)
  3999. unsupported = 1;
  4000. break;
  4001. case B43_PHYTYPE_B:
  4002. if ((radio_id & 0xFFF0) != 0x2050)
  4003. unsupported = 1;
  4004. break;
  4005. case B43_PHYTYPE_G:
  4006. if (radio_id != 0x2050)
  4007. unsupported = 1;
  4008. break;
  4009. case B43_PHYTYPE_N:
  4010. if (radio_id != 0x2055 && radio_id != 0x2056 &&
  4011. radio_id != 0x2057)
  4012. unsupported = 1;
  4013. if (radio_id == 0x2057 &&
  4014. !(radio_rev == 9 || radio_rev == 14))
  4015. unsupported = 1;
  4016. break;
  4017. case B43_PHYTYPE_LP:
  4018. if (radio_id != 0x2062 && radio_id != 0x2063)
  4019. unsupported = 1;
  4020. break;
  4021. case B43_PHYTYPE_HT:
  4022. if (radio_id != 0x2059)
  4023. unsupported = 1;
  4024. break;
  4025. case B43_PHYTYPE_LCN:
  4026. if (radio_id != 0x2064)
  4027. unsupported = 1;
  4028. break;
  4029. default:
  4030. B43_WARN_ON(1);
  4031. }
  4032. if (unsupported) {
  4033. b43err(dev->wl,
  4034. "FOUND UNSUPPORTED RADIO (Manuf 0x%X, ID 0x%X, Revision %u, Version %u)\n",
  4035. radio_manuf, radio_id, radio_rev, radio_ver);
  4036. return -EOPNOTSUPP;
  4037. }
  4038. b43info(dev->wl,
  4039. "Found Radio: Manuf 0x%X, ID 0x%X, Revision %u, Version %u\n",
  4040. radio_manuf, radio_id, radio_rev, radio_ver);
  4041. /* FIXME: b43 treats "id" as "ver" and ignores the real "ver" */
  4042. phy->radio_manuf = radio_manuf;
  4043. phy->radio_ver = radio_id;
  4044. phy->radio_rev = radio_rev;
  4045. phy->analog = analog_type;
  4046. phy->type = phy_type;
  4047. phy->rev = phy_rev;
  4048. return 0;
  4049. }
  4050. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  4051. struct b43_phy *phy)
  4052. {
  4053. phy->hardware_power_control = !!modparam_hwpctl;
  4054. phy->next_txpwr_check_time = jiffies;
  4055. /* PHY TX errors counter. */
  4056. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  4057. #if B43_DEBUG
  4058. phy->phy_locked = false;
  4059. phy->radio_locked = false;
  4060. #endif
  4061. }
  4062. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  4063. {
  4064. dev->dfq_valid = false;
  4065. /* Assume the radio is enabled. If it's not enabled, the state will
  4066. * immediately get fixed on the first periodic work run. */
  4067. dev->radio_hw_enable = true;
  4068. /* Stats */
  4069. memset(&dev->stats, 0, sizeof(dev->stats));
  4070. setup_struct_phy_for_init(dev, &dev->phy);
  4071. /* IRQ related flags */
  4072. dev->irq_reason = 0;
  4073. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  4074. dev->irq_mask = B43_IRQ_MASKTEMPLATE;
  4075. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  4076. dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
  4077. dev->mac_suspended = 1;
  4078. /* Noise calculation context */
  4079. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  4080. }
  4081. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  4082. {
  4083. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4084. u64 hf;
  4085. if (!modparam_btcoex)
  4086. return;
  4087. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  4088. return;
  4089. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  4090. return;
  4091. hf = b43_hf_read(dev);
  4092. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  4093. hf |= B43_HF_BTCOEXALT;
  4094. else
  4095. hf |= B43_HF_BTCOEX;
  4096. b43_hf_write(dev, hf);
  4097. }
  4098. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  4099. {
  4100. if (!modparam_btcoex)
  4101. return;
  4102. //TODO
  4103. }
  4104. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  4105. {
  4106. struct ssb_bus *bus;
  4107. u32 tmp;
  4108. #ifdef CONFIG_B43_SSB
  4109. if (dev->dev->bus_type != B43_BUS_SSB)
  4110. return;
  4111. #else
  4112. return;
  4113. #endif
  4114. bus = dev->dev->sdev->bus;
  4115. if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
  4116. (bus->chip_id == 0x4312)) {
  4117. tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
  4118. tmp &= ~SSB_IMCFGLO_REQTO;
  4119. tmp &= ~SSB_IMCFGLO_SERTO;
  4120. tmp |= 0x3;
  4121. ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
  4122. ssb_commit_settings(bus);
  4123. }
  4124. }
  4125. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  4126. {
  4127. u16 pu_delay;
  4128. /* The time value is in microseconds. */
  4129. if (dev->phy.type == B43_PHYTYPE_A)
  4130. pu_delay = 3700;
  4131. else
  4132. pu_delay = 1050;
  4133. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  4134. pu_delay = 500;
  4135. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  4136. pu_delay = max(pu_delay, (u16)2400);
  4137. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  4138. }
  4139. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  4140. static void b43_set_pretbtt(struct b43_wldev *dev)
  4141. {
  4142. u16 pretbtt;
  4143. /* The time value is in microseconds. */
  4144. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
  4145. pretbtt = 2;
  4146. } else {
  4147. if (dev->phy.type == B43_PHYTYPE_A)
  4148. pretbtt = 120;
  4149. else
  4150. pretbtt = 250;
  4151. }
  4152. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  4153. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  4154. }
  4155. /* Shutdown a wireless core */
  4156. /* Locking: wl->mutex */
  4157. static void b43_wireless_core_exit(struct b43_wldev *dev)
  4158. {
  4159. B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
  4160. if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
  4161. return;
  4162. b43_set_status(dev, B43_STAT_UNINIT);
  4163. /* Stop the microcode PSM. */
  4164. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
  4165. B43_MACCTL_PSM_JMP0);
  4166. switch (dev->dev->bus_type) {
  4167. #ifdef CONFIG_B43_BCMA
  4168. case B43_BUS_BCMA:
  4169. bcma_core_pci_down(dev->dev->bdev->bus);
  4170. break;
  4171. #endif
  4172. #ifdef CONFIG_B43_SSB
  4173. case B43_BUS_SSB:
  4174. /* TODO */
  4175. break;
  4176. #endif
  4177. }
  4178. b43_dma_free(dev);
  4179. b43_pio_free(dev);
  4180. b43_chip_exit(dev);
  4181. dev->phy.ops->switch_analog(dev, 0);
  4182. if (dev->wl->current_beacon) {
  4183. dev_kfree_skb_any(dev->wl->current_beacon);
  4184. dev->wl->current_beacon = NULL;
  4185. }
  4186. b43_device_disable(dev, 0);
  4187. b43_bus_may_powerdown(dev);
  4188. }
  4189. /* Initialize a wireless core */
  4190. static int b43_wireless_core_init(struct b43_wldev *dev)
  4191. {
  4192. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4193. struct b43_phy *phy = &dev->phy;
  4194. int err;
  4195. u64 hf;
  4196. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4197. err = b43_bus_powerup(dev, 0);
  4198. if (err)
  4199. goto out;
  4200. if (!b43_device_is_enabled(dev))
  4201. b43_wireless_core_reset(dev, phy->gmode);
  4202. /* Reset all data structures. */
  4203. setup_struct_wldev_for_init(dev);
  4204. phy->ops->prepare_structs(dev);
  4205. /* Enable IRQ routing to this device. */
  4206. switch (dev->dev->bus_type) {
  4207. #ifdef CONFIG_B43_BCMA
  4208. case B43_BUS_BCMA:
  4209. bcma_core_pci_irq_ctl(&dev->dev->bdev->bus->drv_pci[0],
  4210. dev->dev->bdev, true);
  4211. bcma_core_pci_up(dev->dev->bdev->bus);
  4212. break;
  4213. #endif
  4214. #ifdef CONFIG_B43_SSB
  4215. case B43_BUS_SSB:
  4216. ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
  4217. dev->dev->sdev);
  4218. break;
  4219. #endif
  4220. }
  4221. b43_imcfglo_timeouts_workaround(dev);
  4222. b43_bluetooth_coext_disable(dev);
  4223. if (phy->ops->prepare_hardware) {
  4224. err = phy->ops->prepare_hardware(dev);
  4225. if (err)
  4226. goto err_busdown;
  4227. }
  4228. err = b43_chip_init(dev);
  4229. if (err)
  4230. goto err_busdown;
  4231. b43_shm_write16(dev, B43_SHM_SHARED,
  4232. B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
  4233. hf = b43_hf_read(dev);
  4234. if (phy->type == B43_PHYTYPE_G) {
  4235. hf |= B43_HF_SYMW;
  4236. if (phy->rev == 1)
  4237. hf |= B43_HF_GDCW;
  4238. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  4239. hf |= B43_HF_OFDMPABOOST;
  4240. }
  4241. if (phy->radio_ver == 0x2050) {
  4242. if (phy->radio_rev == 6)
  4243. hf |= B43_HF_4318TSSI;
  4244. if (phy->radio_rev < 6)
  4245. hf |= B43_HF_VCORECALC;
  4246. }
  4247. if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
  4248. hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
  4249. #if defined(CONFIG_B43_SSB) && defined(CONFIG_SSB_DRIVER_PCICORE)
  4250. if (dev->dev->bus_type == B43_BUS_SSB &&
  4251. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
  4252. dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
  4253. hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
  4254. #endif
  4255. hf &= ~B43_HF_SKCFPUP;
  4256. b43_hf_write(dev, hf);
  4257. /* tell the ucode MAC capabilities */
  4258. if (dev->dev->core_rev >= 13) {
  4259. u32 mac_hw_cap = b43_read32(dev, B43_MMIO_MAC_HW_CAP);
  4260. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_MACHW_L,
  4261. mac_hw_cap & 0xffff);
  4262. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_MACHW_H,
  4263. (mac_hw_cap >> 16) & 0xffff);
  4264. }
  4265. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  4266. B43_DEFAULT_LONG_RETRY_LIMIT);
  4267. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  4268. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  4269. /* Disable sending probe responses from firmware.
  4270. * Setting the MaxTime to one usec will always trigger
  4271. * a timeout, so we never send any probe resp.
  4272. * A timeout of zero is infinite. */
  4273. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  4274. b43_rate_memory_init(dev);
  4275. b43_set_phytxctl_defaults(dev);
  4276. /* Minimum Contention Window */
  4277. if (phy->type == B43_PHYTYPE_B)
  4278. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  4279. else
  4280. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  4281. /* Maximum Contention Window */
  4282. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  4283. /* write phytype and phyvers */
  4284. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PHYTYPE, phy->type);
  4285. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PHYVER, phy->rev);
  4286. if (b43_bus_host_is_pcmcia(dev->dev) ||
  4287. b43_bus_host_is_sdio(dev->dev)) {
  4288. dev->__using_pio_transfers = true;
  4289. err = b43_pio_init(dev);
  4290. } else if (dev->use_pio) {
  4291. b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
  4292. "This should not be needed and will result in lower "
  4293. "performance.\n");
  4294. dev->__using_pio_transfers = true;
  4295. err = b43_pio_init(dev);
  4296. } else {
  4297. dev->__using_pio_transfers = false;
  4298. err = b43_dma_init(dev);
  4299. }
  4300. if (err)
  4301. goto err_chip_exit;
  4302. b43_qos_init(dev);
  4303. b43_set_synth_pu_delay(dev, 1);
  4304. b43_bluetooth_coext_enable(dev);
  4305. b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
  4306. b43_upload_card_macaddress(dev);
  4307. b43_security_init(dev);
  4308. ieee80211_wake_queues(dev->wl->hw);
  4309. b43_set_status(dev, B43_STAT_INITIALIZED);
  4310. out:
  4311. return err;
  4312. err_chip_exit:
  4313. b43_chip_exit(dev);
  4314. err_busdown:
  4315. b43_bus_may_powerdown(dev);
  4316. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4317. return err;
  4318. }
  4319. static int b43_op_add_interface(struct ieee80211_hw *hw,
  4320. struct ieee80211_vif *vif)
  4321. {
  4322. struct b43_wl *wl = hw_to_b43_wl(hw);
  4323. struct b43_wldev *dev;
  4324. int err = -EOPNOTSUPP;
  4325. /* TODO: allow WDS/AP devices to coexist */
  4326. if (vif->type != NL80211_IFTYPE_AP &&
  4327. vif->type != NL80211_IFTYPE_MESH_POINT &&
  4328. vif->type != NL80211_IFTYPE_STATION &&
  4329. vif->type != NL80211_IFTYPE_WDS &&
  4330. vif->type != NL80211_IFTYPE_ADHOC)
  4331. return -EOPNOTSUPP;
  4332. mutex_lock(&wl->mutex);
  4333. if (wl->operating)
  4334. goto out_mutex_unlock;
  4335. b43dbg(wl, "Adding Interface type %d\n", vif->type);
  4336. dev = wl->current_dev;
  4337. wl->operating = true;
  4338. wl->vif = vif;
  4339. wl->if_type = vif->type;
  4340. memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
  4341. b43_adjust_opmode(dev);
  4342. b43_set_pretbtt(dev);
  4343. b43_set_synth_pu_delay(dev, 0);
  4344. b43_upload_card_macaddress(dev);
  4345. err = 0;
  4346. out_mutex_unlock:
  4347. mutex_unlock(&wl->mutex);
  4348. if (err == 0)
  4349. b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
  4350. return err;
  4351. }
  4352. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  4353. struct ieee80211_vif *vif)
  4354. {
  4355. struct b43_wl *wl = hw_to_b43_wl(hw);
  4356. struct b43_wldev *dev = wl->current_dev;
  4357. b43dbg(wl, "Removing Interface type %d\n", vif->type);
  4358. mutex_lock(&wl->mutex);
  4359. B43_WARN_ON(!wl->operating);
  4360. B43_WARN_ON(wl->vif != vif);
  4361. wl->vif = NULL;
  4362. wl->operating = false;
  4363. b43_adjust_opmode(dev);
  4364. memset(wl->mac_addr, 0, ETH_ALEN);
  4365. b43_upload_card_macaddress(dev);
  4366. mutex_unlock(&wl->mutex);
  4367. }
  4368. static int b43_op_start(struct ieee80211_hw *hw)
  4369. {
  4370. struct b43_wl *wl = hw_to_b43_wl(hw);
  4371. struct b43_wldev *dev = wl->current_dev;
  4372. int did_init = 0;
  4373. int err = 0;
  4374. /* Kill all old instance specific information to make sure
  4375. * the card won't use it in the short timeframe between start
  4376. * and mac80211 reconfiguring it. */
  4377. memset(wl->bssid, 0, ETH_ALEN);
  4378. memset(wl->mac_addr, 0, ETH_ALEN);
  4379. wl->filter_flags = 0;
  4380. wl->radiotap_enabled = false;
  4381. b43_qos_clear(wl);
  4382. wl->beacon0_uploaded = false;
  4383. wl->beacon1_uploaded = false;
  4384. wl->beacon_templates_virgin = true;
  4385. wl->radio_enabled = true;
  4386. mutex_lock(&wl->mutex);
  4387. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  4388. err = b43_wireless_core_init(dev);
  4389. if (err)
  4390. goto out_mutex_unlock;
  4391. did_init = 1;
  4392. }
  4393. if (b43_status(dev) < B43_STAT_STARTED) {
  4394. err = b43_wireless_core_start(dev);
  4395. if (err) {
  4396. if (did_init)
  4397. b43_wireless_core_exit(dev);
  4398. goto out_mutex_unlock;
  4399. }
  4400. }
  4401. /* XXX: only do if device doesn't support rfkill irq */
  4402. wiphy_rfkill_start_polling(hw->wiphy);
  4403. out_mutex_unlock:
  4404. mutex_unlock(&wl->mutex);
  4405. /*
  4406. * Configuration may have been overwritten during initialization.
  4407. * Reload the configuration, but only if initialization was
  4408. * successful. Reloading the configuration after a failed init
  4409. * may hang the system.
  4410. */
  4411. if (!err)
  4412. b43_op_config(hw, ~0);
  4413. return err;
  4414. }
  4415. static void b43_op_stop(struct ieee80211_hw *hw)
  4416. {
  4417. struct b43_wl *wl = hw_to_b43_wl(hw);
  4418. struct b43_wldev *dev = wl->current_dev;
  4419. cancel_work_sync(&(wl->beacon_update_trigger));
  4420. if (!dev)
  4421. goto out;
  4422. mutex_lock(&wl->mutex);
  4423. if (b43_status(dev) >= B43_STAT_STARTED) {
  4424. dev = b43_wireless_core_stop(dev);
  4425. if (!dev)
  4426. goto out_unlock;
  4427. }
  4428. b43_wireless_core_exit(dev);
  4429. wl->radio_enabled = false;
  4430. out_unlock:
  4431. mutex_unlock(&wl->mutex);
  4432. out:
  4433. cancel_work_sync(&(wl->txpower_adjust_work));
  4434. }
  4435. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  4436. struct ieee80211_sta *sta, bool set)
  4437. {
  4438. struct b43_wl *wl = hw_to_b43_wl(hw);
  4439. /* FIXME: add locking */
  4440. b43_update_templates(wl);
  4441. return 0;
  4442. }
  4443. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  4444. struct ieee80211_vif *vif,
  4445. enum sta_notify_cmd notify_cmd,
  4446. struct ieee80211_sta *sta)
  4447. {
  4448. struct b43_wl *wl = hw_to_b43_wl(hw);
  4449. B43_WARN_ON(!vif || wl->vif != vif);
  4450. }
  4451. static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
  4452. {
  4453. struct b43_wl *wl = hw_to_b43_wl(hw);
  4454. struct b43_wldev *dev;
  4455. mutex_lock(&wl->mutex);
  4456. dev = wl->current_dev;
  4457. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4458. /* Disable CFP update during scan on other channels. */
  4459. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
  4460. }
  4461. mutex_unlock(&wl->mutex);
  4462. }
  4463. static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
  4464. {
  4465. struct b43_wl *wl = hw_to_b43_wl(hw);
  4466. struct b43_wldev *dev;
  4467. mutex_lock(&wl->mutex);
  4468. dev = wl->current_dev;
  4469. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4470. /* Re-enable CFP update. */
  4471. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
  4472. }
  4473. mutex_unlock(&wl->mutex);
  4474. }
  4475. static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
  4476. struct survey_info *survey)
  4477. {
  4478. struct b43_wl *wl = hw_to_b43_wl(hw);
  4479. struct b43_wldev *dev = wl->current_dev;
  4480. struct ieee80211_conf *conf = &hw->conf;
  4481. if (idx != 0)
  4482. return -ENOENT;
  4483. survey->channel = conf->chandef.chan;
  4484. survey->filled = SURVEY_INFO_NOISE_DBM;
  4485. survey->noise = dev->stats.link_noise;
  4486. return 0;
  4487. }
  4488. static const struct ieee80211_ops b43_hw_ops = {
  4489. .tx = b43_op_tx,
  4490. .conf_tx = b43_op_conf_tx,
  4491. .add_interface = b43_op_add_interface,
  4492. .remove_interface = b43_op_remove_interface,
  4493. .config = b43_op_config,
  4494. .bss_info_changed = b43_op_bss_info_changed,
  4495. .configure_filter = b43_op_configure_filter,
  4496. .set_key = b43_op_set_key,
  4497. .update_tkip_key = b43_op_update_tkip_key,
  4498. .get_stats = b43_op_get_stats,
  4499. .get_tsf = b43_op_get_tsf,
  4500. .set_tsf = b43_op_set_tsf,
  4501. .start = b43_op_start,
  4502. .stop = b43_op_stop,
  4503. .set_tim = b43_op_beacon_set_tim,
  4504. .sta_notify = b43_op_sta_notify,
  4505. .sw_scan_start = b43_op_sw_scan_start_notifier,
  4506. .sw_scan_complete = b43_op_sw_scan_complete_notifier,
  4507. .get_survey = b43_op_get_survey,
  4508. .rfkill_poll = b43_rfkill_poll,
  4509. };
  4510. /* Hard-reset the chip. Do not call this directly.
  4511. * Use b43_controller_restart()
  4512. */
  4513. static void b43_chip_reset(struct work_struct *work)
  4514. {
  4515. struct b43_wldev *dev =
  4516. container_of(work, struct b43_wldev, restart_work);
  4517. struct b43_wl *wl = dev->wl;
  4518. int err = 0;
  4519. int prev_status;
  4520. mutex_lock(&wl->mutex);
  4521. prev_status = b43_status(dev);
  4522. /* Bring the device down... */
  4523. if (prev_status >= B43_STAT_STARTED) {
  4524. dev = b43_wireless_core_stop(dev);
  4525. if (!dev) {
  4526. err = -ENODEV;
  4527. goto out;
  4528. }
  4529. }
  4530. if (prev_status >= B43_STAT_INITIALIZED)
  4531. b43_wireless_core_exit(dev);
  4532. /* ...and up again. */
  4533. if (prev_status >= B43_STAT_INITIALIZED) {
  4534. err = b43_wireless_core_init(dev);
  4535. if (err)
  4536. goto out;
  4537. }
  4538. if (prev_status >= B43_STAT_STARTED) {
  4539. err = b43_wireless_core_start(dev);
  4540. if (err) {
  4541. b43_wireless_core_exit(dev);
  4542. goto out;
  4543. }
  4544. }
  4545. out:
  4546. if (err)
  4547. wl->current_dev = NULL; /* Failed to init the dev. */
  4548. mutex_unlock(&wl->mutex);
  4549. if (err) {
  4550. b43err(wl, "Controller restart FAILED\n");
  4551. return;
  4552. }
  4553. /* reload configuration */
  4554. b43_op_config(wl->hw, ~0);
  4555. if (wl->vif)
  4556. b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
  4557. b43info(wl, "Controller restarted\n");
  4558. }
  4559. static int b43_setup_bands(struct b43_wldev *dev,
  4560. bool have_2ghz_phy, bool have_5ghz_phy)
  4561. {
  4562. struct ieee80211_hw *hw = dev->wl->hw;
  4563. struct b43_phy *phy = &dev->phy;
  4564. bool limited_2g;
  4565. bool limited_5g;
  4566. /* We don't support all 2 GHz channels on some devices */
  4567. limited_2g = phy->radio_ver == 0x2057 &&
  4568. (phy->radio_rev == 9 || phy->radio_rev == 14);
  4569. limited_5g = phy->radio_ver == 0x2057 &&
  4570. phy->radio_rev == 9;
  4571. if (have_2ghz_phy)
  4572. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = limited_2g ?
  4573. &b43_band_2ghz_limited : &b43_band_2GHz;
  4574. if (dev->phy.type == B43_PHYTYPE_N) {
  4575. if (have_5ghz_phy)
  4576. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = limited_5g ?
  4577. &b43_band_5GHz_nphy_limited :
  4578. &b43_band_5GHz_nphy;
  4579. } else {
  4580. if (have_5ghz_phy)
  4581. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  4582. }
  4583. dev->phy.supports_2ghz = have_2ghz_phy;
  4584. dev->phy.supports_5ghz = have_5ghz_phy;
  4585. return 0;
  4586. }
  4587. static void b43_wireless_core_detach(struct b43_wldev *dev)
  4588. {
  4589. /* We release firmware that late to not be required to re-request
  4590. * is all the time when we reinit the core. */
  4591. b43_release_firmware(dev);
  4592. b43_phy_free(dev);
  4593. }
  4594. static void b43_supported_bands(struct b43_wldev *dev, bool *have_2ghz_phy,
  4595. bool *have_5ghz_phy)
  4596. {
  4597. u16 dev_id = 0;
  4598. #ifdef CONFIG_B43_BCMA
  4599. if (dev->dev->bus_type == B43_BUS_BCMA &&
  4600. dev->dev->bdev->bus->hosttype == BCMA_HOSTTYPE_PCI)
  4601. dev_id = dev->dev->bdev->bus->host_pci->device;
  4602. #endif
  4603. #ifdef CONFIG_B43_SSB
  4604. if (dev->dev->bus_type == B43_BUS_SSB &&
  4605. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
  4606. dev_id = dev->dev->sdev->bus->host_pci->device;
  4607. #endif
  4608. /* Override with SPROM value if available */
  4609. if (dev->dev->bus_sprom->dev_id)
  4610. dev_id = dev->dev->bus_sprom->dev_id;
  4611. /* Note: below IDs can be "virtual" (not maching e.g. real PCI ID) */
  4612. switch (dev_id) {
  4613. case 0x4324: /* BCM4306 */
  4614. case 0x4312: /* BCM4311 */
  4615. case 0x4319: /* BCM4318 */
  4616. case 0x4328: /* BCM4321 */
  4617. case 0x432b: /* BCM4322 */
  4618. case 0x4350: /* BCM43222 */
  4619. case 0x4353: /* BCM43224 */
  4620. case 0x0576: /* BCM43224 */
  4621. case 0x435f: /* BCM6362 */
  4622. case 0x4331: /* BCM4331 */
  4623. case 0x4359: /* BCM43228 */
  4624. case 0x43a0: /* BCM4360 */
  4625. case 0x43b1: /* BCM4352 */
  4626. /* Dual band devices */
  4627. *have_2ghz_phy = true;
  4628. *have_5ghz_phy = true;
  4629. return;
  4630. case 0x4321: /* BCM4306 */
  4631. case 0x4313: /* BCM4311 */
  4632. case 0x431a: /* BCM4318 */
  4633. case 0x432a: /* BCM4321 */
  4634. case 0x432d: /* BCM4322 */
  4635. case 0x4352: /* BCM43222 */
  4636. case 0x4333: /* BCM4331 */
  4637. case 0x43a2: /* BCM4360 */
  4638. case 0x43b3: /* BCM4352 */
  4639. /* 5 GHz only devices */
  4640. *have_2ghz_phy = false;
  4641. *have_5ghz_phy = true;
  4642. return;
  4643. }
  4644. /* As a fallback, try to guess using PHY type */
  4645. switch (dev->phy.type) {
  4646. case B43_PHYTYPE_A:
  4647. *have_2ghz_phy = false;
  4648. *have_5ghz_phy = true;
  4649. return;
  4650. case B43_PHYTYPE_G:
  4651. case B43_PHYTYPE_N:
  4652. case B43_PHYTYPE_LP:
  4653. case B43_PHYTYPE_HT:
  4654. case B43_PHYTYPE_LCN:
  4655. *have_2ghz_phy = true;
  4656. *have_5ghz_phy = false;
  4657. return;
  4658. }
  4659. B43_WARN_ON(1);
  4660. }
  4661. static int b43_wireless_core_attach(struct b43_wldev *dev)
  4662. {
  4663. struct b43_wl *wl = dev->wl;
  4664. struct b43_phy *phy = &dev->phy;
  4665. int err;
  4666. u32 tmp;
  4667. bool have_2ghz_phy = false, have_5ghz_phy = false;
  4668. /* Do NOT do any device initialization here.
  4669. * Do it in wireless_core_init() instead.
  4670. * This function is for gathering basic information about the HW, only.
  4671. * Also some structs may be set up here. But most likely you want to have
  4672. * that in core_init(), too.
  4673. */
  4674. err = b43_bus_powerup(dev, 0);
  4675. if (err) {
  4676. b43err(wl, "Bus powerup failed\n");
  4677. goto out;
  4678. }
  4679. phy->do_full_init = true;
  4680. /* Try to guess supported bands for the first init needs */
  4681. switch (dev->dev->bus_type) {
  4682. #ifdef CONFIG_B43_BCMA
  4683. case B43_BUS_BCMA:
  4684. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
  4685. have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
  4686. have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
  4687. break;
  4688. #endif
  4689. #ifdef CONFIG_B43_SSB
  4690. case B43_BUS_SSB:
  4691. if (dev->dev->core_rev >= 5) {
  4692. tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  4693. have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
  4694. have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
  4695. } else
  4696. B43_WARN_ON(1);
  4697. break;
  4698. #endif
  4699. }
  4700. dev->phy.gmode = have_2ghz_phy;
  4701. b43_wireless_core_reset(dev, dev->phy.gmode);
  4702. /* Get the PHY type. */
  4703. err = b43_phy_versioning(dev);
  4704. if (err)
  4705. goto err_powerdown;
  4706. /* Get real info about supported bands */
  4707. b43_supported_bands(dev, &have_2ghz_phy, &have_5ghz_phy);
  4708. /* We don't support 5 GHz on some PHYs yet */
  4709. if (have_5ghz_phy) {
  4710. switch (dev->phy.type) {
  4711. case B43_PHYTYPE_A:
  4712. case B43_PHYTYPE_G:
  4713. case B43_PHYTYPE_LP:
  4714. case B43_PHYTYPE_HT:
  4715. b43warn(wl, "5 GHz band is unsupported on this PHY\n");
  4716. have_5ghz_phy = false;
  4717. }
  4718. }
  4719. if (!have_2ghz_phy && !have_5ghz_phy) {
  4720. b43err(wl, "b43 can't support any band on this device\n");
  4721. err = -EOPNOTSUPP;
  4722. goto err_powerdown;
  4723. }
  4724. err = b43_phy_allocate(dev);
  4725. if (err)
  4726. goto err_powerdown;
  4727. dev->phy.gmode = have_2ghz_phy;
  4728. b43_wireless_core_reset(dev, dev->phy.gmode);
  4729. err = b43_validate_chipaccess(dev);
  4730. if (err)
  4731. goto err_phy_free;
  4732. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  4733. if (err)
  4734. goto err_phy_free;
  4735. /* Now set some default "current_dev" */
  4736. if (!wl->current_dev)
  4737. wl->current_dev = dev;
  4738. INIT_WORK(&dev->restart_work, b43_chip_reset);
  4739. dev->phy.ops->switch_analog(dev, 0);
  4740. b43_device_disable(dev, 0);
  4741. b43_bus_may_powerdown(dev);
  4742. out:
  4743. return err;
  4744. err_phy_free:
  4745. b43_phy_free(dev);
  4746. err_powerdown:
  4747. b43_bus_may_powerdown(dev);
  4748. return err;
  4749. }
  4750. static void b43_one_core_detach(struct b43_bus_dev *dev)
  4751. {
  4752. struct b43_wldev *wldev;
  4753. struct b43_wl *wl;
  4754. /* Do not cancel ieee80211-workqueue based work here.
  4755. * See comment in b43_remove(). */
  4756. wldev = b43_bus_get_wldev(dev);
  4757. wl = wldev->wl;
  4758. b43_debugfs_remove_device(wldev);
  4759. b43_wireless_core_detach(wldev);
  4760. list_del(&wldev->list);
  4761. b43_bus_set_wldev(dev, NULL);
  4762. kfree(wldev);
  4763. }
  4764. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
  4765. {
  4766. struct b43_wldev *wldev;
  4767. int err = -ENOMEM;
  4768. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  4769. if (!wldev)
  4770. goto out;
  4771. wldev->use_pio = b43_modparam_pio;
  4772. wldev->dev = dev;
  4773. wldev->wl = wl;
  4774. b43_set_status(wldev, B43_STAT_UNINIT);
  4775. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  4776. INIT_LIST_HEAD(&wldev->list);
  4777. err = b43_wireless_core_attach(wldev);
  4778. if (err)
  4779. goto err_kfree_wldev;
  4780. b43_bus_set_wldev(dev, wldev);
  4781. b43_debugfs_add_device(wldev);
  4782. out:
  4783. return err;
  4784. err_kfree_wldev:
  4785. kfree(wldev);
  4786. return err;
  4787. }
  4788. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4789. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4790. (pdev->device == _device) && \
  4791. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4792. (pdev->subsystem_device == _subdevice) )
  4793. #ifdef CONFIG_B43_SSB
  4794. static void b43_sprom_fixup(struct ssb_bus *bus)
  4795. {
  4796. struct pci_dev *pdev;
  4797. /* boardflags workarounds */
  4798. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4799. bus->chip_id == 0x4301 && bus->sprom.board_rev == 0x74)
  4800. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4801. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4802. bus->boardinfo.type == 0x4E && bus->sprom.board_rev > 0x40)
  4803. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4804. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4805. pdev = bus->host_pci;
  4806. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4807. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  4808. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  4809. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4810. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  4811. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  4812. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  4813. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4814. }
  4815. }
  4816. static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
  4817. {
  4818. struct ieee80211_hw *hw = wl->hw;
  4819. ssb_set_devtypedata(dev->sdev, NULL);
  4820. ieee80211_free_hw(hw);
  4821. }
  4822. #endif
  4823. static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
  4824. {
  4825. struct ssb_sprom *sprom = dev->bus_sprom;
  4826. struct ieee80211_hw *hw;
  4827. struct b43_wl *wl;
  4828. char chip_name[6];
  4829. int queue_num;
  4830. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4831. if (!hw) {
  4832. b43err(NULL, "Could not allocate ieee80211 device\n");
  4833. return ERR_PTR(-ENOMEM);
  4834. }
  4835. wl = hw_to_b43_wl(hw);
  4836. /* fill hw info */
  4837. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  4838. IEEE80211_HW_SIGNAL_DBM;
  4839. hw->wiphy->interface_modes =
  4840. BIT(NL80211_IFTYPE_AP) |
  4841. BIT(NL80211_IFTYPE_MESH_POINT) |
  4842. BIT(NL80211_IFTYPE_STATION) |
  4843. BIT(NL80211_IFTYPE_WDS) |
  4844. BIT(NL80211_IFTYPE_ADHOC);
  4845. hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
  4846. wl->hw_registred = false;
  4847. hw->max_rates = 2;
  4848. SET_IEEE80211_DEV(hw, dev->dev);
  4849. if (is_valid_ether_addr(sprom->et1mac))
  4850. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4851. else
  4852. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4853. /* Initialize struct b43_wl */
  4854. wl->hw = hw;
  4855. mutex_init(&wl->mutex);
  4856. spin_lock_init(&wl->hardirq_lock);
  4857. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4858. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4859. INIT_WORK(&wl->tx_work, b43_tx_work);
  4860. /* Initialize queues and flags. */
  4861. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  4862. skb_queue_head_init(&wl->tx_queue[queue_num]);
  4863. wl->tx_queue_stopped[queue_num] = 0;
  4864. }
  4865. snprintf(chip_name, ARRAY_SIZE(chip_name),
  4866. (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
  4867. b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
  4868. dev->core_rev);
  4869. return wl;
  4870. }
  4871. #ifdef CONFIG_B43_BCMA
  4872. static int b43_bcma_probe(struct bcma_device *core)
  4873. {
  4874. struct b43_bus_dev *dev;
  4875. struct b43_wl *wl;
  4876. int err;
  4877. if (!modparam_allhwsupport &&
  4878. (core->id.rev == 0x17 || core->id.rev == 0x18)) {
  4879. pr_err("Support for cores revisions 0x17 and 0x18 disabled by module param allhwsupport=0. Try b43.allhwsupport=1\n");
  4880. return -ENOTSUPP;
  4881. }
  4882. dev = b43_bus_dev_bcma_init(core);
  4883. if (!dev)
  4884. return -ENODEV;
  4885. wl = b43_wireless_init(dev);
  4886. if (IS_ERR(wl)) {
  4887. err = PTR_ERR(wl);
  4888. goto bcma_out;
  4889. }
  4890. err = b43_one_core_attach(dev, wl);
  4891. if (err)
  4892. goto bcma_err_wireless_exit;
  4893. /* setup and start work to load firmware */
  4894. INIT_WORK(&wl->firmware_load, b43_request_firmware);
  4895. schedule_work(&wl->firmware_load);
  4896. bcma_out:
  4897. return err;
  4898. bcma_err_wireless_exit:
  4899. ieee80211_free_hw(wl->hw);
  4900. return err;
  4901. }
  4902. static void b43_bcma_remove(struct bcma_device *core)
  4903. {
  4904. struct b43_wldev *wldev = bcma_get_drvdata(core);
  4905. struct b43_wl *wl = wldev->wl;
  4906. /* We must cancel any work here before unregistering from ieee80211,
  4907. * as the ieee80211 unreg will destroy the workqueue. */
  4908. cancel_work_sync(&wldev->restart_work);
  4909. cancel_work_sync(&wl->firmware_load);
  4910. B43_WARN_ON(!wl);
  4911. if (!wldev->fw.ucode.data)
  4912. return; /* NULL if firmware never loaded */
  4913. if (wl->current_dev == wldev && wl->hw_registred) {
  4914. b43_leds_stop(wldev);
  4915. ieee80211_unregister_hw(wl->hw);
  4916. }
  4917. b43_one_core_detach(wldev->dev);
  4918. /* Unregister HW RNG driver */
  4919. b43_rng_exit(wl);
  4920. b43_leds_unregister(wl);
  4921. ieee80211_free_hw(wl->hw);
  4922. }
  4923. static struct bcma_driver b43_bcma_driver = {
  4924. .name = KBUILD_MODNAME,
  4925. .id_table = b43_bcma_tbl,
  4926. .probe = b43_bcma_probe,
  4927. .remove = b43_bcma_remove,
  4928. };
  4929. #endif
  4930. #ifdef CONFIG_B43_SSB
  4931. static
  4932. int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
  4933. {
  4934. struct b43_bus_dev *dev;
  4935. struct b43_wl *wl;
  4936. int err;
  4937. dev = b43_bus_dev_ssb_init(sdev);
  4938. if (!dev)
  4939. return -ENOMEM;
  4940. wl = ssb_get_devtypedata(sdev);
  4941. if (wl) {
  4942. b43err(NULL, "Dual-core devices are not supported\n");
  4943. err = -ENOTSUPP;
  4944. goto err_ssb_kfree_dev;
  4945. }
  4946. b43_sprom_fixup(sdev->bus);
  4947. wl = b43_wireless_init(dev);
  4948. if (IS_ERR(wl)) {
  4949. err = PTR_ERR(wl);
  4950. goto err_ssb_kfree_dev;
  4951. }
  4952. ssb_set_devtypedata(sdev, wl);
  4953. B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
  4954. err = b43_one_core_attach(dev, wl);
  4955. if (err)
  4956. goto err_ssb_wireless_exit;
  4957. /* setup and start work to load firmware */
  4958. INIT_WORK(&wl->firmware_load, b43_request_firmware);
  4959. schedule_work(&wl->firmware_load);
  4960. return err;
  4961. err_ssb_wireless_exit:
  4962. b43_wireless_exit(dev, wl);
  4963. err_ssb_kfree_dev:
  4964. kfree(dev);
  4965. return err;
  4966. }
  4967. static void b43_ssb_remove(struct ssb_device *sdev)
  4968. {
  4969. struct b43_wl *wl = ssb_get_devtypedata(sdev);
  4970. struct b43_wldev *wldev = ssb_get_drvdata(sdev);
  4971. struct b43_bus_dev *dev = wldev->dev;
  4972. /* We must cancel any work here before unregistering from ieee80211,
  4973. * as the ieee80211 unreg will destroy the workqueue. */
  4974. cancel_work_sync(&wldev->restart_work);
  4975. cancel_work_sync(&wl->firmware_load);
  4976. B43_WARN_ON(!wl);
  4977. if (!wldev->fw.ucode.data)
  4978. return; /* NULL if firmware never loaded */
  4979. if (wl->current_dev == wldev && wl->hw_registred) {
  4980. b43_leds_stop(wldev);
  4981. ieee80211_unregister_hw(wl->hw);
  4982. }
  4983. b43_one_core_detach(dev);
  4984. /* Unregister HW RNG driver */
  4985. b43_rng_exit(wl);
  4986. b43_leds_unregister(wl);
  4987. b43_wireless_exit(dev, wl);
  4988. }
  4989. static struct ssb_driver b43_ssb_driver = {
  4990. .name = KBUILD_MODNAME,
  4991. .id_table = b43_ssb_tbl,
  4992. .probe = b43_ssb_probe,
  4993. .remove = b43_ssb_remove,
  4994. };
  4995. #endif /* CONFIG_B43_SSB */
  4996. /* Perform a hardware reset. This can be called from any context. */
  4997. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4998. {
  4999. /* Must avoid requeueing, if we are in shutdown. */
  5000. if (b43_status(dev) < B43_STAT_INITIALIZED)
  5001. return;
  5002. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  5003. ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
  5004. }
  5005. static void b43_print_driverinfo(void)
  5006. {
  5007. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  5008. *feat_leds = "", *feat_sdio = "";
  5009. #ifdef CONFIG_B43_PCI_AUTOSELECT
  5010. feat_pci = "P";
  5011. #endif
  5012. #ifdef CONFIG_B43_PCMCIA
  5013. feat_pcmcia = "M";
  5014. #endif
  5015. #ifdef CONFIG_B43_PHY_N
  5016. feat_nphy = "N";
  5017. #endif
  5018. #ifdef CONFIG_B43_LEDS
  5019. feat_leds = "L";
  5020. #endif
  5021. #ifdef CONFIG_B43_SDIO
  5022. feat_sdio = "S";
  5023. #endif
  5024. printk(KERN_INFO "Broadcom 43xx driver loaded "
  5025. "[ Features: %s%s%s%s%s ]\n",
  5026. feat_pci, feat_pcmcia, feat_nphy,
  5027. feat_leds, feat_sdio);
  5028. }
  5029. static int __init b43_init(void)
  5030. {
  5031. int err;
  5032. b43_debugfs_init();
  5033. err = b43_pcmcia_init();
  5034. if (err)
  5035. goto err_dfs_exit;
  5036. err = b43_sdio_init();
  5037. if (err)
  5038. goto err_pcmcia_exit;
  5039. #ifdef CONFIG_B43_BCMA
  5040. err = bcma_driver_register(&b43_bcma_driver);
  5041. if (err)
  5042. goto err_sdio_exit;
  5043. #endif
  5044. #ifdef CONFIG_B43_SSB
  5045. err = ssb_driver_register(&b43_ssb_driver);
  5046. if (err)
  5047. goto err_bcma_driver_exit;
  5048. #endif
  5049. b43_print_driverinfo();
  5050. return err;
  5051. #ifdef CONFIG_B43_SSB
  5052. err_bcma_driver_exit:
  5053. #endif
  5054. #ifdef CONFIG_B43_BCMA
  5055. bcma_driver_unregister(&b43_bcma_driver);
  5056. err_sdio_exit:
  5057. #endif
  5058. b43_sdio_exit();
  5059. err_pcmcia_exit:
  5060. b43_pcmcia_exit();
  5061. err_dfs_exit:
  5062. b43_debugfs_exit();
  5063. return err;
  5064. }
  5065. static void __exit b43_exit(void)
  5066. {
  5067. #ifdef CONFIG_B43_SSB
  5068. ssb_driver_unregister(&b43_ssb_driver);
  5069. #endif
  5070. #ifdef CONFIG_B43_BCMA
  5071. bcma_driver_unregister(&b43_bcma_driver);
  5072. #endif
  5073. b43_sdio_exit();
  5074. b43_pcmcia_exit();
  5075. b43_debugfs_exit();
  5076. }
  5077. module_init(b43_init)
  5078. module_exit(b43_exit)