marvell.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104
  1. /*
  2. * drivers/net/phy/marvell.c
  3. *
  4. * Driver for Marvell PHYs
  5. *
  6. * Author: Andy Fleming
  7. *
  8. * Copyright (c) 2004 Freescale Semiconductor, Inc.
  9. *
  10. * Copyright (c) 2013 Michael Stapelberg <michael@stapelberg.de>
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/string.h>
  20. #include <linux/errno.h>
  21. #include <linux/unistd.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/spinlock.h>
  29. #include <linux/mm.h>
  30. #include <linux/module.h>
  31. #include <linux/mii.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/phy.h>
  34. #include <linux/marvell_phy.h>
  35. #include <linux/of.h>
  36. #include <linux/io.h>
  37. #include <asm/irq.h>
  38. #include <linux/uaccess.h>
  39. #define MII_MARVELL_PHY_PAGE 22
  40. #define MII_M1011_IEVENT 0x13
  41. #define MII_M1011_IEVENT_CLEAR 0x0000
  42. #define MII_M1011_IMASK 0x12
  43. #define MII_M1011_IMASK_INIT 0x6400
  44. #define MII_M1011_IMASK_CLEAR 0x0000
  45. #define MII_M1011_PHY_SCR 0x10
  46. #define MII_M1011_PHY_SCR_AUTO_CROSS 0x0060
  47. #define MII_M1145_PHY_EXT_SR 0x1b
  48. #define MII_M1145_PHY_EXT_CR 0x14
  49. #define MII_M1145_RGMII_RX_DELAY 0x0080
  50. #define MII_M1145_RGMII_TX_DELAY 0x0002
  51. #define MII_M1145_HWCFG_MODE_SGMII_NO_CLK 0x4
  52. #define MII_M1145_HWCFG_MODE_MASK 0xf
  53. #define MII_M1145_HWCFG_FIBER_COPPER_AUTO 0x8000
  54. #define MII_M1111_PHY_LED_CONTROL 0x18
  55. #define MII_M1111_PHY_LED_DIRECT 0x4100
  56. #define MII_M1111_PHY_LED_COMBINE 0x411c
  57. #define MII_M1111_PHY_EXT_CR 0x14
  58. #define MII_M1111_RX_DELAY 0x80
  59. #define MII_M1111_TX_DELAY 0x2
  60. #define MII_M1111_PHY_EXT_SR 0x1b
  61. #define MII_M1111_HWCFG_MODE_MASK 0xf
  62. #define MII_M1111_HWCFG_MODE_COPPER_RGMII 0xb
  63. #define MII_M1111_HWCFG_MODE_FIBER_RGMII 0x3
  64. #define MII_M1111_HWCFG_MODE_SGMII_NO_CLK 0x4
  65. #define MII_M1111_HWCFG_MODE_COPPER_RTBI 0x9
  66. #define MII_M1111_HWCFG_FIBER_COPPER_AUTO 0x8000
  67. #define MII_M1111_HWCFG_FIBER_COPPER_RES 0x2000
  68. #define MII_M1111_COPPER 0
  69. #define MII_M1111_FIBER 1
  70. #define MII_88E1121_PHY_MSCR_PAGE 2
  71. #define MII_88E1121_PHY_MSCR_REG 21
  72. #define MII_88E1121_PHY_MSCR_RX_DELAY BIT(5)
  73. #define MII_88E1121_PHY_MSCR_TX_DELAY BIT(4)
  74. #define MII_88E1121_PHY_MSCR_DELAY_MASK (~(0x3 << 4))
  75. #define MII_88E1318S_PHY_MSCR1_REG 16
  76. #define MII_88E1318S_PHY_MSCR1_PAD_ODD BIT(6)
  77. /* Copper Specific Interrupt Enable Register */
  78. #define MII_88E1318S_PHY_CSIER 0x12
  79. /* WOL Event Interrupt Enable */
  80. #define MII_88E1318S_PHY_CSIER_WOL_EIE BIT(7)
  81. /* LED Timer Control Register */
  82. #define MII_88E1318S_PHY_LED_PAGE 0x03
  83. #define MII_88E1318S_PHY_LED_TCR 0x12
  84. #define MII_88E1318S_PHY_LED_TCR_FORCE_INT BIT(15)
  85. #define MII_88E1318S_PHY_LED_TCR_INTn_ENABLE BIT(7)
  86. #define MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW BIT(11)
  87. /* Magic Packet MAC address registers */
  88. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD2 0x17
  89. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD1 0x18
  90. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD0 0x19
  91. #define MII_88E1318S_PHY_WOL_PAGE 0x11
  92. #define MII_88E1318S_PHY_WOL_CTRL 0x10
  93. #define MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS BIT(12)
  94. #define MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE BIT(14)
  95. #define MII_88E1121_PHY_LED_CTRL 16
  96. #define MII_88E1121_PHY_LED_PAGE 3
  97. #define MII_88E1121_PHY_LED_DEF 0x0030
  98. #define MII_M1011_PHY_STATUS 0x11
  99. #define MII_M1011_PHY_STATUS_1000 0x8000
  100. #define MII_M1011_PHY_STATUS_100 0x4000
  101. #define MII_M1011_PHY_STATUS_SPD_MASK 0xc000
  102. #define MII_M1011_PHY_STATUS_FULLDUPLEX 0x2000
  103. #define MII_M1011_PHY_STATUS_RESOLVED 0x0800
  104. #define MII_M1011_PHY_STATUS_LINK 0x0400
  105. #define MII_M1116R_CONTROL_REG_MAC 21
  106. MODULE_DESCRIPTION("Marvell PHY driver");
  107. MODULE_AUTHOR("Andy Fleming");
  108. MODULE_LICENSE("GPL");
  109. static int marvell_ack_interrupt(struct phy_device *phydev)
  110. {
  111. int err;
  112. /* Clear the interrupts by reading the reg */
  113. err = phy_read(phydev, MII_M1011_IEVENT);
  114. if (err < 0)
  115. return err;
  116. return 0;
  117. }
  118. static int marvell_config_intr(struct phy_device *phydev)
  119. {
  120. int err;
  121. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  122. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_INIT);
  123. else
  124. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_CLEAR);
  125. return err;
  126. }
  127. static int marvell_config_aneg(struct phy_device *phydev)
  128. {
  129. int err;
  130. /* The Marvell PHY has an errata which requires
  131. * that certain registers get written in order
  132. * to restart autonegotiation */
  133. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  134. if (err < 0)
  135. return err;
  136. err = phy_write(phydev, 0x1d, 0x1f);
  137. if (err < 0)
  138. return err;
  139. err = phy_write(phydev, 0x1e, 0x200c);
  140. if (err < 0)
  141. return err;
  142. err = phy_write(phydev, 0x1d, 0x5);
  143. if (err < 0)
  144. return err;
  145. err = phy_write(phydev, 0x1e, 0);
  146. if (err < 0)
  147. return err;
  148. err = phy_write(phydev, 0x1e, 0x100);
  149. if (err < 0)
  150. return err;
  151. err = phy_write(phydev, MII_M1011_PHY_SCR,
  152. MII_M1011_PHY_SCR_AUTO_CROSS);
  153. if (err < 0)
  154. return err;
  155. err = phy_write(phydev, MII_M1111_PHY_LED_CONTROL,
  156. MII_M1111_PHY_LED_DIRECT);
  157. if (err < 0)
  158. return err;
  159. err = genphy_config_aneg(phydev);
  160. if (err < 0)
  161. return err;
  162. if (phydev->autoneg != AUTONEG_ENABLE) {
  163. int bmcr;
  164. /*
  165. * A write to speed/duplex bits (that is performed by
  166. * genphy_config_aneg() call above) must be followed by
  167. * a software reset. Otherwise, the write has no effect.
  168. */
  169. bmcr = phy_read(phydev, MII_BMCR);
  170. if (bmcr < 0)
  171. return bmcr;
  172. err = phy_write(phydev, MII_BMCR, bmcr | BMCR_RESET);
  173. if (err < 0)
  174. return err;
  175. }
  176. return 0;
  177. }
  178. #ifdef CONFIG_OF_MDIO
  179. /*
  180. * Set and/or override some configuration registers based on the
  181. * marvell,reg-init property stored in the of_node for the phydev.
  182. *
  183. * marvell,reg-init = <reg-page reg mask value>,...;
  184. *
  185. * There may be one or more sets of <reg-page reg mask value>:
  186. *
  187. * reg-page: which register bank to use.
  188. * reg: the register.
  189. * mask: if non-zero, ANDed with existing register value.
  190. * value: ORed with the masked value and written to the regiser.
  191. *
  192. */
  193. static int marvell_of_reg_init(struct phy_device *phydev)
  194. {
  195. const __be32 *paddr;
  196. int len, i, saved_page, current_page, page_changed, ret;
  197. if (!phydev->dev.of_node)
  198. return 0;
  199. paddr = of_get_property(phydev->dev.of_node, "marvell,reg-init", &len);
  200. if (!paddr || len < (4 * sizeof(*paddr)))
  201. return 0;
  202. saved_page = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  203. if (saved_page < 0)
  204. return saved_page;
  205. page_changed = 0;
  206. current_page = saved_page;
  207. ret = 0;
  208. len /= sizeof(*paddr);
  209. for (i = 0; i < len - 3; i += 4) {
  210. u16 reg_page = be32_to_cpup(paddr + i);
  211. u16 reg = be32_to_cpup(paddr + i + 1);
  212. u16 mask = be32_to_cpup(paddr + i + 2);
  213. u16 val_bits = be32_to_cpup(paddr + i + 3);
  214. int val;
  215. if (reg_page != current_page) {
  216. current_page = reg_page;
  217. page_changed = 1;
  218. ret = phy_write(phydev, MII_MARVELL_PHY_PAGE, reg_page);
  219. if (ret < 0)
  220. goto err;
  221. }
  222. val = 0;
  223. if (mask) {
  224. val = phy_read(phydev, reg);
  225. if (val < 0) {
  226. ret = val;
  227. goto err;
  228. }
  229. val &= mask;
  230. }
  231. val |= val_bits;
  232. ret = phy_write(phydev, reg, val);
  233. if (ret < 0)
  234. goto err;
  235. }
  236. err:
  237. if (page_changed) {
  238. i = phy_write(phydev, MII_MARVELL_PHY_PAGE, saved_page);
  239. if (ret == 0)
  240. ret = i;
  241. }
  242. return ret;
  243. }
  244. #else
  245. static int marvell_of_reg_init(struct phy_device *phydev)
  246. {
  247. return 0;
  248. }
  249. #endif /* CONFIG_OF_MDIO */
  250. static int m88e1121_config_aneg(struct phy_device *phydev)
  251. {
  252. int err, oldpage, mscr;
  253. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  254. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  255. MII_88E1121_PHY_MSCR_PAGE);
  256. if (err < 0)
  257. return err;
  258. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  259. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  260. (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  261. (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
  262. mscr = phy_read(phydev, MII_88E1121_PHY_MSCR_REG) &
  263. MII_88E1121_PHY_MSCR_DELAY_MASK;
  264. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  265. mscr |= (MII_88E1121_PHY_MSCR_RX_DELAY |
  266. MII_88E1121_PHY_MSCR_TX_DELAY);
  267. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
  268. mscr |= MII_88E1121_PHY_MSCR_RX_DELAY;
  269. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  270. mscr |= MII_88E1121_PHY_MSCR_TX_DELAY;
  271. err = phy_write(phydev, MII_88E1121_PHY_MSCR_REG, mscr);
  272. if (err < 0)
  273. return err;
  274. }
  275. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  276. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  277. if (err < 0)
  278. return err;
  279. err = phy_write(phydev, MII_M1011_PHY_SCR,
  280. MII_M1011_PHY_SCR_AUTO_CROSS);
  281. if (err < 0)
  282. return err;
  283. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  284. phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_88E1121_PHY_LED_PAGE);
  285. phy_write(phydev, MII_88E1121_PHY_LED_CTRL, MII_88E1121_PHY_LED_DEF);
  286. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  287. err = genphy_config_aneg(phydev);
  288. return err;
  289. }
  290. static int m88e1318_config_aneg(struct phy_device *phydev)
  291. {
  292. int err, oldpage, mscr;
  293. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  294. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  295. MII_88E1121_PHY_MSCR_PAGE);
  296. if (err < 0)
  297. return err;
  298. mscr = phy_read(phydev, MII_88E1318S_PHY_MSCR1_REG);
  299. mscr |= MII_88E1318S_PHY_MSCR1_PAD_ODD;
  300. err = phy_write(phydev, MII_88E1318S_PHY_MSCR1_REG, mscr);
  301. if (err < 0)
  302. return err;
  303. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  304. if (err < 0)
  305. return err;
  306. return m88e1121_config_aneg(phydev);
  307. }
  308. static int m88e1510_config_aneg(struct phy_device *phydev)
  309. {
  310. int err;
  311. err = m88e1318_config_aneg(phydev);
  312. if (err < 0)
  313. return err;
  314. return marvell_of_reg_init(phydev);
  315. }
  316. static int m88e1116r_config_init(struct phy_device *phydev)
  317. {
  318. int temp;
  319. int err;
  320. temp = phy_read(phydev, MII_BMCR);
  321. temp |= BMCR_RESET;
  322. err = phy_write(phydev, MII_BMCR, temp);
  323. if (err < 0)
  324. return err;
  325. mdelay(500);
  326. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  327. if (err < 0)
  328. return err;
  329. temp = phy_read(phydev, MII_M1011_PHY_SCR);
  330. temp |= (7 << 12); /* max number of gigabit attempts */
  331. temp |= (1 << 11); /* enable downshift */
  332. temp |= MII_M1011_PHY_SCR_AUTO_CROSS;
  333. err = phy_write(phydev, MII_M1011_PHY_SCR, temp);
  334. if (err < 0)
  335. return err;
  336. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 2);
  337. if (err < 0)
  338. return err;
  339. temp = phy_read(phydev, MII_M1116R_CONTROL_REG_MAC);
  340. temp |= (1 << 5);
  341. temp |= (1 << 4);
  342. err = phy_write(phydev, MII_M1116R_CONTROL_REG_MAC, temp);
  343. if (err < 0)
  344. return err;
  345. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  346. if (err < 0)
  347. return err;
  348. temp = phy_read(phydev, MII_BMCR);
  349. temp |= BMCR_RESET;
  350. err = phy_write(phydev, MII_BMCR, temp);
  351. if (err < 0)
  352. return err;
  353. mdelay(500);
  354. return 0;
  355. }
  356. static int m88e1111_config_init(struct phy_device *phydev)
  357. {
  358. int err;
  359. int temp;
  360. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  361. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  362. (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  363. (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
  364. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  365. if (temp < 0)
  366. return temp;
  367. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  368. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  369. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  370. temp &= ~MII_M1111_TX_DELAY;
  371. temp |= MII_M1111_RX_DELAY;
  372. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  373. temp &= ~MII_M1111_RX_DELAY;
  374. temp |= MII_M1111_TX_DELAY;
  375. }
  376. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  377. if (err < 0)
  378. return err;
  379. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  380. if (temp < 0)
  381. return temp;
  382. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  383. if (temp & MII_M1111_HWCFG_FIBER_COPPER_RES)
  384. temp |= MII_M1111_HWCFG_MODE_FIBER_RGMII;
  385. else
  386. temp |= MII_M1111_HWCFG_MODE_COPPER_RGMII;
  387. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  388. if (err < 0)
  389. return err;
  390. }
  391. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  392. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  393. if (temp < 0)
  394. return temp;
  395. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  396. temp |= MII_M1111_HWCFG_MODE_SGMII_NO_CLK;
  397. temp |= MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  398. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  399. if (err < 0)
  400. return err;
  401. }
  402. if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
  403. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  404. if (temp < 0)
  405. return temp;
  406. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  407. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  408. if (err < 0)
  409. return err;
  410. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  411. if (temp < 0)
  412. return temp;
  413. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  414. temp |= 0x7 | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  415. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  416. if (err < 0)
  417. return err;
  418. /* soft reset */
  419. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  420. if (err < 0)
  421. return err;
  422. do
  423. temp = phy_read(phydev, MII_BMCR);
  424. while (temp & BMCR_RESET);
  425. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  426. if (temp < 0)
  427. return temp;
  428. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  429. temp |= MII_M1111_HWCFG_MODE_COPPER_RTBI | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  430. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  431. if (err < 0)
  432. return err;
  433. }
  434. err = marvell_of_reg_init(phydev);
  435. if (err < 0)
  436. return err;
  437. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  438. }
  439. static int m88e1118_config_aneg(struct phy_device *phydev)
  440. {
  441. int err;
  442. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  443. if (err < 0)
  444. return err;
  445. err = phy_write(phydev, MII_M1011_PHY_SCR,
  446. MII_M1011_PHY_SCR_AUTO_CROSS);
  447. if (err < 0)
  448. return err;
  449. err = genphy_config_aneg(phydev);
  450. return 0;
  451. }
  452. static int m88e1118_config_init(struct phy_device *phydev)
  453. {
  454. int err;
  455. /* Change address */
  456. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  457. if (err < 0)
  458. return err;
  459. /* Enable 1000 Mbit */
  460. err = phy_write(phydev, 0x15, 0x1070);
  461. if (err < 0)
  462. return err;
  463. /* Change address */
  464. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0003);
  465. if (err < 0)
  466. return err;
  467. /* Adjust LED Control */
  468. if (phydev->dev_flags & MARVELL_PHY_M1118_DNS323_LEDS)
  469. err = phy_write(phydev, 0x10, 0x1100);
  470. else
  471. err = phy_write(phydev, 0x10, 0x021e);
  472. if (err < 0)
  473. return err;
  474. err = marvell_of_reg_init(phydev);
  475. if (err < 0)
  476. return err;
  477. /* Reset address */
  478. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  479. if (err < 0)
  480. return err;
  481. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  482. }
  483. static int m88e1149_config_init(struct phy_device *phydev)
  484. {
  485. int err;
  486. /* Change address */
  487. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  488. if (err < 0)
  489. return err;
  490. /* Enable 1000 Mbit */
  491. err = phy_write(phydev, 0x15, 0x1048);
  492. if (err < 0)
  493. return err;
  494. err = marvell_of_reg_init(phydev);
  495. if (err < 0)
  496. return err;
  497. /* Reset address */
  498. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  499. if (err < 0)
  500. return err;
  501. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  502. }
  503. static int m88e1145_config_init(struct phy_device *phydev)
  504. {
  505. int err;
  506. /* Take care of errata E0 & E1 */
  507. err = phy_write(phydev, 0x1d, 0x001b);
  508. if (err < 0)
  509. return err;
  510. err = phy_write(phydev, 0x1e, 0x418f);
  511. if (err < 0)
  512. return err;
  513. err = phy_write(phydev, 0x1d, 0x0016);
  514. if (err < 0)
  515. return err;
  516. err = phy_write(phydev, 0x1e, 0xa2da);
  517. if (err < 0)
  518. return err;
  519. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  520. int temp = phy_read(phydev, MII_M1145_PHY_EXT_CR);
  521. if (temp < 0)
  522. return temp;
  523. temp |= (MII_M1145_RGMII_RX_DELAY | MII_M1145_RGMII_TX_DELAY);
  524. err = phy_write(phydev, MII_M1145_PHY_EXT_CR, temp);
  525. if (err < 0)
  526. return err;
  527. if (phydev->dev_flags & MARVELL_PHY_M1145_FLAGS_RESISTANCE) {
  528. err = phy_write(phydev, 0x1d, 0x0012);
  529. if (err < 0)
  530. return err;
  531. temp = phy_read(phydev, 0x1e);
  532. if (temp < 0)
  533. return temp;
  534. temp &= 0xf03f;
  535. temp |= 2 << 9; /* 36 ohm */
  536. temp |= 2 << 6; /* 39 ohm */
  537. err = phy_write(phydev, 0x1e, temp);
  538. if (err < 0)
  539. return err;
  540. err = phy_write(phydev, 0x1d, 0x3);
  541. if (err < 0)
  542. return err;
  543. err = phy_write(phydev, 0x1e, 0x8000);
  544. if (err < 0)
  545. return err;
  546. }
  547. }
  548. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  549. int temp = phy_read(phydev, MII_M1145_PHY_EXT_SR);
  550. if (temp < 0)
  551. return temp;
  552. temp &= ~MII_M1145_HWCFG_MODE_MASK;
  553. temp |= MII_M1145_HWCFG_MODE_SGMII_NO_CLK;
  554. temp |= MII_M1145_HWCFG_FIBER_COPPER_AUTO;
  555. err = phy_write(phydev, MII_M1145_PHY_EXT_SR, temp);
  556. if (err < 0)
  557. return err;
  558. }
  559. err = marvell_of_reg_init(phydev);
  560. if (err < 0)
  561. return err;
  562. return 0;
  563. }
  564. /* marvell_read_status
  565. *
  566. * Generic status code does not detect Fiber correctly!
  567. * Description:
  568. * Check the link, then figure out the current state
  569. * by comparing what we advertise with what the link partner
  570. * advertises. Start by checking the gigabit possibilities,
  571. * then move on to 10/100.
  572. */
  573. static int marvell_read_status(struct phy_device *phydev)
  574. {
  575. int adv;
  576. int err;
  577. int lpa;
  578. int status = 0;
  579. /* Update the link, but return if there
  580. * was an error */
  581. err = genphy_update_link(phydev);
  582. if (err)
  583. return err;
  584. if (AUTONEG_ENABLE == phydev->autoneg) {
  585. status = phy_read(phydev, MII_M1011_PHY_STATUS);
  586. if (status < 0)
  587. return status;
  588. lpa = phy_read(phydev, MII_LPA);
  589. if (lpa < 0)
  590. return lpa;
  591. adv = phy_read(phydev, MII_ADVERTISE);
  592. if (adv < 0)
  593. return adv;
  594. lpa &= adv;
  595. if (status & MII_M1011_PHY_STATUS_FULLDUPLEX)
  596. phydev->duplex = DUPLEX_FULL;
  597. else
  598. phydev->duplex = DUPLEX_HALF;
  599. status = status & MII_M1011_PHY_STATUS_SPD_MASK;
  600. phydev->pause = phydev->asym_pause = 0;
  601. switch (status) {
  602. case MII_M1011_PHY_STATUS_1000:
  603. phydev->speed = SPEED_1000;
  604. break;
  605. case MII_M1011_PHY_STATUS_100:
  606. phydev->speed = SPEED_100;
  607. break;
  608. default:
  609. phydev->speed = SPEED_10;
  610. break;
  611. }
  612. if (phydev->duplex == DUPLEX_FULL) {
  613. phydev->pause = lpa & LPA_PAUSE_CAP ? 1 : 0;
  614. phydev->asym_pause = lpa & LPA_PAUSE_ASYM ? 1 : 0;
  615. }
  616. } else {
  617. int bmcr = phy_read(phydev, MII_BMCR);
  618. if (bmcr < 0)
  619. return bmcr;
  620. if (bmcr & BMCR_FULLDPLX)
  621. phydev->duplex = DUPLEX_FULL;
  622. else
  623. phydev->duplex = DUPLEX_HALF;
  624. if (bmcr & BMCR_SPEED1000)
  625. phydev->speed = SPEED_1000;
  626. else if (bmcr & BMCR_SPEED100)
  627. phydev->speed = SPEED_100;
  628. else
  629. phydev->speed = SPEED_10;
  630. phydev->pause = phydev->asym_pause = 0;
  631. }
  632. return 0;
  633. }
  634. static int m88e1121_did_interrupt(struct phy_device *phydev)
  635. {
  636. int imask;
  637. imask = phy_read(phydev, MII_M1011_IEVENT);
  638. if (imask & MII_M1011_IMASK_INIT)
  639. return 1;
  640. return 0;
  641. }
  642. static void m88e1318_get_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  643. {
  644. wol->supported = WAKE_MAGIC;
  645. wol->wolopts = 0;
  646. if (phy_write(phydev, MII_MARVELL_PHY_PAGE,
  647. MII_88E1318S_PHY_WOL_PAGE) < 0)
  648. return;
  649. if (phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL) &
  650. MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE)
  651. wol->wolopts |= WAKE_MAGIC;
  652. if (phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00) < 0)
  653. return;
  654. }
  655. static int m88e1318_set_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  656. {
  657. int err, oldpage, temp;
  658. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  659. if (wol->wolopts & WAKE_MAGIC) {
  660. /* Explicitly switch to page 0x00, just to be sure */
  661. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00);
  662. if (err < 0)
  663. return err;
  664. /* Enable the WOL interrupt */
  665. temp = phy_read(phydev, MII_88E1318S_PHY_CSIER);
  666. temp |= MII_88E1318S_PHY_CSIER_WOL_EIE;
  667. err = phy_write(phydev, MII_88E1318S_PHY_CSIER, temp);
  668. if (err < 0)
  669. return err;
  670. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  671. MII_88E1318S_PHY_LED_PAGE);
  672. if (err < 0)
  673. return err;
  674. /* Setup LED[2] as interrupt pin (active low) */
  675. temp = phy_read(phydev, MII_88E1318S_PHY_LED_TCR);
  676. temp &= ~MII_88E1318S_PHY_LED_TCR_FORCE_INT;
  677. temp |= MII_88E1318S_PHY_LED_TCR_INTn_ENABLE;
  678. temp |= MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW;
  679. err = phy_write(phydev, MII_88E1318S_PHY_LED_TCR, temp);
  680. if (err < 0)
  681. return err;
  682. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  683. MII_88E1318S_PHY_WOL_PAGE);
  684. if (err < 0)
  685. return err;
  686. /* Store the device address for the magic packet */
  687. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD2,
  688. ((phydev->attached_dev->dev_addr[5] << 8) |
  689. phydev->attached_dev->dev_addr[4]));
  690. if (err < 0)
  691. return err;
  692. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD1,
  693. ((phydev->attached_dev->dev_addr[3] << 8) |
  694. phydev->attached_dev->dev_addr[2]));
  695. if (err < 0)
  696. return err;
  697. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD0,
  698. ((phydev->attached_dev->dev_addr[1] << 8) |
  699. phydev->attached_dev->dev_addr[0]));
  700. if (err < 0)
  701. return err;
  702. /* Clear WOL status and enable magic packet matching */
  703. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  704. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  705. temp |= MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  706. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  707. if (err < 0)
  708. return err;
  709. } else {
  710. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  711. MII_88E1318S_PHY_WOL_PAGE);
  712. if (err < 0)
  713. return err;
  714. /* Clear WOL status and disable magic packet matching */
  715. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  716. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  717. temp &= ~MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  718. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  719. if (err < 0)
  720. return err;
  721. }
  722. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  723. if (err < 0)
  724. return err;
  725. return 0;
  726. }
  727. static struct phy_driver marvell_drivers[] = {
  728. {
  729. .phy_id = MARVELL_PHY_ID_88E1101,
  730. .phy_id_mask = MARVELL_PHY_ID_MASK,
  731. .name = "Marvell 88E1101",
  732. .features = PHY_GBIT_FEATURES,
  733. .flags = PHY_HAS_INTERRUPT,
  734. .config_aneg = &marvell_config_aneg,
  735. .read_status = &genphy_read_status,
  736. .ack_interrupt = &marvell_ack_interrupt,
  737. .config_intr = &marvell_config_intr,
  738. .resume = &genphy_resume,
  739. .suspend = &genphy_suspend,
  740. .driver = { .owner = THIS_MODULE },
  741. },
  742. {
  743. .phy_id = MARVELL_PHY_ID_88E1112,
  744. .phy_id_mask = MARVELL_PHY_ID_MASK,
  745. .name = "Marvell 88E1112",
  746. .features = PHY_GBIT_FEATURES,
  747. .flags = PHY_HAS_INTERRUPT,
  748. .config_init = &m88e1111_config_init,
  749. .config_aneg = &marvell_config_aneg,
  750. .read_status = &genphy_read_status,
  751. .ack_interrupt = &marvell_ack_interrupt,
  752. .config_intr = &marvell_config_intr,
  753. .resume = &genphy_resume,
  754. .suspend = &genphy_suspend,
  755. .driver = { .owner = THIS_MODULE },
  756. },
  757. {
  758. .phy_id = MARVELL_PHY_ID_88E1111,
  759. .phy_id_mask = MARVELL_PHY_ID_MASK,
  760. .name = "Marvell 88E1111",
  761. .features = PHY_GBIT_FEATURES,
  762. .flags = PHY_HAS_INTERRUPT,
  763. .config_init = &m88e1111_config_init,
  764. .config_aneg = &marvell_config_aneg,
  765. .read_status = &marvell_read_status,
  766. .ack_interrupt = &marvell_ack_interrupt,
  767. .config_intr = &marvell_config_intr,
  768. .resume = &genphy_resume,
  769. .suspend = &genphy_suspend,
  770. .driver = { .owner = THIS_MODULE },
  771. },
  772. {
  773. .phy_id = MARVELL_PHY_ID_88E1118,
  774. .phy_id_mask = MARVELL_PHY_ID_MASK,
  775. .name = "Marvell 88E1118",
  776. .features = PHY_GBIT_FEATURES,
  777. .flags = PHY_HAS_INTERRUPT,
  778. .config_init = &m88e1118_config_init,
  779. .config_aneg = &m88e1118_config_aneg,
  780. .read_status = &genphy_read_status,
  781. .ack_interrupt = &marvell_ack_interrupt,
  782. .config_intr = &marvell_config_intr,
  783. .resume = &genphy_resume,
  784. .suspend = &genphy_suspend,
  785. .driver = {.owner = THIS_MODULE,},
  786. },
  787. {
  788. .phy_id = MARVELL_PHY_ID_88E1121R,
  789. .phy_id_mask = MARVELL_PHY_ID_MASK,
  790. .name = "Marvell 88E1121R",
  791. .features = PHY_GBIT_FEATURES,
  792. .flags = PHY_HAS_INTERRUPT,
  793. .config_aneg = &m88e1121_config_aneg,
  794. .read_status = &marvell_read_status,
  795. .ack_interrupt = &marvell_ack_interrupt,
  796. .config_intr = &marvell_config_intr,
  797. .did_interrupt = &m88e1121_did_interrupt,
  798. .resume = &genphy_resume,
  799. .suspend = &genphy_suspend,
  800. .driver = { .owner = THIS_MODULE },
  801. },
  802. {
  803. .phy_id = MARVELL_PHY_ID_88E1318S,
  804. .phy_id_mask = MARVELL_PHY_ID_MASK,
  805. .name = "Marvell 88E1318S",
  806. .features = PHY_GBIT_FEATURES,
  807. .flags = PHY_HAS_INTERRUPT,
  808. .config_aneg = &m88e1318_config_aneg,
  809. .read_status = &marvell_read_status,
  810. .ack_interrupt = &marvell_ack_interrupt,
  811. .config_intr = &marvell_config_intr,
  812. .did_interrupt = &m88e1121_did_interrupt,
  813. .get_wol = &m88e1318_get_wol,
  814. .set_wol = &m88e1318_set_wol,
  815. .resume = &genphy_resume,
  816. .suspend = &genphy_suspend,
  817. .driver = { .owner = THIS_MODULE },
  818. },
  819. {
  820. .phy_id = MARVELL_PHY_ID_88E1145,
  821. .phy_id_mask = MARVELL_PHY_ID_MASK,
  822. .name = "Marvell 88E1145",
  823. .features = PHY_GBIT_FEATURES,
  824. .flags = PHY_HAS_INTERRUPT,
  825. .config_init = &m88e1145_config_init,
  826. .config_aneg = &marvell_config_aneg,
  827. .read_status = &genphy_read_status,
  828. .ack_interrupt = &marvell_ack_interrupt,
  829. .config_intr = &marvell_config_intr,
  830. .resume = &genphy_resume,
  831. .suspend = &genphy_suspend,
  832. .driver = { .owner = THIS_MODULE },
  833. },
  834. {
  835. .phy_id = MARVELL_PHY_ID_88E1149R,
  836. .phy_id_mask = MARVELL_PHY_ID_MASK,
  837. .name = "Marvell 88E1149R",
  838. .features = PHY_GBIT_FEATURES,
  839. .flags = PHY_HAS_INTERRUPT,
  840. .config_init = &m88e1149_config_init,
  841. .config_aneg = &m88e1118_config_aneg,
  842. .read_status = &genphy_read_status,
  843. .ack_interrupt = &marvell_ack_interrupt,
  844. .config_intr = &marvell_config_intr,
  845. .resume = &genphy_resume,
  846. .suspend = &genphy_suspend,
  847. .driver = { .owner = THIS_MODULE },
  848. },
  849. {
  850. .phy_id = MARVELL_PHY_ID_88E1240,
  851. .phy_id_mask = MARVELL_PHY_ID_MASK,
  852. .name = "Marvell 88E1240",
  853. .features = PHY_GBIT_FEATURES,
  854. .flags = PHY_HAS_INTERRUPT,
  855. .config_init = &m88e1111_config_init,
  856. .config_aneg = &marvell_config_aneg,
  857. .read_status = &genphy_read_status,
  858. .ack_interrupt = &marvell_ack_interrupt,
  859. .config_intr = &marvell_config_intr,
  860. .resume = &genphy_resume,
  861. .suspend = &genphy_suspend,
  862. .driver = { .owner = THIS_MODULE },
  863. },
  864. {
  865. .phy_id = MARVELL_PHY_ID_88E1116R,
  866. .phy_id_mask = MARVELL_PHY_ID_MASK,
  867. .name = "Marvell 88E1116R",
  868. .features = PHY_GBIT_FEATURES,
  869. .flags = PHY_HAS_INTERRUPT,
  870. .config_init = &m88e1116r_config_init,
  871. .config_aneg = &genphy_config_aneg,
  872. .read_status = &genphy_read_status,
  873. .ack_interrupt = &marvell_ack_interrupt,
  874. .config_intr = &marvell_config_intr,
  875. .resume = &genphy_resume,
  876. .suspend = &genphy_suspend,
  877. .driver = { .owner = THIS_MODULE },
  878. },
  879. {
  880. .phy_id = MARVELL_PHY_ID_88E1510,
  881. .phy_id_mask = MARVELL_PHY_ID_MASK,
  882. .name = "Marvell 88E1510",
  883. .features = PHY_GBIT_FEATURES,
  884. .flags = PHY_HAS_INTERRUPT,
  885. .config_aneg = &m88e1510_config_aneg,
  886. .read_status = &marvell_read_status,
  887. .ack_interrupt = &marvell_ack_interrupt,
  888. .config_intr = &marvell_config_intr,
  889. .did_interrupt = &m88e1121_did_interrupt,
  890. .resume = &genphy_resume,
  891. .suspend = &genphy_suspend,
  892. .driver = { .owner = THIS_MODULE },
  893. },
  894. };
  895. static int __init marvell_init(void)
  896. {
  897. return phy_drivers_register(marvell_drivers,
  898. ARRAY_SIZE(marvell_drivers));
  899. }
  900. static void __exit marvell_exit(void)
  901. {
  902. phy_drivers_unregister(marvell_drivers,
  903. ARRAY_SIZE(marvell_drivers));
  904. }
  905. module_init(marvell_init);
  906. module_exit(marvell_exit);
  907. static struct mdio_device_id __maybe_unused marvell_tbl[] = {
  908. { MARVELL_PHY_ID_88E1101, MARVELL_PHY_ID_MASK },
  909. { MARVELL_PHY_ID_88E1112, MARVELL_PHY_ID_MASK },
  910. { MARVELL_PHY_ID_88E1111, MARVELL_PHY_ID_MASK },
  911. { MARVELL_PHY_ID_88E1118, MARVELL_PHY_ID_MASK },
  912. { MARVELL_PHY_ID_88E1121R, MARVELL_PHY_ID_MASK },
  913. { MARVELL_PHY_ID_88E1145, MARVELL_PHY_ID_MASK },
  914. { MARVELL_PHY_ID_88E1149R, MARVELL_PHY_ID_MASK },
  915. { MARVELL_PHY_ID_88E1240, MARVELL_PHY_ID_MASK },
  916. { MARVELL_PHY_ID_88E1318S, MARVELL_PHY_ID_MASK },
  917. { MARVELL_PHY_ID_88E1116R, MARVELL_PHY_ID_MASK },
  918. { MARVELL_PHY_ID_88E1510, MARVELL_PHY_ID_MASK },
  919. { }
  920. };
  921. MODULE_DEVICE_TABLE(mdio, marvell_tbl);