amd-xgbe-phy.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489
  1. /*
  2. * AMD 10Gb Ethernet PHY driver
  3. *
  4. * This file is available to you under your choice of the following two
  5. * licenses:
  6. *
  7. * License 1: GPLv2
  8. *
  9. * Copyright (c) 2014 Advanced Micro Devices, Inc.
  10. *
  11. * This file is free software; you may copy, redistribute and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation, either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This file is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  23. *
  24. *
  25. * License 2: Modified BSD
  26. *
  27. * Copyright (c) 2014 Advanced Micro Devices, Inc.
  28. * All rights reserved.
  29. *
  30. * Redistribution and use in source and binary forms, with or without
  31. * modification, are permitted provided that the following conditions are met:
  32. * * Redistributions of source code must retain the above copyright
  33. * notice, this list of conditions and the following disclaimer.
  34. * * Redistributions in binary form must reproduce the above copyright
  35. * notice, this list of conditions and the following disclaimer in the
  36. * documentation and/or other materials provided with the distribution.
  37. * * Neither the name of Advanced Micro Devices, Inc. nor the
  38. * names of its contributors may be used to endorse or promote products
  39. * derived from this software without specific prior written permission.
  40. *
  41. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  42. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  43. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  44. * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  45. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  46. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  47. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  48. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  49. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  50. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  51. */
  52. #include <linux/kernel.h>
  53. #include <linux/device.h>
  54. #include <linux/platform_device.h>
  55. #include <linux/string.h>
  56. #include <linux/errno.h>
  57. #include <linux/unistd.h>
  58. #include <linux/slab.h>
  59. #include <linux/interrupt.h>
  60. #include <linux/init.h>
  61. #include <linux/delay.h>
  62. #include <linux/netdevice.h>
  63. #include <linux/etherdevice.h>
  64. #include <linux/skbuff.h>
  65. #include <linux/mm.h>
  66. #include <linux/module.h>
  67. #include <linux/mii.h>
  68. #include <linux/ethtool.h>
  69. #include <linux/phy.h>
  70. #include <linux/mdio.h>
  71. #include <linux/io.h>
  72. #include <linux/of.h>
  73. #include <linux/of_platform.h>
  74. #include <linux/of_device.h>
  75. #include <linux/uaccess.h>
  76. MODULE_AUTHOR("Tom Lendacky <thomas.lendacky@amd.com>");
  77. MODULE_LICENSE("Dual BSD/GPL");
  78. MODULE_VERSION("1.0.0-a");
  79. MODULE_DESCRIPTION("AMD 10GbE (amd-xgbe) PHY driver");
  80. #define XGBE_PHY_ID 0x000162d0
  81. #define XGBE_PHY_MASK 0xfffffff0
  82. #define XGBE_PHY_SPEEDSET_PROPERTY "amd,speed-set"
  83. #define XGBE_AN_INT_CMPLT 0x01
  84. #define XGBE_AN_INC_LINK 0x02
  85. #define XGBE_AN_PG_RCV 0x04
  86. #define XNP_MCF_NULL_MESSAGE 0x001
  87. #define XNP_ACK_PROCESSED (1 << 12)
  88. #define XNP_MP_FORMATTED (1 << 13)
  89. #define XNP_NP_EXCHANGE (1 << 15)
  90. #define XGBE_PHY_RATECHANGE_COUNT 500
  91. #ifndef MDIO_PMA_10GBR_PMD_CTRL
  92. #define MDIO_PMA_10GBR_PMD_CTRL 0x0096
  93. #endif
  94. #ifndef MDIO_PMA_10GBR_FEC_CTRL
  95. #define MDIO_PMA_10GBR_FEC_CTRL 0x00ab
  96. #endif
  97. #ifndef MDIO_AN_XNP
  98. #define MDIO_AN_XNP 0x0016
  99. #endif
  100. #ifndef MDIO_AN_INTMASK
  101. #define MDIO_AN_INTMASK 0x8001
  102. #endif
  103. #ifndef MDIO_AN_INT
  104. #define MDIO_AN_INT 0x8002
  105. #endif
  106. #ifndef MDIO_AN_KR_CTRL
  107. #define MDIO_AN_KR_CTRL 0x8003
  108. #endif
  109. #ifndef MDIO_CTRL1_SPEED1G
  110. #define MDIO_CTRL1_SPEED1G (MDIO_CTRL1_SPEED10G & ~BMCR_SPEED100)
  111. #endif
  112. #ifndef MDIO_KR_CTRL_PDETECT
  113. #define MDIO_KR_CTRL_PDETECT 0x01
  114. #endif
  115. /* SerDes integration register offsets */
  116. #define SIR0_KR_RT_1 0x002c
  117. #define SIR0_STATUS 0x0040
  118. #define SIR1_SPEED 0x0000
  119. /* SerDes integration register entry bit positions and sizes */
  120. #define SIR0_KR_RT_1_RESET_INDEX 11
  121. #define SIR0_KR_RT_1_RESET_WIDTH 1
  122. #define SIR0_STATUS_RX_READY_INDEX 0
  123. #define SIR0_STATUS_RX_READY_WIDTH 1
  124. #define SIR0_STATUS_TX_READY_INDEX 8
  125. #define SIR0_STATUS_TX_READY_WIDTH 1
  126. #define SIR1_SPEED_DATARATE_INDEX 4
  127. #define SIR1_SPEED_DATARATE_WIDTH 2
  128. #define SIR1_SPEED_PI_SPD_SEL_INDEX 12
  129. #define SIR1_SPEED_PI_SPD_SEL_WIDTH 4
  130. #define SIR1_SPEED_PLLSEL_INDEX 3
  131. #define SIR1_SPEED_PLLSEL_WIDTH 1
  132. #define SIR1_SPEED_RATECHANGE_INDEX 6
  133. #define SIR1_SPEED_RATECHANGE_WIDTH 1
  134. #define SIR1_SPEED_TXAMP_INDEX 8
  135. #define SIR1_SPEED_TXAMP_WIDTH 4
  136. #define SIR1_SPEED_WORDMODE_INDEX 0
  137. #define SIR1_SPEED_WORDMODE_WIDTH 3
  138. #define SPEED_10000_CDR 0x7
  139. #define SPEED_10000_PLL 0x1
  140. #define SPEED_10000_RATE 0x0
  141. #define SPEED_10000_TXAMP 0xa
  142. #define SPEED_10000_WORD 0x7
  143. #define SPEED_2500_CDR 0x2
  144. #define SPEED_2500_PLL 0x0
  145. #define SPEED_2500_RATE 0x1
  146. #define SPEED_2500_TXAMP 0xf
  147. #define SPEED_2500_WORD 0x1
  148. #define SPEED_1000_CDR 0x2
  149. #define SPEED_1000_PLL 0x0
  150. #define SPEED_1000_RATE 0x3
  151. #define SPEED_1000_TXAMP 0xf
  152. #define SPEED_1000_WORD 0x1
  153. /* SerDes RxTx register offsets */
  154. #define RXTX_REG20 0x0050
  155. #define RXTX_REG114 0x01c8
  156. /* SerDes RxTx register entry bit positions and sizes */
  157. #define RXTX_REG20_BLWC_ENA_INDEX 2
  158. #define RXTX_REG20_BLWC_ENA_WIDTH 1
  159. #define RXTX_REG114_PQ_REG_INDEX 9
  160. #define RXTX_REG114_PQ_REG_WIDTH 7
  161. #define RXTX_10000_BLWC 0
  162. #define RXTX_10000_PQ 0x1e
  163. #define RXTX_2500_BLWC 1
  164. #define RXTX_2500_PQ 0xa
  165. #define RXTX_1000_BLWC 1
  166. #define RXTX_1000_PQ 0xa
  167. /* Bit setting and getting macros
  168. * The get macro will extract the current bit field value from within
  169. * the variable
  170. *
  171. * The set macro will clear the current bit field value within the
  172. * variable and then set the bit field of the variable to the
  173. * specified value
  174. */
  175. #define GET_BITS(_var, _index, _width) \
  176. (((_var) >> (_index)) & ((0x1 << (_width)) - 1))
  177. #define SET_BITS(_var, _index, _width, _val) \
  178. do { \
  179. (_var) &= ~(((0x1 << (_width)) - 1) << (_index)); \
  180. (_var) |= (((_val) & ((0x1 << (_width)) - 1)) << (_index)); \
  181. } while (0)
  182. #define XSIR_GET_BITS(_var, _prefix, _field) \
  183. GET_BITS((_var), \
  184. _prefix##_##_field##_INDEX, \
  185. _prefix##_##_field##_WIDTH)
  186. #define XSIR_SET_BITS(_var, _prefix, _field, _val) \
  187. SET_BITS((_var), \
  188. _prefix##_##_field##_INDEX, \
  189. _prefix##_##_field##_WIDTH, (_val))
  190. /* Macros for reading or writing SerDes integration registers
  191. * The ioread macros will get bit fields or full values using the
  192. * register definitions formed using the input names
  193. *
  194. * The iowrite macros will set bit fields or full values using the
  195. * register definitions formed using the input names
  196. */
  197. #define XSIR0_IOREAD(_priv, _reg) \
  198. ioread16((_priv)->sir0_regs + _reg)
  199. #define XSIR0_IOREAD_BITS(_priv, _reg, _field) \
  200. GET_BITS(XSIR0_IOREAD((_priv), _reg), \
  201. _reg##_##_field##_INDEX, \
  202. _reg##_##_field##_WIDTH)
  203. #define XSIR0_IOWRITE(_priv, _reg, _val) \
  204. iowrite16((_val), (_priv)->sir0_regs + _reg)
  205. #define XSIR0_IOWRITE_BITS(_priv, _reg, _field, _val) \
  206. do { \
  207. u16 reg_val = XSIR0_IOREAD((_priv), _reg); \
  208. SET_BITS(reg_val, \
  209. _reg##_##_field##_INDEX, \
  210. _reg##_##_field##_WIDTH, (_val)); \
  211. XSIR0_IOWRITE((_priv), _reg, reg_val); \
  212. } while (0)
  213. #define XSIR1_IOREAD(_priv, _reg) \
  214. ioread16((_priv)->sir1_regs + _reg)
  215. #define XSIR1_IOREAD_BITS(_priv, _reg, _field) \
  216. GET_BITS(XSIR1_IOREAD((_priv), _reg), \
  217. _reg##_##_field##_INDEX, \
  218. _reg##_##_field##_WIDTH)
  219. #define XSIR1_IOWRITE(_priv, _reg, _val) \
  220. iowrite16((_val), (_priv)->sir1_regs + _reg)
  221. #define XSIR1_IOWRITE_BITS(_priv, _reg, _field, _val) \
  222. do { \
  223. u16 reg_val = XSIR1_IOREAD((_priv), _reg); \
  224. SET_BITS(reg_val, \
  225. _reg##_##_field##_INDEX, \
  226. _reg##_##_field##_WIDTH, (_val)); \
  227. XSIR1_IOWRITE((_priv), _reg, reg_val); \
  228. } while (0)
  229. /* Macros for reading or writing SerDes RxTx registers
  230. * The ioread macros will get bit fields or full values using the
  231. * register definitions formed using the input names
  232. *
  233. * The iowrite macros will set bit fields or full values using the
  234. * register definitions formed using the input names
  235. */
  236. #define XRXTX_IOREAD(_priv, _reg) \
  237. ioread16((_priv)->rxtx_regs + _reg)
  238. #define XRXTX_IOREAD_BITS(_priv, _reg, _field) \
  239. GET_BITS(XRXTX_IOREAD((_priv), _reg), \
  240. _reg##_##_field##_INDEX, \
  241. _reg##_##_field##_WIDTH)
  242. #define XRXTX_IOWRITE(_priv, _reg, _val) \
  243. iowrite16((_val), (_priv)->rxtx_regs + _reg)
  244. #define XRXTX_IOWRITE_BITS(_priv, _reg, _field, _val) \
  245. do { \
  246. u16 reg_val = XRXTX_IOREAD((_priv), _reg); \
  247. SET_BITS(reg_val, \
  248. _reg##_##_field##_INDEX, \
  249. _reg##_##_field##_WIDTH, (_val)); \
  250. XRXTX_IOWRITE((_priv), _reg, reg_val); \
  251. } while (0)
  252. enum amd_xgbe_phy_an {
  253. AMD_XGBE_AN_READY = 0,
  254. AMD_XGBE_AN_START,
  255. AMD_XGBE_AN_EVENT,
  256. AMD_XGBE_AN_PAGE_RECEIVED,
  257. AMD_XGBE_AN_INCOMPAT_LINK,
  258. AMD_XGBE_AN_COMPLETE,
  259. AMD_XGBE_AN_NO_LINK,
  260. AMD_XGBE_AN_EXIT,
  261. AMD_XGBE_AN_ERROR,
  262. };
  263. enum amd_xgbe_phy_rx {
  264. AMD_XGBE_RX_READY = 0,
  265. AMD_XGBE_RX_BPA,
  266. AMD_XGBE_RX_XNP,
  267. AMD_XGBE_RX_COMPLETE,
  268. };
  269. enum amd_xgbe_phy_mode {
  270. AMD_XGBE_MODE_KR,
  271. AMD_XGBE_MODE_KX,
  272. };
  273. enum amd_xgbe_phy_speedset {
  274. AMD_XGBE_PHY_SPEEDSET_1000_10000,
  275. AMD_XGBE_PHY_SPEEDSET_2500_10000,
  276. };
  277. struct amd_xgbe_phy_priv {
  278. struct platform_device *pdev;
  279. struct device *dev;
  280. struct phy_device *phydev;
  281. /* SerDes related mmio resources */
  282. struct resource *rxtx_res;
  283. struct resource *sir0_res;
  284. struct resource *sir1_res;
  285. /* SerDes related mmio registers */
  286. void __iomem *rxtx_regs; /* SerDes Rx/Tx CSRs */
  287. void __iomem *sir0_regs; /* SerDes integration registers (1/2) */
  288. void __iomem *sir1_regs; /* SerDes integration registers (2/2) */
  289. /* Maintain link status for re-starting auto-negotiation */
  290. unsigned int link;
  291. unsigned int speed_set;
  292. /* Auto-negotiation state machine support */
  293. struct mutex an_mutex;
  294. enum amd_xgbe_phy_an an_result;
  295. enum amd_xgbe_phy_an an_state;
  296. enum amd_xgbe_phy_rx kr_state;
  297. enum amd_xgbe_phy_rx kx_state;
  298. struct work_struct an_work;
  299. struct workqueue_struct *an_workqueue;
  300. unsigned int parallel_detect;
  301. };
  302. static int amd_xgbe_an_enable_kr_training(struct phy_device *phydev)
  303. {
  304. int ret;
  305. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  306. if (ret < 0)
  307. return ret;
  308. ret |= 0x02;
  309. phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, ret);
  310. return 0;
  311. }
  312. static int amd_xgbe_an_disable_kr_training(struct phy_device *phydev)
  313. {
  314. int ret;
  315. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  316. if (ret < 0)
  317. return ret;
  318. ret &= ~0x02;
  319. phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, ret);
  320. return 0;
  321. }
  322. static int amd_xgbe_phy_pcs_power_cycle(struct phy_device *phydev)
  323. {
  324. int ret;
  325. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  326. if (ret < 0)
  327. return ret;
  328. ret |= MDIO_CTRL1_LPOWER;
  329. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  330. usleep_range(75, 100);
  331. ret &= ~MDIO_CTRL1_LPOWER;
  332. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  333. return 0;
  334. }
  335. static void amd_xgbe_phy_serdes_start_ratechange(struct phy_device *phydev)
  336. {
  337. struct amd_xgbe_phy_priv *priv = phydev->priv;
  338. /* Assert Rx and Tx ratechange */
  339. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, RATECHANGE, 1);
  340. }
  341. static void amd_xgbe_phy_serdes_complete_ratechange(struct phy_device *phydev)
  342. {
  343. struct amd_xgbe_phy_priv *priv = phydev->priv;
  344. unsigned int wait;
  345. u16 status;
  346. /* Release Rx and Tx ratechange */
  347. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, RATECHANGE, 0);
  348. /* Wait for Rx and Tx ready */
  349. wait = XGBE_PHY_RATECHANGE_COUNT;
  350. while (wait--) {
  351. usleep_range(50, 75);
  352. status = XSIR0_IOREAD(priv, SIR0_STATUS);
  353. if (XSIR_GET_BITS(status, SIR0_STATUS, RX_READY) &&
  354. XSIR_GET_BITS(status, SIR0_STATUS, TX_READY))
  355. return;
  356. }
  357. netdev_dbg(phydev->attached_dev, "SerDes rx/tx not ready (%#hx)\n",
  358. status);
  359. }
  360. static int amd_xgbe_phy_xgmii_mode(struct phy_device *phydev)
  361. {
  362. struct amd_xgbe_phy_priv *priv = phydev->priv;
  363. int ret;
  364. /* Enable KR training */
  365. ret = amd_xgbe_an_enable_kr_training(phydev);
  366. if (ret < 0)
  367. return ret;
  368. /* Set PCS to KR/10G speed */
  369. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
  370. if (ret < 0)
  371. return ret;
  372. ret &= ~MDIO_PCS_CTRL2_TYPE;
  373. ret |= MDIO_PCS_CTRL2_10GBR;
  374. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2, ret);
  375. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  376. if (ret < 0)
  377. return ret;
  378. ret &= ~MDIO_CTRL1_SPEEDSEL;
  379. ret |= MDIO_CTRL1_SPEED10G;
  380. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  381. ret = amd_xgbe_phy_pcs_power_cycle(phydev);
  382. if (ret < 0)
  383. return ret;
  384. /* Set SerDes to 10G speed */
  385. amd_xgbe_phy_serdes_start_ratechange(phydev);
  386. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, DATARATE, SPEED_10000_RATE);
  387. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, WORDMODE, SPEED_10000_WORD);
  388. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, TXAMP, SPEED_10000_TXAMP);
  389. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PLLSEL, SPEED_10000_PLL);
  390. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PI_SPD_SEL, SPEED_10000_CDR);
  391. XRXTX_IOWRITE_BITS(priv, RXTX_REG20, BLWC_ENA, RXTX_10000_BLWC);
  392. XRXTX_IOWRITE_BITS(priv, RXTX_REG114, PQ_REG, RXTX_10000_PQ);
  393. amd_xgbe_phy_serdes_complete_ratechange(phydev);
  394. return 0;
  395. }
  396. static int amd_xgbe_phy_gmii_2500_mode(struct phy_device *phydev)
  397. {
  398. struct amd_xgbe_phy_priv *priv = phydev->priv;
  399. int ret;
  400. /* Disable KR training */
  401. ret = amd_xgbe_an_disable_kr_training(phydev);
  402. if (ret < 0)
  403. return ret;
  404. /* Set PCS to KX/1G speed */
  405. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
  406. if (ret < 0)
  407. return ret;
  408. ret &= ~MDIO_PCS_CTRL2_TYPE;
  409. ret |= MDIO_PCS_CTRL2_10GBX;
  410. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2, ret);
  411. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  412. if (ret < 0)
  413. return ret;
  414. ret &= ~MDIO_CTRL1_SPEEDSEL;
  415. ret |= MDIO_CTRL1_SPEED1G;
  416. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  417. ret = amd_xgbe_phy_pcs_power_cycle(phydev);
  418. if (ret < 0)
  419. return ret;
  420. /* Set SerDes to 2.5G speed */
  421. amd_xgbe_phy_serdes_start_ratechange(phydev);
  422. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, DATARATE, SPEED_2500_RATE);
  423. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, WORDMODE, SPEED_2500_WORD);
  424. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, TXAMP, SPEED_2500_TXAMP);
  425. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PLLSEL, SPEED_2500_PLL);
  426. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PI_SPD_SEL, SPEED_2500_CDR);
  427. XRXTX_IOWRITE_BITS(priv, RXTX_REG20, BLWC_ENA, RXTX_2500_BLWC);
  428. XRXTX_IOWRITE_BITS(priv, RXTX_REG114, PQ_REG, RXTX_2500_PQ);
  429. amd_xgbe_phy_serdes_complete_ratechange(phydev);
  430. return 0;
  431. }
  432. static int amd_xgbe_phy_gmii_mode(struct phy_device *phydev)
  433. {
  434. struct amd_xgbe_phy_priv *priv = phydev->priv;
  435. int ret;
  436. /* Disable KR training */
  437. ret = amd_xgbe_an_disable_kr_training(phydev);
  438. if (ret < 0)
  439. return ret;
  440. /* Set PCS to KX/1G speed */
  441. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
  442. if (ret < 0)
  443. return ret;
  444. ret &= ~MDIO_PCS_CTRL2_TYPE;
  445. ret |= MDIO_PCS_CTRL2_10GBX;
  446. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2, ret);
  447. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  448. if (ret < 0)
  449. return ret;
  450. ret &= ~MDIO_CTRL1_SPEEDSEL;
  451. ret |= MDIO_CTRL1_SPEED1G;
  452. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  453. ret = amd_xgbe_phy_pcs_power_cycle(phydev);
  454. if (ret < 0)
  455. return ret;
  456. /* Set SerDes to 1G speed */
  457. amd_xgbe_phy_serdes_start_ratechange(phydev);
  458. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, DATARATE, SPEED_1000_RATE);
  459. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, WORDMODE, SPEED_1000_WORD);
  460. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, TXAMP, SPEED_1000_TXAMP);
  461. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PLLSEL, SPEED_1000_PLL);
  462. XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, PI_SPD_SEL, SPEED_1000_CDR);
  463. XRXTX_IOWRITE_BITS(priv, RXTX_REG20, BLWC_ENA, RXTX_1000_BLWC);
  464. XRXTX_IOWRITE_BITS(priv, RXTX_REG114, PQ_REG, RXTX_1000_PQ);
  465. amd_xgbe_phy_serdes_complete_ratechange(phydev);
  466. return 0;
  467. }
  468. static int amd_xgbe_phy_cur_mode(struct phy_device *phydev,
  469. enum amd_xgbe_phy_mode *mode)
  470. {
  471. int ret;
  472. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL2);
  473. if (ret < 0)
  474. return ret;
  475. if ((ret & MDIO_PCS_CTRL2_TYPE) == MDIO_PCS_CTRL2_10GBR)
  476. *mode = AMD_XGBE_MODE_KR;
  477. else
  478. *mode = AMD_XGBE_MODE_KX;
  479. return 0;
  480. }
  481. static bool amd_xgbe_phy_in_kr_mode(struct phy_device *phydev)
  482. {
  483. enum amd_xgbe_phy_mode mode;
  484. if (amd_xgbe_phy_cur_mode(phydev, &mode))
  485. return false;
  486. return (mode == AMD_XGBE_MODE_KR);
  487. }
  488. static int amd_xgbe_phy_switch_mode(struct phy_device *phydev)
  489. {
  490. struct amd_xgbe_phy_priv *priv = phydev->priv;
  491. int ret;
  492. /* If we are in KR switch to KX, and vice-versa */
  493. if (amd_xgbe_phy_in_kr_mode(phydev)) {
  494. if (priv->speed_set == AMD_XGBE_PHY_SPEEDSET_1000_10000)
  495. ret = amd_xgbe_phy_gmii_mode(phydev);
  496. else
  497. ret = amd_xgbe_phy_gmii_2500_mode(phydev);
  498. } else {
  499. ret = amd_xgbe_phy_xgmii_mode(phydev);
  500. }
  501. return ret;
  502. }
  503. static int amd_xgbe_phy_set_mode(struct phy_device *phydev,
  504. enum amd_xgbe_phy_mode mode)
  505. {
  506. enum amd_xgbe_phy_mode cur_mode;
  507. int ret;
  508. ret = amd_xgbe_phy_cur_mode(phydev, &cur_mode);
  509. if (ret)
  510. return ret;
  511. if (mode != cur_mode)
  512. ret = amd_xgbe_phy_switch_mode(phydev);
  513. return ret;
  514. }
  515. static enum amd_xgbe_phy_an amd_xgbe_an_tx_training(struct phy_device *phydev,
  516. enum amd_xgbe_phy_rx *state)
  517. {
  518. struct amd_xgbe_phy_priv *priv = phydev->priv;
  519. int ad_reg, lp_reg, ret;
  520. *state = AMD_XGBE_RX_COMPLETE;
  521. /* If we're not in KR mode then we're done */
  522. if (!amd_xgbe_phy_in_kr_mode(phydev))
  523. return AMD_XGBE_AN_EVENT;
  524. /* Enable/Disable FEC */
  525. ad_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  526. if (ad_reg < 0)
  527. return AMD_XGBE_AN_ERROR;
  528. lp_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA + 2);
  529. if (lp_reg < 0)
  530. return AMD_XGBE_AN_ERROR;
  531. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_FEC_CTRL);
  532. if (ret < 0)
  533. return AMD_XGBE_AN_ERROR;
  534. if ((ad_reg & 0xc000) && (lp_reg & 0xc000))
  535. ret |= 0x01;
  536. else
  537. ret &= ~0x01;
  538. phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_FEC_CTRL, ret);
  539. /* Start KR training */
  540. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  541. if (ret < 0)
  542. return AMD_XGBE_AN_ERROR;
  543. XSIR0_IOWRITE_BITS(priv, SIR0_KR_RT_1, RESET, 1);
  544. ret |= 0x01;
  545. phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, ret);
  546. XSIR0_IOWRITE_BITS(priv, SIR0_KR_RT_1, RESET, 0);
  547. return AMD_XGBE_AN_EVENT;
  548. }
  549. static enum amd_xgbe_phy_an amd_xgbe_an_tx_xnp(struct phy_device *phydev,
  550. enum amd_xgbe_phy_rx *state)
  551. {
  552. u16 msg;
  553. *state = AMD_XGBE_RX_XNP;
  554. msg = XNP_MCF_NULL_MESSAGE;
  555. msg |= XNP_MP_FORMATTED;
  556. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_XNP + 2, 0);
  557. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_XNP + 1, 0);
  558. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_XNP, msg);
  559. return AMD_XGBE_AN_EVENT;
  560. }
  561. static enum amd_xgbe_phy_an amd_xgbe_an_rx_bpa(struct phy_device *phydev,
  562. enum amd_xgbe_phy_rx *state)
  563. {
  564. unsigned int link_support;
  565. int ret, ad_reg, lp_reg;
  566. /* Read Base Ability register 2 first */
  567. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA + 1);
  568. if (ret < 0)
  569. return AMD_XGBE_AN_ERROR;
  570. /* Check for a supported mode, otherwise restart in a different one */
  571. link_support = amd_xgbe_phy_in_kr_mode(phydev) ? 0x80 : 0x20;
  572. if (!(ret & link_support))
  573. return AMD_XGBE_AN_INCOMPAT_LINK;
  574. /* Check Extended Next Page support */
  575. ad_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  576. if (ad_reg < 0)
  577. return AMD_XGBE_AN_ERROR;
  578. lp_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA);
  579. if (lp_reg < 0)
  580. return AMD_XGBE_AN_ERROR;
  581. return ((ad_reg & XNP_NP_EXCHANGE) || (lp_reg & XNP_NP_EXCHANGE)) ?
  582. amd_xgbe_an_tx_xnp(phydev, state) :
  583. amd_xgbe_an_tx_training(phydev, state);
  584. }
  585. static enum amd_xgbe_phy_an amd_xgbe_an_rx_xnp(struct phy_device *phydev,
  586. enum amd_xgbe_phy_rx *state)
  587. {
  588. int ad_reg, lp_reg;
  589. /* Check Extended Next Page support */
  590. ad_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  591. if (ad_reg < 0)
  592. return AMD_XGBE_AN_ERROR;
  593. lp_reg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA);
  594. if (lp_reg < 0)
  595. return AMD_XGBE_AN_ERROR;
  596. return ((ad_reg & XNP_NP_EXCHANGE) || (lp_reg & XNP_NP_EXCHANGE)) ?
  597. amd_xgbe_an_tx_xnp(phydev, state) :
  598. amd_xgbe_an_tx_training(phydev, state);
  599. }
  600. static enum amd_xgbe_phy_an amd_xgbe_an_start(struct phy_device *phydev)
  601. {
  602. struct amd_xgbe_phy_priv *priv = phydev->priv;
  603. int ret;
  604. /* Be sure we aren't looping trying to negotiate */
  605. if (amd_xgbe_phy_in_kr_mode(phydev)) {
  606. if (priv->kr_state != AMD_XGBE_RX_READY)
  607. return AMD_XGBE_AN_NO_LINK;
  608. priv->kr_state = AMD_XGBE_RX_BPA;
  609. } else {
  610. if (priv->kx_state != AMD_XGBE_RX_READY)
  611. return AMD_XGBE_AN_NO_LINK;
  612. priv->kx_state = AMD_XGBE_RX_BPA;
  613. }
  614. /* Set up Advertisement register 3 first */
  615. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  616. if (ret < 0)
  617. return AMD_XGBE_AN_ERROR;
  618. if (phydev->supported & SUPPORTED_10000baseR_FEC)
  619. ret |= 0xc000;
  620. else
  621. ret &= ~0xc000;
  622. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2, ret);
  623. /* Set up Advertisement register 2 next */
  624. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
  625. if (ret < 0)
  626. return AMD_XGBE_AN_ERROR;
  627. if (phydev->supported & SUPPORTED_10000baseKR_Full)
  628. ret |= 0x80;
  629. else
  630. ret &= ~0x80;
  631. if ((phydev->supported & SUPPORTED_1000baseKX_Full) ||
  632. (phydev->supported & SUPPORTED_2500baseX_Full))
  633. ret |= 0x20;
  634. else
  635. ret &= ~0x20;
  636. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1, ret);
  637. /* Set up Advertisement register 1 last */
  638. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  639. if (ret < 0)
  640. return AMD_XGBE_AN_ERROR;
  641. if (phydev->supported & SUPPORTED_Pause)
  642. ret |= 0x400;
  643. else
  644. ret &= ~0x400;
  645. if (phydev->supported & SUPPORTED_Asym_Pause)
  646. ret |= 0x800;
  647. else
  648. ret &= ~0x800;
  649. /* We don't intend to perform XNP */
  650. ret &= ~XNP_NP_EXCHANGE;
  651. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE, ret);
  652. /* Enable and start auto-negotiation */
  653. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INT, 0);
  654. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_KR_CTRL);
  655. if (ret < 0)
  656. return AMD_XGBE_AN_ERROR;
  657. ret |= MDIO_KR_CTRL_PDETECT;
  658. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_KR_CTRL, ret);
  659. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1);
  660. if (ret < 0)
  661. return AMD_XGBE_AN_ERROR;
  662. ret |= MDIO_AN_CTRL1_ENABLE;
  663. ret |= MDIO_AN_CTRL1_RESTART;
  664. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1, ret);
  665. return AMD_XGBE_AN_EVENT;
  666. }
  667. static enum amd_xgbe_phy_an amd_xgbe_an_event(struct phy_device *phydev)
  668. {
  669. enum amd_xgbe_phy_an new_state;
  670. int ret;
  671. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INT);
  672. if (ret < 0)
  673. return AMD_XGBE_AN_ERROR;
  674. new_state = AMD_XGBE_AN_EVENT;
  675. if (ret & XGBE_AN_PG_RCV)
  676. new_state = AMD_XGBE_AN_PAGE_RECEIVED;
  677. else if (ret & XGBE_AN_INC_LINK)
  678. new_state = AMD_XGBE_AN_INCOMPAT_LINK;
  679. else if (ret & XGBE_AN_INT_CMPLT)
  680. new_state = AMD_XGBE_AN_COMPLETE;
  681. if (new_state != AMD_XGBE_AN_EVENT)
  682. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INT, 0);
  683. return new_state;
  684. }
  685. static enum amd_xgbe_phy_an amd_xgbe_an_page_received(struct phy_device *phydev)
  686. {
  687. struct amd_xgbe_phy_priv *priv = phydev->priv;
  688. enum amd_xgbe_phy_rx *state;
  689. int ret;
  690. state = amd_xgbe_phy_in_kr_mode(phydev) ? &priv->kr_state
  691. : &priv->kx_state;
  692. switch (*state) {
  693. case AMD_XGBE_RX_BPA:
  694. ret = amd_xgbe_an_rx_bpa(phydev, state);
  695. break;
  696. case AMD_XGBE_RX_XNP:
  697. ret = amd_xgbe_an_rx_xnp(phydev, state);
  698. break;
  699. default:
  700. ret = AMD_XGBE_AN_ERROR;
  701. }
  702. return ret;
  703. }
  704. static enum amd_xgbe_phy_an amd_xgbe_an_incompat_link(struct phy_device *phydev)
  705. {
  706. int ret;
  707. ret = amd_xgbe_phy_switch_mode(phydev);
  708. if (ret)
  709. return AMD_XGBE_AN_ERROR;
  710. return AMD_XGBE_AN_START;
  711. }
  712. static void amd_xgbe_an_state_machine(struct work_struct *work)
  713. {
  714. struct amd_xgbe_phy_priv *priv = container_of(work,
  715. struct amd_xgbe_phy_priv,
  716. an_work);
  717. struct phy_device *phydev = priv->phydev;
  718. enum amd_xgbe_phy_an cur_state;
  719. int sleep;
  720. unsigned int an_supported = 0;
  721. /* Start in KX mode */
  722. if (amd_xgbe_phy_set_mode(phydev, AMD_XGBE_MODE_KX))
  723. priv->an_state = AMD_XGBE_AN_ERROR;
  724. while (1) {
  725. mutex_lock(&priv->an_mutex);
  726. cur_state = priv->an_state;
  727. switch (priv->an_state) {
  728. case AMD_XGBE_AN_START:
  729. an_supported = 0;
  730. priv->parallel_detect = 0;
  731. priv->an_state = amd_xgbe_an_start(phydev);
  732. break;
  733. case AMD_XGBE_AN_EVENT:
  734. priv->an_state = amd_xgbe_an_event(phydev);
  735. break;
  736. case AMD_XGBE_AN_PAGE_RECEIVED:
  737. priv->an_state = amd_xgbe_an_page_received(phydev);
  738. an_supported++;
  739. break;
  740. case AMD_XGBE_AN_INCOMPAT_LINK:
  741. priv->an_state = amd_xgbe_an_incompat_link(phydev);
  742. break;
  743. case AMD_XGBE_AN_COMPLETE:
  744. priv->parallel_detect = an_supported ? 0 : 1;
  745. netdev_info(phydev->attached_dev, "%s successful\n",
  746. an_supported ? "Auto negotiation"
  747. : "Parallel detection");
  748. /* fall through */
  749. case AMD_XGBE_AN_NO_LINK:
  750. case AMD_XGBE_AN_EXIT:
  751. goto exit_unlock;
  752. default:
  753. priv->an_state = AMD_XGBE_AN_ERROR;
  754. }
  755. if (priv->an_state == AMD_XGBE_AN_ERROR) {
  756. netdev_err(phydev->attached_dev,
  757. "error during auto-negotiation, state=%u\n",
  758. cur_state);
  759. goto exit_unlock;
  760. }
  761. sleep = (priv->an_state == AMD_XGBE_AN_EVENT) ? 1 : 0;
  762. mutex_unlock(&priv->an_mutex);
  763. if (sleep)
  764. usleep_range(20, 50);
  765. }
  766. exit_unlock:
  767. priv->an_result = priv->an_state;
  768. priv->an_state = AMD_XGBE_AN_READY;
  769. mutex_unlock(&priv->an_mutex);
  770. }
  771. static int amd_xgbe_phy_soft_reset(struct phy_device *phydev)
  772. {
  773. int count, ret;
  774. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  775. if (ret < 0)
  776. return ret;
  777. ret |= MDIO_CTRL1_RESET;
  778. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  779. count = 50;
  780. do {
  781. msleep(20);
  782. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  783. if (ret < 0)
  784. return ret;
  785. } while ((ret & MDIO_CTRL1_RESET) && --count);
  786. if (ret & MDIO_CTRL1_RESET)
  787. return -ETIMEDOUT;
  788. return 0;
  789. }
  790. static int amd_xgbe_phy_config_init(struct phy_device *phydev)
  791. {
  792. struct amd_xgbe_phy_priv *priv = phydev->priv;
  793. /* Initialize supported features */
  794. phydev->supported = SUPPORTED_Autoneg;
  795. phydev->supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  796. phydev->supported |= SUPPORTED_Backplane;
  797. phydev->supported |= SUPPORTED_10000baseKR_Full |
  798. SUPPORTED_10000baseR_FEC;
  799. switch (priv->speed_set) {
  800. case AMD_XGBE_PHY_SPEEDSET_1000_10000:
  801. phydev->supported |= SUPPORTED_1000baseKX_Full;
  802. break;
  803. case AMD_XGBE_PHY_SPEEDSET_2500_10000:
  804. phydev->supported |= SUPPORTED_2500baseX_Full;
  805. break;
  806. }
  807. phydev->advertising = phydev->supported;
  808. /* Turn off and clear interrupts */
  809. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INTMASK, 0);
  810. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_INT, 0);
  811. return 0;
  812. }
  813. static int amd_xgbe_phy_setup_forced(struct phy_device *phydev)
  814. {
  815. int ret;
  816. /* Disable auto-negotiation */
  817. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1);
  818. if (ret < 0)
  819. return ret;
  820. ret &= ~MDIO_AN_CTRL1_ENABLE;
  821. phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1, ret);
  822. /* Validate/Set specified speed */
  823. switch (phydev->speed) {
  824. case SPEED_10000:
  825. ret = amd_xgbe_phy_xgmii_mode(phydev);
  826. break;
  827. case SPEED_2500:
  828. ret = amd_xgbe_phy_gmii_2500_mode(phydev);
  829. break;
  830. case SPEED_1000:
  831. ret = amd_xgbe_phy_gmii_mode(phydev);
  832. break;
  833. default:
  834. ret = -EINVAL;
  835. }
  836. if (ret < 0)
  837. return ret;
  838. /* Validate duplex mode */
  839. if (phydev->duplex != DUPLEX_FULL)
  840. return -EINVAL;
  841. phydev->pause = 0;
  842. phydev->asym_pause = 0;
  843. return 0;
  844. }
  845. static int amd_xgbe_phy_config_aneg(struct phy_device *phydev)
  846. {
  847. struct amd_xgbe_phy_priv *priv = phydev->priv;
  848. u32 mmd_mask = phydev->c45_ids.devices_in_package;
  849. if (phydev->autoneg != AUTONEG_ENABLE)
  850. return amd_xgbe_phy_setup_forced(phydev);
  851. /* Make sure we have the AN MMD present */
  852. if (!(mmd_mask & MDIO_DEVS_AN))
  853. return -EINVAL;
  854. /* Start/Restart the auto-negotiation state machine */
  855. mutex_lock(&priv->an_mutex);
  856. priv->an_result = AMD_XGBE_AN_READY;
  857. priv->an_state = AMD_XGBE_AN_START;
  858. priv->kr_state = AMD_XGBE_RX_READY;
  859. priv->kx_state = AMD_XGBE_RX_READY;
  860. mutex_unlock(&priv->an_mutex);
  861. queue_work(priv->an_workqueue, &priv->an_work);
  862. return 0;
  863. }
  864. static int amd_xgbe_phy_aneg_done(struct phy_device *phydev)
  865. {
  866. struct amd_xgbe_phy_priv *priv = phydev->priv;
  867. enum amd_xgbe_phy_an state;
  868. mutex_lock(&priv->an_mutex);
  869. state = priv->an_result;
  870. mutex_unlock(&priv->an_mutex);
  871. return (state == AMD_XGBE_AN_COMPLETE);
  872. }
  873. static int amd_xgbe_phy_update_link(struct phy_device *phydev)
  874. {
  875. struct amd_xgbe_phy_priv *priv = phydev->priv;
  876. enum amd_xgbe_phy_an state;
  877. unsigned int check_again, autoneg;
  878. int ret;
  879. /* If we're doing auto-negotiation don't report link down */
  880. mutex_lock(&priv->an_mutex);
  881. state = priv->an_state;
  882. mutex_unlock(&priv->an_mutex);
  883. if (state != AMD_XGBE_AN_READY) {
  884. phydev->link = 1;
  885. return 0;
  886. }
  887. /* Since the device can be in the wrong mode when a link is
  888. * (re-)established (cable connected after the interface is
  889. * up, etc.), the link status may report no link. If there
  890. * is no link, try switching modes and checking the status
  891. * again if auto negotiation is enabled.
  892. */
  893. check_again = (phydev->autoneg == AUTONEG_ENABLE) ? 1 : 0;
  894. again:
  895. /* Link status is latched low, so read once to clear
  896. * and then read again to get current state
  897. */
  898. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_STAT1);
  899. if (ret < 0)
  900. return ret;
  901. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_STAT1);
  902. if (ret < 0)
  903. return ret;
  904. phydev->link = (ret & MDIO_STAT1_LSTATUS) ? 1 : 0;
  905. if (!phydev->link) {
  906. if (check_again) {
  907. ret = amd_xgbe_phy_switch_mode(phydev);
  908. if (ret < 0)
  909. return ret;
  910. check_again = 0;
  911. goto again;
  912. }
  913. }
  914. autoneg = (phydev->link && !priv->link) ? 1 : 0;
  915. priv->link = phydev->link;
  916. if (autoneg) {
  917. /* Link is (back) up, re-start auto-negotiation */
  918. ret = amd_xgbe_phy_config_aneg(phydev);
  919. if (ret < 0)
  920. return ret;
  921. }
  922. return 0;
  923. }
  924. static int amd_xgbe_phy_read_status(struct phy_device *phydev)
  925. {
  926. struct amd_xgbe_phy_priv *priv = phydev->priv;
  927. u32 mmd_mask = phydev->c45_ids.devices_in_package;
  928. int ret, ad_ret, lp_ret;
  929. ret = amd_xgbe_phy_update_link(phydev);
  930. if (ret)
  931. return ret;
  932. if ((phydev->autoneg == AUTONEG_ENABLE) &&
  933. !priv->parallel_detect) {
  934. if (!(mmd_mask & MDIO_DEVS_AN))
  935. return -EINVAL;
  936. if (!amd_xgbe_phy_aneg_done(phydev))
  937. return 0;
  938. /* Compare Advertisement and Link Partner register 1 */
  939. ad_ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  940. if (ad_ret < 0)
  941. return ad_ret;
  942. lp_ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA);
  943. if (lp_ret < 0)
  944. return lp_ret;
  945. ad_ret &= lp_ret;
  946. phydev->pause = (ad_ret & 0x400) ? 1 : 0;
  947. phydev->asym_pause = (ad_ret & 0x800) ? 1 : 0;
  948. /* Compare Advertisement and Link Partner register 2 */
  949. ad_ret = phy_read_mmd(phydev, MDIO_MMD_AN,
  950. MDIO_AN_ADVERTISE + 1);
  951. if (ad_ret < 0)
  952. return ad_ret;
  953. lp_ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA + 1);
  954. if (lp_ret < 0)
  955. return lp_ret;
  956. ad_ret &= lp_ret;
  957. if (ad_ret & 0x80) {
  958. phydev->speed = SPEED_10000;
  959. ret = amd_xgbe_phy_set_mode(phydev, AMD_XGBE_MODE_KR);
  960. if (ret)
  961. return ret;
  962. } else {
  963. switch (priv->speed_set) {
  964. case AMD_XGBE_PHY_SPEEDSET_1000_10000:
  965. phydev->speed = SPEED_1000;
  966. break;
  967. case AMD_XGBE_PHY_SPEEDSET_2500_10000:
  968. phydev->speed = SPEED_2500;
  969. break;
  970. }
  971. ret = amd_xgbe_phy_set_mode(phydev, AMD_XGBE_MODE_KX);
  972. if (ret)
  973. return ret;
  974. }
  975. phydev->duplex = DUPLEX_FULL;
  976. } else {
  977. if (amd_xgbe_phy_in_kr_mode(phydev)) {
  978. phydev->speed = SPEED_10000;
  979. } else {
  980. switch (priv->speed_set) {
  981. case AMD_XGBE_PHY_SPEEDSET_1000_10000:
  982. phydev->speed = SPEED_1000;
  983. break;
  984. case AMD_XGBE_PHY_SPEEDSET_2500_10000:
  985. phydev->speed = SPEED_2500;
  986. break;
  987. }
  988. }
  989. phydev->duplex = DUPLEX_FULL;
  990. phydev->pause = 0;
  991. phydev->asym_pause = 0;
  992. }
  993. return 0;
  994. }
  995. static int amd_xgbe_phy_suspend(struct phy_device *phydev)
  996. {
  997. int ret;
  998. mutex_lock(&phydev->lock);
  999. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  1000. if (ret < 0)
  1001. goto unlock;
  1002. ret |= MDIO_CTRL1_LPOWER;
  1003. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  1004. ret = 0;
  1005. unlock:
  1006. mutex_unlock(&phydev->lock);
  1007. return ret;
  1008. }
  1009. static int amd_xgbe_phy_resume(struct phy_device *phydev)
  1010. {
  1011. int ret;
  1012. mutex_lock(&phydev->lock);
  1013. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1);
  1014. if (ret < 0)
  1015. goto unlock;
  1016. ret &= ~MDIO_CTRL1_LPOWER;
  1017. phy_write_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1, ret);
  1018. ret = 0;
  1019. unlock:
  1020. mutex_unlock(&phydev->lock);
  1021. return ret;
  1022. }
  1023. static int amd_xgbe_phy_probe(struct phy_device *phydev)
  1024. {
  1025. struct amd_xgbe_phy_priv *priv;
  1026. struct platform_device *pdev;
  1027. struct device *dev;
  1028. char *wq_name;
  1029. const __be32 *property;
  1030. unsigned int speed_set;
  1031. int ret;
  1032. if (!phydev->dev.of_node)
  1033. return -EINVAL;
  1034. pdev = of_find_device_by_node(phydev->dev.of_node);
  1035. if (!pdev)
  1036. return -EINVAL;
  1037. dev = &pdev->dev;
  1038. wq_name = kasprintf(GFP_KERNEL, "%s-amd-xgbe-phy", phydev->bus->name);
  1039. if (!wq_name) {
  1040. ret = -ENOMEM;
  1041. goto err_pdev;
  1042. }
  1043. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  1044. if (!priv) {
  1045. ret = -ENOMEM;
  1046. goto err_name;
  1047. }
  1048. priv->pdev = pdev;
  1049. priv->dev = dev;
  1050. priv->phydev = phydev;
  1051. /* Get the device mmio areas */
  1052. priv->rxtx_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1053. priv->rxtx_regs = devm_ioremap_resource(dev, priv->rxtx_res);
  1054. if (IS_ERR(priv->rxtx_regs)) {
  1055. dev_err(dev, "rxtx ioremap failed\n");
  1056. ret = PTR_ERR(priv->rxtx_regs);
  1057. goto err_priv;
  1058. }
  1059. priv->sir0_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  1060. priv->sir0_regs = devm_ioremap_resource(dev, priv->sir0_res);
  1061. if (IS_ERR(priv->sir0_regs)) {
  1062. dev_err(dev, "sir0 ioremap failed\n");
  1063. ret = PTR_ERR(priv->sir0_regs);
  1064. goto err_rxtx;
  1065. }
  1066. priv->sir1_res = platform_get_resource(pdev, IORESOURCE_MEM, 2);
  1067. priv->sir1_regs = devm_ioremap_resource(dev, priv->sir1_res);
  1068. if (IS_ERR(priv->sir1_regs)) {
  1069. dev_err(dev, "sir1 ioremap failed\n");
  1070. ret = PTR_ERR(priv->sir1_regs);
  1071. goto err_sir0;
  1072. }
  1073. /* Get the device speed set property */
  1074. speed_set = 0;
  1075. property = of_get_property(dev->of_node, XGBE_PHY_SPEEDSET_PROPERTY,
  1076. NULL);
  1077. if (property)
  1078. speed_set = be32_to_cpu(*property);
  1079. switch (speed_set) {
  1080. case 0:
  1081. priv->speed_set = AMD_XGBE_PHY_SPEEDSET_1000_10000;
  1082. break;
  1083. case 1:
  1084. priv->speed_set = AMD_XGBE_PHY_SPEEDSET_2500_10000;
  1085. break;
  1086. default:
  1087. dev_err(dev, "invalid amd,speed-set property\n");
  1088. ret = -EINVAL;
  1089. goto err_sir1;
  1090. }
  1091. priv->link = 1;
  1092. mutex_init(&priv->an_mutex);
  1093. INIT_WORK(&priv->an_work, amd_xgbe_an_state_machine);
  1094. priv->an_workqueue = create_singlethread_workqueue(wq_name);
  1095. if (!priv->an_workqueue) {
  1096. ret = -ENOMEM;
  1097. goto err_sir1;
  1098. }
  1099. phydev->priv = priv;
  1100. kfree(wq_name);
  1101. of_dev_put(pdev);
  1102. return 0;
  1103. err_sir1:
  1104. devm_iounmap(dev, priv->sir1_regs);
  1105. devm_release_mem_region(dev, priv->sir1_res->start,
  1106. resource_size(priv->sir1_res));
  1107. err_sir0:
  1108. devm_iounmap(dev, priv->sir0_regs);
  1109. devm_release_mem_region(dev, priv->sir0_res->start,
  1110. resource_size(priv->sir0_res));
  1111. err_rxtx:
  1112. devm_iounmap(dev, priv->rxtx_regs);
  1113. devm_release_mem_region(dev, priv->rxtx_res->start,
  1114. resource_size(priv->rxtx_res));
  1115. err_priv:
  1116. devm_kfree(dev, priv);
  1117. err_name:
  1118. kfree(wq_name);
  1119. err_pdev:
  1120. of_dev_put(pdev);
  1121. return ret;
  1122. }
  1123. static void amd_xgbe_phy_remove(struct phy_device *phydev)
  1124. {
  1125. struct amd_xgbe_phy_priv *priv = phydev->priv;
  1126. struct device *dev = priv->dev;
  1127. /* Stop any in process auto-negotiation */
  1128. mutex_lock(&priv->an_mutex);
  1129. priv->an_state = AMD_XGBE_AN_EXIT;
  1130. mutex_unlock(&priv->an_mutex);
  1131. flush_workqueue(priv->an_workqueue);
  1132. destroy_workqueue(priv->an_workqueue);
  1133. /* Release resources */
  1134. devm_iounmap(dev, priv->sir1_regs);
  1135. devm_release_mem_region(dev, priv->sir1_res->start,
  1136. resource_size(priv->sir1_res));
  1137. devm_iounmap(dev, priv->sir0_regs);
  1138. devm_release_mem_region(dev, priv->sir0_res->start,
  1139. resource_size(priv->sir0_res));
  1140. devm_iounmap(dev, priv->rxtx_regs);
  1141. devm_release_mem_region(dev, priv->rxtx_res->start,
  1142. resource_size(priv->rxtx_res));
  1143. devm_kfree(dev, priv);
  1144. }
  1145. static int amd_xgbe_match_phy_device(struct phy_device *phydev)
  1146. {
  1147. return phydev->c45_ids.device_ids[MDIO_MMD_PCS] == XGBE_PHY_ID;
  1148. }
  1149. static struct phy_driver amd_xgbe_phy_driver[] = {
  1150. {
  1151. .phy_id = XGBE_PHY_ID,
  1152. .phy_id_mask = XGBE_PHY_MASK,
  1153. .name = "AMD XGBE PHY",
  1154. .features = 0,
  1155. .probe = amd_xgbe_phy_probe,
  1156. .remove = amd_xgbe_phy_remove,
  1157. .soft_reset = amd_xgbe_phy_soft_reset,
  1158. .config_init = amd_xgbe_phy_config_init,
  1159. .suspend = amd_xgbe_phy_suspend,
  1160. .resume = amd_xgbe_phy_resume,
  1161. .config_aneg = amd_xgbe_phy_config_aneg,
  1162. .aneg_done = amd_xgbe_phy_aneg_done,
  1163. .read_status = amd_xgbe_phy_read_status,
  1164. .match_phy_device = amd_xgbe_match_phy_device,
  1165. .driver = {
  1166. .owner = THIS_MODULE,
  1167. },
  1168. },
  1169. };
  1170. static int __init amd_xgbe_phy_init(void)
  1171. {
  1172. return phy_drivers_register(amd_xgbe_phy_driver,
  1173. ARRAY_SIZE(amd_xgbe_phy_driver));
  1174. }
  1175. static void __exit amd_xgbe_phy_exit(void)
  1176. {
  1177. phy_drivers_unregister(amd_xgbe_phy_driver,
  1178. ARRAY_SIZE(amd_xgbe_phy_driver));
  1179. }
  1180. module_init(amd_xgbe_phy_init);
  1181. module_exit(amd_xgbe_phy_exit);
  1182. static struct mdio_device_id __maybe_unused amd_xgbe_phy_ids[] = {
  1183. { XGBE_PHY_ID, XGBE_PHY_MASK },
  1184. { }
  1185. };
  1186. MODULE_DEVICE_TABLE(mdio, amd_xgbe_phy_ids);