qlge_main.c 134 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010
  1. /*
  2. * QLogic qlge NIC HBA Driver
  3. * Copyright (c) 2003-2008 QLogic Corporation
  4. * See LICENSE.qlge for copyright and licensing details.
  5. * Author: Linux qlge network device driver by
  6. * Ron Mercer <ron.mercer@qlogic.com>
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/bitops.h>
  10. #include <linux/types.h>
  11. #include <linux/module.h>
  12. #include <linux/list.h>
  13. #include <linux/pci.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/pagemap.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/kthread.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/errno.h>
  24. #include <linux/ioport.h>
  25. #include <linux/in.h>
  26. #include <linux/ip.h>
  27. #include <linux/ipv6.h>
  28. #include <net/ipv6.h>
  29. #include <linux/tcp.h>
  30. #include <linux/udp.h>
  31. #include <linux/if_arp.h>
  32. #include <linux/if_ether.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/if_vlan.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/delay.h>
  39. #include <linux/mm.h>
  40. #include <linux/vmalloc.h>
  41. #include <linux/prefetch.h>
  42. #include <net/ip6_checksum.h>
  43. #include "qlge.h"
  44. char qlge_driver_name[] = DRV_NAME;
  45. const char qlge_driver_version[] = DRV_VERSION;
  46. MODULE_AUTHOR("Ron Mercer <ron.mercer@qlogic.com>");
  47. MODULE_DESCRIPTION(DRV_STRING " ");
  48. MODULE_LICENSE("GPL");
  49. MODULE_VERSION(DRV_VERSION);
  50. static const u32 default_msg =
  51. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK |
  52. /* NETIF_MSG_TIMER | */
  53. NETIF_MSG_IFDOWN |
  54. NETIF_MSG_IFUP |
  55. NETIF_MSG_RX_ERR |
  56. NETIF_MSG_TX_ERR |
  57. /* NETIF_MSG_TX_QUEUED | */
  58. /* NETIF_MSG_INTR | NETIF_MSG_TX_DONE | NETIF_MSG_RX_STATUS | */
  59. /* NETIF_MSG_PKTDATA | */
  60. NETIF_MSG_HW | NETIF_MSG_WOL | 0;
  61. static int debug = -1; /* defaults above */
  62. module_param(debug, int, 0664);
  63. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  64. #define MSIX_IRQ 0
  65. #define MSI_IRQ 1
  66. #define LEG_IRQ 2
  67. static int qlge_irq_type = MSIX_IRQ;
  68. module_param(qlge_irq_type, int, 0664);
  69. MODULE_PARM_DESC(qlge_irq_type, "0 = MSI-X, 1 = MSI, 2 = Legacy.");
  70. static int qlge_mpi_coredump;
  71. module_param(qlge_mpi_coredump, int, 0);
  72. MODULE_PARM_DESC(qlge_mpi_coredump,
  73. "Option to enable MPI firmware dump. "
  74. "Default is OFF - Do Not allocate memory. ");
  75. static int qlge_force_coredump;
  76. module_param(qlge_force_coredump, int, 0);
  77. MODULE_PARM_DESC(qlge_force_coredump,
  78. "Option to allow force of firmware core dump. "
  79. "Default is OFF - Do not allow.");
  80. static const struct pci_device_id qlge_pci_tbl[] = {
  81. {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QLGE_DEVICE_ID_8012)},
  82. {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QLGE_DEVICE_ID_8000)},
  83. /* required last entry */
  84. {0,}
  85. };
  86. MODULE_DEVICE_TABLE(pci, qlge_pci_tbl);
  87. static int ql_wol(struct ql_adapter *);
  88. static void qlge_set_multicast_list(struct net_device *);
  89. static int ql_adapter_down(struct ql_adapter *);
  90. static int ql_adapter_up(struct ql_adapter *);
  91. /* This hardware semaphore causes exclusive access to
  92. * resources shared between the NIC driver, MPI firmware,
  93. * FCOE firmware and the FC driver.
  94. */
  95. static int ql_sem_trylock(struct ql_adapter *qdev, u32 sem_mask)
  96. {
  97. u32 sem_bits = 0;
  98. switch (sem_mask) {
  99. case SEM_XGMAC0_MASK:
  100. sem_bits = SEM_SET << SEM_XGMAC0_SHIFT;
  101. break;
  102. case SEM_XGMAC1_MASK:
  103. sem_bits = SEM_SET << SEM_XGMAC1_SHIFT;
  104. break;
  105. case SEM_ICB_MASK:
  106. sem_bits = SEM_SET << SEM_ICB_SHIFT;
  107. break;
  108. case SEM_MAC_ADDR_MASK:
  109. sem_bits = SEM_SET << SEM_MAC_ADDR_SHIFT;
  110. break;
  111. case SEM_FLASH_MASK:
  112. sem_bits = SEM_SET << SEM_FLASH_SHIFT;
  113. break;
  114. case SEM_PROBE_MASK:
  115. sem_bits = SEM_SET << SEM_PROBE_SHIFT;
  116. break;
  117. case SEM_RT_IDX_MASK:
  118. sem_bits = SEM_SET << SEM_RT_IDX_SHIFT;
  119. break;
  120. case SEM_PROC_REG_MASK:
  121. sem_bits = SEM_SET << SEM_PROC_REG_SHIFT;
  122. break;
  123. default:
  124. netif_alert(qdev, probe, qdev->ndev, "bad Semaphore mask!.\n");
  125. return -EINVAL;
  126. }
  127. ql_write32(qdev, SEM, sem_bits | sem_mask);
  128. return !(ql_read32(qdev, SEM) & sem_bits);
  129. }
  130. int ql_sem_spinlock(struct ql_adapter *qdev, u32 sem_mask)
  131. {
  132. unsigned int wait_count = 30;
  133. do {
  134. if (!ql_sem_trylock(qdev, sem_mask))
  135. return 0;
  136. udelay(100);
  137. } while (--wait_count);
  138. return -ETIMEDOUT;
  139. }
  140. void ql_sem_unlock(struct ql_adapter *qdev, u32 sem_mask)
  141. {
  142. ql_write32(qdev, SEM, sem_mask);
  143. ql_read32(qdev, SEM); /* flush */
  144. }
  145. /* This function waits for a specific bit to come ready
  146. * in a given register. It is used mostly by the initialize
  147. * process, but is also used in kernel thread API such as
  148. * netdev->set_multi, netdev->set_mac_address, netdev->vlan_rx_add_vid.
  149. */
  150. int ql_wait_reg_rdy(struct ql_adapter *qdev, u32 reg, u32 bit, u32 err_bit)
  151. {
  152. u32 temp;
  153. int count = UDELAY_COUNT;
  154. while (count) {
  155. temp = ql_read32(qdev, reg);
  156. /* check for errors */
  157. if (temp & err_bit) {
  158. netif_alert(qdev, probe, qdev->ndev,
  159. "register 0x%.08x access error, value = 0x%.08x!.\n",
  160. reg, temp);
  161. return -EIO;
  162. } else if (temp & bit)
  163. return 0;
  164. udelay(UDELAY_DELAY);
  165. count--;
  166. }
  167. netif_alert(qdev, probe, qdev->ndev,
  168. "Timed out waiting for reg %x to come ready.\n", reg);
  169. return -ETIMEDOUT;
  170. }
  171. /* The CFG register is used to download TX and RX control blocks
  172. * to the chip. This function waits for an operation to complete.
  173. */
  174. static int ql_wait_cfg(struct ql_adapter *qdev, u32 bit)
  175. {
  176. int count = UDELAY_COUNT;
  177. u32 temp;
  178. while (count) {
  179. temp = ql_read32(qdev, CFG);
  180. if (temp & CFG_LE)
  181. return -EIO;
  182. if (!(temp & bit))
  183. return 0;
  184. udelay(UDELAY_DELAY);
  185. count--;
  186. }
  187. return -ETIMEDOUT;
  188. }
  189. /* Used to issue init control blocks to hw. Maps control block,
  190. * sets address, triggers download, waits for completion.
  191. */
  192. int ql_write_cfg(struct ql_adapter *qdev, void *ptr, int size, u32 bit,
  193. u16 q_id)
  194. {
  195. u64 map;
  196. int status = 0;
  197. int direction;
  198. u32 mask;
  199. u32 value;
  200. direction =
  201. (bit & (CFG_LRQ | CFG_LR | CFG_LCQ)) ? PCI_DMA_TODEVICE :
  202. PCI_DMA_FROMDEVICE;
  203. map = pci_map_single(qdev->pdev, ptr, size, direction);
  204. if (pci_dma_mapping_error(qdev->pdev, map)) {
  205. netif_err(qdev, ifup, qdev->ndev, "Couldn't map DMA area.\n");
  206. return -ENOMEM;
  207. }
  208. status = ql_sem_spinlock(qdev, SEM_ICB_MASK);
  209. if (status)
  210. return status;
  211. status = ql_wait_cfg(qdev, bit);
  212. if (status) {
  213. netif_err(qdev, ifup, qdev->ndev,
  214. "Timed out waiting for CFG to come ready.\n");
  215. goto exit;
  216. }
  217. ql_write32(qdev, ICB_L, (u32) map);
  218. ql_write32(qdev, ICB_H, (u32) (map >> 32));
  219. mask = CFG_Q_MASK | (bit << 16);
  220. value = bit | (q_id << CFG_Q_SHIFT);
  221. ql_write32(qdev, CFG, (mask | value));
  222. /*
  223. * Wait for the bit to clear after signaling hw.
  224. */
  225. status = ql_wait_cfg(qdev, bit);
  226. exit:
  227. ql_sem_unlock(qdev, SEM_ICB_MASK); /* does flush too */
  228. pci_unmap_single(qdev->pdev, map, size, direction);
  229. return status;
  230. }
  231. /* Get a specific MAC address from the CAM. Used for debug and reg dump. */
  232. int ql_get_mac_addr_reg(struct ql_adapter *qdev, u32 type, u16 index,
  233. u32 *value)
  234. {
  235. u32 offset = 0;
  236. int status;
  237. switch (type) {
  238. case MAC_ADDR_TYPE_MULTI_MAC:
  239. case MAC_ADDR_TYPE_CAM_MAC:
  240. {
  241. status =
  242. ql_wait_reg_rdy(qdev,
  243. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  244. if (status)
  245. goto exit;
  246. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  247. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  248. MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
  249. status =
  250. ql_wait_reg_rdy(qdev,
  251. MAC_ADDR_IDX, MAC_ADDR_MR, 0);
  252. if (status)
  253. goto exit;
  254. *value++ = ql_read32(qdev, MAC_ADDR_DATA);
  255. status =
  256. ql_wait_reg_rdy(qdev,
  257. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  258. if (status)
  259. goto exit;
  260. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  261. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  262. MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
  263. status =
  264. ql_wait_reg_rdy(qdev,
  265. MAC_ADDR_IDX, MAC_ADDR_MR, 0);
  266. if (status)
  267. goto exit;
  268. *value++ = ql_read32(qdev, MAC_ADDR_DATA);
  269. if (type == MAC_ADDR_TYPE_CAM_MAC) {
  270. status =
  271. ql_wait_reg_rdy(qdev,
  272. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  273. if (status)
  274. goto exit;
  275. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  276. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  277. MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
  278. status =
  279. ql_wait_reg_rdy(qdev, MAC_ADDR_IDX,
  280. MAC_ADDR_MR, 0);
  281. if (status)
  282. goto exit;
  283. *value++ = ql_read32(qdev, MAC_ADDR_DATA);
  284. }
  285. break;
  286. }
  287. case MAC_ADDR_TYPE_VLAN:
  288. case MAC_ADDR_TYPE_MULTI_FLTR:
  289. default:
  290. netif_crit(qdev, ifup, qdev->ndev,
  291. "Address type %d not yet supported.\n", type);
  292. status = -EPERM;
  293. }
  294. exit:
  295. return status;
  296. }
  297. /* Set up a MAC, multicast or VLAN address for the
  298. * inbound frame matching.
  299. */
  300. static int ql_set_mac_addr_reg(struct ql_adapter *qdev, u8 *addr, u32 type,
  301. u16 index)
  302. {
  303. u32 offset = 0;
  304. int status = 0;
  305. switch (type) {
  306. case MAC_ADDR_TYPE_MULTI_MAC:
  307. {
  308. u32 upper = (addr[0] << 8) | addr[1];
  309. u32 lower = (addr[2] << 24) | (addr[3] << 16) |
  310. (addr[4] << 8) | (addr[5]);
  311. status =
  312. ql_wait_reg_rdy(qdev,
  313. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  314. if (status)
  315. goto exit;
  316. ql_write32(qdev, MAC_ADDR_IDX, (offset++) |
  317. (index << MAC_ADDR_IDX_SHIFT) |
  318. type | MAC_ADDR_E);
  319. ql_write32(qdev, MAC_ADDR_DATA, lower);
  320. status =
  321. ql_wait_reg_rdy(qdev,
  322. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  323. if (status)
  324. goto exit;
  325. ql_write32(qdev, MAC_ADDR_IDX, (offset++) |
  326. (index << MAC_ADDR_IDX_SHIFT) |
  327. type | MAC_ADDR_E);
  328. ql_write32(qdev, MAC_ADDR_DATA, upper);
  329. status =
  330. ql_wait_reg_rdy(qdev,
  331. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  332. if (status)
  333. goto exit;
  334. break;
  335. }
  336. case MAC_ADDR_TYPE_CAM_MAC:
  337. {
  338. u32 cam_output;
  339. u32 upper = (addr[0] << 8) | addr[1];
  340. u32 lower =
  341. (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) |
  342. (addr[5]);
  343. status =
  344. ql_wait_reg_rdy(qdev,
  345. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  346. if (status)
  347. goto exit;
  348. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  349. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  350. type); /* type */
  351. ql_write32(qdev, MAC_ADDR_DATA, lower);
  352. status =
  353. ql_wait_reg_rdy(qdev,
  354. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  355. if (status)
  356. goto exit;
  357. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  358. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  359. type); /* type */
  360. ql_write32(qdev, MAC_ADDR_DATA, upper);
  361. status =
  362. ql_wait_reg_rdy(qdev,
  363. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  364. if (status)
  365. goto exit;
  366. ql_write32(qdev, MAC_ADDR_IDX, (offset) | /* offset */
  367. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  368. type); /* type */
  369. /* This field should also include the queue id
  370. and possibly the function id. Right now we hardcode
  371. the route field to NIC core.
  372. */
  373. cam_output = (CAM_OUT_ROUTE_NIC |
  374. (qdev->
  375. func << CAM_OUT_FUNC_SHIFT) |
  376. (0 << CAM_OUT_CQ_ID_SHIFT));
  377. if (qdev->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
  378. cam_output |= CAM_OUT_RV;
  379. /* route to NIC core */
  380. ql_write32(qdev, MAC_ADDR_DATA, cam_output);
  381. break;
  382. }
  383. case MAC_ADDR_TYPE_VLAN:
  384. {
  385. u32 enable_bit = *((u32 *) &addr[0]);
  386. /* For VLAN, the addr actually holds a bit that
  387. * either enables or disables the vlan id we are
  388. * addressing. It's either MAC_ADDR_E on or off.
  389. * That's bit-27 we're talking about.
  390. */
  391. status =
  392. ql_wait_reg_rdy(qdev,
  393. MAC_ADDR_IDX, MAC_ADDR_MW, 0);
  394. if (status)
  395. goto exit;
  396. ql_write32(qdev, MAC_ADDR_IDX, offset | /* offset */
  397. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  398. type | /* type */
  399. enable_bit); /* enable/disable */
  400. break;
  401. }
  402. case MAC_ADDR_TYPE_MULTI_FLTR:
  403. default:
  404. netif_crit(qdev, ifup, qdev->ndev,
  405. "Address type %d not yet supported.\n", type);
  406. status = -EPERM;
  407. }
  408. exit:
  409. return status;
  410. }
  411. /* Set or clear MAC address in hardware. We sometimes
  412. * have to clear it to prevent wrong frame routing
  413. * especially in a bonding environment.
  414. */
  415. static int ql_set_mac_addr(struct ql_adapter *qdev, int set)
  416. {
  417. int status;
  418. char zero_mac_addr[ETH_ALEN];
  419. char *addr;
  420. if (set) {
  421. addr = &qdev->current_mac_addr[0];
  422. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  423. "Set Mac addr %pM\n", addr);
  424. } else {
  425. memset(zero_mac_addr, 0, ETH_ALEN);
  426. addr = &zero_mac_addr[0];
  427. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  428. "Clearing MAC address\n");
  429. }
  430. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  431. if (status)
  432. return status;
  433. status = ql_set_mac_addr_reg(qdev, (u8 *) addr,
  434. MAC_ADDR_TYPE_CAM_MAC, qdev->func * MAX_CQ);
  435. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  436. if (status)
  437. netif_err(qdev, ifup, qdev->ndev,
  438. "Failed to init mac address.\n");
  439. return status;
  440. }
  441. void ql_link_on(struct ql_adapter *qdev)
  442. {
  443. netif_err(qdev, link, qdev->ndev, "Link is up.\n");
  444. netif_carrier_on(qdev->ndev);
  445. ql_set_mac_addr(qdev, 1);
  446. }
  447. void ql_link_off(struct ql_adapter *qdev)
  448. {
  449. netif_err(qdev, link, qdev->ndev, "Link is down.\n");
  450. netif_carrier_off(qdev->ndev);
  451. ql_set_mac_addr(qdev, 0);
  452. }
  453. /* Get a specific frame routing value from the CAM.
  454. * Used for debug and reg dump.
  455. */
  456. int ql_get_routing_reg(struct ql_adapter *qdev, u32 index, u32 *value)
  457. {
  458. int status = 0;
  459. status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MW, 0);
  460. if (status)
  461. goto exit;
  462. ql_write32(qdev, RT_IDX,
  463. RT_IDX_TYPE_NICQ | RT_IDX_RS | (index << RT_IDX_IDX_SHIFT));
  464. status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MR, 0);
  465. if (status)
  466. goto exit;
  467. *value = ql_read32(qdev, RT_DATA);
  468. exit:
  469. return status;
  470. }
  471. /* The NIC function for this chip has 16 routing indexes. Each one can be used
  472. * to route different frame types to various inbound queues. We send broadcast/
  473. * multicast/error frames to the default queue for slow handling,
  474. * and CAM hit/RSS frames to the fast handling queues.
  475. */
  476. static int ql_set_routing_reg(struct ql_adapter *qdev, u32 index, u32 mask,
  477. int enable)
  478. {
  479. int status = -EINVAL; /* Return error if no mask match. */
  480. u32 value = 0;
  481. switch (mask) {
  482. case RT_IDX_CAM_HIT:
  483. {
  484. value = RT_IDX_DST_CAM_Q | /* dest */
  485. RT_IDX_TYPE_NICQ | /* type */
  486. (RT_IDX_CAM_HIT_SLOT << RT_IDX_IDX_SHIFT);/* index */
  487. break;
  488. }
  489. case RT_IDX_VALID: /* Promiscuous Mode frames. */
  490. {
  491. value = RT_IDX_DST_DFLT_Q | /* dest */
  492. RT_IDX_TYPE_NICQ | /* type */
  493. (RT_IDX_PROMISCUOUS_SLOT << RT_IDX_IDX_SHIFT);/* index */
  494. break;
  495. }
  496. case RT_IDX_ERR: /* Pass up MAC,IP,TCP/UDP error frames. */
  497. {
  498. value = RT_IDX_DST_DFLT_Q | /* dest */
  499. RT_IDX_TYPE_NICQ | /* type */
  500. (RT_IDX_ALL_ERR_SLOT << RT_IDX_IDX_SHIFT);/* index */
  501. break;
  502. }
  503. case RT_IDX_IP_CSUM_ERR: /* Pass up IP CSUM error frames. */
  504. {
  505. value = RT_IDX_DST_DFLT_Q | /* dest */
  506. RT_IDX_TYPE_NICQ | /* type */
  507. (RT_IDX_IP_CSUM_ERR_SLOT <<
  508. RT_IDX_IDX_SHIFT); /* index */
  509. break;
  510. }
  511. case RT_IDX_TU_CSUM_ERR: /* Pass up TCP/UDP CSUM error frames. */
  512. {
  513. value = RT_IDX_DST_DFLT_Q | /* dest */
  514. RT_IDX_TYPE_NICQ | /* type */
  515. (RT_IDX_TCP_UDP_CSUM_ERR_SLOT <<
  516. RT_IDX_IDX_SHIFT); /* index */
  517. break;
  518. }
  519. case RT_IDX_BCAST: /* Pass up Broadcast frames to default Q. */
  520. {
  521. value = RT_IDX_DST_DFLT_Q | /* dest */
  522. RT_IDX_TYPE_NICQ | /* type */
  523. (RT_IDX_BCAST_SLOT << RT_IDX_IDX_SHIFT);/* index */
  524. break;
  525. }
  526. case RT_IDX_MCAST: /* Pass up All Multicast frames. */
  527. {
  528. value = RT_IDX_DST_DFLT_Q | /* dest */
  529. RT_IDX_TYPE_NICQ | /* type */
  530. (RT_IDX_ALLMULTI_SLOT << RT_IDX_IDX_SHIFT);/* index */
  531. break;
  532. }
  533. case RT_IDX_MCAST_MATCH: /* Pass up matched Multicast frames. */
  534. {
  535. value = RT_IDX_DST_DFLT_Q | /* dest */
  536. RT_IDX_TYPE_NICQ | /* type */
  537. (RT_IDX_MCAST_MATCH_SLOT << RT_IDX_IDX_SHIFT);/* index */
  538. break;
  539. }
  540. case RT_IDX_RSS_MATCH: /* Pass up matched RSS frames. */
  541. {
  542. value = RT_IDX_DST_RSS | /* dest */
  543. RT_IDX_TYPE_NICQ | /* type */
  544. (RT_IDX_RSS_MATCH_SLOT << RT_IDX_IDX_SHIFT);/* index */
  545. break;
  546. }
  547. case 0: /* Clear the E-bit on an entry. */
  548. {
  549. value = RT_IDX_DST_DFLT_Q | /* dest */
  550. RT_IDX_TYPE_NICQ | /* type */
  551. (index << RT_IDX_IDX_SHIFT);/* index */
  552. break;
  553. }
  554. default:
  555. netif_err(qdev, ifup, qdev->ndev,
  556. "Mask type %d not yet supported.\n", mask);
  557. status = -EPERM;
  558. goto exit;
  559. }
  560. if (value) {
  561. status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MW, 0);
  562. if (status)
  563. goto exit;
  564. value |= (enable ? RT_IDX_E : 0);
  565. ql_write32(qdev, RT_IDX, value);
  566. ql_write32(qdev, RT_DATA, enable ? mask : 0);
  567. }
  568. exit:
  569. return status;
  570. }
  571. static void ql_enable_interrupts(struct ql_adapter *qdev)
  572. {
  573. ql_write32(qdev, INTR_EN, (INTR_EN_EI << 16) | INTR_EN_EI);
  574. }
  575. static void ql_disable_interrupts(struct ql_adapter *qdev)
  576. {
  577. ql_write32(qdev, INTR_EN, (INTR_EN_EI << 16));
  578. }
  579. /* If we're running with multiple MSI-X vectors then we enable on the fly.
  580. * Otherwise, we may have multiple outstanding workers and don't want to
  581. * enable until the last one finishes. In this case, the irq_cnt gets
  582. * incremented every time we queue a worker and decremented every time
  583. * a worker finishes. Once it hits zero we enable the interrupt.
  584. */
  585. u32 ql_enable_completion_interrupt(struct ql_adapter *qdev, u32 intr)
  586. {
  587. u32 var = 0;
  588. unsigned long hw_flags = 0;
  589. struct intr_context *ctx = qdev->intr_context + intr;
  590. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags) && intr)) {
  591. /* Always enable if we're MSIX multi interrupts and
  592. * it's not the default (zeroeth) interrupt.
  593. */
  594. ql_write32(qdev, INTR_EN,
  595. ctx->intr_en_mask);
  596. var = ql_read32(qdev, STS);
  597. return var;
  598. }
  599. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  600. if (atomic_dec_and_test(&ctx->irq_cnt)) {
  601. ql_write32(qdev, INTR_EN,
  602. ctx->intr_en_mask);
  603. var = ql_read32(qdev, STS);
  604. }
  605. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  606. return var;
  607. }
  608. static u32 ql_disable_completion_interrupt(struct ql_adapter *qdev, u32 intr)
  609. {
  610. u32 var = 0;
  611. struct intr_context *ctx;
  612. /* HW disables for us if we're MSIX multi interrupts and
  613. * it's not the default (zeroeth) interrupt.
  614. */
  615. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags) && intr))
  616. return 0;
  617. ctx = qdev->intr_context + intr;
  618. spin_lock(&qdev->hw_lock);
  619. if (!atomic_read(&ctx->irq_cnt)) {
  620. ql_write32(qdev, INTR_EN,
  621. ctx->intr_dis_mask);
  622. var = ql_read32(qdev, STS);
  623. }
  624. atomic_inc(&ctx->irq_cnt);
  625. spin_unlock(&qdev->hw_lock);
  626. return var;
  627. }
  628. static void ql_enable_all_completion_interrupts(struct ql_adapter *qdev)
  629. {
  630. int i;
  631. for (i = 0; i < qdev->intr_count; i++) {
  632. /* The enable call does a atomic_dec_and_test
  633. * and enables only if the result is zero.
  634. * So we precharge it here.
  635. */
  636. if (unlikely(!test_bit(QL_MSIX_ENABLED, &qdev->flags) ||
  637. i == 0))
  638. atomic_set(&qdev->intr_context[i].irq_cnt, 1);
  639. ql_enable_completion_interrupt(qdev, i);
  640. }
  641. }
  642. static int ql_validate_flash(struct ql_adapter *qdev, u32 size, const char *str)
  643. {
  644. int status, i;
  645. u16 csum = 0;
  646. __le16 *flash = (__le16 *)&qdev->flash;
  647. status = strncmp((char *)&qdev->flash, str, 4);
  648. if (status) {
  649. netif_err(qdev, ifup, qdev->ndev, "Invalid flash signature.\n");
  650. return status;
  651. }
  652. for (i = 0; i < size; i++)
  653. csum += le16_to_cpu(*flash++);
  654. if (csum)
  655. netif_err(qdev, ifup, qdev->ndev,
  656. "Invalid flash checksum, csum = 0x%.04x.\n", csum);
  657. return csum;
  658. }
  659. static int ql_read_flash_word(struct ql_adapter *qdev, int offset, __le32 *data)
  660. {
  661. int status = 0;
  662. /* wait for reg to come ready */
  663. status = ql_wait_reg_rdy(qdev,
  664. FLASH_ADDR, FLASH_ADDR_RDY, FLASH_ADDR_ERR);
  665. if (status)
  666. goto exit;
  667. /* set up for reg read */
  668. ql_write32(qdev, FLASH_ADDR, FLASH_ADDR_R | offset);
  669. /* wait for reg to come ready */
  670. status = ql_wait_reg_rdy(qdev,
  671. FLASH_ADDR, FLASH_ADDR_RDY, FLASH_ADDR_ERR);
  672. if (status)
  673. goto exit;
  674. /* This data is stored on flash as an array of
  675. * __le32. Since ql_read32() returns cpu endian
  676. * we need to swap it back.
  677. */
  678. *data = cpu_to_le32(ql_read32(qdev, FLASH_DATA));
  679. exit:
  680. return status;
  681. }
  682. static int ql_get_8000_flash_params(struct ql_adapter *qdev)
  683. {
  684. u32 i, size;
  685. int status;
  686. __le32 *p = (__le32 *)&qdev->flash;
  687. u32 offset;
  688. u8 mac_addr[6];
  689. /* Get flash offset for function and adjust
  690. * for dword access.
  691. */
  692. if (!qdev->port)
  693. offset = FUNC0_FLASH_OFFSET / sizeof(u32);
  694. else
  695. offset = FUNC1_FLASH_OFFSET / sizeof(u32);
  696. if (ql_sem_spinlock(qdev, SEM_FLASH_MASK))
  697. return -ETIMEDOUT;
  698. size = sizeof(struct flash_params_8000) / sizeof(u32);
  699. for (i = 0; i < size; i++, p++) {
  700. status = ql_read_flash_word(qdev, i+offset, p);
  701. if (status) {
  702. netif_err(qdev, ifup, qdev->ndev,
  703. "Error reading flash.\n");
  704. goto exit;
  705. }
  706. }
  707. status = ql_validate_flash(qdev,
  708. sizeof(struct flash_params_8000) / sizeof(u16),
  709. "8000");
  710. if (status) {
  711. netif_err(qdev, ifup, qdev->ndev, "Invalid flash.\n");
  712. status = -EINVAL;
  713. goto exit;
  714. }
  715. /* Extract either manufacturer or BOFM modified
  716. * MAC address.
  717. */
  718. if (qdev->flash.flash_params_8000.data_type1 == 2)
  719. memcpy(mac_addr,
  720. qdev->flash.flash_params_8000.mac_addr1,
  721. qdev->ndev->addr_len);
  722. else
  723. memcpy(mac_addr,
  724. qdev->flash.flash_params_8000.mac_addr,
  725. qdev->ndev->addr_len);
  726. if (!is_valid_ether_addr(mac_addr)) {
  727. netif_err(qdev, ifup, qdev->ndev, "Invalid MAC address.\n");
  728. status = -EINVAL;
  729. goto exit;
  730. }
  731. memcpy(qdev->ndev->dev_addr,
  732. mac_addr,
  733. qdev->ndev->addr_len);
  734. exit:
  735. ql_sem_unlock(qdev, SEM_FLASH_MASK);
  736. return status;
  737. }
  738. static int ql_get_8012_flash_params(struct ql_adapter *qdev)
  739. {
  740. int i;
  741. int status;
  742. __le32 *p = (__le32 *)&qdev->flash;
  743. u32 offset = 0;
  744. u32 size = sizeof(struct flash_params_8012) / sizeof(u32);
  745. /* Second function's parameters follow the first
  746. * function's.
  747. */
  748. if (qdev->port)
  749. offset = size;
  750. if (ql_sem_spinlock(qdev, SEM_FLASH_MASK))
  751. return -ETIMEDOUT;
  752. for (i = 0; i < size; i++, p++) {
  753. status = ql_read_flash_word(qdev, i+offset, p);
  754. if (status) {
  755. netif_err(qdev, ifup, qdev->ndev,
  756. "Error reading flash.\n");
  757. goto exit;
  758. }
  759. }
  760. status = ql_validate_flash(qdev,
  761. sizeof(struct flash_params_8012) / sizeof(u16),
  762. "8012");
  763. if (status) {
  764. netif_err(qdev, ifup, qdev->ndev, "Invalid flash.\n");
  765. status = -EINVAL;
  766. goto exit;
  767. }
  768. if (!is_valid_ether_addr(qdev->flash.flash_params_8012.mac_addr)) {
  769. status = -EINVAL;
  770. goto exit;
  771. }
  772. memcpy(qdev->ndev->dev_addr,
  773. qdev->flash.flash_params_8012.mac_addr,
  774. qdev->ndev->addr_len);
  775. exit:
  776. ql_sem_unlock(qdev, SEM_FLASH_MASK);
  777. return status;
  778. }
  779. /* xgmac register are located behind the xgmac_addr and xgmac_data
  780. * register pair. Each read/write requires us to wait for the ready
  781. * bit before reading/writing the data.
  782. */
  783. static int ql_write_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 data)
  784. {
  785. int status;
  786. /* wait for reg to come ready */
  787. status = ql_wait_reg_rdy(qdev,
  788. XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
  789. if (status)
  790. return status;
  791. /* write the data to the data reg */
  792. ql_write32(qdev, XGMAC_DATA, data);
  793. /* trigger the write */
  794. ql_write32(qdev, XGMAC_ADDR, reg);
  795. return status;
  796. }
  797. /* xgmac register are located behind the xgmac_addr and xgmac_data
  798. * register pair. Each read/write requires us to wait for the ready
  799. * bit before reading/writing the data.
  800. */
  801. int ql_read_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 *data)
  802. {
  803. int status = 0;
  804. /* wait for reg to come ready */
  805. status = ql_wait_reg_rdy(qdev,
  806. XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
  807. if (status)
  808. goto exit;
  809. /* set up for reg read */
  810. ql_write32(qdev, XGMAC_ADDR, reg | XGMAC_ADDR_R);
  811. /* wait for reg to come ready */
  812. status = ql_wait_reg_rdy(qdev,
  813. XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
  814. if (status)
  815. goto exit;
  816. /* get the data */
  817. *data = ql_read32(qdev, XGMAC_DATA);
  818. exit:
  819. return status;
  820. }
  821. /* This is used for reading the 64-bit statistics regs. */
  822. int ql_read_xgmac_reg64(struct ql_adapter *qdev, u32 reg, u64 *data)
  823. {
  824. int status = 0;
  825. u32 hi = 0;
  826. u32 lo = 0;
  827. status = ql_read_xgmac_reg(qdev, reg, &lo);
  828. if (status)
  829. goto exit;
  830. status = ql_read_xgmac_reg(qdev, reg + 4, &hi);
  831. if (status)
  832. goto exit;
  833. *data = (u64) lo | ((u64) hi << 32);
  834. exit:
  835. return status;
  836. }
  837. static int ql_8000_port_initialize(struct ql_adapter *qdev)
  838. {
  839. int status;
  840. /*
  841. * Get MPI firmware version for driver banner
  842. * and ethool info.
  843. */
  844. status = ql_mb_about_fw(qdev);
  845. if (status)
  846. goto exit;
  847. status = ql_mb_get_fw_state(qdev);
  848. if (status)
  849. goto exit;
  850. /* Wake up a worker to get/set the TX/RX frame sizes. */
  851. queue_delayed_work(qdev->workqueue, &qdev->mpi_port_cfg_work, 0);
  852. exit:
  853. return status;
  854. }
  855. /* Take the MAC Core out of reset.
  856. * Enable statistics counting.
  857. * Take the transmitter/receiver out of reset.
  858. * This functionality may be done in the MPI firmware at a
  859. * later date.
  860. */
  861. static int ql_8012_port_initialize(struct ql_adapter *qdev)
  862. {
  863. int status = 0;
  864. u32 data;
  865. if (ql_sem_trylock(qdev, qdev->xg_sem_mask)) {
  866. /* Another function has the semaphore, so
  867. * wait for the port init bit to come ready.
  868. */
  869. netif_info(qdev, link, qdev->ndev,
  870. "Another function has the semaphore, so wait for the port init bit to come ready.\n");
  871. status = ql_wait_reg_rdy(qdev, STS, qdev->port_init, 0);
  872. if (status) {
  873. netif_crit(qdev, link, qdev->ndev,
  874. "Port initialize timed out.\n");
  875. }
  876. return status;
  877. }
  878. netif_info(qdev, link, qdev->ndev, "Got xgmac semaphore!.\n");
  879. /* Set the core reset. */
  880. status = ql_read_xgmac_reg(qdev, GLOBAL_CFG, &data);
  881. if (status)
  882. goto end;
  883. data |= GLOBAL_CFG_RESET;
  884. status = ql_write_xgmac_reg(qdev, GLOBAL_CFG, data);
  885. if (status)
  886. goto end;
  887. /* Clear the core reset and turn on jumbo for receiver. */
  888. data &= ~GLOBAL_CFG_RESET; /* Clear core reset. */
  889. data |= GLOBAL_CFG_JUMBO; /* Turn on jumbo. */
  890. data |= GLOBAL_CFG_TX_STAT_EN;
  891. data |= GLOBAL_CFG_RX_STAT_EN;
  892. status = ql_write_xgmac_reg(qdev, GLOBAL_CFG, data);
  893. if (status)
  894. goto end;
  895. /* Enable transmitter, and clear it's reset. */
  896. status = ql_read_xgmac_reg(qdev, TX_CFG, &data);
  897. if (status)
  898. goto end;
  899. data &= ~TX_CFG_RESET; /* Clear the TX MAC reset. */
  900. data |= TX_CFG_EN; /* Enable the transmitter. */
  901. status = ql_write_xgmac_reg(qdev, TX_CFG, data);
  902. if (status)
  903. goto end;
  904. /* Enable receiver and clear it's reset. */
  905. status = ql_read_xgmac_reg(qdev, RX_CFG, &data);
  906. if (status)
  907. goto end;
  908. data &= ~RX_CFG_RESET; /* Clear the RX MAC reset. */
  909. data |= RX_CFG_EN; /* Enable the receiver. */
  910. status = ql_write_xgmac_reg(qdev, RX_CFG, data);
  911. if (status)
  912. goto end;
  913. /* Turn on jumbo. */
  914. status =
  915. ql_write_xgmac_reg(qdev, MAC_TX_PARAMS, MAC_TX_PARAMS_JUMBO | (0x2580 << 16));
  916. if (status)
  917. goto end;
  918. status =
  919. ql_write_xgmac_reg(qdev, MAC_RX_PARAMS, 0x2580);
  920. if (status)
  921. goto end;
  922. /* Signal to the world that the port is enabled. */
  923. ql_write32(qdev, STS, ((qdev->port_init << 16) | qdev->port_init));
  924. end:
  925. ql_sem_unlock(qdev, qdev->xg_sem_mask);
  926. return status;
  927. }
  928. static inline unsigned int ql_lbq_block_size(struct ql_adapter *qdev)
  929. {
  930. return PAGE_SIZE << qdev->lbq_buf_order;
  931. }
  932. /* Get the next large buffer. */
  933. static struct bq_desc *ql_get_curr_lbuf(struct rx_ring *rx_ring)
  934. {
  935. struct bq_desc *lbq_desc = &rx_ring->lbq[rx_ring->lbq_curr_idx];
  936. rx_ring->lbq_curr_idx++;
  937. if (rx_ring->lbq_curr_idx == rx_ring->lbq_len)
  938. rx_ring->lbq_curr_idx = 0;
  939. rx_ring->lbq_free_cnt++;
  940. return lbq_desc;
  941. }
  942. static struct bq_desc *ql_get_curr_lchunk(struct ql_adapter *qdev,
  943. struct rx_ring *rx_ring)
  944. {
  945. struct bq_desc *lbq_desc = ql_get_curr_lbuf(rx_ring);
  946. pci_dma_sync_single_for_cpu(qdev->pdev,
  947. dma_unmap_addr(lbq_desc, mapaddr),
  948. rx_ring->lbq_buf_size,
  949. PCI_DMA_FROMDEVICE);
  950. /* If it's the last chunk of our master page then
  951. * we unmap it.
  952. */
  953. if ((lbq_desc->p.pg_chunk.offset + rx_ring->lbq_buf_size)
  954. == ql_lbq_block_size(qdev))
  955. pci_unmap_page(qdev->pdev,
  956. lbq_desc->p.pg_chunk.map,
  957. ql_lbq_block_size(qdev),
  958. PCI_DMA_FROMDEVICE);
  959. return lbq_desc;
  960. }
  961. /* Get the next small buffer. */
  962. static struct bq_desc *ql_get_curr_sbuf(struct rx_ring *rx_ring)
  963. {
  964. struct bq_desc *sbq_desc = &rx_ring->sbq[rx_ring->sbq_curr_idx];
  965. rx_ring->sbq_curr_idx++;
  966. if (rx_ring->sbq_curr_idx == rx_ring->sbq_len)
  967. rx_ring->sbq_curr_idx = 0;
  968. rx_ring->sbq_free_cnt++;
  969. return sbq_desc;
  970. }
  971. /* Update an rx ring index. */
  972. static void ql_update_cq(struct rx_ring *rx_ring)
  973. {
  974. rx_ring->cnsmr_idx++;
  975. rx_ring->curr_entry++;
  976. if (unlikely(rx_ring->cnsmr_idx == rx_ring->cq_len)) {
  977. rx_ring->cnsmr_idx = 0;
  978. rx_ring->curr_entry = rx_ring->cq_base;
  979. }
  980. }
  981. static void ql_write_cq_idx(struct rx_ring *rx_ring)
  982. {
  983. ql_write_db_reg(rx_ring->cnsmr_idx, rx_ring->cnsmr_idx_db_reg);
  984. }
  985. static int ql_get_next_chunk(struct ql_adapter *qdev, struct rx_ring *rx_ring,
  986. struct bq_desc *lbq_desc)
  987. {
  988. if (!rx_ring->pg_chunk.page) {
  989. u64 map;
  990. rx_ring->pg_chunk.page = alloc_pages(__GFP_COLD | __GFP_COMP |
  991. GFP_ATOMIC,
  992. qdev->lbq_buf_order);
  993. if (unlikely(!rx_ring->pg_chunk.page)) {
  994. netif_err(qdev, drv, qdev->ndev,
  995. "page allocation failed.\n");
  996. return -ENOMEM;
  997. }
  998. rx_ring->pg_chunk.offset = 0;
  999. map = pci_map_page(qdev->pdev, rx_ring->pg_chunk.page,
  1000. 0, ql_lbq_block_size(qdev),
  1001. PCI_DMA_FROMDEVICE);
  1002. if (pci_dma_mapping_error(qdev->pdev, map)) {
  1003. __free_pages(rx_ring->pg_chunk.page,
  1004. qdev->lbq_buf_order);
  1005. rx_ring->pg_chunk.page = NULL;
  1006. netif_err(qdev, drv, qdev->ndev,
  1007. "PCI mapping failed.\n");
  1008. return -ENOMEM;
  1009. }
  1010. rx_ring->pg_chunk.map = map;
  1011. rx_ring->pg_chunk.va = page_address(rx_ring->pg_chunk.page);
  1012. }
  1013. /* Copy the current master pg_chunk info
  1014. * to the current descriptor.
  1015. */
  1016. lbq_desc->p.pg_chunk = rx_ring->pg_chunk;
  1017. /* Adjust the master page chunk for next
  1018. * buffer get.
  1019. */
  1020. rx_ring->pg_chunk.offset += rx_ring->lbq_buf_size;
  1021. if (rx_ring->pg_chunk.offset == ql_lbq_block_size(qdev)) {
  1022. rx_ring->pg_chunk.page = NULL;
  1023. lbq_desc->p.pg_chunk.last_flag = 1;
  1024. } else {
  1025. rx_ring->pg_chunk.va += rx_ring->lbq_buf_size;
  1026. get_page(rx_ring->pg_chunk.page);
  1027. lbq_desc->p.pg_chunk.last_flag = 0;
  1028. }
  1029. return 0;
  1030. }
  1031. /* Process (refill) a large buffer queue. */
  1032. static void ql_update_lbq(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  1033. {
  1034. u32 clean_idx = rx_ring->lbq_clean_idx;
  1035. u32 start_idx = clean_idx;
  1036. struct bq_desc *lbq_desc;
  1037. u64 map;
  1038. int i;
  1039. while (rx_ring->lbq_free_cnt > 32) {
  1040. for (i = (rx_ring->lbq_clean_idx % 16); i < 16; i++) {
  1041. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1042. "lbq: try cleaning clean_idx = %d.\n",
  1043. clean_idx);
  1044. lbq_desc = &rx_ring->lbq[clean_idx];
  1045. if (ql_get_next_chunk(qdev, rx_ring, lbq_desc)) {
  1046. rx_ring->lbq_clean_idx = clean_idx;
  1047. netif_err(qdev, ifup, qdev->ndev,
  1048. "Could not get a page chunk, i=%d, clean_idx =%d .\n",
  1049. i, clean_idx);
  1050. return;
  1051. }
  1052. map = lbq_desc->p.pg_chunk.map +
  1053. lbq_desc->p.pg_chunk.offset;
  1054. dma_unmap_addr_set(lbq_desc, mapaddr, map);
  1055. dma_unmap_len_set(lbq_desc, maplen,
  1056. rx_ring->lbq_buf_size);
  1057. *lbq_desc->addr = cpu_to_le64(map);
  1058. pci_dma_sync_single_for_device(qdev->pdev, map,
  1059. rx_ring->lbq_buf_size,
  1060. PCI_DMA_FROMDEVICE);
  1061. clean_idx++;
  1062. if (clean_idx == rx_ring->lbq_len)
  1063. clean_idx = 0;
  1064. }
  1065. rx_ring->lbq_clean_idx = clean_idx;
  1066. rx_ring->lbq_prod_idx += 16;
  1067. if (rx_ring->lbq_prod_idx == rx_ring->lbq_len)
  1068. rx_ring->lbq_prod_idx = 0;
  1069. rx_ring->lbq_free_cnt -= 16;
  1070. }
  1071. if (start_idx != clean_idx) {
  1072. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1073. "lbq: updating prod idx = %d.\n",
  1074. rx_ring->lbq_prod_idx);
  1075. ql_write_db_reg(rx_ring->lbq_prod_idx,
  1076. rx_ring->lbq_prod_idx_db_reg);
  1077. }
  1078. }
  1079. /* Process (refill) a small buffer queue. */
  1080. static void ql_update_sbq(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  1081. {
  1082. u32 clean_idx = rx_ring->sbq_clean_idx;
  1083. u32 start_idx = clean_idx;
  1084. struct bq_desc *sbq_desc;
  1085. u64 map;
  1086. int i;
  1087. while (rx_ring->sbq_free_cnt > 16) {
  1088. for (i = (rx_ring->sbq_clean_idx % 16); i < 16; i++) {
  1089. sbq_desc = &rx_ring->sbq[clean_idx];
  1090. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1091. "sbq: try cleaning clean_idx = %d.\n",
  1092. clean_idx);
  1093. if (sbq_desc->p.skb == NULL) {
  1094. netif_printk(qdev, rx_status, KERN_DEBUG,
  1095. qdev->ndev,
  1096. "sbq: getting new skb for index %d.\n",
  1097. sbq_desc->index);
  1098. sbq_desc->p.skb =
  1099. netdev_alloc_skb(qdev->ndev,
  1100. SMALL_BUFFER_SIZE);
  1101. if (sbq_desc->p.skb == NULL) {
  1102. rx_ring->sbq_clean_idx = clean_idx;
  1103. return;
  1104. }
  1105. skb_reserve(sbq_desc->p.skb, QLGE_SB_PAD);
  1106. map = pci_map_single(qdev->pdev,
  1107. sbq_desc->p.skb->data,
  1108. rx_ring->sbq_buf_size,
  1109. PCI_DMA_FROMDEVICE);
  1110. if (pci_dma_mapping_error(qdev->pdev, map)) {
  1111. netif_err(qdev, ifup, qdev->ndev,
  1112. "PCI mapping failed.\n");
  1113. rx_ring->sbq_clean_idx = clean_idx;
  1114. dev_kfree_skb_any(sbq_desc->p.skb);
  1115. sbq_desc->p.skb = NULL;
  1116. return;
  1117. }
  1118. dma_unmap_addr_set(sbq_desc, mapaddr, map);
  1119. dma_unmap_len_set(sbq_desc, maplen,
  1120. rx_ring->sbq_buf_size);
  1121. *sbq_desc->addr = cpu_to_le64(map);
  1122. }
  1123. clean_idx++;
  1124. if (clean_idx == rx_ring->sbq_len)
  1125. clean_idx = 0;
  1126. }
  1127. rx_ring->sbq_clean_idx = clean_idx;
  1128. rx_ring->sbq_prod_idx += 16;
  1129. if (rx_ring->sbq_prod_idx == rx_ring->sbq_len)
  1130. rx_ring->sbq_prod_idx = 0;
  1131. rx_ring->sbq_free_cnt -= 16;
  1132. }
  1133. if (start_idx != clean_idx) {
  1134. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1135. "sbq: updating prod idx = %d.\n",
  1136. rx_ring->sbq_prod_idx);
  1137. ql_write_db_reg(rx_ring->sbq_prod_idx,
  1138. rx_ring->sbq_prod_idx_db_reg);
  1139. }
  1140. }
  1141. static void ql_update_buffer_queues(struct ql_adapter *qdev,
  1142. struct rx_ring *rx_ring)
  1143. {
  1144. ql_update_sbq(qdev, rx_ring);
  1145. ql_update_lbq(qdev, rx_ring);
  1146. }
  1147. /* Unmaps tx buffers. Can be called from send() if a pci mapping
  1148. * fails at some stage, or from the interrupt when a tx completes.
  1149. */
  1150. static void ql_unmap_send(struct ql_adapter *qdev,
  1151. struct tx_ring_desc *tx_ring_desc, int mapped)
  1152. {
  1153. int i;
  1154. for (i = 0; i < mapped; i++) {
  1155. if (i == 0 || (i == 7 && mapped > 7)) {
  1156. /*
  1157. * Unmap the skb->data area, or the
  1158. * external sglist (AKA the Outbound
  1159. * Address List (OAL)).
  1160. * If its the zeroeth element, then it's
  1161. * the skb->data area. If it's the 7th
  1162. * element and there is more than 6 frags,
  1163. * then its an OAL.
  1164. */
  1165. if (i == 7) {
  1166. netif_printk(qdev, tx_done, KERN_DEBUG,
  1167. qdev->ndev,
  1168. "unmapping OAL area.\n");
  1169. }
  1170. pci_unmap_single(qdev->pdev,
  1171. dma_unmap_addr(&tx_ring_desc->map[i],
  1172. mapaddr),
  1173. dma_unmap_len(&tx_ring_desc->map[i],
  1174. maplen),
  1175. PCI_DMA_TODEVICE);
  1176. } else {
  1177. netif_printk(qdev, tx_done, KERN_DEBUG, qdev->ndev,
  1178. "unmapping frag %d.\n", i);
  1179. pci_unmap_page(qdev->pdev,
  1180. dma_unmap_addr(&tx_ring_desc->map[i],
  1181. mapaddr),
  1182. dma_unmap_len(&tx_ring_desc->map[i],
  1183. maplen), PCI_DMA_TODEVICE);
  1184. }
  1185. }
  1186. }
  1187. /* Map the buffers for this transmit. This will return
  1188. * NETDEV_TX_BUSY or NETDEV_TX_OK based on success.
  1189. */
  1190. static int ql_map_send(struct ql_adapter *qdev,
  1191. struct ob_mac_iocb_req *mac_iocb_ptr,
  1192. struct sk_buff *skb, struct tx_ring_desc *tx_ring_desc)
  1193. {
  1194. int len = skb_headlen(skb);
  1195. dma_addr_t map;
  1196. int frag_idx, err, map_idx = 0;
  1197. struct tx_buf_desc *tbd = mac_iocb_ptr->tbd;
  1198. int frag_cnt = skb_shinfo(skb)->nr_frags;
  1199. if (frag_cnt) {
  1200. netif_printk(qdev, tx_queued, KERN_DEBUG, qdev->ndev,
  1201. "frag_cnt = %d.\n", frag_cnt);
  1202. }
  1203. /*
  1204. * Map the skb buffer first.
  1205. */
  1206. map = pci_map_single(qdev->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1207. err = pci_dma_mapping_error(qdev->pdev, map);
  1208. if (err) {
  1209. netif_err(qdev, tx_queued, qdev->ndev,
  1210. "PCI mapping failed with error: %d\n", err);
  1211. return NETDEV_TX_BUSY;
  1212. }
  1213. tbd->len = cpu_to_le32(len);
  1214. tbd->addr = cpu_to_le64(map);
  1215. dma_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, map);
  1216. dma_unmap_len_set(&tx_ring_desc->map[map_idx], maplen, len);
  1217. map_idx++;
  1218. /*
  1219. * This loop fills the remainder of the 8 address descriptors
  1220. * in the IOCB. If there are more than 7 fragments, then the
  1221. * eighth address desc will point to an external list (OAL).
  1222. * When this happens, the remainder of the frags will be stored
  1223. * in this list.
  1224. */
  1225. for (frag_idx = 0; frag_idx < frag_cnt; frag_idx++, map_idx++) {
  1226. skb_frag_t *frag = &skb_shinfo(skb)->frags[frag_idx];
  1227. tbd++;
  1228. if (frag_idx == 6 && frag_cnt > 7) {
  1229. /* Let's tack on an sglist.
  1230. * Our control block will now
  1231. * look like this:
  1232. * iocb->seg[0] = skb->data
  1233. * iocb->seg[1] = frag[0]
  1234. * iocb->seg[2] = frag[1]
  1235. * iocb->seg[3] = frag[2]
  1236. * iocb->seg[4] = frag[3]
  1237. * iocb->seg[5] = frag[4]
  1238. * iocb->seg[6] = frag[5]
  1239. * iocb->seg[7] = ptr to OAL (external sglist)
  1240. * oal->seg[0] = frag[6]
  1241. * oal->seg[1] = frag[7]
  1242. * oal->seg[2] = frag[8]
  1243. * oal->seg[3] = frag[9]
  1244. * oal->seg[4] = frag[10]
  1245. * etc...
  1246. */
  1247. /* Tack on the OAL in the eighth segment of IOCB. */
  1248. map = pci_map_single(qdev->pdev, &tx_ring_desc->oal,
  1249. sizeof(struct oal),
  1250. PCI_DMA_TODEVICE);
  1251. err = pci_dma_mapping_error(qdev->pdev, map);
  1252. if (err) {
  1253. netif_err(qdev, tx_queued, qdev->ndev,
  1254. "PCI mapping outbound address list with error: %d\n",
  1255. err);
  1256. goto map_error;
  1257. }
  1258. tbd->addr = cpu_to_le64(map);
  1259. /*
  1260. * The length is the number of fragments
  1261. * that remain to be mapped times the length
  1262. * of our sglist (OAL).
  1263. */
  1264. tbd->len =
  1265. cpu_to_le32((sizeof(struct tx_buf_desc) *
  1266. (frag_cnt - frag_idx)) | TX_DESC_C);
  1267. dma_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr,
  1268. map);
  1269. dma_unmap_len_set(&tx_ring_desc->map[map_idx], maplen,
  1270. sizeof(struct oal));
  1271. tbd = (struct tx_buf_desc *)&tx_ring_desc->oal;
  1272. map_idx++;
  1273. }
  1274. map = skb_frag_dma_map(&qdev->pdev->dev, frag, 0, skb_frag_size(frag),
  1275. DMA_TO_DEVICE);
  1276. err = dma_mapping_error(&qdev->pdev->dev, map);
  1277. if (err) {
  1278. netif_err(qdev, tx_queued, qdev->ndev,
  1279. "PCI mapping frags failed with error: %d.\n",
  1280. err);
  1281. goto map_error;
  1282. }
  1283. tbd->addr = cpu_to_le64(map);
  1284. tbd->len = cpu_to_le32(skb_frag_size(frag));
  1285. dma_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, map);
  1286. dma_unmap_len_set(&tx_ring_desc->map[map_idx], maplen,
  1287. skb_frag_size(frag));
  1288. }
  1289. /* Save the number of segments we've mapped. */
  1290. tx_ring_desc->map_cnt = map_idx;
  1291. /* Terminate the last segment. */
  1292. tbd->len = cpu_to_le32(le32_to_cpu(tbd->len) | TX_DESC_E);
  1293. return NETDEV_TX_OK;
  1294. map_error:
  1295. /*
  1296. * If the first frag mapping failed, then i will be zero.
  1297. * This causes the unmap of the skb->data area. Otherwise
  1298. * we pass in the number of frags that mapped successfully
  1299. * so they can be umapped.
  1300. */
  1301. ql_unmap_send(qdev, tx_ring_desc, map_idx);
  1302. return NETDEV_TX_BUSY;
  1303. }
  1304. /* Categorizing receive firmware frame errors */
  1305. static void ql_categorize_rx_err(struct ql_adapter *qdev, u8 rx_err,
  1306. struct rx_ring *rx_ring)
  1307. {
  1308. struct nic_stats *stats = &qdev->nic_stats;
  1309. stats->rx_err_count++;
  1310. rx_ring->rx_errors++;
  1311. switch (rx_err & IB_MAC_IOCB_RSP_ERR_MASK) {
  1312. case IB_MAC_IOCB_RSP_ERR_CODE_ERR:
  1313. stats->rx_code_err++;
  1314. break;
  1315. case IB_MAC_IOCB_RSP_ERR_OVERSIZE:
  1316. stats->rx_oversize_err++;
  1317. break;
  1318. case IB_MAC_IOCB_RSP_ERR_UNDERSIZE:
  1319. stats->rx_undersize_err++;
  1320. break;
  1321. case IB_MAC_IOCB_RSP_ERR_PREAMBLE:
  1322. stats->rx_preamble_err++;
  1323. break;
  1324. case IB_MAC_IOCB_RSP_ERR_FRAME_LEN:
  1325. stats->rx_frame_len_err++;
  1326. break;
  1327. case IB_MAC_IOCB_RSP_ERR_CRC:
  1328. stats->rx_crc_err++;
  1329. default:
  1330. break;
  1331. }
  1332. }
  1333. /**
  1334. * ql_update_mac_hdr_len - helper routine to update the mac header length
  1335. * based on vlan tags if present
  1336. */
  1337. static void ql_update_mac_hdr_len(struct ql_adapter *qdev,
  1338. struct ib_mac_iocb_rsp *ib_mac_rsp,
  1339. void *page, size_t *len)
  1340. {
  1341. u16 *tags;
  1342. if (qdev->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
  1343. return;
  1344. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) {
  1345. tags = (u16 *)page;
  1346. /* Look for stacked vlan tags in ethertype field */
  1347. if (tags[6] == ETH_P_8021Q &&
  1348. tags[8] == ETH_P_8021Q)
  1349. *len += 2 * VLAN_HLEN;
  1350. else
  1351. *len += VLAN_HLEN;
  1352. }
  1353. }
  1354. /* Process an inbound completion from an rx ring. */
  1355. static void ql_process_mac_rx_gro_page(struct ql_adapter *qdev,
  1356. struct rx_ring *rx_ring,
  1357. struct ib_mac_iocb_rsp *ib_mac_rsp,
  1358. u32 length,
  1359. u16 vlan_id)
  1360. {
  1361. struct sk_buff *skb;
  1362. struct bq_desc *lbq_desc = ql_get_curr_lchunk(qdev, rx_ring);
  1363. struct napi_struct *napi = &rx_ring->napi;
  1364. /* Frame error, so drop the packet. */
  1365. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) {
  1366. ql_categorize_rx_err(qdev, ib_mac_rsp->flags2, rx_ring);
  1367. put_page(lbq_desc->p.pg_chunk.page);
  1368. return;
  1369. }
  1370. napi->dev = qdev->ndev;
  1371. skb = napi_get_frags(napi);
  1372. if (!skb) {
  1373. netif_err(qdev, drv, qdev->ndev,
  1374. "Couldn't get an skb, exiting.\n");
  1375. rx_ring->rx_dropped++;
  1376. put_page(lbq_desc->p.pg_chunk.page);
  1377. return;
  1378. }
  1379. prefetch(lbq_desc->p.pg_chunk.va);
  1380. __skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
  1381. lbq_desc->p.pg_chunk.page,
  1382. lbq_desc->p.pg_chunk.offset,
  1383. length);
  1384. skb->len += length;
  1385. skb->data_len += length;
  1386. skb->truesize += length;
  1387. skb_shinfo(skb)->nr_frags++;
  1388. rx_ring->rx_packets++;
  1389. rx_ring->rx_bytes += length;
  1390. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1391. skb_record_rx_queue(skb, rx_ring->cq_id);
  1392. if (vlan_id != 0xffff)
  1393. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_id);
  1394. napi_gro_frags(napi);
  1395. }
  1396. /* Process an inbound completion from an rx ring. */
  1397. static void ql_process_mac_rx_page(struct ql_adapter *qdev,
  1398. struct rx_ring *rx_ring,
  1399. struct ib_mac_iocb_rsp *ib_mac_rsp,
  1400. u32 length,
  1401. u16 vlan_id)
  1402. {
  1403. struct net_device *ndev = qdev->ndev;
  1404. struct sk_buff *skb = NULL;
  1405. void *addr;
  1406. struct bq_desc *lbq_desc = ql_get_curr_lchunk(qdev, rx_ring);
  1407. struct napi_struct *napi = &rx_ring->napi;
  1408. size_t hlen = ETH_HLEN;
  1409. skb = netdev_alloc_skb(ndev, length);
  1410. if (!skb) {
  1411. rx_ring->rx_dropped++;
  1412. put_page(lbq_desc->p.pg_chunk.page);
  1413. return;
  1414. }
  1415. addr = lbq_desc->p.pg_chunk.va;
  1416. prefetch(addr);
  1417. /* Frame error, so drop the packet. */
  1418. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) {
  1419. ql_categorize_rx_err(qdev, ib_mac_rsp->flags2, rx_ring);
  1420. goto err_out;
  1421. }
  1422. /* Update the MAC header length*/
  1423. ql_update_mac_hdr_len(qdev, ib_mac_rsp, addr, &hlen);
  1424. /* The max framesize filter on this chip is set higher than
  1425. * MTU since FCoE uses 2k frames.
  1426. */
  1427. if (skb->len > ndev->mtu + hlen) {
  1428. netif_err(qdev, drv, qdev->ndev,
  1429. "Segment too small, dropping.\n");
  1430. rx_ring->rx_dropped++;
  1431. goto err_out;
  1432. }
  1433. memcpy(skb_put(skb, hlen), addr, hlen);
  1434. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1435. "%d bytes of headers and data in large. Chain page to new skb and pull tail.\n",
  1436. length);
  1437. skb_fill_page_desc(skb, 0, lbq_desc->p.pg_chunk.page,
  1438. lbq_desc->p.pg_chunk.offset + hlen,
  1439. length - hlen);
  1440. skb->len += length - hlen;
  1441. skb->data_len += length - hlen;
  1442. skb->truesize += length - hlen;
  1443. rx_ring->rx_packets++;
  1444. rx_ring->rx_bytes += skb->len;
  1445. skb->protocol = eth_type_trans(skb, ndev);
  1446. skb_checksum_none_assert(skb);
  1447. if ((ndev->features & NETIF_F_RXCSUM) &&
  1448. !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK)) {
  1449. /* TCP frame. */
  1450. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T) {
  1451. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1452. "TCP checksum done!\n");
  1453. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1454. } else if ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_U) &&
  1455. (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_V4)) {
  1456. /* Unfragmented ipv4 UDP frame. */
  1457. struct iphdr *iph =
  1458. (struct iphdr *)((u8 *)addr + hlen);
  1459. if (!(iph->frag_off &
  1460. htons(IP_MF|IP_OFFSET))) {
  1461. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1462. netif_printk(qdev, rx_status, KERN_DEBUG,
  1463. qdev->ndev,
  1464. "UDP checksum done!\n");
  1465. }
  1466. }
  1467. }
  1468. skb_record_rx_queue(skb, rx_ring->cq_id);
  1469. if (vlan_id != 0xffff)
  1470. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_id);
  1471. if (skb->ip_summed == CHECKSUM_UNNECESSARY)
  1472. napi_gro_receive(napi, skb);
  1473. else
  1474. netif_receive_skb(skb);
  1475. return;
  1476. err_out:
  1477. dev_kfree_skb_any(skb);
  1478. put_page(lbq_desc->p.pg_chunk.page);
  1479. }
  1480. /* Process an inbound completion from an rx ring. */
  1481. static void ql_process_mac_rx_skb(struct ql_adapter *qdev,
  1482. struct rx_ring *rx_ring,
  1483. struct ib_mac_iocb_rsp *ib_mac_rsp,
  1484. u32 length,
  1485. u16 vlan_id)
  1486. {
  1487. struct net_device *ndev = qdev->ndev;
  1488. struct sk_buff *skb = NULL;
  1489. struct sk_buff *new_skb = NULL;
  1490. struct bq_desc *sbq_desc = ql_get_curr_sbuf(rx_ring);
  1491. skb = sbq_desc->p.skb;
  1492. /* Allocate new_skb and copy */
  1493. new_skb = netdev_alloc_skb(qdev->ndev, length + NET_IP_ALIGN);
  1494. if (new_skb == NULL) {
  1495. rx_ring->rx_dropped++;
  1496. return;
  1497. }
  1498. skb_reserve(new_skb, NET_IP_ALIGN);
  1499. memcpy(skb_put(new_skb, length), skb->data, length);
  1500. skb = new_skb;
  1501. /* Frame error, so drop the packet. */
  1502. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) {
  1503. ql_categorize_rx_err(qdev, ib_mac_rsp->flags2, rx_ring);
  1504. dev_kfree_skb_any(skb);
  1505. return;
  1506. }
  1507. /* loopback self test for ethtool */
  1508. if (test_bit(QL_SELFTEST, &qdev->flags)) {
  1509. ql_check_lb_frame(qdev, skb);
  1510. dev_kfree_skb_any(skb);
  1511. return;
  1512. }
  1513. /* The max framesize filter on this chip is set higher than
  1514. * MTU since FCoE uses 2k frames.
  1515. */
  1516. if (skb->len > ndev->mtu + ETH_HLEN) {
  1517. dev_kfree_skb_any(skb);
  1518. rx_ring->rx_dropped++;
  1519. return;
  1520. }
  1521. prefetch(skb->data);
  1522. if (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) {
  1523. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1524. "%s Multicast.\n",
  1525. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1526. IB_MAC_IOCB_RSP_M_HASH ? "Hash" :
  1527. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1528. IB_MAC_IOCB_RSP_M_REG ? "Registered" :
  1529. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1530. IB_MAC_IOCB_RSP_M_PROM ? "Promiscuous" : "");
  1531. }
  1532. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_P)
  1533. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1534. "Promiscuous Packet.\n");
  1535. rx_ring->rx_packets++;
  1536. rx_ring->rx_bytes += skb->len;
  1537. skb->protocol = eth_type_trans(skb, ndev);
  1538. skb_checksum_none_assert(skb);
  1539. /* If rx checksum is on, and there are no
  1540. * csum or frame errors.
  1541. */
  1542. if ((ndev->features & NETIF_F_RXCSUM) &&
  1543. !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK)) {
  1544. /* TCP frame. */
  1545. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T) {
  1546. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1547. "TCP checksum done!\n");
  1548. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1549. } else if ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_U) &&
  1550. (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_V4)) {
  1551. /* Unfragmented ipv4 UDP frame. */
  1552. struct iphdr *iph = (struct iphdr *) skb->data;
  1553. if (!(iph->frag_off &
  1554. htons(IP_MF|IP_OFFSET))) {
  1555. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1556. netif_printk(qdev, rx_status, KERN_DEBUG,
  1557. qdev->ndev,
  1558. "UDP checksum done!\n");
  1559. }
  1560. }
  1561. }
  1562. skb_record_rx_queue(skb, rx_ring->cq_id);
  1563. if (vlan_id != 0xffff)
  1564. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_id);
  1565. if (skb->ip_summed == CHECKSUM_UNNECESSARY)
  1566. napi_gro_receive(&rx_ring->napi, skb);
  1567. else
  1568. netif_receive_skb(skb);
  1569. }
  1570. static void ql_realign_skb(struct sk_buff *skb, int len)
  1571. {
  1572. void *temp_addr = skb->data;
  1573. /* Undo the skb_reserve(skb,32) we did before
  1574. * giving to hardware, and realign data on
  1575. * a 2-byte boundary.
  1576. */
  1577. skb->data -= QLGE_SB_PAD - NET_IP_ALIGN;
  1578. skb->tail -= QLGE_SB_PAD - NET_IP_ALIGN;
  1579. skb_copy_to_linear_data(skb, temp_addr,
  1580. (unsigned int)len);
  1581. }
  1582. /*
  1583. * This function builds an skb for the given inbound
  1584. * completion. It will be rewritten for readability in the near
  1585. * future, but for not it works well.
  1586. */
  1587. static struct sk_buff *ql_build_rx_skb(struct ql_adapter *qdev,
  1588. struct rx_ring *rx_ring,
  1589. struct ib_mac_iocb_rsp *ib_mac_rsp)
  1590. {
  1591. struct bq_desc *lbq_desc;
  1592. struct bq_desc *sbq_desc;
  1593. struct sk_buff *skb = NULL;
  1594. u32 length = le32_to_cpu(ib_mac_rsp->data_len);
  1595. u32 hdr_len = le32_to_cpu(ib_mac_rsp->hdr_len);
  1596. size_t hlen = ETH_HLEN;
  1597. /*
  1598. * Handle the header buffer if present.
  1599. */
  1600. if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HV &&
  1601. ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
  1602. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1603. "Header of %d bytes in small buffer.\n", hdr_len);
  1604. /*
  1605. * Headers fit nicely into a small buffer.
  1606. */
  1607. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1608. pci_unmap_single(qdev->pdev,
  1609. dma_unmap_addr(sbq_desc, mapaddr),
  1610. dma_unmap_len(sbq_desc, maplen),
  1611. PCI_DMA_FROMDEVICE);
  1612. skb = sbq_desc->p.skb;
  1613. ql_realign_skb(skb, hdr_len);
  1614. skb_put(skb, hdr_len);
  1615. sbq_desc->p.skb = NULL;
  1616. }
  1617. /*
  1618. * Handle the data buffer(s).
  1619. */
  1620. if (unlikely(!length)) { /* Is there data too? */
  1621. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1622. "No Data buffer in this packet.\n");
  1623. return skb;
  1624. }
  1625. if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DS) {
  1626. if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
  1627. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1628. "Headers in small, data of %d bytes in small, combine them.\n",
  1629. length);
  1630. /*
  1631. * Data is less than small buffer size so it's
  1632. * stuffed in a small buffer.
  1633. * For this case we append the data
  1634. * from the "data" small buffer to the "header" small
  1635. * buffer.
  1636. */
  1637. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1638. pci_dma_sync_single_for_cpu(qdev->pdev,
  1639. dma_unmap_addr
  1640. (sbq_desc, mapaddr),
  1641. dma_unmap_len
  1642. (sbq_desc, maplen),
  1643. PCI_DMA_FROMDEVICE);
  1644. memcpy(skb_put(skb, length),
  1645. sbq_desc->p.skb->data, length);
  1646. pci_dma_sync_single_for_device(qdev->pdev,
  1647. dma_unmap_addr
  1648. (sbq_desc,
  1649. mapaddr),
  1650. dma_unmap_len
  1651. (sbq_desc,
  1652. maplen),
  1653. PCI_DMA_FROMDEVICE);
  1654. } else {
  1655. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1656. "%d bytes in a single small buffer.\n",
  1657. length);
  1658. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1659. skb = sbq_desc->p.skb;
  1660. ql_realign_skb(skb, length);
  1661. skb_put(skb, length);
  1662. pci_unmap_single(qdev->pdev,
  1663. dma_unmap_addr(sbq_desc,
  1664. mapaddr),
  1665. dma_unmap_len(sbq_desc,
  1666. maplen),
  1667. PCI_DMA_FROMDEVICE);
  1668. sbq_desc->p.skb = NULL;
  1669. }
  1670. } else if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DL) {
  1671. if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
  1672. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1673. "Header in small, %d bytes in large. Chain large to small!\n",
  1674. length);
  1675. /*
  1676. * The data is in a single large buffer. We
  1677. * chain it to the header buffer's skb and let
  1678. * it rip.
  1679. */
  1680. lbq_desc = ql_get_curr_lchunk(qdev, rx_ring);
  1681. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1682. "Chaining page at offset = %d, for %d bytes to skb.\n",
  1683. lbq_desc->p.pg_chunk.offset, length);
  1684. skb_fill_page_desc(skb, 0, lbq_desc->p.pg_chunk.page,
  1685. lbq_desc->p.pg_chunk.offset,
  1686. length);
  1687. skb->len += length;
  1688. skb->data_len += length;
  1689. skb->truesize += length;
  1690. } else {
  1691. /*
  1692. * The headers and data are in a single large buffer. We
  1693. * copy it to a new skb and let it go. This can happen with
  1694. * jumbo mtu on a non-TCP/UDP frame.
  1695. */
  1696. lbq_desc = ql_get_curr_lchunk(qdev, rx_ring);
  1697. skb = netdev_alloc_skb(qdev->ndev, length);
  1698. if (skb == NULL) {
  1699. netif_printk(qdev, probe, KERN_DEBUG, qdev->ndev,
  1700. "No skb available, drop the packet.\n");
  1701. return NULL;
  1702. }
  1703. pci_unmap_page(qdev->pdev,
  1704. dma_unmap_addr(lbq_desc,
  1705. mapaddr),
  1706. dma_unmap_len(lbq_desc, maplen),
  1707. PCI_DMA_FROMDEVICE);
  1708. skb_reserve(skb, NET_IP_ALIGN);
  1709. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1710. "%d bytes of headers and data in large. Chain page to new skb and pull tail.\n",
  1711. length);
  1712. skb_fill_page_desc(skb, 0,
  1713. lbq_desc->p.pg_chunk.page,
  1714. lbq_desc->p.pg_chunk.offset,
  1715. length);
  1716. skb->len += length;
  1717. skb->data_len += length;
  1718. skb->truesize += length;
  1719. length -= length;
  1720. ql_update_mac_hdr_len(qdev, ib_mac_rsp,
  1721. lbq_desc->p.pg_chunk.va,
  1722. &hlen);
  1723. __pskb_pull_tail(skb, hlen);
  1724. }
  1725. } else {
  1726. /*
  1727. * The data is in a chain of large buffers
  1728. * pointed to by a small buffer. We loop
  1729. * thru and chain them to the our small header
  1730. * buffer's skb.
  1731. * frags: There are 18 max frags and our small
  1732. * buffer will hold 32 of them. The thing is,
  1733. * we'll use 3 max for our 9000 byte jumbo
  1734. * frames. If the MTU goes up we could
  1735. * eventually be in trouble.
  1736. */
  1737. int size, i = 0;
  1738. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1739. pci_unmap_single(qdev->pdev,
  1740. dma_unmap_addr(sbq_desc, mapaddr),
  1741. dma_unmap_len(sbq_desc, maplen),
  1742. PCI_DMA_FROMDEVICE);
  1743. if (!(ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS)) {
  1744. /*
  1745. * This is an non TCP/UDP IP frame, so
  1746. * the headers aren't split into a small
  1747. * buffer. We have to use the small buffer
  1748. * that contains our sg list as our skb to
  1749. * send upstairs. Copy the sg list here to
  1750. * a local buffer and use it to find the
  1751. * pages to chain.
  1752. */
  1753. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1754. "%d bytes of headers & data in chain of large.\n",
  1755. length);
  1756. skb = sbq_desc->p.skb;
  1757. sbq_desc->p.skb = NULL;
  1758. skb_reserve(skb, NET_IP_ALIGN);
  1759. }
  1760. do {
  1761. lbq_desc = ql_get_curr_lchunk(qdev, rx_ring);
  1762. size = (length < rx_ring->lbq_buf_size) ? length :
  1763. rx_ring->lbq_buf_size;
  1764. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1765. "Adding page %d to skb for %d bytes.\n",
  1766. i, size);
  1767. skb_fill_page_desc(skb, i,
  1768. lbq_desc->p.pg_chunk.page,
  1769. lbq_desc->p.pg_chunk.offset,
  1770. size);
  1771. skb->len += size;
  1772. skb->data_len += size;
  1773. skb->truesize += size;
  1774. length -= size;
  1775. i++;
  1776. } while (length > 0);
  1777. ql_update_mac_hdr_len(qdev, ib_mac_rsp, lbq_desc->p.pg_chunk.va,
  1778. &hlen);
  1779. __pskb_pull_tail(skb, hlen);
  1780. }
  1781. return skb;
  1782. }
  1783. /* Process an inbound completion from an rx ring. */
  1784. static void ql_process_mac_split_rx_intr(struct ql_adapter *qdev,
  1785. struct rx_ring *rx_ring,
  1786. struct ib_mac_iocb_rsp *ib_mac_rsp,
  1787. u16 vlan_id)
  1788. {
  1789. struct net_device *ndev = qdev->ndev;
  1790. struct sk_buff *skb = NULL;
  1791. QL_DUMP_IB_MAC_RSP(ib_mac_rsp);
  1792. skb = ql_build_rx_skb(qdev, rx_ring, ib_mac_rsp);
  1793. if (unlikely(!skb)) {
  1794. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1795. "No skb available, drop packet.\n");
  1796. rx_ring->rx_dropped++;
  1797. return;
  1798. }
  1799. /* Frame error, so drop the packet. */
  1800. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_ERR_MASK) {
  1801. ql_categorize_rx_err(qdev, ib_mac_rsp->flags2, rx_ring);
  1802. dev_kfree_skb_any(skb);
  1803. return;
  1804. }
  1805. /* The max framesize filter on this chip is set higher than
  1806. * MTU since FCoE uses 2k frames.
  1807. */
  1808. if (skb->len > ndev->mtu + ETH_HLEN) {
  1809. dev_kfree_skb_any(skb);
  1810. rx_ring->rx_dropped++;
  1811. return;
  1812. }
  1813. /* loopback self test for ethtool */
  1814. if (test_bit(QL_SELFTEST, &qdev->flags)) {
  1815. ql_check_lb_frame(qdev, skb);
  1816. dev_kfree_skb_any(skb);
  1817. return;
  1818. }
  1819. prefetch(skb->data);
  1820. if (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) {
  1821. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev, "%s Multicast.\n",
  1822. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1823. IB_MAC_IOCB_RSP_M_HASH ? "Hash" :
  1824. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1825. IB_MAC_IOCB_RSP_M_REG ? "Registered" :
  1826. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1827. IB_MAC_IOCB_RSP_M_PROM ? "Promiscuous" : "");
  1828. rx_ring->rx_multicast++;
  1829. }
  1830. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_P) {
  1831. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1832. "Promiscuous Packet.\n");
  1833. }
  1834. skb->protocol = eth_type_trans(skb, ndev);
  1835. skb_checksum_none_assert(skb);
  1836. /* If rx checksum is on, and there are no
  1837. * csum or frame errors.
  1838. */
  1839. if ((ndev->features & NETIF_F_RXCSUM) &&
  1840. !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK)) {
  1841. /* TCP frame. */
  1842. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T) {
  1843. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1844. "TCP checksum done!\n");
  1845. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1846. } else if ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_U) &&
  1847. (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_V4)) {
  1848. /* Unfragmented ipv4 UDP frame. */
  1849. struct iphdr *iph = (struct iphdr *) skb->data;
  1850. if (!(iph->frag_off &
  1851. htons(IP_MF|IP_OFFSET))) {
  1852. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1853. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  1854. "TCP checksum done!\n");
  1855. }
  1856. }
  1857. }
  1858. rx_ring->rx_packets++;
  1859. rx_ring->rx_bytes += skb->len;
  1860. skb_record_rx_queue(skb, rx_ring->cq_id);
  1861. if (vlan_id != 0xffff)
  1862. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_id);
  1863. if (skb->ip_summed == CHECKSUM_UNNECESSARY)
  1864. napi_gro_receive(&rx_ring->napi, skb);
  1865. else
  1866. netif_receive_skb(skb);
  1867. }
  1868. /* Process an inbound completion from an rx ring. */
  1869. static unsigned long ql_process_mac_rx_intr(struct ql_adapter *qdev,
  1870. struct rx_ring *rx_ring,
  1871. struct ib_mac_iocb_rsp *ib_mac_rsp)
  1872. {
  1873. u32 length = le32_to_cpu(ib_mac_rsp->data_len);
  1874. u16 vlan_id = ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) &&
  1875. (qdev->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)) ?
  1876. ((le16_to_cpu(ib_mac_rsp->vlan_id) &
  1877. IB_MAC_IOCB_RSP_VLAN_MASK)) : 0xffff;
  1878. QL_DUMP_IB_MAC_RSP(ib_mac_rsp);
  1879. if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HV) {
  1880. /* The data and headers are split into
  1881. * separate buffers.
  1882. */
  1883. ql_process_mac_split_rx_intr(qdev, rx_ring, ib_mac_rsp,
  1884. vlan_id);
  1885. } else if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DS) {
  1886. /* The data fit in a single small buffer.
  1887. * Allocate a new skb, copy the data and
  1888. * return the buffer to the free pool.
  1889. */
  1890. ql_process_mac_rx_skb(qdev, rx_ring, ib_mac_rsp,
  1891. length, vlan_id);
  1892. } else if ((ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DL) &&
  1893. !(ib_mac_rsp->flags1 & IB_MAC_CSUM_ERR_MASK) &&
  1894. (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T)) {
  1895. /* TCP packet in a page chunk that's been checksummed.
  1896. * Tack it on to our GRO skb and let it go.
  1897. */
  1898. ql_process_mac_rx_gro_page(qdev, rx_ring, ib_mac_rsp,
  1899. length, vlan_id);
  1900. } else if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DL) {
  1901. /* Non-TCP packet in a page chunk. Allocate an
  1902. * skb, tack it on frags, and send it up.
  1903. */
  1904. ql_process_mac_rx_page(qdev, rx_ring, ib_mac_rsp,
  1905. length, vlan_id);
  1906. } else {
  1907. /* Non-TCP/UDP large frames that span multiple buffers
  1908. * can be processed corrrectly by the split frame logic.
  1909. */
  1910. ql_process_mac_split_rx_intr(qdev, rx_ring, ib_mac_rsp,
  1911. vlan_id);
  1912. }
  1913. return (unsigned long)length;
  1914. }
  1915. /* Process an outbound completion from an rx ring. */
  1916. static void ql_process_mac_tx_intr(struct ql_adapter *qdev,
  1917. struct ob_mac_iocb_rsp *mac_rsp)
  1918. {
  1919. struct tx_ring *tx_ring;
  1920. struct tx_ring_desc *tx_ring_desc;
  1921. QL_DUMP_OB_MAC_RSP(mac_rsp);
  1922. tx_ring = &qdev->tx_ring[mac_rsp->txq_idx];
  1923. tx_ring_desc = &tx_ring->q[mac_rsp->tid];
  1924. ql_unmap_send(qdev, tx_ring_desc, tx_ring_desc->map_cnt);
  1925. tx_ring->tx_bytes += (tx_ring_desc->skb)->len;
  1926. tx_ring->tx_packets++;
  1927. dev_kfree_skb(tx_ring_desc->skb);
  1928. tx_ring_desc->skb = NULL;
  1929. if (unlikely(mac_rsp->flags1 & (OB_MAC_IOCB_RSP_E |
  1930. OB_MAC_IOCB_RSP_S |
  1931. OB_MAC_IOCB_RSP_L |
  1932. OB_MAC_IOCB_RSP_P | OB_MAC_IOCB_RSP_B))) {
  1933. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_E) {
  1934. netif_warn(qdev, tx_done, qdev->ndev,
  1935. "Total descriptor length did not match transfer length.\n");
  1936. }
  1937. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_S) {
  1938. netif_warn(qdev, tx_done, qdev->ndev,
  1939. "Frame too short to be valid, not sent.\n");
  1940. }
  1941. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_L) {
  1942. netif_warn(qdev, tx_done, qdev->ndev,
  1943. "Frame too long, but sent anyway.\n");
  1944. }
  1945. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_B) {
  1946. netif_warn(qdev, tx_done, qdev->ndev,
  1947. "PCI backplane error. Frame not sent.\n");
  1948. }
  1949. }
  1950. atomic_inc(&tx_ring->tx_count);
  1951. }
  1952. /* Fire up a handler to reset the MPI processor. */
  1953. void ql_queue_fw_error(struct ql_adapter *qdev)
  1954. {
  1955. ql_link_off(qdev);
  1956. queue_delayed_work(qdev->workqueue, &qdev->mpi_reset_work, 0);
  1957. }
  1958. void ql_queue_asic_error(struct ql_adapter *qdev)
  1959. {
  1960. ql_link_off(qdev);
  1961. ql_disable_interrupts(qdev);
  1962. /* Clear adapter up bit to signal the recovery
  1963. * process that it shouldn't kill the reset worker
  1964. * thread
  1965. */
  1966. clear_bit(QL_ADAPTER_UP, &qdev->flags);
  1967. /* Set asic recovery bit to indicate reset process that we are
  1968. * in fatal error recovery process rather than normal close
  1969. */
  1970. set_bit(QL_ASIC_RECOVERY, &qdev->flags);
  1971. queue_delayed_work(qdev->workqueue, &qdev->asic_reset_work, 0);
  1972. }
  1973. static void ql_process_chip_ae_intr(struct ql_adapter *qdev,
  1974. struct ib_ae_iocb_rsp *ib_ae_rsp)
  1975. {
  1976. switch (ib_ae_rsp->event) {
  1977. case MGMT_ERR_EVENT:
  1978. netif_err(qdev, rx_err, qdev->ndev,
  1979. "Management Processor Fatal Error.\n");
  1980. ql_queue_fw_error(qdev);
  1981. return;
  1982. case CAM_LOOKUP_ERR_EVENT:
  1983. netdev_err(qdev->ndev, "Multiple CAM hits lookup occurred.\n");
  1984. netdev_err(qdev->ndev, "This event shouldn't occur.\n");
  1985. ql_queue_asic_error(qdev);
  1986. return;
  1987. case SOFT_ECC_ERROR_EVENT:
  1988. netdev_err(qdev->ndev, "Soft ECC error detected.\n");
  1989. ql_queue_asic_error(qdev);
  1990. break;
  1991. case PCI_ERR_ANON_BUF_RD:
  1992. netdev_err(qdev->ndev, "PCI error occurred when reading "
  1993. "anonymous buffers from rx_ring %d.\n",
  1994. ib_ae_rsp->q_id);
  1995. ql_queue_asic_error(qdev);
  1996. break;
  1997. default:
  1998. netif_err(qdev, drv, qdev->ndev, "Unexpected event %d.\n",
  1999. ib_ae_rsp->event);
  2000. ql_queue_asic_error(qdev);
  2001. break;
  2002. }
  2003. }
  2004. static int ql_clean_outbound_rx_ring(struct rx_ring *rx_ring)
  2005. {
  2006. struct ql_adapter *qdev = rx_ring->qdev;
  2007. u32 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  2008. struct ob_mac_iocb_rsp *net_rsp = NULL;
  2009. int count = 0;
  2010. struct tx_ring *tx_ring;
  2011. /* While there are entries in the completion queue. */
  2012. while (prod != rx_ring->cnsmr_idx) {
  2013. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  2014. "cq_id = %d, prod = %d, cnsmr = %d.\n.",
  2015. rx_ring->cq_id, prod, rx_ring->cnsmr_idx);
  2016. net_rsp = (struct ob_mac_iocb_rsp *)rx_ring->curr_entry;
  2017. rmb();
  2018. switch (net_rsp->opcode) {
  2019. case OPCODE_OB_MAC_TSO_IOCB:
  2020. case OPCODE_OB_MAC_IOCB:
  2021. ql_process_mac_tx_intr(qdev, net_rsp);
  2022. break;
  2023. default:
  2024. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  2025. "Hit default case, not handled! dropping the packet, opcode = %x.\n",
  2026. net_rsp->opcode);
  2027. }
  2028. count++;
  2029. ql_update_cq(rx_ring);
  2030. prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  2031. }
  2032. if (!net_rsp)
  2033. return 0;
  2034. ql_write_cq_idx(rx_ring);
  2035. tx_ring = &qdev->tx_ring[net_rsp->txq_idx];
  2036. if (__netif_subqueue_stopped(qdev->ndev, tx_ring->wq_id)) {
  2037. if ((atomic_read(&tx_ring->tx_count) > (tx_ring->wq_len / 4)))
  2038. /*
  2039. * The queue got stopped because the tx_ring was full.
  2040. * Wake it up, because it's now at least 25% empty.
  2041. */
  2042. netif_wake_subqueue(qdev->ndev, tx_ring->wq_id);
  2043. }
  2044. return count;
  2045. }
  2046. static int ql_clean_inbound_rx_ring(struct rx_ring *rx_ring, int budget)
  2047. {
  2048. struct ql_adapter *qdev = rx_ring->qdev;
  2049. u32 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  2050. struct ql_net_rsp_iocb *net_rsp;
  2051. int count = 0;
  2052. /* While there are entries in the completion queue. */
  2053. while (prod != rx_ring->cnsmr_idx) {
  2054. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  2055. "cq_id = %d, prod = %d, cnsmr = %d.\n.",
  2056. rx_ring->cq_id, prod, rx_ring->cnsmr_idx);
  2057. net_rsp = rx_ring->curr_entry;
  2058. rmb();
  2059. switch (net_rsp->opcode) {
  2060. case OPCODE_IB_MAC_IOCB:
  2061. ql_process_mac_rx_intr(qdev, rx_ring,
  2062. (struct ib_mac_iocb_rsp *)
  2063. net_rsp);
  2064. break;
  2065. case OPCODE_IB_AE_IOCB:
  2066. ql_process_chip_ae_intr(qdev, (struct ib_ae_iocb_rsp *)
  2067. net_rsp);
  2068. break;
  2069. default:
  2070. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  2071. "Hit default case, not handled! dropping the packet, opcode = %x.\n",
  2072. net_rsp->opcode);
  2073. break;
  2074. }
  2075. count++;
  2076. ql_update_cq(rx_ring);
  2077. prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  2078. if (count == budget)
  2079. break;
  2080. }
  2081. ql_update_buffer_queues(qdev, rx_ring);
  2082. ql_write_cq_idx(rx_ring);
  2083. return count;
  2084. }
  2085. static int ql_napi_poll_msix(struct napi_struct *napi, int budget)
  2086. {
  2087. struct rx_ring *rx_ring = container_of(napi, struct rx_ring, napi);
  2088. struct ql_adapter *qdev = rx_ring->qdev;
  2089. struct rx_ring *trx_ring;
  2090. int i, work_done = 0;
  2091. struct intr_context *ctx = &qdev->intr_context[rx_ring->cq_id];
  2092. netif_printk(qdev, rx_status, KERN_DEBUG, qdev->ndev,
  2093. "Enter, NAPI POLL cq_id = %d.\n", rx_ring->cq_id);
  2094. /* Service the TX rings first. They start
  2095. * right after the RSS rings. */
  2096. for (i = qdev->rss_ring_count; i < qdev->rx_ring_count; i++) {
  2097. trx_ring = &qdev->rx_ring[i];
  2098. /* If this TX completion ring belongs to this vector and
  2099. * it's not empty then service it.
  2100. */
  2101. if ((ctx->irq_mask & (1 << trx_ring->cq_id)) &&
  2102. (ql_read_sh_reg(trx_ring->prod_idx_sh_reg) !=
  2103. trx_ring->cnsmr_idx)) {
  2104. netif_printk(qdev, intr, KERN_DEBUG, qdev->ndev,
  2105. "%s: Servicing TX completion ring %d.\n",
  2106. __func__, trx_ring->cq_id);
  2107. ql_clean_outbound_rx_ring(trx_ring);
  2108. }
  2109. }
  2110. /*
  2111. * Now service the RSS ring if it's active.
  2112. */
  2113. if (ql_read_sh_reg(rx_ring->prod_idx_sh_reg) !=
  2114. rx_ring->cnsmr_idx) {
  2115. netif_printk(qdev, intr, KERN_DEBUG, qdev->ndev,
  2116. "%s: Servicing RX completion ring %d.\n",
  2117. __func__, rx_ring->cq_id);
  2118. work_done = ql_clean_inbound_rx_ring(rx_ring, budget);
  2119. }
  2120. if (work_done < budget) {
  2121. napi_complete(napi);
  2122. ql_enable_completion_interrupt(qdev, rx_ring->irq);
  2123. }
  2124. return work_done;
  2125. }
  2126. static void qlge_vlan_mode(struct net_device *ndev, netdev_features_t features)
  2127. {
  2128. struct ql_adapter *qdev = netdev_priv(ndev);
  2129. if (features & NETIF_F_HW_VLAN_CTAG_RX) {
  2130. ql_write32(qdev, NIC_RCV_CFG, NIC_RCV_CFG_VLAN_MASK |
  2131. NIC_RCV_CFG_VLAN_MATCH_AND_NON);
  2132. } else {
  2133. ql_write32(qdev, NIC_RCV_CFG, NIC_RCV_CFG_VLAN_MASK);
  2134. }
  2135. }
  2136. /**
  2137. * qlge_update_hw_vlan_features - helper routine to reinitialize the adapter
  2138. * based on the features to enable/disable hardware vlan accel
  2139. */
  2140. static int qlge_update_hw_vlan_features(struct net_device *ndev,
  2141. netdev_features_t features)
  2142. {
  2143. struct ql_adapter *qdev = netdev_priv(ndev);
  2144. int status = 0;
  2145. status = ql_adapter_down(qdev);
  2146. if (status) {
  2147. netif_err(qdev, link, qdev->ndev,
  2148. "Failed to bring down the adapter\n");
  2149. return status;
  2150. }
  2151. /* update the features with resent change */
  2152. ndev->features = features;
  2153. status = ql_adapter_up(qdev);
  2154. if (status) {
  2155. netif_err(qdev, link, qdev->ndev,
  2156. "Failed to bring up the adapter\n");
  2157. return status;
  2158. }
  2159. return status;
  2160. }
  2161. static netdev_features_t qlge_fix_features(struct net_device *ndev,
  2162. netdev_features_t features)
  2163. {
  2164. int err;
  2165. /* Update the behavior of vlan accel in the adapter */
  2166. err = qlge_update_hw_vlan_features(ndev, features);
  2167. if (err)
  2168. return err;
  2169. return features;
  2170. }
  2171. static int qlge_set_features(struct net_device *ndev,
  2172. netdev_features_t features)
  2173. {
  2174. netdev_features_t changed = ndev->features ^ features;
  2175. if (changed & NETIF_F_HW_VLAN_CTAG_RX)
  2176. qlge_vlan_mode(ndev, features);
  2177. return 0;
  2178. }
  2179. static int __qlge_vlan_rx_add_vid(struct ql_adapter *qdev, u16 vid)
  2180. {
  2181. u32 enable_bit = MAC_ADDR_E;
  2182. int err;
  2183. err = ql_set_mac_addr_reg(qdev, (u8 *) &enable_bit,
  2184. MAC_ADDR_TYPE_VLAN, vid);
  2185. if (err)
  2186. netif_err(qdev, ifup, qdev->ndev,
  2187. "Failed to init vlan address.\n");
  2188. return err;
  2189. }
  2190. static int qlge_vlan_rx_add_vid(struct net_device *ndev, __be16 proto, u16 vid)
  2191. {
  2192. struct ql_adapter *qdev = netdev_priv(ndev);
  2193. int status;
  2194. int err;
  2195. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  2196. if (status)
  2197. return status;
  2198. err = __qlge_vlan_rx_add_vid(qdev, vid);
  2199. set_bit(vid, qdev->active_vlans);
  2200. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  2201. return err;
  2202. }
  2203. static int __qlge_vlan_rx_kill_vid(struct ql_adapter *qdev, u16 vid)
  2204. {
  2205. u32 enable_bit = 0;
  2206. int err;
  2207. err = ql_set_mac_addr_reg(qdev, (u8 *) &enable_bit,
  2208. MAC_ADDR_TYPE_VLAN, vid);
  2209. if (err)
  2210. netif_err(qdev, ifup, qdev->ndev,
  2211. "Failed to clear vlan address.\n");
  2212. return err;
  2213. }
  2214. static int qlge_vlan_rx_kill_vid(struct net_device *ndev, __be16 proto, u16 vid)
  2215. {
  2216. struct ql_adapter *qdev = netdev_priv(ndev);
  2217. int status;
  2218. int err;
  2219. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  2220. if (status)
  2221. return status;
  2222. err = __qlge_vlan_rx_kill_vid(qdev, vid);
  2223. clear_bit(vid, qdev->active_vlans);
  2224. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  2225. return err;
  2226. }
  2227. static void qlge_restore_vlan(struct ql_adapter *qdev)
  2228. {
  2229. int status;
  2230. u16 vid;
  2231. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  2232. if (status)
  2233. return;
  2234. for_each_set_bit(vid, qdev->active_vlans, VLAN_N_VID)
  2235. __qlge_vlan_rx_add_vid(qdev, vid);
  2236. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  2237. }
  2238. /* MSI-X Multiple Vector Interrupt Handler for inbound completions. */
  2239. static irqreturn_t qlge_msix_rx_isr(int irq, void *dev_id)
  2240. {
  2241. struct rx_ring *rx_ring = dev_id;
  2242. napi_schedule(&rx_ring->napi);
  2243. return IRQ_HANDLED;
  2244. }
  2245. /* This handles a fatal error, MPI activity, and the default
  2246. * rx_ring in an MSI-X multiple vector environment.
  2247. * In MSI/Legacy environment it also process the rest of
  2248. * the rx_rings.
  2249. */
  2250. static irqreturn_t qlge_isr(int irq, void *dev_id)
  2251. {
  2252. struct rx_ring *rx_ring = dev_id;
  2253. struct ql_adapter *qdev = rx_ring->qdev;
  2254. struct intr_context *intr_context = &qdev->intr_context[0];
  2255. u32 var;
  2256. int work_done = 0;
  2257. spin_lock(&qdev->hw_lock);
  2258. if (atomic_read(&qdev->intr_context[0].irq_cnt)) {
  2259. netif_printk(qdev, intr, KERN_DEBUG, qdev->ndev,
  2260. "Shared Interrupt, Not ours!\n");
  2261. spin_unlock(&qdev->hw_lock);
  2262. return IRQ_NONE;
  2263. }
  2264. spin_unlock(&qdev->hw_lock);
  2265. var = ql_disable_completion_interrupt(qdev, intr_context->intr);
  2266. /*
  2267. * Check for fatal error.
  2268. */
  2269. if (var & STS_FE) {
  2270. ql_queue_asic_error(qdev);
  2271. netdev_err(qdev->ndev, "Got fatal error, STS = %x.\n", var);
  2272. var = ql_read32(qdev, ERR_STS);
  2273. netdev_err(qdev->ndev, "Resetting chip. "
  2274. "Error Status Register = 0x%x\n", var);
  2275. return IRQ_HANDLED;
  2276. }
  2277. /*
  2278. * Check MPI processor activity.
  2279. */
  2280. if ((var & STS_PI) &&
  2281. (ql_read32(qdev, INTR_MASK) & INTR_MASK_PI)) {
  2282. /*
  2283. * We've got an async event or mailbox completion.
  2284. * Handle it and clear the source of the interrupt.
  2285. */
  2286. netif_err(qdev, intr, qdev->ndev,
  2287. "Got MPI processor interrupt.\n");
  2288. ql_disable_completion_interrupt(qdev, intr_context->intr);
  2289. ql_write32(qdev, INTR_MASK, (INTR_MASK_PI << 16));
  2290. queue_delayed_work_on(smp_processor_id(),
  2291. qdev->workqueue, &qdev->mpi_work, 0);
  2292. work_done++;
  2293. }
  2294. /*
  2295. * Get the bit-mask that shows the active queues for this
  2296. * pass. Compare it to the queues that this irq services
  2297. * and call napi if there's a match.
  2298. */
  2299. var = ql_read32(qdev, ISR1);
  2300. if (var & intr_context->irq_mask) {
  2301. netif_info(qdev, intr, qdev->ndev,
  2302. "Waking handler for rx_ring[0].\n");
  2303. ql_disable_completion_interrupt(qdev, intr_context->intr);
  2304. napi_schedule(&rx_ring->napi);
  2305. work_done++;
  2306. }
  2307. ql_enable_completion_interrupt(qdev, intr_context->intr);
  2308. return work_done ? IRQ_HANDLED : IRQ_NONE;
  2309. }
  2310. static int ql_tso(struct sk_buff *skb, struct ob_mac_tso_iocb_req *mac_iocb_ptr)
  2311. {
  2312. if (skb_is_gso(skb)) {
  2313. int err;
  2314. __be16 l3_proto = vlan_get_protocol(skb);
  2315. err = skb_cow_head(skb, 0);
  2316. if (err < 0)
  2317. return err;
  2318. mac_iocb_ptr->opcode = OPCODE_OB_MAC_TSO_IOCB;
  2319. mac_iocb_ptr->flags3 |= OB_MAC_TSO_IOCB_IC;
  2320. mac_iocb_ptr->frame_len = cpu_to_le32((u32) skb->len);
  2321. mac_iocb_ptr->total_hdrs_len =
  2322. cpu_to_le16(skb_transport_offset(skb) + tcp_hdrlen(skb));
  2323. mac_iocb_ptr->net_trans_offset =
  2324. cpu_to_le16(skb_network_offset(skb) |
  2325. skb_transport_offset(skb)
  2326. << OB_MAC_TRANSPORT_HDR_SHIFT);
  2327. mac_iocb_ptr->mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
  2328. mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_LSO;
  2329. if (likely(l3_proto == htons(ETH_P_IP))) {
  2330. struct iphdr *iph = ip_hdr(skb);
  2331. iph->check = 0;
  2332. mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP4;
  2333. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  2334. iph->daddr, 0,
  2335. IPPROTO_TCP,
  2336. 0);
  2337. } else if (l3_proto == htons(ETH_P_IPV6)) {
  2338. mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP6;
  2339. tcp_hdr(skb)->check =
  2340. ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
  2341. &ipv6_hdr(skb)->daddr,
  2342. 0, IPPROTO_TCP, 0);
  2343. }
  2344. return 1;
  2345. }
  2346. return 0;
  2347. }
  2348. static void ql_hw_csum_setup(struct sk_buff *skb,
  2349. struct ob_mac_tso_iocb_req *mac_iocb_ptr)
  2350. {
  2351. int len;
  2352. struct iphdr *iph = ip_hdr(skb);
  2353. __sum16 *check;
  2354. mac_iocb_ptr->opcode = OPCODE_OB_MAC_TSO_IOCB;
  2355. mac_iocb_ptr->frame_len = cpu_to_le32((u32) skb->len);
  2356. mac_iocb_ptr->net_trans_offset =
  2357. cpu_to_le16(skb_network_offset(skb) |
  2358. skb_transport_offset(skb) << OB_MAC_TRANSPORT_HDR_SHIFT);
  2359. mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP4;
  2360. len = (ntohs(iph->tot_len) - (iph->ihl << 2));
  2361. if (likely(iph->protocol == IPPROTO_TCP)) {
  2362. check = &(tcp_hdr(skb)->check);
  2363. mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_TC;
  2364. mac_iocb_ptr->total_hdrs_len =
  2365. cpu_to_le16(skb_transport_offset(skb) +
  2366. (tcp_hdr(skb)->doff << 2));
  2367. } else {
  2368. check = &(udp_hdr(skb)->check);
  2369. mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_UC;
  2370. mac_iocb_ptr->total_hdrs_len =
  2371. cpu_to_le16(skb_transport_offset(skb) +
  2372. sizeof(struct udphdr));
  2373. }
  2374. *check = ~csum_tcpudp_magic(iph->saddr,
  2375. iph->daddr, len, iph->protocol, 0);
  2376. }
  2377. static netdev_tx_t qlge_send(struct sk_buff *skb, struct net_device *ndev)
  2378. {
  2379. struct tx_ring_desc *tx_ring_desc;
  2380. struct ob_mac_iocb_req *mac_iocb_ptr;
  2381. struct ql_adapter *qdev = netdev_priv(ndev);
  2382. int tso;
  2383. struct tx_ring *tx_ring;
  2384. u32 tx_ring_idx = (u32) skb->queue_mapping;
  2385. tx_ring = &qdev->tx_ring[tx_ring_idx];
  2386. if (skb_padto(skb, ETH_ZLEN))
  2387. return NETDEV_TX_OK;
  2388. if (unlikely(atomic_read(&tx_ring->tx_count) < 2)) {
  2389. netif_info(qdev, tx_queued, qdev->ndev,
  2390. "%s: BUG! shutting down tx queue %d due to lack of resources.\n",
  2391. __func__, tx_ring_idx);
  2392. netif_stop_subqueue(ndev, tx_ring->wq_id);
  2393. tx_ring->tx_errors++;
  2394. return NETDEV_TX_BUSY;
  2395. }
  2396. tx_ring_desc = &tx_ring->q[tx_ring->prod_idx];
  2397. mac_iocb_ptr = tx_ring_desc->queue_entry;
  2398. memset((void *)mac_iocb_ptr, 0, sizeof(*mac_iocb_ptr));
  2399. mac_iocb_ptr->opcode = OPCODE_OB_MAC_IOCB;
  2400. mac_iocb_ptr->tid = tx_ring_desc->index;
  2401. /* We use the upper 32-bits to store the tx queue for this IO.
  2402. * When we get the completion we can use it to establish the context.
  2403. */
  2404. mac_iocb_ptr->txq_idx = tx_ring_idx;
  2405. tx_ring_desc->skb = skb;
  2406. mac_iocb_ptr->frame_len = cpu_to_le16((u16) skb->len);
  2407. if (vlan_tx_tag_present(skb)) {
  2408. netif_printk(qdev, tx_queued, KERN_DEBUG, qdev->ndev,
  2409. "Adding a vlan tag %d.\n", vlan_tx_tag_get(skb));
  2410. mac_iocb_ptr->flags3 |= OB_MAC_IOCB_V;
  2411. mac_iocb_ptr->vlan_tci = cpu_to_le16(vlan_tx_tag_get(skb));
  2412. }
  2413. tso = ql_tso(skb, (struct ob_mac_tso_iocb_req *)mac_iocb_ptr);
  2414. if (tso < 0) {
  2415. dev_kfree_skb_any(skb);
  2416. return NETDEV_TX_OK;
  2417. } else if (unlikely(!tso) && (skb->ip_summed == CHECKSUM_PARTIAL)) {
  2418. ql_hw_csum_setup(skb,
  2419. (struct ob_mac_tso_iocb_req *)mac_iocb_ptr);
  2420. }
  2421. if (ql_map_send(qdev, mac_iocb_ptr, skb, tx_ring_desc) !=
  2422. NETDEV_TX_OK) {
  2423. netif_err(qdev, tx_queued, qdev->ndev,
  2424. "Could not map the segments.\n");
  2425. tx_ring->tx_errors++;
  2426. return NETDEV_TX_BUSY;
  2427. }
  2428. QL_DUMP_OB_MAC_IOCB(mac_iocb_ptr);
  2429. tx_ring->prod_idx++;
  2430. if (tx_ring->prod_idx == tx_ring->wq_len)
  2431. tx_ring->prod_idx = 0;
  2432. wmb();
  2433. ql_write_db_reg(tx_ring->prod_idx, tx_ring->prod_idx_db_reg);
  2434. netif_printk(qdev, tx_queued, KERN_DEBUG, qdev->ndev,
  2435. "tx queued, slot %d, len %d\n",
  2436. tx_ring->prod_idx, skb->len);
  2437. atomic_dec(&tx_ring->tx_count);
  2438. if (unlikely(atomic_read(&tx_ring->tx_count) < 2)) {
  2439. netif_stop_subqueue(ndev, tx_ring->wq_id);
  2440. if ((atomic_read(&tx_ring->tx_count) > (tx_ring->wq_len / 4)))
  2441. /*
  2442. * The queue got stopped because the tx_ring was full.
  2443. * Wake it up, because it's now at least 25% empty.
  2444. */
  2445. netif_wake_subqueue(qdev->ndev, tx_ring->wq_id);
  2446. }
  2447. return NETDEV_TX_OK;
  2448. }
  2449. static void ql_free_shadow_space(struct ql_adapter *qdev)
  2450. {
  2451. if (qdev->rx_ring_shadow_reg_area) {
  2452. pci_free_consistent(qdev->pdev,
  2453. PAGE_SIZE,
  2454. qdev->rx_ring_shadow_reg_area,
  2455. qdev->rx_ring_shadow_reg_dma);
  2456. qdev->rx_ring_shadow_reg_area = NULL;
  2457. }
  2458. if (qdev->tx_ring_shadow_reg_area) {
  2459. pci_free_consistent(qdev->pdev,
  2460. PAGE_SIZE,
  2461. qdev->tx_ring_shadow_reg_area,
  2462. qdev->tx_ring_shadow_reg_dma);
  2463. qdev->tx_ring_shadow_reg_area = NULL;
  2464. }
  2465. }
  2466. static int ql_alloc_shadow_space(struct ql_adapter *qdev)
  2467. {
  2468. qdev->rx_ring_shadow_reg_area =
  2469. pci_zalloc_consistent(qdev->pdev, PAGE_SIZE,
  2470. &qdev->rx_ring_shadow_reg_dma);
  2471. if (qdev->rx_ring_shadow_reg_area == NULL) {
  2472. netif_err(qdev, ifup, qdev->ndev,
  2473. "Allocation of RX shadow space failed.\n");
  2474. return -ENOMEM;
  2475. }
  2476. qdev->tx_ring_shadow_reg_area =
  2477. pci_zalloc_consistent(qdev->pdev, PAGE_SIZE,
  2478. &qdev->tx_ring_shadow_reg_dma);
  2479. if (qdev->tx_ring_shadow_reg_area == NULL) {
  2480. netif_err(qdev, ifup, qdev->ndev,
  2481. "Allocation of TX shadow space failed.\n");
  2482. goto err_wqp_sh_area;
  2483. }
  2484. return 0;
  2485. err_wqp_sh_area:
  2486. pci_free_consistent(qdev->pdev,
  2487. PAGE_SIZE,
  2488. qdev->rx_ring_shadow_reg_area,
  2489. qdev->rx_ring_shadow_reg_dma);
  2490. return -ENOMEM;
  2491. }
  2492. static void ql_init_tx_ring(struct ql_adapter *qdev, struct tx_ring *tx_ring)
  2493. {
  2494. struct tx_ring_desc *tx_ring_desc;
  2495. int i;
  2496. struct ob_mac_iocb_req *mac_iocb_ptr;
  2497. mac_iocb_ptr = tx_ring->wq_base;
  2498. tx_ring_desc = tx_ring->q;
  2499. for (i = 0; i < tx_ring->wq_len; i++) {
  2500. tx_ring_desc->index = i;
  2501. tx_ring_desc->skb = NULL;
  2502. tx_ring_desc->queue_entry = mac_iocb_ptr;
  2503. mac_iocb_ptr++;
  2504. tx_ring_desc++;
  2505. }
  2506. atomic_set(&tx_ring->tx_count, tx_ring->wq_len);
  2507. }
  2508. static void ql_free_tx_resources(struct ql_adapter *qdev,
  2509. struct tx_ring *tx_ring)
  2510. {
  2511. if (tx_ring->wq_base) {
  2512. pci_free_consistent(qdev->pdev, tx_ring->wq_size,
  2513. tx_ring->wq_base, tx_ring->wq_base_dma);
  2514. tx_ring->wq_base = NULL;
  2515. }
  2516. kfree(tx_ring->q);
  2517. tx_ring->q = NULL;
  2518. }
  2519. static int ql_alloc_tx_resources(struct ql_adapter *qdev,
  2520. struct tx_ring *tx_ring)
  2521. {
  2522. tx_ring->wq_base =
  2523. pci_alloc_consistent(qdev->pdev, tx_ring->wq_size,
  2524. &tx_ring->wq_base_dma);
  2525. if ((tx_ring->wq_base == NULL) ||
  2526. tx_ring->wq_base_dma & WQ_ADDR_ALIGN)
  2527. goto pci_alloc_err;
  2528. tx_ring->q =
  2529. kmalloc(tx_ring->wq_len * sizeof(struct tx_ring_desc), GFP_KERNEL);
  2530. if (tx_ring->q == NULL)
  2531. goto err;
  2532. return 0;
  2533. err:
  2534. pci_free_consistent(qdev->pdev, tx_ring->wq_size,
  2535. tx_ring->wq_base, tx_ring->wq_base_dma);
  2536. tx_ring->wq_base = NULL;
  2537. pci_alloc_err:
  2538. netif_err(qdev, ifup, qdev->ndev, "tx_ring alloc failed.\n");
  2539. return -ENOMEM;
  2540. }
  2541. static void ql_free_lbq_buffers(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  2542. {
  2543. struct bq_desc *lbq_desc;
  2544. uint32_t curr_idx, clean_idx;
  2545. curr_idx = rx_ring->lbq_curr_idx;
  2546. clean_idx = rx_ring->lbq_clean_idx;
  2547. while (curr_idx != clean_idx) {
  2548. lbq_desc = &rx_ring->lbq[curr_idx];
  2549. if (lbq_desc->p.pg_chunk.last_flag) {
  2550. pci_unmap_page(qdev->pdev,
  2551. lbq_desc->p.pg_chunk.map,
  2552. ql_lbq_block_size(qdev),
  2553. PCI_DMA_FROMDEVICE);
  2554. lbq_desc->p.pg_chunk.last_flag = 0;
  2555. }
  2556. put_page(lbq_desc->p.pg_chunk.page);
  2557. lbq_desc->p.pg_chunk.page = NULL;
  2558. if (++curr_idx == rx_ring->lbq_len)
  2559. curr_idx = 0;
  2560. }
  2561. if (rx_ring->pg_chunk.page) {
  2562. pci_unmap_page(qdev->pdev, rx_ring->pg_chunk.map,
  2563. ql_lbq_block_size(qdev), PCI_DMA_FROMDEVICE);
  2564. put_page(rx_ring->pg_chunk.page);
  2565. rx_ring->pg_chunk.page = NULL;
  2566. }
  2567. }
  2568. static void ql_free_sbq_buffers(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  2569. {
  2570. int i;
  2571. struct bq_desc *sbq_desc;
  2572. for (i = 0; i < rx_ring->sbq_len; i++) {
  2573. sbq_desc = &rx_ring->sbq[i];
  2574. if (sbq_desc == NULL) {
  2575. netif_err(qdev, ifup, qdev->ndev,
  2576. "sbq_desc %d is NULL.\n", i);
  2577. return;
  2578. }
  2579. if (sbq_desc->p.skb) {
  2580. pci_unmap_single(qdev->pdev,
  2581. dma_unmap_addr(sbq_desc, mapaddr),
  2582. dma_unmap_len(sbq_desc, maplen),
  2583. PCI_DMA_FROMDEVICE);
  2584. dev_kfree_skb(sbq_desc->p.skb);
  2585. sbq_desc->p.skb = NULL;
  2586. }
  2587. }
  2588. }
  2589. /* Free all large and small rx buffers associated
  2590. * with the completion queues for this device.
  2591. */
  2592. static void ql_free_rx_buffers(struct ql_adapter *qdev)
  2593. {
  2594. int i;
  2595. struct rx_ring *rx_ring;
  2596. for (i = 0; i < qdev->rx_ring_count; i++) {
  2597. rx_ring = &qdev->rx_ring[i];
  2598. if (rx_ring->lbq)
  2599. ql_free_lbq_buffers(qdev, rx_ring);
  2600. if (rx_ring->sbq)
  2601. ql_free_sbq_buffers(qdev, rx_ring);
  2602. }
  2603. }
  2604. static void ql_alloc_rx_buffers(struct ql_adapter *qdev)
  2605. {
  2606. struct rx_ring *rx_ring;
  2607. int i;
  2608. for (i = 0; i < qdev->rx_ring_count; i++) {
  2609. rx_ring = &qdev->rx_ring[i];
  2610. if (rx_ring->type != TX_Q)
  2611. ql_update_buffer_queues(qdev, rx_ring);
  2612. }
  2613. }
  2614. static void ql_init_lbq_ring(struct ql_adapter *qdev,
  2615. struct rx_ring *rx_ring)
  2616. {
  2617. int i;
  2618. struct bq_desc *lbq_desc;
  2619. __le64 *bq = rx_ring->lbq_base;
  2620. memset(rx_ring->lbq, 0, rx_ring->lbq_len * sizeof(struct bq_desc));
  2621. for (i = 0; i < rx_ring->lbq_len; i++) {
  2622. lbq_desc = &rx_ring->lbq[i];
  2623. memset(lbq_desc, 0, sizeof(*lbq_desc));
  2624. lbq_desc->index = i;
  2625. lbq_desc->addr = bq;
  2626. bq++;
  2627. }
  2628. }
  2629. static void ql_init_sbq_ring(struct ql_adapter *qdev,
  2630. struct rx_ring *rx_ring)
  2631. {
  2632. int i;
  2633. struct bq_desc *sbq_desc;
  2634. __le64 *bq = rx_ring->sbq_base;
  2635. memset(rx_ring->sbq, 0, rx_ring->sbq_len * sizeof(struct bq_desc));
  2636. for (i = 0; i < rx_ring->sbq_len; i++) {
  2637. sbq_desc = &rx_ring->sbq[i];
  2638. memset(sbq_desc, 0, sizeof(*sbq_desc));
  2639. sbq_desc->index = i;
  2640. sbq_desc->addr = bq;
  2641. bq++;
  2642. }
  2643. }
  2644. static void ql_free_rx_resources(struct ql_adapter *qdev,
  2645. struct rx_ring *rx_ring)
  2646. {
  2647. /* Free the small buffer queue. */
  2648. if (rx_ring->sbq_base) {
  2649. pci_free_consistent(qdev->pdev,
  2650. rx_ring->sbq_size,
  2651. rx_ring->sbq_base, rx_ring->sbq_base_dma);
  2652. rx_ring->sbq_base = NULL;
  2653. }
  2654. /* Free the small buffer queue control blocks. */
  2655. kfree(rx_ring->sbq);
  2656. rx_ring->sbq = NULL;
  2657. /* Free the large buffer queue. */
  2658. if (rx_ring->lbq_base) {
  2659. pci_free_consistent(qdev->pdev,
  2660. rx_ring->lbq_size,
  2661. rx_ring->lbq_base, rx_ring->lbq_base_dma);
  2662. rx_ring->lbq_base = NULL;
  2663. }
  2664. /* Free the large buffer queue control blocks. */
  2665. kfree(rx_ring->lbq);
  2666. rx_ring->lbq = NULL;
  2667. /* Free the rx queue. */
  2668. if (rx_ring->cq_base) {
  2669. pci_free_consistent(qdev->pdev,
  2670. rx_ring->cq_size,
  2671. rx_ring->cq_base, rx_ring->cq_base_dma);
  2672. rx_ring->cq_base = NULL;
  2673. }
  2674. }
  2675. /* Allocate queues and buffers for this completions queue based
  2676. * on the values in the parameter structure. */
  2677. static int ql_alloc_rx_resources(struct ql_adapter *qdev,
  2678. struct rx_ring *rx_ring)
  2679. {
  2680. /*
  2681. * Allocate the completion queue for this rx_ring.
  2682. */
  2683. rx_ring->cq_base =
  2684. pci_alloc_consistent(qdev->pdev, rx_ring->cq_size,
  2685. &rx_ring->cq_base_dma);
  2686. if (rx_ring->cq_base == NULL) {
  2687. netif_err(qdev, ifup, qdev->ndev, "rx_ring alloc failed.\n");
  2688. return -ENOMEM;
  2689. }
  2690. if (rx_ring->sbq_len) {
  2691. /*
  2692. * Allocate small buffer queue.
  2693. */
  2694. rx_ring->sbq_base =
  2695. pci_alloc_consistent(qdev->pdev, rx_ring->sbq_size,
  2696. &rx_ring->sbq_base_dma);
  2697. if (rx_ring->sbq_base == NULL) {
  2698. netif_err(qdev, ifup, qdev->ndev,
  2699. "Small buffer queue allocation failed.\n");
  2700. goto err_mem;
  2701. }
  2702. /*
  2703. * Allocate small buffer queue control blocks.
  2704. */
  2705. rx_ring->sbq = kmalloc_array(rx_ring->sbq_len,
  2706. sizeof(struct bq_desc),
  2707. GFP_KERNEL);
  2708. if (rx_ring->sbq == NULL)
  2709. goto err_mem;
  2710. ql_init_sbq_ring(qdev, rx_ring);
  2711. }
  2712. if (rx_ring->lbq_len) {
  2713. /*
  2714. * Allocate large buffer queue.
  2715. */
  2716. rx_ring->lbq_base =
  2717. pci_alloc_consistent(qdev->pdev, rx_ring->lbq_size,
  2718. &rx_ring->lbq_base_dma);
  2719. if (rx_ring->lbq_base == NULL) {
  2720. netif_err(qdev, ifup, qdev->ndev,
  2721. "Large buffer queue allocation failed.\n");
  2722. goto err_mem;
  2723. }
  2724. /*
  2725. * Allocate large buffer queue control blocks.
  2726. */
  2727. rx_ring->lbq = kmalloc_array(rx_ring->lbq_len,
  2728. sizeof(struct bq_desc),
  2729. GFP_KERNEL);
  2730. if (rx_ring->lbq == NULL)
  2731. goto err_mem;
  2732. ql_init_lbq_ring(qdev, rx_ring);
  2733. }
  2734. return 0;
  2735. err_mem:
  2736. ql_free_rx_resources(qdev, rx_ring);
  2737. return -ENOMEM;
  2738. }
  2739. static void ql_tx_ring_clean(struct ql_adapter *qdev)
  2740. {
  2741. struct tx_ring *tx_ring;
  2742. struct tx_ring_desc *tx_ring_desc;
  2743. int i, j;
  2744. /*
  2745. * Loop through all queues and free
  2746. * any resources.
  2747. */
  2748. for (j = 0; j < qdev->tx_ring_count; j++) {
  2749. tx_ring = &qdev->tx_ring[j];
  2750. for (i = 0; i < tx_ring->wq_len; i++) {
  2751. tx_ring_desc = &tx_ring->q[i];
  2752. if (tx_ring_desc && tx_ring_desc->skb) {
  2753. netif_err(qdev, ifdown, qdev->ndev,
  2754. "Freeing lost SKB %p, from queue %d, index %d.\n",
  2755. tx_ring_desc->skb, j,
  2756. tx_ring_desc->index);
  2757. ql_unmap_send(qdev, tx_ring_desc,
  2758. tx_ring_desc->map_cnt);
  2759. dev_kfree_skb(tx_ring_desc->skb);
  2760. tx_ring_desc->skb = NULL;
  2761. }
  2762. }
  2763. }
  2764. }
  2765. static void ql_free_mem_resources(struct ql_adapter *qdev)
  2766. {
  2767. int i;
  2768. for (i = 0; i < qdev->tx_ring_count; i++)
  2769. ql_free_tx_resources(qdev, &qdev->tx_ring[i]);
  2770. for (i = 0; i < qdev->rx_ring_count; i++)
  2771. ql_free_rx_resources(qdev, &qdev->rx_ring[i]);
  2772. ql_free_shadow_space(qdev);
  2773. }
  2774. static int ql_alloc_mem_resources(struct ql_adapter *qdev)
  2775. {
  2776. int i;
  2777. /* Allocate space for our shadow registers and such. */
  2778. if (ql_alloc_shadow_space(qdev))
  2779. return -ENOMEM;
  2780. for (i = 0; i < qdev->rx_ring_count; i++) {
  2781. if (ql_alloc_rx_resources(qdev, &qdev->rx_ring[i]) != 0) {
  2782. netif_err(qdev, ifup, qdev->ndev,
  2783. "RX resource allocation failed.\n");
  2784. goto err_mem;
  2785. }
  2786. }
  2787. /* Allocate tx queue resources */
  2788. for (i = 0; i < qdev->tx_ring_count; i++) {
  2789. if (ql_alloc_tx_resources(qdev, &qdev->tx_ring[i]) != 0) {
  2790. netif_err(qdev, ifup, qdev->ndev,
  2791. "TX resource allocation failed.\n");
  2792. goto err_mem;
  2793. }
  2794. }
  2795. return 0;
  2796. err_mem:
  2797. ql_free_mem_resources(qdev);
  2798. return -ENOMEM;
  2799. }
  2800. /* Set up the rx ring control block and pass it to the chip.
  2801. * The control block is defined as
  2802. * "Completion Queue Initialization Control Block", or cqicb.
  2803. */
  2804. static int ql_start_rx_ring(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  2805. {
  2806. struct cqicb *cqicb = &rx_ring->cqicb;
  2807. void *shadow_reg = qdev->rx_ring_shadow_reg_area +
  2808. (rx_ring->cq_id * RX_RING_SHADOW_SPACE);
  2809. u64 shadow_reg_dma = qdev->rx_ring_shadow_reg_dma +
  2810. (rx_ring->cq_id * RX_RING_SHADOW_SPACE);
  2811. void __iomem *doorbell_area =
  2812. qdev->doorbell_area + (DB_PAGE_SIZE * (128 + rx_ring->cq_id));
  2813. int err = 0;
  2814. u16 bq_len;
  2815. u64 tmp;
  2816. __le64 *base_indirect_ptr;
  2817. int page_entries;
  2818. /* Set up the shadow registers for this ring. */
  2819. rx_ring->prod_idx_sh_reg = shadow_reg;
  2820. rx_ring->prod_idx_sh_reg_dma = shadow_reg_dma;
  2821. *rx_ring->prod_idx_sh_reg = 0;
  2822. shadow_reg += sizeof(u64);
  2823. shadow_reg_dma += sizeof(u64);
  2824. rx_ring->lbq_base_indirect = shadow_reg;
  2825. rx_ring->lbq_base_indirect_dma = shadow_reg_dma;
  2826. shadow_reg += (sizeof(u64) * MAX_DB_PAGES_PER_BQ(rx_ring->lbq_len));
  2827. shadow_reg_dma += (sizeof(u64) * MAX_DB_PAGES_PER_BQ(rx_ring->lbq_len));
  2828. rx_ring->sbq_base_indirect = shadow_reg;
  2829. rx_ring->sbq_base_indirect_dma = shadow_reg_dma;
  2830. /* PCI doorbell mem area + 0x00 for consumer index register */
  2831. rx_ring->cnsmr_idx_db_reg = (u32 __iomem *) doorbell_area;
  2832. rx_ring->cnsmr_idx = 0;
  2833. rx_ring->curr_entry = rx_ring->cq_base;
  2834. /* PCI doorbell mem area + 0x04 for valid register */
  2835. rx_ring->valid_db_reg = doorbell_area + 0x04;
  2836. /* PCI doorbell mem area + 0x18 for large buffer consumer */
  2837. rx_ring->lbq_prod_idx_db_reg = (u32 __iomem *) (doorbell_area + 0x18);
  2838. /* PCI doorbell mem area + 0x1c */
  2839. rx_ring->sbq_prod_idx_db_reg = (u32 __iomem *) (doorbell_area + 0x1c);
  2840. memset((void *)cqicb, 0, sizeof(struct cqicb));
  2841. cqicb->msix_vect = rx_ring->irq;
  2842. bq_len = (rx_ring->cq_len == 65536) ? 0 : (u16) rx_ring->cq_len;
  2843. cqicb->len = cpu_to_le16(bq_len | LEN_V | LEN_CPP_CONT);
  2844. cqicb->addr = cpu_to_le64(rx_ring->cq_base_dma);
  2845. cqicb->prod_idx_addr = cpu_to_le64(rx_ring->prod_idx_sh_reg_dma);
  2846. /*
  2847. * Set up the control block load flags.
  2848. */
  2849. cqicb->flags = FLAGS_LC | /* Load queue base address */
  2850. FLAGS_LV | /* Load MSI-X vector */
  2851. FLAGS_LI; /* Load irq delay values */
  2852. if (rx_ring->lbq_len) {
  2853. cqicb->flags |= FLAGS_LL; /* Load lbq values */
  2854. tmp = (u64)rx_ring->lbq_base_dma;
  2855. base_indirect_ptr = rx_ring->lbq_base_indirect;
  2856. page_entries = 0;
  2857. do {
  2858. *base_indirect_ptr = cpu_to_le64(tmp);
  2859. tmp += DB_PAGE_SIZE;
  2860. base_indirect_ptr++;
  2861. page_entries++;
  2862. } while (page_entries < MAX_DB_PAGES_PER_BQ(rx_ring->lbq_len));
  2863. cqicb->lbq_addr =
  2864. cpu_to_le64(rx_ring->lbq_base_indirect_dma);
  2865. bq_len = (rx_ring->lbq_buf_size == 65536) ? 0 :
  2866. (u16) rx_ring->lbq_buf_size;
  2867. cqicb->lbq_buf_size = cpu_to_le16(bq_len);
  2868. bq_len = (rx_ring->lbq_len == 65536) ? 0 :
  2869. (u16) rx_ring->lbq_len;
  2870. cqicb->lbq_len = cpu_to_le16(bq_len);
  2871. rx_ring->lbq_prod_idx = 0;
  2872. rx_ring->lbq_curr_idx = 0;
  2873. rx_ring->lbq_clean_idx = 0;
  2874. rx_ring->lbq_free_cnt = rx_ring->lbq_len;
  2875. }
  2876. if (rx_ring->sbq_len) {
  2877. cqicb->flags |= FLAGS_LS; /* Load sbq values */
  2878. tmp = (u64)rx_ring->sbq_base_dma;
  2879. base_indirect_ptr = rx_ring->sbq_base_indirect;
  2880. page_entries = 0;
  2881. do {
  2882. *base_indirect_ptr = cpu_to_le64(tmp);
  2883. tmp += DB_PAGE_SIZE;
  2884. base_indirect_ptr++;
  2885. page_entries++;
  2886. } while (page_entries < MAX_DB_PAGES_PER_BQ(rx_ring->sbq_len));
  2887. cqicb->sbq_addr =
  2888. cpu_to_le64(rx_ring->sbq_base_indirect_dma);
  2889. cqicb->sbq_buf_size =
  2890. cpu_to_le16((u16)(rx_ring->sbq_buf_size));
  2891. bq_len = (rx_ring->sbq_len == 65536) ? 0 :
  2892. (u16) rx_ring->sbq_len;
  2893. cqicb->sbq_len = cpu_to_le16(bq_len);
  2894. rx_ring->sbq_prod_idx = 0;
  2895. rx_ring->sbq_curr_idx = 0;
  2896. rx_ring->sbq_clean_idx = 0;
  2897. rx_ring->sbq_free_cnt = rx_ring->sbq_len;
  2898. }
  2899. switch (rx_ring->type) {
  2900. case TX_Q:
  2901. cqicb->irq_delay = cpu_to_le16(qdev->tx_coalesce_usecs);
  2902. cqicb->pkt_delay = cpu_to_le16(qdev->tx_max_coalesced_frames);
  2903. break;
  2904. case RX_Q:
  2905. /* Inbound completion handling rx_rings run in
  2906. * separate NAPI contexts.
  2907. */
  2908. netif_napi_add(qdev->ndev, &rx_ring->napi, ql_napi_poll_msix,
  2909. 64);
  2910. cqicb->irq_delay = cpu_to_le16(qdev->rx_coalesce_usecs);
  2911. cqicb->pkt_delay = cpu_to_le16(qdev->rx_max_coalesced_frames);
  2912. break;
  2913. default:
  2914. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  2915. "Invalid rx_ring->type = %d.\n", rx_ring->type);
  2916. }
  2917. err = ql_write_cfg(qdev, cqicb, sizeof(struct cqicb),
  2918. CFG_LCQ, rx_ring->cq_id);
  2919. if (err) {
  2920. netif_err(qdev, ifup, qdev->ndev, "Failed to load CQICB.\n");
  2921. return err;
  2922. }
  2923. return err;
  2924. }
  2925. static int ql_start_tx_ring(struct ql_adapter *qdev, struct tx_ring *tx_ring)
  2926. {
  2927. struct wqicb *wqicb = (struct wqicb *)tx_ring;
  2928. void __iomem *doorbell_area =
  2929. qdev->doorbell_area + (DB_PAGE_SIZE * tx_ring->wq_id);
  2930. void *shadow_reg = qdev->tx_ring_shadow_reg_area +
  2931. (tx_ring->wq_id * sizeof(u64));
  2932. u64 shadow_reg_dma = qdev->tx_ring_shadow_reg_dma +
  2933. (tx_ring->wq_id * sizeof(u64));
  2934. int err = 0;
  2935. /*
  2936. * Assign doorbell registers for this tx_ring.
  2937. */
  2938. /* TX PCI doorbell mem area for tx producer index */
  2939. tx_ring->prod_idx_db_reg = (u32 __iomem *) doorbell_area;
  2940. tx_ring->prod_idx = 0;
  2941. /* TX PCI doorbell mem area + 0x04 */
  2942. tx_ring->valid_db_reg = doorbell_area + 0x04;
  2943. /*
  2944. * Assign shadow registers for this tx_ring.
  2945. */
  2946. tx_ring->cnsmr_idx_sh_reg = shadow_reg;
  2947. tx_ring->cnsmr_idx_sh_reg_dma = shadow_reg_dma;
  2948. wqicb->len = cpu_to_le16(tx_ring->wq_len | Q_LEN_V | Q_LEN_CPP_CONT);
  2949. wqicb->flags = cpu_to_le16(Q_FLAGS_LC |
  2950. Q_FLAGS_LB | Q_FLAGS_LI | Q_FLAGS_LO);
  2951. wqicb->cq_id_rss = cpu_to_le16(tx_ring->cq_id);
  2952. wqicb->rid = 0;
  2953. wqicb->addr = cpu_to_le64(tx_ring->wq_base_dma);
  2954. wqicb->cnsmr_idx_addr = cpu_to_le64(tx_ring->cnsmr_idx_sh_reg_dma);
  2955. ql_init_tx_ring(qdev, tx_ring);
  2956. err = ql_write_cfg(qdev, wqicb, sizeof(*wqicb), CFG_LRQ,
  2957. (u16) tx_ring->wq_id);
  2958. if (err) {
  2959. netif_err(qdev, ifup, qdev->ndev, "Failed to load tx_ring.\n");
  2960. return err;
  2961. }
  2962. return err;
  2963. }
  2964. static void ql_disable_msix(struct ql_adapter *qdev)
  2965. {
  2966. if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
  2967. pci_disable_msix(qdev->pdev);
  2968. clear_bit(QL_MSIX_ENABLED, &qdev->flags);
  2969. kfree(qdev->msi_x_entry);
  2970. qdev->msi_x_entry = NULL;
  2971. } else if (test_bit(QL_MSI_ENABLED, &qdev->flags)) {
  2972. pci_disable_msi(qdev->pdev);
  2973. clear_bit(QL_MSI_ENABLED, &qdev->flags);
  2974. }
  2975. }
  2976. /* We start by trying to get the number of vectors
  2977. * stored in qdev->intr_count. If we don't get that
  2978. * many then we reduce the count and try again.
  2979. */
  2980. static void ql_enable_msix(struct ql_adapter *qdev)
  2981. {
  2982. int i, err;
  2983. /* Get the MSIX vectors. */
  2984. if (qlge_irq_type == MSIX_IRQ) {
  2985. /* Try to alloc space for the msix struct,
  2986. * if it fails then go to MSI/legacy.
  2987. */
  2988. qdev->msi_x_entry = kcalloc(qdev->intr_count,
  2989. sizeof(struct msix_entry),
  2990. GFP_KERNEL);
  2991. if (!qdev->msi_x_entry) {
  2992. qlge_irq_type = MSI_IRQ;
  2993. goto msi;
  2994. }
  2995. for (i = 0; i < qdev->intr_count; i++)
  2996. qdev->msi_x_entry[i].entry = i;
  2997. err = pci_enable_msix_range(qdev->pdev, qdev->msi_x_entry,
  2998. 1, qdev->intr_count);
  2999. if (err < 0) {
  3000. kfree(qdev->msi_x_entry);
  3001. qdev->msi_x_entry = NULL;
  3002. netif_warn(qdev, ifup, qdev->ndev,
  3003. "MSI-X Enable failed, trying MSI.\n");
  3004. qlge_irq_type = MSI_IRQ;
  3005. } else {
  3006. qdev->intr_count = err;
  3007. set_bit(QL_MSIX_ENABLED, &qdev->flags);
  3008. netif_info(qdev, ifup, qdev->ndev,
  3009. "MSI-X Enabled, got %d vectors.\n",
  3010. qdev->intr_count);
  3011. return;
  3012. }
  3013. }
  3014. msi:
  3015. qdev->intr_count = 1;
  3016. if (qlge_irq_type == MSI_IRQ) {
  3017. if (!pci_enable_msi(qdev->pdev)) {
  3018. set_bit(QL_MSI_ENABLED, &qdev->flags);
  3019. netif_info(qdev, ifup, qdev->ndev,
  3020. "Running with MSI interrupts.\n");
  3021. return;
  3022. }
  3023. }
  3024. qlge_irq_type = LEG_IRQ;
  3025. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  3026. "Running with legacy interrupts.\n");
  3027. }
  3028. /* Each vector services 1 RSS ring and and 1 or more
  3029. * TX completion rings. This function loops through
  3030. * the TX completion rings and assigns the vector that
  3031. * will service it. An example would be if there are
  3032. * 2 vectors (so 2 RSS rings) and 8 TX completion rings.
  3033. * This would mean that vector 0 would service RSS ring 0
  3034. * and TX completion rings 0,1,2 and 3. Vector 1 would
  3035. * service RSS ring 1 and TX completion rings 4,5,6 and 7.
  3036. */
  3037. static void ql_set_tx_vect(struct ql_adapter *qdev)
  3038. {
  3039. int i, j, vect;
  3040. u32 tx_rings_per_vector = qdev->tx_ring_count / qdev->intr_count;
  3041. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) {
  3042. /* Assign irq vectors to TX rx_rings.*/
  3043. for (vect = 0, j = 0, i = qdev->rss_ring_count;
  3044. i < qdev->rx_ring_count; i++) {
  3045. if (j == tx_rings_per_vector) {
  3046. vect++;
  3047. j = 0;
  3048. }
  3049. qdev->rx_ring[i].irq = vect;
  3050. j++;
  3051. }
  3052. } else {
  3053. /* For single vector all rings have an irq
  3054. * of zero.
  3055. */
  3056. for (i = 0; i < qdev->rx_ring_count; i++)
  3057. qdev->rx_ring[i].irq = 0;
  3058. }
  3059. }
  3060. /* Set the interrupt mask for this vector. Each vector
  3061. * will service 1 RSS ring and 1 or more TX completion
  3062. * rings. This function sets up a bit mask per vector
  3063. * that indicates which rings it services.
  3064. */
  3065. static void ql_set_irq_mask(struct ql_adapter *qdev, struct intr_context *ctx)
  3066. {
  3067. int j, vect = ctx->intr;
  3068. u32 tx_rings_per_vector = qdev->tx_ring_count / qdev->intr_count;
  3069. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) {
  3070. /* Add the RSS ring serviced by this vector
  3071. * to the mask.
  3072. */
  3073. ctx->irq_mask = (1 << qdev->rx_ring[vect].cq_id);
  3074. /* Add the TX ring(s) serviced by this vector
  3075. * to the mask. */
  3076. for (j = 0; j < tx_rings_per_vector; j++) {
  3077. ctx->irq_mask |=
  3078. (1 << qdev->rx_ring[qdev->rss_ring_count +
  3079. (vect * tx_rings_per_vector) + j].cq_id);
  3080. }
  3081. } else {
  3082. /* For single vector we just shift each queue's
  3083. * ID into the mask.
  3084. */
  3085. for (j = 0; j < qdev->rx_ring_count; j++)
  3086. ctx->irq_mask |= (1 << qdev->rx_ring[j].cq_id);
  3087. }
  3088. }
  3089. /*
  3090. * Here we build the intr_context structures based on
  3091. * our rx_ring count and intr vector count.
  3092. * The intr_context structure is used to hook each vector
  3093. * to possibly different handlers.
  3094. */
  3095. static void ql_resolve_queues_to_irqs(struct ql_adapter *qdev)
  3096. {
  3097. int i = 0;
  3098. struct intr_context *intr_context = &qdev->intr_context[0];
  3099. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) {
  3100. /* Each rx_ring has it's
  3101. * own intr_context since we have separate
  3102. * vectors for each queue.
  3103. */
  3104. for (i = 0; i < qdev->intr_count; i++, intr_context++) {
  3105. qdev->rx_ring[i].irq = i;
  3106. intr_context->intr = i;
  3107. intr_context->qdev = qdev;
  3108. /* Set up this vector's bit-mask that indicates
  3109. * which queues it services.
  3110. */
  3111. ql_set_irq_mask(qdev, intr_context);
  3112. /*
  3113. * We set up each vectors enable/disable/read bits so
  3114. * there's no bit/mask calculations in the critical path.
  3115. */
  3116. intr_context->intr_en_mask =
  3117. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  3118. INTR_EN_TYPE_ENABLE | INTR_EN_IHD_MASK | INTR_EN_IHD
  3119. | i;
  3120. intr_context->intr_dis_mask =
  3121. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  3122. INTR_EN_TYPE_DISABLE | INTR_EN_IHD_MASK |
  3123. INTR_EN_IHD | i;
  3124. intr_context->intr_read_mask =
  3125. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  3126. INTR_EN_TYPE_READ | INTR_EN_IHD_MASK | INTR_EN_IHD |
  3127. i;
  3128. if (i == 0) {
  3129. /* The first vector/queue handles
  3130. * broadcast/multicast, fatal errors,
  3131. * and firmware events. This in addition
  3132. * to normal inbound NAPI processing.
  3133. */
  3134. intr_context->handler = qlge_isr;
  3135. sprintf(intr_context->name, "%s-rx-%d",
  3136. qdev->ndev->name, i);
  3137. } else {
  3138. /*
  3139. * Inbound queues handle unicast frames only.
  3140. */
  3141. intr_context->handler = qlge_msix_rx_isr;
  3142. sprintf(intr_context->name, "%s-rx-%d",
  3143. qdev->ndev->name, i);
  3144. }
  3145. }
  3146. } else {
  3147. /*
  3148. * All rx_rings use the same intr_context since
  3149. * there is only one vector.
  3150. */
  3151. intr_context->intr = 0;
  3152. intr_context->qdev = qdev;
  3153. /*
  3154. * We set up each vectors enable/disable/read bits so
  3155. * there's no bit/mask calculations in the critical path.
  3156. */
  3157. intr_context->intr_en_mask =
  3158. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | INTR_EN_TYPE_ENABLE;
  3159. intr_context->intr_dis_mask =
  3160. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  3161. INTR_EN_TYPE_DISABLE;
  3162. intr_context->intr_read_mask =
  3163. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | INTR_EN_TYPE_READ;
  3164. /*
  3165. * Single interrupt means one handler for all rings.
  3166. */
  3167. intr_context->handler = qlge_isr;
  3168. sprintf(intr_context->name, "%s-single_irq", qdev->ndev->name);
  3169. /* Set up this vector's bit-mask that indicates
  3170. * which queues it services. In this case there is
  3171. * a single vector so it will service all RSS and
  3172. * TX completion rings.
  3173. */
  3174. ql_set_irq_mask(qdev, intr_context);
  3175. }
  3176. /* Tell the TX completion rings which MSIx vector
  3177. * they will be using.
  3178. */
  3179. ql_set_tx_vect(qdev);
  3180. }
  3181. static void ql_free_irq(struct ql_adapter *qdev)
  3182. {
  3183. int i;
  3184. struct intr_context *intr_context = &qdev->intr_context[0];
  3185. for (i = 0; i < qdev->intr_count; i++, intr_context++) {
  3186. if (intr_context->hooked) {
  3187. if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
  3188. free_irq(qdev->msi_x_entry[i].vector,
  3189. &qdev->rx_ring[i]);
  3190. } else {
  3191. free_irq(qdev->pdev->irq, &qdev->rx_ring[0]);
  3192. }
  3193. }
  3194. }
  3195. ql_disable_msix(qdev);
  3196. }
  3197. static int ql_request_irq(struct ql_adapter *qdev)
  3198. {
  3199. int i;
  3200. int status = 0;
  3201. struct pci_dev *pdev = qdev->pdev;
  3202. struct intr_context *intr_context = &qdev->intr_context[0];
  3203. ql_resolve_queues_to_irqs(qdev);
  3204. for (i = 0; i < qdev->intr_count; i++, intr_context++) {
  3205. atomic_set(&intr_context->irq_cnt, 0);
  3206. if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
  3207. status = request_irq(qdev->msi_x_entry[i].vector,
  3208. intr_context->handler,
  3209. 0,
  3210. intr_context->name,
  3211. &qdev->rx_ring[i]);
  3212. if (status) {
  3213. netif_err(qdev, ifup, qdev->ndev,
  3214. "Failed request for MSIX interrupt %d.\n",
  3215. i);
  3216. goto err_irq;
  3217. }
  3218. } else {
  3219. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  3220. "trying msi or legacy interrupts.\n");
  3221. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  3222. "%s: irq = %d.\n", __func__, pdev->irq);
  3223. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  3224. "%s: context->name = %s.\n", __func__,
  3225. intr_context->name);
  3226. netif_printk(qdev, ifup, KERN_DEBUG, qdev->ndev,
  3227. "%s: dev_id = 0x%p.\n", __func__,
  3228. &qdev->rx_ring[0]);
  3229. status =
  3230. request_irq(pdev->irq, qlge_isr,
  3231. test_bit(QL_MSI_ENABLED,
  3232. &qdev->
  3233. flags) ? 0 : IRQF_SHARED,
  3234. intr_context->name, &qdev->rx_ring[0]);
  3235. if (status)
  3236. goto err_irq;
  3237. netif_err(qdev, ifup, qdev->ndev,
  3238. "Hooked intr %d, queue type %s, with name %s.\n",
  3239. i,
  3240. qdev->rx_ring[0].type == DEFAULT_Q ?
  3241. "DEFAULT_Q" :
  3242. qdev->rx_ring[0].type == TX_Q ? "TX_Q" :
  3243. qdev->rx_ring[0].type == RX_Q ? "RX_Q" : "",
  3244. intr_context->name);
  3245. }
  3246. intr_context->hooked = 1;
  3247. }
  3248. return status;
  3249. err_irq:
  3250. netif_err(qdev, ifup, qdev->ndev, "Failed to get the interrupts!!!\n");
  3251. ql_free_irq(qdev);
  3252. return status;
  3253. }
  3254. static int ql_start_rss(struct ql_adapter *qdev)
  3255. {
  3256. static const u8 init_hash_seed[] = {
  3257. 0x6d, 0x5a, 0x56, 0xda, 0x25, 0x5b, 0x0e, 0xc2,
  3258. 0x41, 0x67, 0x25, 0x3d, 0x43, 0xa3, 0x8f, 0xb0,
  3259. 0xd0, 0xca, 0x2b, 0xcb, 0xae, 0x7b, 0x30, 0xb4,
  3260. 0x77, 0xcb, 0x2d, 0xa3, 0x80, 0x30, 0xf2, 0x0c,
  3261. 0x6a, 0x42, 0xb7, 0x3b, 0xbe, 0xac, 0x01, 0xfa
  3262. };
  3263. struct ricb *ricb = &qdev->ricb;
  3264. int status = 0;
  3265. int i;
  3266. u8 *hash_id = (u8 *) ricb->hash_cq_id;
  3267. memset((void *)ricb, 0, sizeof(*ricb));
  3268. ricb->base_cq = RSS_L4K;
  3269. ricb->flags =
  3270. (RSS_L6K | RSS_LI | RSS_LB | RSS_LM | RSS_RT4 | RSS_RT6);
  3271. ricb->mask = cpu_to_le16((u16)(0x3ff));
  3272. /*
  3273. * Fill out the Indirection Table.
  3274. */
  3275. for (i = 0; i < 1024; i++)
  3276. hash_id[i] = (i & (qdev->rss_ring_count - 1));
  3277. memcpy((void *)&ricb->ipv6_hash_key[0], init_hash_seed, 40);
  3278. memcpy((void *)&ricb->ipv4_hash_key[0], init_hash_seed, 16);
  3279. status = ql_write_cfg(qdev, ricb, sizeof(*ricb), CFG_LR, 0);
  3280. if (status) {
  3281. netif_err(qdev, ifup, qdev->ndev, "Failed to load RICB.\n");
  3282. return status;
  3283. }
  3284. return status;
  3285. }
  3286. static int ql_clear_routing_entries(struct ql_adapter *qdev)
  3287. {
  3288. int i, status = 0;
  3289. status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
  3290. if (status)
  3291. return status;
  3292. /* Clear all the entries in the routing table. */
  3293. for (i = 0; i < 16; i++) {
  3294. status = ql_set_routing_reg(qdev, i, 0, 0);
  3295. if (status) {
  3296. netif_err(qdev, ifup, qdev->ndev,
  3297. "Failed to init routing register for CAM packets.\n");
  3298. break;
  3299. }
  3300. }
  3301. ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
  3302. return status;
  3303. }
  3304. /* Initialize the frame-to-queue routing. */
  3305. static int ql_route_initialize(struct ql_adapter *qdev)
  3306. {
  3307. int status = 0;
  3308. /* Clear all the entries in the routing table. */
  3309. status = ql_clear_routing_entries(qdev);
  3310. if (status)
  3311. return status;
  3312. status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
  3313. if (status)
  3314. return status;
  3315. status = ql_set_routing_reg(qdev, RT_IDX_IP_CSUM_ERR_SLOT,
  3316. RT_IDX_IP_CSUM_ERR, 1);
  3317. if (status) {
  3318. netif_err(qdev, ifup, qdev->ndev,
  3319. "Failed to init routing register "
  3320. "for IP CSUM error packets.\n");
  3321. goto exit;
  3322. }
  3323. status = ql_set_routing_reg(qdev, RT_IDX_TCP_UDP_CSUM_ERR_SLOT,
  3324. RT_IDX_TU_CSUM_ERR, 1);
  3325. if (status) {
  3326. netif_err(qdev, ifup, qdev->ndev,
  3327. "Failed to init routing register "
  3328. "for TCP/UDP CSUM error packets.\n");
  3329. goto exit;
  3330. }
  3331. status = ql_set_routing_reg(qdev, RT_IDX_BCAST_SLOT, RT_IDX_BCAST, 1);
  3332. if (status) {
  3333. netif_err(qdev, ifup, qdev->ndev,
  3334. "Failed to init routing register for broadcast packets.\n");
  3335. goto exit;
  3336. }
  3337. /* If we have more than one inbound queue, then turn on RSS in the
  3338. * routing block.
  3339. */
  3340. if (qdev->rss_ring_count > 1) {
  3341. status = ql_set_routing_reg(qdev, RT_IDX_RSS_MATCH_SLOT,
  3342. RT_IDX_RSS_MATCH, 1);
  3343. if (status) {
  3344. netif_err(qdev, ifup, qdev->ndev,
  3345. "Failed to init routing register for MATCH RSS packets.\n");
  3346. goto exit;
  3347. }
  3348. }
  3349. status = ql_set_routing_reg(qdev, RT_IDX_CAM_HIT_SLOT,
  3350. RT_IDX_CAM_HIT, 1);
  3351. if (status)
  3352. netif_err(qdev, ifup, qdev->ndev,
  3353. "Failed to init routing register for CAM packets.\n");
  3354. exit:
  3355. ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
  3356. return status;
  3357. }
  3358. int ql_cam_route_initialize(struct ql_adapter *qdev)
  3359. {
  3360. int status, set;
  3361. /* If check if the link is up and use to
  3362. * determine if we are setting or clearing
  3363. * the MAC address in the CAM.
  3364. */
  3365. set = ql_read32(qdev, STS);
  3366. set &= qdev->port_link_up;
  3367. status = ql_set_mac_addr(qdev, set);
  3368. if (status) {
  3369. netif_err(qdev, ifup, qdev->ndev, "Failed to init mac address.\n");
  3370. return status;
  3371. }
  3372. status = ql_route_initialize(qdev);
  3373. if (status)
  3374. netif_err(qdev, ifup, qdev->ndev, "Failed to init routing table.\n");
  3375. return status;
  3376. }
  3377. static int ql_adapter_initialize(struct ql_adapter *qdev)
  3378. {
  3379. u32 value, mask;
  3380. int i;
  3381. int status = 0;
  3382. /*
  3383. * Set up the System register to halt on errors.
  3384. */
  3385. value = SYS_EFE | SYS_FAE;
  3386. mask = value << 16;
  3387. ql_write32(qdev, SYS, mask | value);
  3388. /* Set the default queue, and VLAN behavior. */
  3389. value = NIC_RCV_CFG_DFQ;
  3390. mask = NIC_RCV_CFG_DFQ_MASK;
  3391. if (qdev->ndev->features & NETIF_F_HW_VLAN_CTAG_RX) {
  3392. value |= NIC_RCV_CFG_RV;
  3393. mask |= (NIC_RCV_CFG_RV << 16);
  3394. }
  3395. ql_write32(qdev, NIC_RCV_CFG, (mask | value));
  3396. /* Set the MPI interrupt to enabled. */
  3397. ql_write32(qdev, INTR_MASK, (INTR_MASK_PI << 16) | INTR_MASK_PI);
  3398. /* Enable the function, set pagesize, enable error checking. */
  3399. value = FSC_FE | FSC_EPC_INBOUND | FSC_EPC_OUTBOUND |
  3400. FSC_EC | FSC_VM_PAGE_4K;
  3401. value |= SPLT_SETTING;
  3402. /* Set/clear header splitting. */
  3403. mask = FSC_VM_PAGESIZE_MASK |
  3404. FSC_DBL_MASK | FSC_DBRST_MASK | (value << 16);
  3405. ql_write32(qdev, FSC, mask | value);
  3406. ql_write32(qdev, SPLT_HDR, SPLT_LEN);
  3407. /* Set RX packet routing to use port/pci function on which the
  3408. * packet arrived on in addition to usual frame routing.
  3409. * This is helpful on bonding where both interfaces can have
  3410. * the same MAC address.
  3411. */
  3412. ql_write32(qdev, RST_FO, RST_FO_RR_MASK | RST_FO_RR_RCV_FUNC_CQ);
  3413. /* Reroute all packets to our Interface.
  3414. * They may have been routed to MPI firmware
  3415. * due to WOL.
  3416. */
  3417. value = ql_read32(qdev, MGMT_RCV_CFG);
  3418. value &= ~MGMT_RCV_CFG_RM;
  3419. mask = 0xffff0000;
  3420. /* Sticky reg needs clearing due to WOL. */
  3421. ql_write32(qdev, MGMT_RCV_CFG, mask);
  3422. ql_write32(qdev, MGMT_RCV_CFG, mask | value);
  3423. /* Default WOL is enable on Mezz cards */
  3424. if (qdev->pdev->subsystem_device == 0x0068 ||
  3425. qdev->pdev->subsystem_device == 0x0180)
  3426. qdev->wol = WAKE_MAGIC;
  3427. /* Start up the rx queues. */
  3428. for (i = 0; i < qdev->rx_ring_count; i++) {
  3429. status = ql_start_rx_ring(qdev, &qdev->rx_ring[i]);
  3430. if (status) {
  3431. netif_err(qdev, ifup, qdev->ndev,
  3432. "Failed to start rx ring[%d].\n", i);
  3433. return status;
  3434. }
  3435. }
  3436. /* If there is more than one inbound completion queue
  3437. * then download a RICB to configure RSS.
  3438. */
  3439. if (qdev->rss_ring_count > 1) {
  3440. status = ql_start_rss(qdev);
  3441. if (status) {
  3442. netif_err(qdev, ifup, qdev->ndev, "Failed to start RSS.\n");
  3443. return status;
  3444. }
  3445. }
  3446. /* Start up the tx queues. */
  3447. for (i = 0; i < qdev->tx_ring_count; i++) {
  3448. status = ql_start_tx_ring(qdev, &qdev->tx_ring[i]);
  3449. if (status) {
  3450. netif_err(qdev, ifup, qdev->ndev,
  3451. "Failed to start tx ring[%d].\n", i);
  3452. return status;
  3453. }
  3454. }
  3455. /* Initialize the port and set the max framesize. */
  3456. status = qdev->nic_ops->port_initialize(qdev);
  3457. if (status)
  3458. netif_err(qdev, ifup, qdev->ndev, "Failed to start port.\n");
  3459. /* Set up the MAC address and frame routing filter. */
  3460. status = ql_cam_route_initialize(qdev);
  3461. if (status) {
  3462. netif_err(qdev, ifup, qdev->ndev,
  3463. "Failed to init CAM/Routing tables.\n");
  3464. return status;
  3465. }
  3466. /* Start NAPI for the RSS queues. */
  3467. for (i = 0; i < qdev->rss_ring_count; i++)
  3468. napi_enable(&qdev->rx_ring[i].napi);
  3469. return status;
  3470. }
  3471. /* Issue soft reset to chip. */
  3472. static int ql_adapter_reset(struct ql_adapter *qdev)
  3473. {
  3474. u32 value;
  3475. int status = 0;
  3476. unsigned long end_jiffies;
  3477. /* Clear all the entries in the routing table. */
  3478. status = ql_clear_routing_entries(qdev);
  3479. if (status) {
  3480. netif_err(qdev, ifup, qdev->ndev, "Failed to clear routing bits.\n");
  3481. return status;
  3482. }
  3483. end_jiffies = jiffies +
  3484. max((unsigned long)1, usecs_to_jiffies(30));
  3485. /* Check if bit is set then skip the mailbox command and
  3486. * clear the bit, else we are in normal reset process.
  3487. */
  3488. if (!test_bit(QL_ASIC_RECOVERY, &qdev->flags)) {
  3489. /* Stop management traffic. */
  3490. ql_mb_set_mgmnt_traffic_ctl(qdev, MB_SET_MPI_TFK_STOP);
  3491. /* Wait for the NIC and MGMNT FIFOs to empty. */
  3492. ql_wait_fifo_empty(qdev);
  3493. } else
  3494. clear_bit(QL_ASIC_RECOVERY, &qdev->flags);
  3495. ql_write32(qdev, RST_FO, (RST_FO_FR << 16) | RST_FO_FR);
  3496. do {
  3497. value = ql_read32(qdev, RST_FO);
  3498. if ((value & RST_FO_FR) == 0)
  3499. break;
  3500. cpu_relax();
  3501. } while (time_before(jiffies, end_jiffies));
  3502. if (value & RST_FO_FR) {
  3503. netif_err(qdev, ifdown, qdev->ndev,
  3504. "ETIMEDOUT!!! errored out of resetting the chip!\n");
  3505. status = -ETIMEDOUT;
  3506. }
  3507. /* Resume management traffic. */
  3508. ql_mb_set_mgmnt_traffic_ctl(qdev, MB_SET_MPI_TFK_RESUME);
  3509. return status;
  3510. }
  3511. static void ql_display_dev_info(struct net_device *ndev)
  3512. {
  3513. struct ql_adapter *qdev = netdev_priv(ndev);
  3514. netif_info(qdev, probe, qdev->ndev,
  3515. "Function #%d, Port %d, NIC Roll %d, NIC Rev = %d, "
  3516. "XG Roll = %d, XG Rev = %d.\n",
  3517. qdev->func,
  3518. qdev->port,
  3519. qdev->chip_rev_id & 0x0000000f,
  3520. qdev->chip_rev_id >> 4 & 0x0000000f,
  3521. qdev->chip_rev_id >> 8 & 0x0000000f,
  3522. qdev->chip_rev_id >> 12 & 0x0000000f);
  3523. netif_info(qdev, probe, qdev->ndev,
  3524. "MAC address %pM\n", ndev->dev_addr);
  3525. }
  3526. static int ql_wol(struct ql_adapter *qdev)
  3527. {
  3528. int status = 0;
  3529. u32 wol = MB_WOL_DISABLE;
  3530. /* The CAM is still intact after a reset, but if we
  3531. * are doing WOL, then we may need to program the
  3532. * routing regs. We would also need to issue the mailbox
  3533. * commands to instruct the MPI what to do per the ethtool
  3534. * settings.
  3535. */
  3536. if (qdev->wol & (WAKE_ARP | WAKE_MAGICSECURE | WAKE_PHY | WAKE_UCAST |
  3537. WAKE_MCAST | WAKE_BCAST)) {
  3538. netif_err(qdev, ifdown, qdev->ndev,
  3539. "Unsupported WOL parameter. qdev->wol = 0x%x.\n",
  3540. qdev->wol);
  3541. return -EINVAL;
  3542. }
  3543. if (qdev->wol & WAKE_MAGIC) {
  3544. status = ql_mb_wol_set_magic(qdev, 1);
  3545. if (status) {
  3546. netif_err(qdev, ifdown, qdev->ndev,
  3547. "Failed to set magic packet on %s.\n",
  3548. qdev->ndev->name);
  3549. return status;
  3550. } else
  3551. netif_info(qdev, drv, qdev->ndev,
  3552. "Enabled magic packet successfully on %s.\n",
  3553. qdev->ndev->name);
  3554. wol |= MB_WOL_MAGIC_PKT;
  3555. }
  3556. if (qdev->wol) {
  3557. wol |= MB_WOL_MODE_ON;
  3558. status = ql_mb_wol_mode(qdev, wol);
  3559. netif_err(qdev, drv, qdev->ndev,
  3560. "WOL %s (wol code 0x%x) on %s\n",
  3561. (status == 0) ? "Successfully set" : "Failed",
  3562. wol, qdev->ndev->name);
  3563. }
  3564. return status;
  3565. }
  3566. static void ql_cancel_all_work_sync(struct ql_adapter *qdev)
  3567. {
  3568. /* Don't kill the reset worker thread if we
  3569. * are in the process of recovery.
  3570. */
  3571. if (test_bit(QL_ADAPTER_UP, &qdev->flags))
  3572. cancel_delayed_work_sync(&qdev->asic_reset_work);
  3573. cancel_delayed_work_sync(&qdev->mpi_reset_work);
  3574. cancel_delayed_work_sync(&qdev->mpi_work);
  3575. cancel_delayed_work_sync(&qdev->mpi_idc_work);
  3576. cancel_delayed_work_sync(&qdev->mpi_core_to_log);
  3577. cancel_delayed_work_sync(&qdev->mpi_port_cfg_work);
  3578. }
  3579. static int ql_adapter_down(struct ql_adapter *qdev)
  3580. {
  3581. int i, status = 0;
  3582. ql_link_off(qdev);
  3583. ql_cancel_all_work_sync(qdev);
  3584. for (i = 0; i < qdev->rss_ring_count; i++)
  3585. napi_disable(&qdev->rx_ring[i].napi);
  3586. clear_bit(QL_ADAPTER_UP, &qdev->flags);
  3587. ql_disable_interrupts(qdev);
  3588. ql_tx_ring_clean(qdev);
  3589. /* Call netif_napi_del() from common point.
  3590. */
  3591. for (i = 0; i < qdev->rss_ring_count; i++)
  3592. netif_napi_del(&qdev->rx_ring[i].napi);
  3593. status = ql_adapter_reset(qdev);
  3594. if (status)
  3595. netif_err(qdev, ifdown, qdev->ndev, "reset(func #%d) FAILED!\n",
  3596. qdev->func);
  3597. ql_free_rx_buffers(qdev);
  3598. return status;
  3599. }
  3600. static int ql_adapter_up(struct ql_adapter *qdev)
  3601. {
  3602. int err = 0;
  3603. err = ql_adapter_initialize(qdev);
  3604. if (err) {
  3605. netif_info(qdev, ifup, qdev->ndev, "Unable to initialize adapter.\n");
  3606. goto err_init;
  3607. }
  3608. set_bit(QL_ADAPTER_UP, &qdev->flags);
  3609. ql_alloc_rx_buffers(qdev);
  3610. /* If the port is initialized and the
  3611. * link is up the turn on the carrier.
  3612. */
  3613. if ((ql_read32(qdev, STS) & qdev->port_init) &&
  3614. (ql_read32(qdev, STS) & qdev->port_link_up))
  3615. ql_link_on(qdev);
  3616. /* Restore rx mode. */
  3617. clear_bit(QL_ALLMULTI, &qdev->flags);
  3618. clear_bit(QL_PROMISCUOUS, &qdev->flags);
  3619. qlge_set_multicast_list(qdev->ndev);
  3620. /* Restore vlan setting. */
  3621. qlge_restore_vlan(qdev);
  3622. ql_enable_interrupts(qdev);
  3623. ql_enable_all_completion_interrupts(qdev);
  3624. netif_tx_start_all_queues(qdev->ndev);
  3625. return 0;
  3626. err_init:
  3627. ql_adapter_reset(qdev);
  3628. return err;
  3629. }
  3630. static void ql_release_adapter_resources(struct ql_adapter *qdev)
  3631. {
  3632. ql_free_mem_resources(qdev);
  3633. ql_free_irq(qdev);
  3634. }
  3635. static int ql_get_adapter_resources(struct ql_adapter *qdev)
  3636. {
  3637. int status = 0;
  3638. if (ql_alloc_mem_resources(qdev)) {
  3639. netif_err(qdev, ifup, qdev->ndev, "Unable to allocate memory.\n");
  3640. return -ENOMEM;
  3641. }
  3642. status = ql_request_irq(qdev);
  3643. return status;
  3644. }
  3645. static int qlge_close(struct net_device *ndev)
  3646. {
  3647. struct ql_adapter *qdev = netdev_priv(ndev);
  3648. /* If we hit pci_channel_io_perm_failure
  3649. * failure condition, then we already
  3650. * brought the adapter down.
  3651. */
  3652. if (test_bit(QL_EEH_FATAL, &qdev->flags)) {
  3653. netif_err(qdev, drv, qdev->ndev, "EEH fatal did unload.\n");
  3654. clear_bit(QL_EEH_FATAL, &qdev->flags);
  3655. return 0;
  3656. }
  3657. /*
  3658. * Wait for device to recover from a reset.
  3659. * (Rarely happens, but possible.)
  3660. */
  3661. while (!test_bit(QL_ADAPTER_UP, &qdev->flags))
  3662. msleep(1);
  3663. ql_adapter_down(qdev);
  3664. ql_release_adapter_resources(qdev);
  3665. return 0;
  3666. }
  3667. static int ql_configure_rings(struct ql_adapter *qdev)
  3668. {
  3669. int i;
  3670. struct rx_ring *rx_ring;
  3671. struct tx_ring *tx_ring;
  3672. int cpu_cnt = min(MAX_CPUS, (int)num_online_cpus());
  3673. unsigned int lbq_buf_len = (qdev->ndev->mtu > 1500) ?
  3674. LARGE_BUFFER_MAX_SIZE : LARGE_BUFFER_MIN_SIZE;
  3675. qdev->lbq_buf_order = get_order(lbq_buf_len);
  3676. /* In a perfect world we have one RSS ring for each CPU
  3677. * and each has it's own vector. To do that we ask for
  3678. * cpu_cnt vectors. ql_enable_msix() will adjust the
  3679. * vector count to what we actually get. We then
  3680. * allocate an RSS ring for each.
  3681. * Essentially, we are doing min(cpu_count, msix_vector_count).
  3682. */
  3683. qdev->intr_count = cpu_cnt;
  3684. ql_enable_msix(qdev);
  3685. /* Adjust the RSS ring count to the actual vector count. */
  3686. qdev->rss_ring_count = qdev->intr_count;
  3687. qdev->tx_ring_count = cpu_cnt;
  3688. qdev->rx_ring_count = qdev->tx_ring_count + qdev->rss_ring_count;
  3689. for (i = 0; i < qdev->tx_ring_count; i++) {
  3690. tx_ring = &qdev->tx_ring[i];
  3691. memset((void *)tx_ring, 0, sizeof(*tx_ring));
  3692. tx_ring->qdev = qdev;
  3693. tx_ring->wq_id = i;
  3694. tx_ring->wq_len = qdev->tx_ring_size;
  3695. tx_ring->wq_size =
  3696. tx_ring->wq_len * sizeof(struct ob_mac_iocb_req);
  3697. /*
  3698. * The completion queue ID for the tx rings start
  3699. * immediately after the rss rings.
  3700. */
  3701. tx_ring->cq_id = qdev->rss_ring_count + i;
  3702. }
  3703. for (i = 0; i < qdev->rx_ring_count; i++) {
  3704. rx_ring = &qdev->rx_ring[i];
  3705. memset((void *)rx_ring, 0, sizeof(*rx_ring));
  3706. rx_ring->qdev = qdev;
  3707. rx_ring->cq_id = i;
  3708. rx_ring->cpu = i % cpu_cnt; /* CPU to run handler on. */
  3709. if (i < qdev->rss_ring_count) {
  3710. /*
  3711. * Inbound (RSS) queues.
  3712. */
  3713. rx_ring->cq_len = qdev->rx_ring_size;
  3714. rx_ring->cq_size =
  3715. rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
  3716. rx_ring->lbq_len = NUM_LARGE_BUFFERS;
  3717. rx_ring->lbq_size =
  3718. rx_ring->lbq_len * sizeof(__le64);
  3719. rx_ring->lbq_buf_size = (u16)lbq_buf_len;
  3720. rx_ring->sbq_len = NUM_SMALL_BUFFERS;
  3721. rx_ring->sbq_size =
  3722. rx_ring->sbq_len * sizeof(__le64);
  3723. rx_ring->sbq_buf_size = SMALL_BUF_MAP_SIZE;
  3724. rx_ring->type = RX_Q;
  3725. } else {
  3726. /*
  3727. * Outbound queue handles outbound completions only.
  3728. */
  3729. /* outbound cq is same size as tx_ring it services. */
  3730. rx_ring->cq_len = qdev->tx_ring_size;
  3731. rx_ring->cq_size =
  3732. rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
  3733. rx_ring->lbq_len = 0;
  3734. rx_ring->lbq_size = 0;
  3735. rx_ring->lbq_buf_size = 0;
  3736. rx_ring->sbq_len = 0;
  3737. rx_ring->sbq_size = 0;
  3738. rx_ring->sbq_buf_size = 0;
  3739. rx_ring->type = TX_Q;
  3740. }
  3741. }
  3742. return 0;
  3743. }
  3744. static int qlge_open(struct net_device *ndev)
  3745. {
  3746. int err = 0;
  3747. struct ql_adapter *qdev = netdev_priv(ndev);
  3748. err = ql_adapter_reset(qdev);
  3749. if (err)
  3750. return err;
  3751. err = ql_configure_rings(qdev);
  3752. if (err)
  3753. return err;
  3754. err = ql_get_adapter_resources(qdev);
  3755. if (err)
  3756. goto error_up;
  3757. err = ql_adapter_up(qdev);
  3758. if (err)
  3759. goto error_up;
  3760. return err;
  3761. error_up:
  3762. ql_release_adapter_resources(qdev);
  3763. return err;
  3764. }
  3765. static int ql_change_rx_buffers(struct ql_adapter *qdev)
  3766. {
  3767. struct rx_ring *rx_ring;
  3768. int i, status;
  3769. u32 lbq_buf_len;
  3770. /* Wait for an outstanding reset to complete. */
  3771. if (!test_bit(QL_ADAPTER_UP, &qdev->flags)) {
  3772. int i = 3;
  3773. while (i-- && !test_bit(QL_ADAPTER_UP, &qdev->flags)) {
  3774. netif_err(qdev, ifup, qdev->ndev,
  3775. "Waiting for adapter UP...\n");
  3776. ssleep(1);
  3777. }
  3778. if (!i) {
  3779. netif_err(qdev, ifup, qdev->ndev,
  3780. "Timed out waiting for adapter UP\n");
  3781. return -ETIMEDOUT;
  3782. }
  3783. }
  3784. status = ql_adapter_down(qdev);
  3785. if (status)
  3786. goto error;
  3787. /* Get the new rx buffer size. */
  3788. lbq_buf_len = (qdev->ndev->mtu > 1500) ?
  3789. LARGE_BUFFER_MAX_SIZE : LARGE_BUFFER_MIN_SIZE;
  3790. qdev->lbq_buf_order = get_order(lbq_buf_len);
  3791. for (i = 0; i < qdev->rss_ring_count; i++) {
  3792. rx_ring = &qdev->rx_ring[i];
  3793. /* Set the new size. */
  3794. rx_ring->lbq_buf_size = lbq_buf_len;
  3795. }
  3796. status = ql_adapter_up(qdev);
  3797. if (status)
  3798. goto error;
  3799. return status;
  3800. error:
  3801. netif_alert(qdev, ifup, qdev->ndev,
  3802. "Driver up/down cycle failed, closing device.\n");
  3803. set_bit(QL_ADAPTER_UP, &qdev->flags);
  3804. dev_close(qdev->ndev);
  3805. return status;
  3806. }
  3807. static int qlge_change_mtu(struct net_device *ndev, int new_mtu)
  3808. {
  3809. struct ql_adapter *qdev = netdev_priv(ndev);
  3810. int status;
  3811. if (ndev->mtu == 1500 && new_mtu == 9000) {
  3812. netif_err(qdev, ifup, qdev->ndev, "Changing to jumbo MTU.\n");
  3813. } else if (ndev->mtu == 9000 && new_mtu == 1500) {
  3814. netif_err(qdev, ifup, qdev->ndev, "Changing to normal MTU.\n");
  3815. } else
  3816. return -EINVAL;
  3817. queue_delayed_work(qdev->workqueue,
  3818. &qdev->mpi_port_cfg_work, 3*HZ);
  3819. ndev->mtu = new_mtu;
  3820. if (!netif_running(qdev->ndev)) {
  3821. return 0;
  3822. }
  3823. status = ql_change_rx_buffers(qdev);
  3824. if (status) {
  3825. netif_err(qdev, ifup, qdev->ndev,
  3826. "Changing MTU failed.\n");
  3827. }
  3828. return status;
  3829. }
  3830. static struct net_device_stats *qlge_get_stats(struct net_device
  3831. *ndev)
  3832. {
  3833. struct ql_adapter *qdev = netdev_priv(ndev);
  3834. struct rx_ring *rx_ring = &qdev->rx_ring[0];
  3835. struct tx_ring *tx_ring = &qdev->tx_ring[0];
  3836. unsigned long pkts, mcast, dropped, errors, bytes;
  3837. int i;
  3838. /* Get RX stats. */
  3839. pkts = mcast = dropped = errors = bytes = 0;
  3840. for (i = 0; i < qdev->rss_ring_count; i++, rx_ring++) {
  3841. pkts += rx_ring->rx_packets;
  3842. bytes += rx_ring->rx_bytes;
  3843. dropped += rx_ring->rx_dropped;
  3844. errors += rx_ring->rx_errors;
  3845. mcast += rx_ring->rx_multicast;
  3846. }
  3847. ndev->stats.rx_packets = pkts;
  3848. ndev->stats.rx_bytes = bytes;
  3849. ndev->stats.rx_dropped = dropped;
  3850. ndev->stats.rx_errors = errors;
  3851. ndev->stats.multicast = mcast;
  3852. /* Get TX stats. */
  3853. pkts = errors = bytes = 0;
  3854. for (i = 0; i < qdev->tx_ring_count; i++, tx_ring++) {
  3855. pkts += tx_ring->tx_packets;
  3856. bytes += tx_ring->tx_bytes;
  3857. errors += tx_ring->tx_errors;
  3858. }
  3859. ndev->stats.tx_packets = pkts;
  3860. ndev->stats.tx_bytes = bytes;
  3861. ndev->stats.tx_errors = errors;
  3862. return &ndev->stats;
  3863. }
  3864. static void qlge_set_multicast_list(struct net_device *ndev)
  3865. {
  3866. struct ql_adapter *qdev = netdev_priv(ndev);
  3867. struct netdev_hw_addr *ha;
  3868. int i, status;
  3869. status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
  3870. if (status)
  3871. return;
  3872. /*
  3873. * Set or clear promiscuous mode if a
  3874. * transition is taking place.
  3875. */
  3876. if (ndev->flags & IFF_PROMISC) {
  3877. if (!test_bit(QL_PROMISCUOUS, &qdev->flags)) {
  3878. if (ql_set_routing_reg
  3879. (qdev, RT_IDX_PROMISCUOUS_SLOT, RT_IDX_VALID, 1)) {
  3880. netif_err(qdev, hw, qdev->ndev,
  3881. "Failed to set promiscuous mode.\n");
  3882. } else {
  3883. set_bit(QL_PROMISCUOUS, &qdev->flags);
  3884. }
  3885. }
  3886. } else {
  3887. if (test_bit(QL_PROMISCUOUS, &qdev->flags)) {
  3888. if (ql_set_routing_reg
  3889. (qdev, RT_IDX_PROMISCUOUS_SLOT, RT_IDX_VALID, 0)) {
  3890. netif_err(qdev, hw, qdev->ndev,
  3891. "Failed to clear promiscuous mode.\n");
  3892. } else {
  3893. clear_bit(QL_PROMISCUOUS, &qdev->flags);
  3894. }
  3895. }
  3896. }
  3897. /*
  3898. * Set or clear all multicast mode if a
  3899. * transition is taking place.
  3900. */
  3901. if ((ndev->flags & IFF_ALLMULTI) ||
  3902. (netdev_mc_count(ndev) > MAX_MULTICAST_ENTRIES)) {
  3903. if (!test_bit(QL_ALLMULTI, &qdev->flags)) {
  3904. if (ql_set_routing_reg
  3905. (qdev, RT_IDX_ALLMULTI_SLOT, RT_IDX_MCAST, 1)) {
  3906. netif_err(qdev, hw, qdev->ndev,
  3907. "Failed to set all-multi mode.\n");
  3908. } else {
  3909. set_bit(QL_ALLMULTI, &qdev->flags);
  3910. }
  3911. }
  3912. } else {
  3913. if (test_bit(QL_ALLMULTI, &qdev->flags)) {
  3914. if (ql_set_routing_reg
  3915. (qdev, RT_IDX_ALLMULTI_SLOT, RT_IDX_MCAST, 0)) {
  3916. netif_err(qdev, hw, qdev->ndev,
  3917. "Failed to clear all-multi mode.\n");
  3918. } else {
  3919. clear_bit(QL_ALLMULTI, &qdev->flags);
  3920. }
  3921. }
  3922. }
  3923. if (!netdev_mc_empty(ndev)) {
  3924. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  3925. if (status)
  3926. goto exit;
  3927. i = 0;
  3928. netdev_for_each_mc_addr(ha, ndev) {
  3929. if (ql_set_mac_addr_reg(qdev, (u8 *) ha->addr,
  3930. MAC_ADDR_TYPE_MULTI_MAC, i)) {
  3931. netif_err(qdev, hw, qdev->ndev,
  3932. "Failed to loadmulticast address.\n");
  3933. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  3934. goto exit;
  3935. }
  3936. i++;
  3937. }
  3938. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  3939. if (ql_set_routing_reg
  3940. (qdev, RT_IDX_MCAST_MATCH_SLOT, RT_IDX_MCAST_MATCH, 1)) {
  3941. netif_err(qdev, hw, qdev->ndev,
  3942. "Failed to set multicast match mode.\n");
  3943. } else {
  3944. set_bit(QL_ALLMULTI, &qdev->flags);
  3945. }
  3946. }
  3947. exit:
  3948. ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
  3949. }
  3950. static int qlge_set_mac_address(struct net_device *ndev, void *p)
  3951. {
  3952. struct ql_adapter *qdev = netdev_priv(ndev);
  3953. struct sockaddr *addr = p;
  3954. int status;
  3955. if (!is_valid_ether_addr(addr->sa_data))
  3956. return -EADDRNOTAVAIL;
  3957. memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
  3958. /* Update local copy of current mac address. */
  3959. memcpy(qdev->current_mac_addr, ndev->dev_addr, ndev->addr_len);
  3960. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  3961. if (status)
  3962. return status;
  3963. status = ql_set_mac_addr_reg(qdev, (u8 *) ndev->dev_addr,
  3964. MAC_ADDR_TYPE_CAM_MAC, qdev->func * MAX_CQ);
  3965. if (status)
  3966. netif_err(qdev, hw, qdev->ndev, "Failed to load MAC address.\n");
  3967. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  3968. return status;
  3969. }
  3970. static void qlge_tx_timeout(struct net_device *ndev)
  3971. {
  3972. struct ql_adapter *qdev = netdev_priv(ndev);
  3973. ql_queue_asic_error(qdev);
  3974. }
  3975. static void ql_asic_reset_work(struct work_struct *work)
  3976. {
  3977. struct ql_adapter *qdev =
  3978. container_of(work, struct ql_adapter, asic_reset_work.work);
  3979. int status;
  3980. rtnl_lock();
  3981. status = ql_adapter_down(qdev);
  3982. if (status)
  3983. goto error;
  3984. status = ql_adapter_up(qdev);
  3985. if (status)
  3986. goto error;
  3987. /* Restore rx mode. */
  3988. clear_bit(QL_ALLMULTI, &qdev->flags);
  3989. clear_bit(QL_PROMISCUOUS, &qdev->flags);
  3990. qlge_set_multicast_list(qdev->ndev);
  3991. rtnl_unlock();
  3992. return;
  3993. error:
  3994. netif_alert(qdev, ifup, qdev->ndev,
  3995. "Driver up/down cycle failed, closing device\n");
  3996. set_bit(QL_ADAPTER_UP, &qdev->flags);
  3997. dev_close(qdev->ndev);
  3998. rtnl_unlock();
  3999. }
  4000. static const struct nic_operations qla8012_nic_ops = {
  4001. .get_flash = ql_get_8012_flash_params,
  4002. .port_initialize = ql_8012_port_initialize,
  4003. };
  4004. static const struct nic_operations qla8000_nic_ops = {
  4005. .get_flash = ql_get_8000_flash_params,
  4006. .port_initialize = ql_8000_port_initialize,
  4007. };
  4008. /* Find the pcie function number for the other NIC
  4009. * on this chip. Since both NIC functions share a
  4010. * common firmware we have the lowest enabled function
  4011. * do any common work. Examples would be resetting
  4012. * after a fatal firmware error, or doing a firmware
  4013. * coredump.
  4014. */
  4015. static int ql_get_alt_pcie_func(struct ql_adapter *qdev)
  4016. {
  4017. int status = 0;
  4018. u32 temp;
  4019. u32 nic_func1, nic_func2;
  4020. status = ql_read_mpi_reg(qdev, MPI_TEST_FUNC_PORT_CFG,
  4021. &temp);
  4022. if (status)
  4023. return status;
  4024. nic_func1 = ((temp >> MPI_TEST_NIC1_FUNC_SHIFT) &
  4025. MPI_TEST_NIC_FUNC_MASK);
  4026. nic_func2 = ((temp >> MPI_TEST_NIC2_FUNC_SHIFT) &
  4027. MPI_TEST_NIC_FUNC_MASK);
  4028. if (qdev->func == nic_func1)
  4029. qdev->alt_func = nic_func2;
  4030. else if (qdev->func == nic_func2)
  4031. qdev->alt_func = nic_func1;
  4032. else
  4033. status = -EIO;
  4034. return status;
  4035. }
  4036. static int ql_get_board_info(struct ql_adapter *qdev)
  4037. {
  4038. int status;
  4039. qdev->func =
  4040. (ql_read32(qdev, STS) & STS_FUNC_ID_MASK) >> STS_FUNC_ID_SHIFT;
  4041. if (qdev->func > 3)
  4042. return -EIO;
  4043. status = ql_get_alt_pcie_func(qdev);
  4044. if (status)
  4045. return status;
  4046. qdev->port = (qdev->func < qdev->alt_func) ? 0 : 1;
  4047. if (qdev->port) {
  4048. qdev->xg_sem_mask = SEM_XGMAC1_MASK;
  4049. qdev->port_link_up = STS_PL1;
  4050. qdev->port_init = STS_PI1;
  4051. qdev->mailbox_in = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC2_MBI;
  4052. qdev->mailbox_out = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC2_MBO;
  4053. } else {
  4054. qdev->xg_sem_mask = SEM_XGMAC0_MASK;
  4055. qdev->port_link_up = STS_PL0;
  4056. qdev->port_init = STS_PI0;
  4057. qdev->mailbox_in = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC0_MBI;
  4058. qdev->mailbox_out = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC0_MBO;
  4059. }
  4060. qdev->chip_rev_id = ql_read32(qdev, REV_ID);
  4061. qdev->device_id = qdev->pdev->device;
  4062. if (qdev->device_id == QLGE_DEVICE_ID_8012)
  4063. qdev->nic_ops = &qla8012_nic_ops;
  4064. else if (qdev->device_id == QLGE_DEVICE_ID_8000)
  4065. qdev->nic_ops = &qla8000_nic_ops;
  4066. return status;
  4067. }
  4068. static void ql_release_all(struct pci_dev *pdev)
  4069. {
  4070. struct net_device *ndev = pci_get_drvdata(pdev);
  4071. struct ql_adapter *qdev = netdev_priv(ndev);
  4072. if (qdev->workqueue) {
  4073. destroy_workqueue(qdev->workqueue);
  4074. qdev->workqueue = NULL;
  4075. }
  4076. if (qdev->reg_base)
  4077. iounmap(qdev->reg_base);
  4078. if (qdev->doorbell_area)
  4079. iounmap(qdev->doorbell_area);
  4080. vfree(qdev->mpi_coredump);
  4081. pci_release_regions(pdev);
  4082. }
  4083. static int ql_init_device(struct pci_dev *pdev, struct net_device *ndev,
  4084. int cards_found)
  4085. {
  4086. struct ql_adapter *qdev = netdev_priv(ndev);
  4087. int err = 0;
  4088. memset((void *)qdev, 0, sizeof(*qdev));
  4089. err = pci_enable_device(pdev);
  4090. if (err) {
  4091. dev_err(&pdev->dev, "PCI device enable failed.\n");
  4092. return err;
  4093. }
  4094. qdev->ndev = ndev;
  4095. qdev->pdev = pdev;
  4096. pci_set_drvdata(pdev, ndev);
  4097. /* Set PCIe read request size */
  4098. err = pcie_set_readrq(pdev, 4096);
  4099. if (err) {
  4100. dev_err(&pdev->dev, "Set readrq failed.\n");
  4101. goto err_out1;
  4102. }
  4103. err = pci_request_regions(pdev, DRV_NAME);
  4104. if (err) {
  4105. dev_err(&pdev->dev, "PCI region request failed.\n");
  4106. return err;
  4107. }
  4108. pci_set_master(pdev);
  4109. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  4110. set_bit(QL_DMA64, &qdev->flags);
  4111. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  4112. } else {
  4113. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  4114. if (!err)
  4115. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  4116. }
  4117. if (err) {
  4118. dev_err(&pdev->dev, "No usable DMA configuration.\n");
  4119. goto err_out2;
  4120. }
  4121. /* Set PCIe reset type for EEH to fundamental. */
  4122. pdev->needs_freset = 1;
  4123. pci_save_state(pdev);
  4124. qdev->reg_base =
  4125. ioremap_nocache(pci_resource_start(pdev, 1),
  4126. pci_resource_len(pdev, 1));
  4127. if (!qdev->reg_base) {
  4128. dev_err(&pdev->dev, "Register mapping failed.\n");
  4129. err = -ENOMEM;
  4130. goto err_out2;
  4131. }
  4132. qdev->doorbell_area_size = pci_resource_len(pdev, 3);
  4133. qdev->doorbell_area =
  4134. ioremap_nocache(pci_resource_start(pdev, 3),
  4135. pci_resource_len(pdev, 3));
  4136. if (!qdev->doorbell_area) {
  4137. dev_err(&pdev->dev, "Doorbell register mapping failed.\n");
  4138. err = -ENOMEM;
  4139. goto err_out2;
  4140. }
  4141. err = ql_get_board_info(qdev);
  4142. if (err) {
  4143. dev_err(&pdev->dev, "Register access failed.\n");
  4144. err = -EIO;
  4145. goto err_out2;
  4146. }
  4147. qdev->msg_enable = netif_msg_init(debug, default_msg);
  4148. spin_lock_init(&qdev->hw_lock);
  4149. spin_lock_init(&qdev->stats_lock);
  4150. if (qlge_mpi_coredump) {
  4151. qdev->mpi_coredump =
  4152. vmalloc(sizeof(struct ql_mpi_coredump));
  4153. if (qdev->mpi_coredump == NULL) {
  4154. err = -ENOMEM;
  4155. goto err_out2;
  4156. }
  4157. if (qlge_force_coredump)
  4158. set_bit(QL_FRC_COREDUMP, &qdev->flags);
  4159. }
  4160. /* make sure the EEPROM is good */
  4161. err = qdev->nic_ops->get_flash(qdev);
  4162. if (err) {
  4163. dev_err(&pdev->dev, "Invalid FLASH.\n");
  4164. goto err_out2;
  4165. }
  4166. /* Keep local copy of current mac address. */
  4167. memcpy(qdev->current_mac_addr, ndev->dev_addr, ndev->addr_len);
  4168. /* Set up the default ring sizes. */
  4169. qdev->tx_ring_size = NUM_TX_RING_ENTRIES;
  4170. qdev->rx_ring_size = NUM_RX_RING_ENTRIES;
  4171. /* Set up the coalescing parameters. */
  4172. qdev->rx_coalesce_usecs = DFLT_COALESCE_WAIT;
  4173. qdev->tx_coalesce_usecs = DFLT_COALESCE_WAIT;
  4174. qdev->rx_max_coalesced_frames = DFLT_INTER_FRAME_WAIT;
  4175. qdev->tx_max_coalesced_frames = DFLT_INTER_FRAME_WAIT;
  4176. /*
  4177. * Set up the operating parameters.
  4178. */
  4179. qdev->workqueue = create_singlethread_workqueue(ndev->name);
  4180. INIT_DELAYED_WORK(&qdev->asic_reset_work, ql_asic_reset_work);
  4181. INIT_DELAYED_WORK(&qdev->mpi_reset_work, ql_mpi_reset_work);
  4182. INIT_DELAYED_WORK(&qdev->mpi_work, ql_mpi_work);
  4183. INIT_DELAYED_WORK(&qdev->mpi_port_cfg_work, ql_mpi_port_cfg_work);
  4184. INIT_DELAYED_WORK(&qdev->mpi_idc_work, ql_mpi_idc_work);
  4185. INIT_DELAYED_WORK(&qdev->mpi_core_to_log, ql_mpi_core_to_log);
  4186. init_completion(&qdev->ide_completion);
  4187. mutex_init(&qdev->mpi_mutex);
  4188. if (!cards_found) {
  4189. dev_info(&pdev->dev, "%s\n", DRV_STRING);
  4190. dev_info(&pdev->dev, "Driver name: %s, Version: %s.\n",
  4191. DRV_NAME, DRV_VERSION);
  4192. }
  4193. return 0;
  4194. err_out2:
  4195. ql_release_all(pdev);
  4196. err_out1:
  4197. pci_disable_device(pdev);
  4198. return err;
  4199. }
  4200. static const struct net_device_ops qlge_netdev_ops = {
  4201. .ndo_open = qlge_open,
  4202. .ndo_stop = qlge_close,
  4203. .ndo_start_xmit = qlge_send,
  4204. .ndo_change_mtu = qlge_change_mtu,
  4205. .ndo_get_stats = qlge_get_stats,
  4206. .ndo_set_rx_mode = qlge_set_multicast_list,
  4207. .ndo_set_mac_address = qlge_set_mac_address,
  4208. .ndo_validate_addr = eth_validate_addr,
  4209. .ndo_tx_timeout = qlge_tx_timeout,
  4210. .ndo_fix_features = qlge_fix_features,
  4211. .ndo_set_features = qlge_set_features,
  4212. .ndo_vlan_rx_add_vid = qlge_vlan_rx_add_vid,
  4213. .ndo_vlan_rx_kill_vid = qlge_vlan_rx_kill_vid,
  4214. };
  4215. static void ql_timer(unsigned long data)
  4216. {
  4217. struct ql_adapter *qdev = (struct ql_adapter *)data;
  4218. u32 var = 0;
  4219. var = ql_read32(qdev, STS);
  4220. if (pci_channel_offline(qdev->pdev)) {
  4221. netif_err(qdev, ifup, qdev->ndev, "EEH STS = 0x%.08x.\n", var);
  4222. return;
  4223. }
  4224. mod_timer(&qdev->timer, jiffies + (5*HZ));
  4225. }
  4226. static int qlge_probe(struct pci_dev *pdev,
  4227. const struct pci_device_id *pci_entry)
  4228. {
  4229. struct net_device *ndev = NULL;
  4230. struct ql_adapter *qdev = NULL;
  4231. static int cards_found = 0;
  4232. int err = 0;
  4233. ndev = alloc_etherdev_mq(sizeof(struct ql_adapter),
  4234. min(MAX_CPUS, netif_get_num_default_rss_queues()));
  4235. if (!ndev)
  4236. return -ENOMEM;
  4237. err = ql_init_device(pdev, ndev, cards_found);
  4238. if (err < 0) {
  4239. free_netdev(ndev);
  4240. return err;
  4241. }
  4242. qdev = netdev_priv(ndev);
  4243. SET_NETDEV_DEV(ndev, &pdev->dev);
  4244. ndev->hw_features = NETIF_F_SG |
  4245. NETIF_F_IP_CSUM |
  4246. NETIF_F_TSO |
  4247. NETIF_F_TSO_ECN |
  4248. NETIF_F_HW_VLAN_CTAG_TX |
  4249. NETIF_F_HW_VLAN_CTAG_RX |
  4250. NETIF_F_HW_VLAN_CTAG_FILTER |
  4251. NETIF_F_RXCSUM;
  4252. ndev->features = ndev->hw_features;
  4253. ndev->vlan_features = ndev->hw_features;
  4254. /* vlan gets same features (except vlan filter) */
  4255. ndev->vlan_features &= ~(NETIF_F_HW_VLAN_CTAG_FILTER |
  4256. NETIF_F_HW_VLAN_CTAG_TX |
  4257. NETIF_F_HW_VLAN_CTAG_RX);
  4258. if (test_bit(QL_DMA64, &qdev->flags))
  4259. ndev->features |= NETIF_F_HIGHDMA;
  4260. /*
  4261. * Set up net_device structure.
  4262. */
  4263. ndev->tx_queue_len = qdev->tx_ring_size;
  4264. ndev->irq = pdev->irq;
  4265. ndev->netdev_ops = &qlge_netdev_ops;
  4266. ndev->ethtool_ops = &qlge_ethtool_ops;
  4267. ndev->watchdog_timeo = 10 * HZ;
  4268. err = register_netdev(ndev);
  4269. if (err) {
  4270. dev_err(&pdev->dev, "net device registration failed.\n");
  4271. ql_release_all(pdev);
  4272. pci_disable_device(pdev);
  4273. free_netdev(ndev);
  4274. return err;
  4275. }
  4276. /* Start up the timer to trigger EEH if
  4277. * the bus goes dead
  4278. */
  4279. init_timer_deferrable(&qdev->timer);
  4280. qdev->timer.data = (unsigned long)qdev;
  4281. qdev->timer.function = ql_timer;
  4282. qdev->timer.expires = jiffies + (5*HZ);
  4283. add_timer(&qdev->timer);
  4284. ql_link_off(qdev);
  4285. ql_display_dev_info(ndev);
  4286. atomic_set(&qdev->lb_count, 0);
  4287. cards_found++;
  4288. return 0;
  4289. }
  4290. netdev_tx_t ql_lb_send(struct sk_buff *skb, struct net_device *ndev)
  4291. {
  4292. return qlge_send(skb, ndev);
  4293. }
  4294. int ql_clean_lb_rx_ring(struct rx_ring *rx_ring, int budget)
  4295. {
  4296. return ql_clean_inbound_rx_ring(rx_ring, budget);
  4297. }
  4298. static void qlge_remove(struct pci_dev *pdev)
  4299. {
  4300. struct net_device *ndev = pci_get_drvdata(pdev);
  4301. struct ql_adapter *qdev = netdev_priv(ndev);
  4302. del_timer_sync(&qdev->timer);
  4303. ql_cancel_all_work_sync(qdev);
  4304. unregister_netdev(ndev);
  4305. ql_release_all(pdev);
  4306. pci_disable_device(pdev);
  4307. free_netdev(ndev);
  4308. }
  4309. /* Clean up resources without touching hardware. */
  4310. static void ql_eeh_close(struct net_device *ndev)
  4311. {
  4312. int i;
  4313. struct ql_adapter *qdev = netdev_priv(ndev);
  4314. if (netif_carrier_ok(ndev)) {
  4315. netif_carrier_off(ndev);
  4316. netif_stop_queue(ndev);
  4317. }
  4318. /* Disabling the timer */
  4319. del_timer_sync(&qdev->timer);
  4320. ql_cancel_all_work_sync(qdev);
  4321. for (i = 0; i < qdev->rss_ring_count; i++)
  4322. netif_napi_del(&qdev->rx_ring[i].napi);
  4323. clear_bit(QL_ADAPTER_UP, &qdev->flags);
  4324. ql_tx_ring_clean(qdev);
  4325. ql_free_rx_buffers(qdev);
  4326. ql_release_adapter_resources(qdev);
  4327. }
  4328. /*
  4329. * This callback is called by the PCI subsystem whenever
  4330. * a PCI bus error is detected.
  4331. */
  4332. static pci_ers_result_t qlge_io_error_detected(struct pci_dev *pdev,
  4333. enum pci_channel_state state)
  4334. {
  4335. struct net_device *ndev = pci_get_drvdata(pdev);
  4336. struct ql_adapter *qdev = netdev_priv(ndev);
  4337. switch (state) {
  4338. case pci_channel_io_normal:
  4339. return PCI_ERS_RESULT_CAN_RECOVER;
  4340. case pci_channel_io_frozen:
  4341. netif_device_detach(ndev);
  4342. if (netif_running(ndev))
  4343. ql_eeh_close(ndev);
  4344. pci_disable_device(pdev);
  4345. return PCI_ERS_RESULT_NEED_RESET;
  4346. case pci_channel_io_perm_failure:
  4347. dev_err(&pdev->dev,
  4348. "%s: pci_channel_io_perm_failure.\n", __func__);
  4349. ql_eeh_close(ndev);
  4350. set_bit(QL_EEH_FATAL, &qdev->flags);
  4351. return PCI_ERS_RESULT_DISCONNECT;
  4352. }
  4353. /* Request a slot reset. */
  4354. return PCI_ERS_RESULT_NEED_RESET;
  4355. }
  4356. /*
  4357. * This callback is called after the PCI buss has been reset.
  4358. * Basically, this tries to restart the card from scratch.
  4359. * This is a shortened version of the device probe/discovery code,
  4360. * it resembles the first-half of the () routine.
  4361. */
  4362. static pci_ers_result_t qlge_io_slot_reset(struct pci_dev *pdev)
  4363. {
  4364. struct net_device *ndev = pci_get_drvdata(pdev);
  4365. struct ql_adapter *qdev = netdev_priv(ndev);
  4366. pdev->error_state = pci_channel_io_normal;
  4367. pci_restore_state(pdev);
  4368. if (pci_enable_device(pdev)) {
  4369. netif_err(qdev, ifup, qdev->ndev,
  4370. "Cannot re-enable PCI device after reset.\n");
  4371. return PCI_ERS_RESULT_DISCONNECT;
  4372. }
  4373. pci_set_master(pdev);
  4374. if (ql_adapter_reset(qdev)) {
  4375. netif_err(qdev, drv, qdev->ndev, "reset FAILED!\n");
  4376. set_bit(QL_EEH_FATAL, &qdev->flags);
  4377. return PCI_ERS_RESULT_DISCONNECT;
  4378. }
  4379. return PCI_ERS_RESULT_RECOVERED;
  4380. }
  4381. static void qlge_io_resume(struct pci_dev *pdev)
  4382. {
  4383. struct net_device *ndev = pci_get_drvdata(pdev);
  4384. struct ql_adapter *qdev = netdev_priv(ndev);
  4385. int err = 0;
  4386. if (netif_running(ndev)) {
  4387. err = qlge_open(ndev);
  4388. if (err) {
  4389. netif_err(qdev, ifup, qdev->ndev,
  4390. "Device initialization failed after reset.\n");
  4391. return;
  4392. }
  4393. } else {
  4394. netif_err(qdev, ifup, qdev->ndev,
  4395. "Device was not running prior to EEH.\n");
  4396. }
  4397. mod_timer(&qdev->timer, jiffies + (5*HZ));
  4398. netif_device_attach(ndev);
  4399. }
  4400. static const struct pci_error_handlers qlge_err_handler = {
  4401. .error_detected = qlge_io_error_detected,
  4402. .slot_reset = qlge_io_slot_reset,
  4403. .resume = qlge_io_resume,
  4404. };
  4405. static int qlge_suspend(struct pci_dev *pdev, pm_message_t state)
  4406. {
  4407. struct net_device *ndev = pci_get_drvdata(pdev);
  4408. struct ql_adapter *qdev = netdev_priv(ndev);
  4409. int err;
  4410. netif_device_detach(ndev);
  4411. del_timer_sync(&qdev->timer);
  4412. if (netif_running(ndev)) {
  4413. err = ql_adapter_down(qdev);
  4414. if (!err)
  4415. return err;
  4416. }
  4417. ql_wol(qdev);
  4418. err = pci_save_state(pdev);
  4419. if (err)
  4420. return err;
  4421. pci_disable_device(pdev);
  4422. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  4423. return 0;
  4424. }
  4425. #ifdef CONFIG_PM
  4426. static int qlge_resume(struct pci_dev *pdev)
  4427. {
  4428. struct net_device *ndev = pci_get_drvdata(pdev);
  4429. struct ql_adapter *qdev = netdev_priv(ndev);
  4430. int err;
  4431. pci_set_power_state(pdev, PCI_D0);
  4432. pci_restore_state(pdev);
  4433. err = pci_enable_device(pdev);
  4434. if (err) {
  4435. netif_err(qdev, ifup, qdev->ndev, "Cannot enable PCI device from suspend\n");
  4436. return err;
  4437. }
  4438. pci_set_master(pdev);
  4439. pci_enable_wake(pdev, PCI_D3hot, 0);
  4440. pci_enable_wake(pdev, PCI_D3cold, 0);
  4441. if (netif_running(ndev)) {
  4442. err = ql_adapter_up(qdev);
  4443. if (err)
  4444. return err;
  4445. }
  4446. mod_timer(&qdev->timer, jiffies + (5*HZ));
  4447. netif_device_attach(ndev);
  4448. return 0;
  4449. }
  4450. #endif /* CONFIG_PM */
  4451. static void qlge_shutdown(struct pci_dev *pdev)
  4452. {
  4453. qlge_suspend(pdev, PMSG_SUSPEND);
  4454. }
  4455. static struct pci_driver qlge_driver = {
  4456. .name = DRV_NAME,
  4457. .id_table = qlge_pci_tbl,
  4458. .probe = qlge_probe,
  4459. .remove = qlge_remove,
  4460. #ifdef CONFIG_PM
  4461. .suspend = qlge_suspend,
  4462. .resume = qlge_resume,
  4463. #endif
  4464. .shutdown = qlge_shutdown,
  4465. .err_handler = &qlge_err_handler
  4466. };
  4467. module_pci_driver(qlge_driver);