dnet.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953
  1. /*
  2. * Dave DNET Ethernet Controller driver
  3. *
  4. * Copyright (C) 2008 Dave S.r.l. <www.dave.eu>
  5. * Copyright (C) 2009 Ilya Yanok, Emcraft Systems Ltd, <yanok@emcraft.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/kernel.h>
  15. #include <linux/types.h>
  16. #include <linux/slab.h>
  17. #include <linux/delay.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/phy.h>
  24. #include "dnet.h"
  25. #undef DEBUG
  26. /* function for reading internal MAC register */
  27. static u16 dnet_readw_mac(struct dnet *bp, u16 reg)
  28. {
  29. u16 data_read;
  30. /* issue a read */
  31. dnet_writel(bp, reg, MACREG_ADDR);
  32. /* since a read/write op to the MAC is very slow,
  33. * we must wait before reading the data */
  34. ndelay(500);
  35. /* read data read from the MAC register */
  36. data_read = dnet_readl(bp, MACREG_DATA);
  37. /* all done */
  38. return data_read;
  39. }
  40. /* function for writing internal MAC register */
  41. static void dnet_writew_mac(struct dnet *bp, u16 reg, u16 val)
  42. {
  43. /* load data to write */
  44. dnet_writel(bp, val, MACREG_DATA);
  45. /* issue a write */
  46. dnet_writel(bp, reg | DNET_INTERNAL_WRITE, MACREG_ADDR);
  47. /* since a read/write op to the MAC is very slow,
  48. * we must wait before exiting */
  49. ndelay(500);
  50. }
  51. static void __dnet_set_hwaddr(struct dnet *bp)
  52. {
  53. u16 tmp;
  54. tmp = be16_to_cpup((__be16 *)bp->dev->dev_addr);
  55. dnet_writew_mac(bp, DNET_INTERNAL_MAC_ADDR_0_REG, tmp);
  56. tmp = be16_to_cpup((__be16 *)(bp->dev->dev_addr + 2));
  57. dnet_writew_mac(bp, DNET_INTERNAL_MAC_ADDR_1_REG, tmp);
  58. tmp = be16_to_cpup((__be16 *)(bp->dev->dev_addr + 4));
  59. dnet_writew_mac(bp, DNET_INTERNAL_MAC_ADDR_2_REG, tmp);
  60. }
  61. static void dnet_get_hwaddr(struct dnet *bp)
  62. {
  63. u16 tmp;
  64. u8 addr[6];
  65. /*
  66. * from MAC docs:
  67. * "Note that the MAC address is stored in the registers in Hexadecimal
  68. * form. For example, to set the MAC Address to: AC-DE-48-00-00-80
  69. * would require writing 0xAC (octet 0) to address 0x0B (high byte of
  70. * Mac_addr[15:0]), 0xDE (octet 1) to address 0x0A (Low byte of
  71. * Mac_addr[15:0]), 0x48 (octet 2) to address 0x0D (high byte of
  72. * Mac_addr[15:0]), 0x00 (octet 3) to address 0x0C (Low byte of
  73. * Mac_addr[15:0]), 0x00 (octet 4) to address 0x0F (high byte of
  74. * Mac_addr[15:0]), and 0x80 (octet 5) to address * 0x0E (Low byte of
  75. * Mac_addr[15:0]).
  76. */
  77. tmp = dnet_readw_mac(bp, DNET_INTERNAL_MAC_ADDR_0_REG);
  78. *((__be16 *)addr) = cpu_to_be16(tmp);
  79. tmp = dnet_readw_mac(bp, DNET_INTERNAL_MAC_ADDR_1_REG);
  80. *((__be16 *)(addr + 2)) = cpu_to_be16(tmp);
  81. tmp = dnet_readw_mac(bp, DNET_INTERNAL_MAC_ADDR_2_REG);
  82. *((__be16 *)(addr + 4)) = cpu_to_be16(tmp);
  83. if (is_valid_ether_addr(addr))
  84. memcpy(bp->dev->dev_addr, addr, sizeof(addr));
  85. }
  86. static int dnet_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
  87. {
  88. struct dnet *bp = bus->priv;
  89. u16 value;
  90. while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
  91. & DNET_INTERNAL_GMII_MNG_CMD_FIN))
  92. cpu_relax();
  93. /* only 5 bits allowed for phy-addr and reg_offset */
  94. mii_id &= 0x1f;
  95. regnum &= 0x1f;
  96. /* prepare reg_value for a read */
  97. value = (mii_id << 8);
  98. value |= regnum;
  99. /* write control word */
  100. dnet_writew_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG, value);
  101. /* wait for end of transfer */
  102. while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
  103. & DNET_INTERNAL_GMII_MNG_CMD_FIN))
  104. cpu_relax();
  105. value = dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_DAT_REG);
  106. pr_debug("mdio_read %02x:%02x <- %04x\n", mii_id, regnum, value);
  107. return value;
  108. }
  109. static int dnet_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
  110. u16 value)
  111. {
  112. struct dnet *bp = bus->priv;
  113. u16 tmp;
  114. pr_debug("mdio_write %02x:%02x <- %04x\n", mii_id, regnum, value);
  115. while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
  116. & DNET_INTERNAL_GMII_MNG_CMD_FIN))
  117. cpu_relax();
  118. /* prepare for a write operation */
  119. tmp = (1 << 13);
  120. /* only 5 bits allowed for phy-addr and reg_offset */
  121. mii_id &= 0x1f;
  122. regnum &= 0x1f;
  123. /* only 16 bits on data */
  124. value &= 0xffff;
  125. /* prepare reg_value for a write */
  126. tmp |= (mii_id << 8);
  127. tmp |= regnum;
  128. /* write data to write first */
  129. dnet_writew_mac(bp, DNET_INTERNAL_GMII_MNG_DAT_REG, value);
  130. /* write control word */
  131. dnet_writew_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG, tmp);
  132. while (!(dnet_readw_mac(bp, DNET_INTERNAL_GMII_MNG_CTL_REG)
  133. & DNET_INTERNAL_GMII_MNG_CMD_FIN))
  134. cpu_relax();
  135. return 0;
  136. }
  137. static void dnet_handle_link_change(struct net_device *dev)
  138. {
  139. struct dnet *bp = netdev_priv(dev);
  140. struct phy_device *phydev = bp->phy_dev;
  141. unsigned long flags;
  142. u32 mode_reg, ctl_reg;
  143. int status_change = 0;
  144. spin_lock_irqsave(&bp->lock, flags);
  145. mode_reg = dnet_readw_mac(bp, DNET_INTERNAL_MODE_REG);
  146. ctl_reg = dnet_readw_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG);
  147. if (phydev->link) {
  148. if (bp->duplex != phydev->duplex) {
  149. if (phydev->duplex)
  150. ctl_reg &=
  151. ~(DNET_INTERNAL_RXTX_CONTROL_ENABLEHALFDUP);
  152. else
  153. ctl_reg |=
  154. DNET_INTERNAL_RXTX_CONTROL_ENABLEHALFDUP;
  155. bp->duplex = phydev->duplex;
  156. status_change = 1;
  157. }
  158. if (bp->speed != phydev->speed) {
  159. status_change = 1;
  160. switch (phydev->speed) {
  161. case 1000:
  162. mode_reg |= DNET_INTERNAL_MODE_GBITEN;
  163. break;
  164. case 100:
  165. case 10:
  166. mode_reg &= ~DNET_INTERNAL_MODE_GBITEN;
  167. break;
  168. default:
  169. printk(KERN_WARNING
  170. "%s: Ack! Speed (%d) is not "
  171. "10/100/1000!\n", dev->name,
  172. phydev->speed);
  173. break;
  174. }
  175. bp->speed = phydev->speed;
  176. }
  177. }
  178. if (phydev->link != bp->link) {
  179. if (phydev->link) {
  180. mode_reg |=
  181. (DNET_INTERNAL_MODE_RXEN | DNET_INTERNAL_MODE_TXEN);
  182. } else {
  183. mode_reg &=
  184. ~(DNET_INTERNAL_MODE_RXEN |
  185. DNET_INTERNAL_MODE_TXEN);
  186. bp->speed = 0;
  187. bp->duplex = -1;
  188. }
  189. bp->link = phydev->link;
  190. status_change = 1;
  191. }
  192. if (status_change) {
  193. dnet_writew_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG, ctl_reg);
  194. dnet_writew_mac(bp, DNET_INTERNAL_MODE_REG, mode_reg);
  195. }
  196. spin_unlock_irqrestore(&bp->lock, flags);
  197. if (status_change) {
  198. if (phydev->link)
  199. printk(KERN_INFO "%s: link up (%d/%s)\n",
  200. dev->name, phydev->speed,
  201. DUPLEX_FULL == phydev->duplex ? "Full" : "Half");
  202. else
  203. printk(KERN_INFO "%s: link down\n", dev->name);
  204. }
  205. }
  206. static int dnet_mii_probe(struct net_device *dev)
  207. {
  208. struct dnet *bp = netdev_priv(dev);
  209. struct phy_device *phydev = NULL;
  210. int phy_addr;
  211. /* find the first phy */
  212. for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
  213. if (bp->mii_bus->phy_map[phy_addr]) {
  214. phydev = bp->mii_bus->phy_map[phy_addr];
  215. break;
  216. }
  217. }
  218. if (!phydev) {
  219. printk(KERN_ERR "%s: no PHY found\n", dev->name);
  220. return -ENODEV;
  221. }
  222. /* TODO : add pin_irq */
  223. /* attach the mac to the phy */
  224. if (bp->capabilities & DNET_HAS_RMII) {
  225. phydev = phy_connect(dev, dev_name(&phydev->dev),
  226. &dnet_handle_link_change,
  227. PHY_INTERFACE_MODE_RMII);
  228. } else {
  229. phydev = phy_connect(dev, dev_name(&phydev->dev),
  230. &dnet_handle_link_change,
  231. PHY_INTERFACE_MODE_MII);
  232. }
  233. if (IS_ERR(phydev)) {
  234. printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
  235. return PTR_ERR(phydev);
  236. }
  237. /* mask with MAC supported features */
  238. if (bp->capabilities & DNET_HAS_GIGABIT)
  239. phydev->supported &= PHY_GBIT_FEATURES;
  240. else
  241. phydev->supported &= PHY_BASIC_FEATURES;
  242. phydev->supported |= SUPPORTED_Asym_Pause | SUPPORTED_Pause;
  243. phydev->advertising = phydev->supported;
  244. bp->link = 0;
  245. bp->speed = 0;
  246. bp->duplex = -1;
  247. bp->phy_dev = phydev;
  248. return 0;
  249. }
  250. static int dnet_mii_init(struct dnet *bp)
  251. {
  252. int err, i;
  253. bp->mii_bus = mdiobus_alloc();
  254. if (bp->mii_bus == NULL)
  255. return -ENOMEM;
  256. bp->mii_bus->name = "dnet_mii_bus";
  257. bp->mii_bus->read = &dnet_mdio_read;
  258. bp->mii_bus->write = &dnet_mdio_write;
  259. snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  260. bp->pdev->name, bp->pdev->id);
  261. bp->mii_bus->priv = bp;
  262. bp->mii_bus->irq = devm_kmalloc(&bp->pdev->dev,
  263. sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  264. if (!bp->mii_bus->irq) {
  265. err = -ENOMEM;
  266. goto err_out;
  267. }
  268. for (i = 0; i < PHY_MAX_ADDR; i++)
  269. bp->mii_bus->irq[i] = PHY_POLL;
  270. if (mdiobus_register(bp->mii_bus)) {
  271. err = -ENXIO;
  272. goto err_out;
  273. }
  274. if (dnet_mii_probe(bp->dev) != 0) {
  275. err = -ENXIO;
  276. goto err_out_unregister_bus;
  277. }
  278. return 0;
  279. err_out_unregister_bus:
  280. mdiobus_unregister(bp->mii_bus);
  281. err_out:
  282. mdiobus_free(bp->mii_bus);
  283. return err;
  284. }
  285. /* For Neptune board: LINK1000 as Link LED and TX as activity LED */
  286. static int dnet_phy_marvell_fixup(struct phy_device *phydev)
  287. {
  288. return phy_write(phydev, 0x18, 0x4148);
  289. }
  290. static void dnet_update_stats(struct dnet *bp)
  291. {
  292. u32 __iomem *reg = bp->regs + DNET_RX_PKT_IGNR_CNT;
  293. u32 *p = &bp->hw_stats.rx_pkt_ignr;
  294. u32 *end = &bp->hw_stats.rx_byte + 1;
  295. WARN_ON((unsigned long)(end - p - 1) !=
  296. (DNET_RX_BYTE_CNT - DNET_RX_PKT_IGNR_CNT) / 4);
  297. for (; p < end; p++, reg++)
  298. *p += readl(reg);
  299. reg = bp->regs + DNET_TX_UNICAST_CNT;
  300. p = &bp->hw_stats.tx_unicast;
  301. end = &bp->hw_stats.tx_byte + 1;
  302. WARN_ON((unsigned long)(end - p - 1) !=
  303. (DNET_TX_BYTE_CNT - DNET_TX_UNICAST_CNT) / 4);
  304. for (; p < end; p++, reg++)
  305. *p += readl(reg);
  306. }
  307. static int dnet_poll(struct napi_struct *napi, int budget)
  308. {
  309. struct dnet *bp = container_of(napi, struct dnet, napi);
  310. struct net_device *dev = bp->dev;
  311. int npackets = 0;
  312. unsigned int pkt_len;
  313. struct sk_buff *skb;
  314. unsigned int *data_ptr;
  315. u32 int_enable;
  316. u32 cmd_word;
  317. int i;
  318. while (npackets < budget) {
  319. /*
  320. * break out of while loop if there are no more
  321. * packets waiting
  322. */
  323. if (!(dnet_readl(bp, RX_FIFO_WCNT) >> 16)) {
  324. napi_complete(napi);
  325. int_enable = dnet_readl(bp, INTR_ENB);
  326. int_enable |= DNET_INTR_SRC_RX_CMDFIFOAF;
  327. dnet_writel(bp, int_enable, INTR_ENB);
  328. return 0;
  329. }
  330. cmd_word = dnet_readl(bp, RX_LEN_FIFO);
  331. pkt_len = cmd_word & 0xFFFF;
  332. if (cmd_word & 0xDF180000)
  333. printk(KERN_ERR "%s packet receive error %x\n",
  334. __func__, cmd_word);
  335. skb = netdev_alloc_skb(dev, pkt_len + 5);
  336. if (skb != NULL) {
  337. /* Align IP on 16 byte boundaries */
  338. skb_reserve(skb, 2);
  339. /*
  340. * 'skb_put()' points to the start of sk_buff
  341. * data area.
  342. */
  343. data_ptr = (unsigned int *)skb_put(skb, pkt_len);
  344. for (i = 0; i < (pkt_len + 3) >> 2; i++)
  345. *data_ptr++ = dnet_readl(bp, RX_DATA_FIFO);
  346. skb->protocol = eth_type_trans(skb, dev);
  347. netif_receive_skb(skb);
  348. npackets++;
  349. } else
  350. printk(KERN_NOTICE
  351. "%s: No memory to allocate a sk_buff of "
  352. "size %u.\n", dev->name, pkt_len);
  353. }
  354. budget -= npackets;
  355. if (npackets < budget) {
  356. /* We processed all packets available. Tell NAPI it can
  357. * stop polling then re-enable rx interrupts */
  358. napi_complete(napi);
  359. int_enable = dnet_readl(bp, INTR_ENB);
  360. int_enable |= DNET_INTR_SRC_RX_CMDFIFOAF;
  361. dnet_writel(bp, int_enable, INTR_ENB);
  362. return 0;
  363. }
  364. /* There are still packets waiting */
  365. return 1;
  366. }
  367. static irqreturn_t dnet_interrupt(int irq, void *dev_id)
  368. {
  369. struct net_device *dev = dev_id;
  370. struct dnet *bp = netdev_priv(dev);
  371. u32 int_src, int_enable, int_current;
  372. unsigned long flags;
  373. unsigned int handled = 0;
  374. spin_lock_irqsave(&bp->lock, flags);
  375. /* read and clear the DNET irq (clear on read) */
  376. int_src = dnet_readl(bp, INTR_SRC);
  377. int_enable = dnet_readl(bp, INTR_ENB);
  378. int_current = int_src & int_enable;
  379. /* restart the queue if we had stopped it for TX fifo almost full */
  380. if (int_current & DNET_INTR_SRC_TX_FIFOAE) {
  381. int_enable = dnet_readl(bp, INTR_ENB);
  382. int_enable &= ~DNET_INTR_ENB_TX_FIFOAE;
  383. dnet_writel(bp, int_enable, INTR_ENB);
  384. netif_wake_queue(dev);
  385. handled = 1;
  386. }
  387. /* RX FIFO error checking */
  388. if (int_current &
  389. (DNET_INTR_SRC_RX_CMDFIFOFF | DNET_INTR_SRC_RX_DATAFIFOFF)) {
  390. printk(KERN_ERR "%s: RX fifo error %x, irq %x\n", __func__,
  391. dnet_readl(bp, RX_STATUS), int_current);
  392. /* we can only flush the RX FIFOs */
  393. dnet_writel(bp, DNET_SYS_CTL_RXFIFOFLUSH, SYS_CTL);
  394. ndelay(500);
  395. dnet_writel(bp, 0, SYS_CTL);
  396. handled = 1;
  397. }
  398. /* TX FIFO error checking */
  399. if (int_current &
  400. (DNET_INTR_SRC_TX_FIFOFULL | DNET_INTR_SRC_TX_DISCFRM)) {
  401. printk(KERN_ERR "%s: TX fifo error %x, irq %x\n", __func__,
  402. dnet_readl(bp, TX_STATUS), int_current);
  403. /* we can only flush the TX FIFOs */
  404. dnet_writel(bp, DNET_SYS_CTL_TXFIFOFLUSH, SYS_CTL);
  405. ndelay(500);
  406. dnet_writel(bp, 0, SYS_CTL);
  407. handled = 1;
  408. }
  409. if (int_current & DNET_INTR_SRC_RX_CMDFIFOAF) {
  410. if (napi_schedule_prep(&bp->napi)) {
  411. /*
  412. * There's no point taking any more interrupts
  413. * until we have processed the buffers
  414. */
  415. /* Disable Rx interrupts and schedule NAPI poll */
  416. int_enable = dnet_readl(bp, INTR_ENB);
  417. int_enable &= ~DNET_INTR_SRC_RX_CMDFIFOAF;
  418. dnet_writel(bp, int_enable, INTR_ENB);
  419. __napi_schedule(&bp->napi);
  420. }
  421. handled = 1;
  422. }
  423. if (!handled)
  424. pr_debug("%s: irq %x remains\n", __func__, int_current);
  425. spin_unlock_irqrestore(&bp->lock, flags);
  426. return IRQ_RETVAL(handled);
  427. }
  428. #ifdef DEBUG
  429. static inline void dnet_print_skb(struct sk_buff *skb)
  430. {
  431. int k;
  432. printk(KERN_DEBUG PFX "data:");
  433. for (k = 0; k < skb->len; k++)
  434. printk(" %02x", (unsigned int)skb->data[k]);
  435. printk("\n");
  436. }
  437. #else
  438. #define dnet_print_skb(skb) do {} while (0)
  439. #endif
  440. static netdev_tx_t dnet_start_xmit(struct sk_buff *skb, struct net_device *dev)
  441. {
  442. struct dnet *bp = netdev_priv(dev);
  443. u32 tx_status, irq_enable;
  444. unsigned int len, i, tx_cmd, wrsz;
  445. unsigned long flags;
  446. unsigned int *bufp;
  447. tx_status = dnet_readl(bp, TX_STATUS);
  448. pr_debug("start_xmit: len %u head %p data %p\n",
  449. skb->len, skb->head, skb->data);
  450. dnet_print_skb(skb);
  451. /* frame size (words) */
  452. len = (skb->len + 3) >> 2;
  453. spin_lock_irqsave(&bp->lock, flags);
  454. tx_status = dnet_readl(bp, TX_STATUS);
  455. bufp = (unsigned int *)(((unsigned long) skb->data) & ~0x3UL);
  456. wrsz = (u32) skb->len + 3;
  457. wrsz += ((unsigned long) skb->data) & 0x3;
  458. wrsz >>= 2;
  459. tx_cmd = ((((unsigned long)(skb->data)) & 0x03) << 16) | (u32) skb->len;
  460. /* check if there is enough room for the current frame */
  461. if (wrsz < (DNET_FIFO_SIZE - dnet_readl(bp, TX_FIFO_WCNT))) {
  462. for (i = 0; i < wrsz; i++)
  463. dnet_writel(bp, *bufp++, TX_DATA_FIFO);
  464. /*
  465. * inform MAC that a packet's written and ready to be
  466. * shipped out
  467. */
  468. dnet_writel(bp, tx_cmd, TX_LEN_FIFO);
  469. }
  470. if (dnet_readl(bp, TX_FIFO_WCNT) > DNET_FIFO_TX_DATA_AF_TH) {
  471. netif_stop_queue(dev);
  472. tx_status = dnet_readl(bp, INTR_SRC);
  473. irq_enable = dnet_readl(bp, INTR_ENB);
  474. irq_enable |= DNET_INTR_ENB_TX_FIFOAE;
  475. dnet_writel(bp, irq_enable, INTR_ENB);
  476. }
  477. skb_tx_timestamp(skb);
  478. /* free the buffer */
  479. dev_kfree_skb(skb);
  480. spin_unlock_irqrestore(&bp->lock, flags);
  481. return NETDEV_TX_OK;
  482. }
  483. static void dnet_reset_hw(struct dnet *bp)
  484. {
  485. /* put ts_mac in IDLE state i.e. disable rx/tx */
  486. dnet_writew_mac(bp, DNET_INTERNAL_MODE_REG, DNET_INTERNAL_MODE_FCEN);
  487. /*
  488. * RX FIFO almost full threshold: only cmd FIFO almost full is
  489. * implemented for RX side
  490. */
  491. dnet_writel(bp, DNET_FIFO_RX_CMD_AF_TH, RX_FIFO_TH);
  492. /*
  493. * TX FIFO almost empty threshold: only data FIFO almost empty
  494. * is implemented for TX side
  495. */
  496. dnet_writel(bp, DNET_FIFO_TX_DATA_AE_TH, TX_FIFO_TH);
  497. /* flush rx/tx fifos */
  498. dnet_writel(bp, DNET_SYS_CTL_RXFIFOFLUSH | DNET_SYS_CTL_TXFIFOFLUSH,
  499. SYS_CTL);
  500. msleep(1);
  501. dnet_writel(bp, 0, SYS_CTL);
  502. }
  503. static void dnet_init_hw(struct dnet *bp)
  504. {
  505. u32 config;
  506. dnet_reset_hw(bp);
  507. __dnet_set_hwaddr(bp);
  508. config = dnet_readw_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG);
  509. if (bp->dev->flags & IFF_PROMISC)
  510. /* Copy All Frames */
  511. config |= DNET_INTERNAL_RXTX_CONTROL_ENPROMISC;
  512. if (!(bp->dev->flags & IFF_BROADCAST))
  513. /* No BroadCast */
  514. config |= DNET_INTERNAL_RXTX_CONTROL_RXMULTICAST;
  515. config |= DNET_INTERNAL_RXTX_CONTROL_RXPAUSE |
  516. DNET_INTERNAL_RXTX_CONTROL_RXBROADCAST |
  517. DNET_INTERNAL_RXTX_CONTROL_DROPCONTROL |
  518. DNET_INTERNAL_RXTX_CONTROL_DISCFXFCS;
  519. dnet_writew_mac(bp, DNET_INTERNAL_RXTX_CONTROL_REG, config);
  520. /* clear irq before enabling them */
  521. config = dnet_readl(bp, INTR_SRC);
  522. /* enable RX/TX interrupt, recv packet ready interrupt */
  523. dnet_writel(bp, DNET_INTR_ENB_GLOBAL_ENABLE | DNET_INTR_ENB_RX_SUMMARY |
  524. DNET_INTR_ENB_TX_SUMMARY | DNET_INTR_ENB_RX_FIFOERR |
  525. DNET_INTR_ENB_RX_ERROR | DNET_INTR_ENB_RX_FIFOFULL |
  526. DNET_INTR_ENB_TX_FIFOFULL | DNET_INTR_ENB_TX_DISCFRM |
  527. DNET_INTR_ENB_RX_PKTRDY, INTR_ENB);
  528. }
  529. static int dnet_open(struct net_device *dev)
  530. {
  531. struct dnet *bp = netdev_priv(dev);
  532. /* if the phy is not yet register, retry later */
  533. if (!bp->phy_dev)
  534. return -EAGAIN;
  535. napi_enable(&bp->napi);
  536. dnet_init_hw(bp);
  537. phy_start_aneg(bp->phy_dev);
  538. /* schedule a link state check */
  539. phy_start(bp->phy_dev);
  540. netif_start_queue(dev);
  541. return 0;
  542. }
  543. static int dnet_close(struct net_device *dev)
  544. {
  545. struct dnet *bp = netdev_priv(dev);
  546. netif_stop_queue(dev);
  547. napi_disable(&bp->napi);
  548. if (bp->phy_dev)
  549. phy_stop(bp->phy_dev);
  550. dnet_reset_hw(bp);
  551. netif_carrier_off(dev);
  552. return 0;
  553. }
  554. static inline void dnet_print_pretty_hwstats(struct dnet_stats *hwstat)
  555. {
  556. pr_debug("%s\n", __func__);
  557. pr_debug("----------------------------- RX statistics "
  558. "-------------------------------\n");
  559. pr_debug("RX_PKT_IGNR_CNT %-8x\n", hwstat->rx_pkt_ignr);
  560. pr_debug("RX_LEN_CHK_ERR_CNT %-8x\n", hwstat->rx_len_chk_err);
  561. pr_debug("RX_LNG_FRM_CNT %-8x\n", hwstat->rx_lng_frm);
  562. pr_debug("RX_SHRT_FRM_CNT %-8x\n", hwstat->rx_shrt_frm);
  563. pr_debug("RX_IPG_VIOL_CNT %-8x\n", hwstat->rx_ipg_viol);
  564. pr_debug("RX_CRC_ERR_CNT %-8x\n", hwstat->rx_crc_err);
  565. pr_debug("RX_OK_PKT_CNT %-8x\n", hwstat->rx_ok_pkt);
  566. pr_debug("RX_CTL_FRM_CNT %-8x\n", hwstat->rx_ctl_frm);
  567. pr_debug("RX_PAUSE_FRM_CNT %-8x\n", hwstat->rx_pause_frm);
  568. pr_debug("RX_MULTICAST_CNT %-8x\n", hwstat->rx_multicast);
  569. pr_debug("RX_BROADCAST_CNT %-8x\n", hwstat->rx_broadcast);
  570. pr_debug("RX_VLAN_TAG_CNT %-8x\n", hwstat->rx_vlan_tag);
  571. pr_debug("RX_PRE_SHRINK_CNT %-8x\n", hwstat->rx_pre_shrink);
  572. pr_debug("RX_DRIB_NIB_CNT %-8x\n", hwstat->rx_drib_nib);
  573. pr_debug("RX_UNSUP_OPCD_CNT %-8x\n", hwstat->rx_unsup_opcd);
  574. pr_debug("RX_BYTE_CNT %-8x\n", hwstat->rx_byte);
  575. pr_debug("----------------------------- TX statistics "
  576. "-------------------------------\n");
  577. pr_debug("TX_UNICAST_CNT %-8x\n", hwstat->tx_unicast);
  578. pr_debug("TX_PAUSE_FRM_CNT %-8x\n", hwstat->tx_pause_frm);
  579. pr_debug("TX_MULTICAST_CNT %-8x\n", hwstat->tx_multicast);
  580. pr_debug("TX_BRDCAST_CNT %-8x\n", hwstat->tx_brdcast);
  581. pr_debug("TX_VLAN_TAG_CNT %-8x\n", hwstat->tx_vlan_tag);
  582. pr_debug("TX_BAD_FCS_CNT %-8x\n", hwstat->tx_bad_fcs);
  583. pr_debug("TX_JUMBO_CNT %-8x\n", hwstat->tx_jumbo);
  584. pr_debug("TX_BYTE_CNT %-8x\n", hwstat->tx_byte);
  585. }
  586. static struct net_device_stats *dnet_get_stats(struct net_device *dev)
  587. {
  588. struct dnet *bp = netdev_priv(dev);
  589. struct net_device_stats *nstat = &dev->stats;
  590. struct dnet_stats *hwstat = &bp->hw_stats;
  591. /* read stats from hardware */
  592. dnet_update_stats(bp);
  593. /* Convert HW stats into netdevice stats */
  594. nstat->rx_errors = (hwstat->rx_len_chk_err +
  595. hwstat->rx_lng_frm + hwstat->rx_shrt_frm +
  596. /* ignore IGP violation error
  597. hwstat->rx_ipg_viol + */
  598. hwstat->rx_crc_err +
  599. hwstat->rx_pre_shrink +
  600. hwstat->rx_drib_nib + hwstat->rx_unsup_opcd);
  601. nstat->tx_errors = hwstat->tx_bad_fcs;
  602. nstat->rx_length_errors = (hwstat->rx_len_chk_err +
  603. hwstat->rx_lng_frm +
  604. hwstat->rx_shrt_frm + hwstat->rx_pre_shrink);
  605. nstat->rx_crc_errors = hwstat->rx_crc_err;
  606. nstat->rx_frame_errors = hwstat->rx_pre_shrink + hwstat->rx_drib_nib;
  607. nstat->rx_packets = hwstat->rx_ok_pkt;
  608. nstat->tx_packets = (hwstat->tx_unicast +
  609. hwstat->tx_multicast + hwstat->tx_brdcast);
  610. nstat->rx_bytes = hwstat->rx_byte;
  611. nstat->tx_bytes = hwstat->tx_byte;
  612. nstat->multicast = hwstat->rx_multicast;
  613. nstat->rx_missed_errors = hwstat->rx_pkt_ignr;
  614. dnet_print_pretty_hwstats(hwstat);
  615. return nstat;
  616. }
  617. static int dnet_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  618. {
  619. struct dnet *bp = netdev_priv(dev);
  620. struct phy_device *phydev = bp->phy_dev;
  621. if (!phydev)
  622. return -ENODEV;
  623. return phy_ethtool_gset(phydev, cmd);
  624. }
  625. static int dnet_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  626. {
  627. struct dnet *bp = netdev_priv(dev);
  628. struct phy_device *phydev = bp->phy_dev;
  629. if (!phydev)
  630. return -ENODEV;
  631. return phy_ethtool_sset(phydev, cmd);
  632. }
  633. static int dnet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  634. {
  635. struct dnet *bp = netdev_priv(dev);
  636. struct phy_device *phydev = bp->phy_dev;
  637. if (!netif_running(dev))
  638. return -EINVAL;
  639. if (!phydev)
  640. return -ENODEV;
  641. return phy_mii_ioctl(phydev, rq, cmd);
  642. }
  643. static void dnet_get_drvinfo(struct net_device *dev,
  644. struct ethtool_drvinfo *info)
  645. {
  646. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  647. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  648. strlcpy(info->bus_info, "0", sizeof(info->bus_info));
  649. }
  650. static const struct ethtool_ops dnet_ethtool_ops = {
  651. .get_settings = dnet_get_settings,
  652. .set_settings = dnet_set_settings,
  653. .get_drvinfo = dnet_get_drvinfo,
  654. .get_link = ethtool_op_get_link,
  655. .get_ts_info = ethtool_op_get_ts_info,
  656. };
  657. static const struct net_device_ops dnet_netdev_ops = {
  658. .ndo_open = dnet_open,
  659. .ndo_stop = dnet_close,
  660. .ndo_get_stats = dnet_get_stats,
  661. .ndo_start_xmit = dnet_start_xmit,
  662. .ndo_do_ioctl = dnet_ioctl,
  663. .ndo_set_mac_address = eth_mac_addr,
  664. .ndo_validate_addr = eth_validate_addr,
  665. .ndo_change_mtu = eth_change_mtu,
  666. };
  667. static int dnet_probe(struct platform_device *pdev)
  668. {
  669. struct resource *res;
  670. struct net_device *dev;
  671. struct dnet *bp;
  672. struct phy_device *phydev;
  673. int err;
  674. unsigned int irq;
  675. irq = platform_get_irq(pdev, 0);
  676. dev = alloc_etherdev(sizeof(*bp));
  677. if (!dev)
  678. return -ENOMEM;
  679. /* TODO: Actually, we have some interesting features... */
  680. dev->features |= 0;
  681. bp = netdev_priv(dev);
  682. bp->dev = dev;
  683. platform_set_drvdata(pdev, dev);
  684. SET_NETDEV_DEV(dev, &pdev->dev);
  685. spin_lock_init(&bp->lock);
  686. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  687. bp->regs = devm_ioremap_resource(&pdev->dev, res);
  688. if (IS_ERR(bp->regs)) {
  689. err = PTR_ERR(bp->regs);
  690. goto err_out_free_dev;
  691. }
  692. dev->irq = irq;
  693. err = request_irq(dev->irq, dnet_interrupt, 0, DRV_NAME, dev);
  694. if (err) {
  695. dev_err(&pdev->dev, "Unable to request IRQ %d (error %d)\n",
  696. irq, err);
  697. goto err_out_free_dev;
  698. }
  699. dev->netdev_ops = &dnet_netdev_ops;
  700. netif_napi_add(dev, &bp->napi, dnet_poll, 64);
  701. dev->ethtool_ops = &dnet_ethtool_ops;
  702. dev->base_addr = (unsigned long)bp->regs;
  703. bp->capabilities = dnet_readl(bp, VERCAPS) & DNET_CAPS_MASK;
  704. dnet_get_hwaddr(bp);
  705. if (!is_valid_ether_addr(dev->dev_addr)) {
  706. /* choose a random ethernet address */
  707. eth_hw_addr_random(dev);
  708. __dnet_set_hwaddr(bp);
  709. }
  710. err = register_netdev(dev);
  711. if (err) {
  712. dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
  713. goto err_out_free_irq;
  714. }
  715. /* register the PHY board fixup (for Marvell 88E1111) */
  716. err = phy_register_fixup_for_uid(0x01410cc0, 0xfffffff0,
  717. dnet_phy_marvell_fixup);
  718. /* we can live without it, so just issue a warning */
  719. if (err)
  720. dev_warn(&pdev->dev, "Cannot register PHY board fixup.\n");
  721. err = dnet_mii_init(bp);
  722. if (err)
  723. goto err_out_unregister_netdev;
  724. dev_info(&pdev->dev, "Dave DNET at 0x%p (0x%08x) irq %d %pM\n",
  725. bp->regs, (unsigned int)res->start, dev->irq, dev->dev_addr);
  726. dev_info(&pdev->dev, "has %smdio, %sirq, %sgigabit, %sdma\n",
  727. (bp->capabilities & DNET_HAS_MDIO) ? "" : "no ",
  728. (bp->capabilities & DNET_HAS_IRQ) ? "" : "no ",
  729. (bp->capabilities & DNET_HAS_GIGABIT) ? "" : "no ",
  730. (bp->capabilities & DNET_HAS_DMA) ? "" : "no ");
  731. phydev = bp->phy_dev;
  732. dev_info(&pdev->dev, "attached PHY driver [%s] "
  733. "(mii_bus:phy_addr=%s, irq=%d)\n",
  734. phydev->drv->name, dev_name(&phydev->dev), phydev->irq);
  735. return 0;
  736. err_out_unregister_netdev:
  737. unregister_netdev(dev);
  738. err_out_free_irq:
  739. free_irq(dev->irq, dev);
  740. err_out_free_dev:
  741. free_netdev(dev);
  742. return err;
  743. }
  744. static int dnet_remove(struct platform_device *pdev)
  745. {
  746. struct net_device *dev;
  747. struct dnet *bp;
  748. dev = platform_get_drvdata(pdev);
  749. if (dev) {
  750. bp = netdev_priv(dev);
  751. if (bp->phy_dev)
  752. phy_disconnect(bp->phy_dev);
  753. mdiobus_unregister(bp->mii_bus);
  754. mdiobus_free(bp->mii_bus);
  755. unregister_netdev(dev);
  756. free_irq(dev->irq, dev);
  757. free_netdev(dev);
  758. }
  759. return 0;
  760. }
  761. static struct platform_driver dnet_driver = {
  762. .probe = dnet_probe,
  763. .remove = dnet_remove,
  764. .driver = {
  765. .name = "dnet",
  766. },
  767. };
  768. module_platform_driver(dnet_driver);
  769. MODULE_LICENSE("GPL");
  770. MODULE_DESCRIPTION("Dave DNET Ethernet driver");
  771. MODULE_AUTHOR("Ilya Yanok <yanok@emcraft.com>, "
  772. "Matteo Vit <matteo.vit@dave.eu>");