tg3.c 465 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365163661636716368163691637016371163721637316374163751637616377163781637916380163811638216383163841638516386163871638816389163901639116392163931639416395163961639716398163991640016401164021640316404164051640616407164081640916410164111641216413164141641516416164171641816419164201642116422164231642416425164261642716428164291643016431164321643316434164351643616437164381643916440164411644216443164441644516446164471644816449164501645116452164531645416455164561645716458164591646016461164621646316464164651646616467164681646916470164711647216473164741647516476164771647816479164801648116482164831648416485164861648716488164891649016491164921649316494164951649616497164981649916500165011650216503165041650516506165071650816509165101651116512165131651416515165161651716518165191652016521165221652316524165251652616527165281652916530165311653216533165341653516536165371653816539165401654116542165431654416545165461654716548165491655016551165521655316554165551655616557165581655916560165611656216563165641656516566165671656816569165701657116572165731657416575165761657716578165791658016581165821658316584165851658616587165881658916590165911659216593165941659516596165971659816599166001660116602166031660416605166061660716608166091661016611166121661316614166151661616617166181661916620166211662216623166241662516626166271662816629166301663116632166331663416635166361663716638166391664016641166421664316644166451664616647166481664916650166511665216653166541665516656166571665816659166601666116662166631666416665166661666716668166691667016671166721667316674166751667616677166781667916680166811668216683166841668516686166871668816689166901669116692166931669416695166961669716698166991670016701167021670316704167051670616707167081670916710167111671216713167141671516716167171671816719167201672116722167231672416725167261672716728167291673016731167321673316734167351673616737167381673916740167411674216743167441674516746167471674816749167501675116752167531675416755167561675716758167591676016761167621676316764167651676616767167681676916770167711677216773167741677516776167771677816779167801678116782167831678416785167861678716788167891679016791167921679316794167951679616797167981679916800168011680216803168041680516806168071680816809168101681116812168131681416815168161681716818168191682016821168221682316824168251682616827168281682916830168311683216833168341683516836168371683816839168401684116842168431684416845168461684716848168491685016851168521685316854168551685616857168581685916860168611686216863168641686516866168671686816869168701687116872168731687416875168761687716878168791688016881168821688316884168851688616887168881688916890168911689216893168941689516896168971689816899169001690116902169031690416905169061690716908169091691016911169121691316914169151691616917169181691916920169211692216923169241692516926169271692816929169301693116932169331693416935169361693716938169391694016941169421694316944169451694616947169481694916950169511695216953169541695516956169571695816959169601696116962169631696416965169661696716968169691697016971169721697316974169751697616977169781697916980169811698216983169841698516986169871698816989169901699116992169931699416995169961699716998169991700017001170021700317004170051700617007170081700917010170111701217013170141701517016170171701817019170201702117022170231702417025170261702717028170291703017031170321703317034170351703617037170381703917040170411704217043170441704517046170471704817049170501705117052170531705417055170561705717058170591706017061170621706317064170651706617067170681706917070170711707217073170741707517076170771707817079170801708117082170831708417085170861708717088170891709017091170921709317094170951709617097170981709917100171011710217103171041710517106171071710817109171101711117112171131711417115171161711717118171191712017121171221712317124171251712617127171281712917130171311713217133171341713517136171371713817139171401714117142171431714417145171461714717148171491715017151171521715317154171551715617157171581715917160171611716217163171641716517166171671716817169171701717117172171731717417175171761717717178171791718017181171821718317184171851718617187171881718917190171911719217193171941719517196171971719817199172001720117202172031720417205172061720717208172091721017211172121721317214172151721617217172181721917220172211722217223172241722517226172271722817229172301723117232172331723417235172361723717238172391724017241172421724317244172451724617247172481724917250172511725217253172541725517256172571725817259172601726117262172631726417265172661726717268172691727017271172721727317274172751727617277172781727917280172811728217283172841728517286172871728817289172901729117292172931729417295172961729717298172991730017301173021730317304173051730617307173081730917310173111731217313173141731517316173171731817319173201732117322173231732417325173261732717328173291733017331173321733317334173351733617337173381733917340173411734217343173441734517346173471734817349173501735117352173531735417355173561735717358173591736017361173621736317364173651736617367173681736917370173711737217373173741737517376173771737817379173801738117382173831738417385173861738717388173891739017391173921739317394173951739617397173981739917400174011740217403174041740517406174071740817409174101741117412174131741417415174161741717418174191742017421174221742317424174251742617427174281742917430174311743217433174341743517436174371743817439174401744117442174431744417445174461744717448174491745017451174521745317454174551745617457174581745917460174611746217463174641746517466174671746817469174701747117472174731747417475174761747717478174791748017481174821748317484174851748617487174881748917490174911749217493174941749517496174971749817499175001750117502175031750417505175061750717508175091751017511175121751317514175151751617517175181751917520175211752217523175241752517526175271752817529175301753117532175331753417535175361753717538175391754017541175421754317544175451754617547175481754917550175511755217553175541755517556175571755817559175601756117562175631756417565175661756717568175691757017571175721757317574175751757617577175781757917580175811758217583175841758517586175871758817589175901759117592175931759417595175961759717598175991760017601176021760317604176051760617607176081760917610176111761217613176141761517616176171761817619176201762117622176231762417625176261762717628176291763017631176321763317634176351763617637176381763917640176411764217643176441764517646176471764817649176501765117652176531765417655176561765717658176591766017661176621766317664176651766617667176681766917670176711767217673176741767517676176771767817679176801768117682176831768417685176861768717688176891769017691176921769317694176951769617697176981769917700177011770217703177041770517706177071770817709177101771117712177131771417715177161771717718177191772017721177221772317724177251772617727177281772917730177311773217733177341773517736177371773817739177401774117742177431774417745177461774717748177491775017751177521775317754177551775617757177581775917760177611776217763177641776517766177671776817769177701777117772177731777417775177761777717778177791778017781177821778317784177851778617787177881778917790177911779217793177941779517796177971779817799178001780117802178031780417805178061780717808178091781017811178121781317814178151781617817178181781917820178211782217823178241782517826178271782817829178301783117832178331783417835178361783717838178391784017841178421784317844178451784617847178481784917850178511785217853178541785517856178571785817859178601786117862178631786417865178661786717868178691787017871178721787317874178751787617877178781787917880178811788217883178841788517886178871788817889178901789117892178931789417895178961789717898178991790017901179021790317904179051790617907179081790917910179111791217913179141791517916179171791817919179201792117922179231792417925179261792717928179291793017931179321793317934179351793617937179381793917940179411794217943179441794517946179471794817949179501795117952179531795417955179561795717958179591796017961179621796317964179651796617967179681796917970179711797217973179741797517976179771797817979179801798117982179831798417985179861798717988179891799017991179921799317994179951799617997179981799918000180011800218003180041800518006180071800818009180101801118012180131801418015180161801718018180191802018021180221802318024180251802618027180281802918030180311803218033180341803518036180371803818039180401804118042180431804418045180461804718048180491805018051180521805318054180551805618057180581805918060180611806218063180641806518066180671806818069180701807118072180731807418075180761807718078180791808018081180821808318084180851808618087180881808918090180911809218093180941809518096180971809818099181001810118102181031810418105181061810718108181091811018111181121811318114181151811618117181181811918120181211812218123181241812518126181271812818129181301813118132181331813418135181361813718138181391814018141181421814318144181451814618147181481814918150181511815218153181541815518156181571815818159181601816118162181631816418165181661816718168181691817018171181721817318174181751817618177181781817918180181811818218183181841818518186181871818818189181901819118192181931819418195181961819718198181991820018201182021820318204182051820618207182081820918210182111821218213182141821518216182171821818219182201822118222182231822418225182261822718228182291823018231182321823318234182351823618237182381823918240182411824218243182441824518246182471824818249182501825118252
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2014 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mdio.h>
  34. #include <linux/mii.h>
  35. #include <linux/phy.h>
  36. #include <linux/brcmphy.h>
  37. #include <linux/if.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/ssb/ssb_driver_gige.h>
  46. #include <linux/hwmon.h>
  47. #include <linux/hwmon-sysfs.h>
  48. #include <net/checksum.h>
  49. #include <net/ip.h>
  50. #include <linux/io.h>
  51. #include <asm/byteorder.h>
  52. #include <linux/uaccess.h>
  53. #include <uapi/linux/net_tstamp.h>
  54. #include <linux/ptp_clock_kernel.h>
  55. #ifdef CONFIG_SPARC
  56. #include <asm/idprom.h>
  57. #include <asm/prom.h>
  58. #endif
  59. #define BAR_0 0
  60. #define BAR_2 2
  61. #include "tg3.h"
  62. /* Functions & macros to verify TG3_FLAGS types */
  63. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. return test_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. set_bit(flag, bits);
  70. }
  71. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  72. {
  73. clear_bit(flag, bits);
  74. }
  75. #define tg3_flag(tp, flag) \
  76. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define tg3_flag_set(tp, flag) \
  78. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  79. #define tg3_flag_clear(tp, flag) \
  80. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  81. #define DRV_MODULE_NAME "tg3"
  82. #define TG3_MAJ_NUM 3
  83. #define TG3_MIN_NUM 137
  84. #define DRV_MODULE_VERSION \
  85. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  86. #define DRV_MODULE_RELDATE "May 11, 2014"
  87. #define RESET_KIND_SHUTDOWN 0
  88. #define RESET_KIND_INIT 1
  89. #define RESET_KIND_SUSPEND 2
  90. #define TG3_DEF_RX_MODE 0
  91. #define TG3_DEF_TX_MODE 0
  92. #define TG3_DEF_MSG_ENABLE \
  93. (NETIF_MSG_DRV | \
  94. NETIF_MSG_PROBE | \
  95. NETIF_MSG_LINK | \
  96. NETIF_MSG_TIMER | \
  97. NETIF_MSG_IFDOWN | \
  98. NETIF_MSG_IFUP | \
  99. NETIF_MSG_RX_ERR | \
  100. NETIF_MSG_TX_ERR)
  101. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  102. /* length of time before we decide the hardware is borked,
  103. * and dev->tx_timeout() should be called to fix the problem
  104. */
  105. #define TG3_TX_TIMEOUT (5 * HZ)
  106. /* hardware minimum and maximum for a single frame's data payload */
  107. #define TG3_MIN_MTU 60
  108. #define TG3_MAX_MTU(tp) \
  109. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  110. /* These numbers seem to be hard coded in the NIC firmware somehow.
  111. * You can't change the ring sizes, but you can change where you place
  112. * them in the NIC onboard memory.
  113. */
  114. #define TG3_RX_STD_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_RING_PENDING 200
  118. #define TG3_RX_JMB_RING_SIZE(tp) \
  119. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  120. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  121. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  122. /* Do not place this n-ring entries value into the tp struct itself,
  123. * we really want to expose these constants to GCC so that modulo et
  124. * al. operations are done with shifts and masks instead of with
  125. * hw multiply/modulo instructions. Another solution would be to
  126. * replace things like '% foo' with '& (foo - 1)'.
  127. */
  128. #define TG3_TX_RING_SIZE 512
  129. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  130. #define TG3_RX_STD_RING_BYTES(tp) \
  131. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  132. #define TG3_RX_JMB_RING_BYTES(tp) \
  133. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  134. #define TG3_RX_RCB_RING_BYTES(tp) \
  135. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  136. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  137. TG3_TX_RING_SIZE)
  138. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  139. #define TG3_DMA_BYTE_ENAB 64
  140. #define TG3_RX_STD_DMA_SZ 1536
  141. #define TG3_RX_JMB_DMA_SZ 9046
  142. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  143. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  144. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  145. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  146. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  147. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  148. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  149. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  150. * that are at least dword aligned when used in PCIX mode. The driver
  151. * works around this bug by double copying the packet. This workaround
  152. * is built into the normal double copy length check for efficiency.
  153. *
  154. * However, the double copy is only necessary on those architectures
  155. * where unaligned memory accesses are inefficient. For those architectures
  156. * where unaligned memory accesses incur little penalty, we can reintegrate
  157. * the 5701 in the normal rx path. Doing so saves a device structure
  158. * dereference by hardcoding the double copy threshold in place.
  159. */
  160. #define TG3_RX_COPY_THRESHOLD 256
  161. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  162. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  163. #else
  164. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  165. #endif
  166. #if (NET_IP_ALIGN != 0)
  167. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  168. #else
  169. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  170. #endif
  171. /* minimum number of free TX descriptors required to wake up TX process */
  172. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  173. #define TG3_TX_BD_DMA_MAX_2K 2048
  174. #define TG3_TX_BD_DMA_MAX_4K 4096
  175. #define TG3_RAW_IP_ALIGN 2
  176. #define TG3_MAX_UCAST_ADDR(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 3)
  177. #define TG3_UCAST_ADDR_IDX(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 1)
  178. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  179. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  180. #define FIRMWARE_TG3 "tigon/tg3.bin"
  181. #define FIRMWARE_TG357766 "tigon/tg357766.bin"
  182. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  183. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  184. static char version[] =
  185. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  186. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  187. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  188. MODULE_LICENSE("GPL");
  189. MODULE_VERSION(DRV_MODULE_VERSION);
  190. MODULE_FIRMWARE(FIRMWARE_TG3);
  191. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  192. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  193. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  194. module_param(tg3_debug, int, 0);
  195. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  196. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  197. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  198. static const struct pci_device_id tg3_pci_tbl[] = {
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  218. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  219. TG3_DRV_DATA_FLAG_5705_10_100},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  221. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  222. TG3_DRV_DATA_FLAG_5705_10_100},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  225. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  226. TG3_DRV_DATA_FLAG_5705_10_100},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  233. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  239. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  247. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  248. PCI_VENDOR_ID_LENOVO,
  249. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  250. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  253. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  270. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  271. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  272. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  273. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  274. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  275. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  276. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  277. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  278. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  279. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  281. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  286. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  288. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  289. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  291. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  292. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  293. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  294. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57764)},
  302. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57767)},
  303. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57787)},
  304. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57782)},
  305. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57786)},
  306. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  307. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  308. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  309. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  310. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  311. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  312. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  313. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  314. {}
  315. };
  316. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  317. static const struct {
  318. const char string[ETH_GSTRING_LEN];
  319. } ethtool_stats_keys[] = {
  320. { "rx_octets" },
  321. { "rx_fragments" },
  322. { "rx_ucast_packets" },
  323. { "rx_mcast_packets" },
  324. { "rx_bcast_packets" },
  325. { "rx_fcs_errors" },
  326. { "rx_align_errors" },
  327. { "rx_xon_pause_rcvd" },
  328. { "rx_xoff_pause_rcvd" },
  329. { "rx_mac_ctrl_rcvd" },
  330. { "rx_xoff_entered" },
  331. { "rx_frame_too_long_errors" },
  332. { "rx_jabbers" },
  333. { "rx_undersize_packets" },
  334. { "rx_in_length_errors" },
  335. { "rx_out_length_errors" },
  336. { "rx_64_or_less_octet_packets" },
  337. { "rx_65_to_127_octet_packets" },
  338. { "rx_128_to_255_octet_packets" },
  339. { "rx_256_to_511_octet_packets" },
  340. { "rx_512_to_1023_octet_packets" },
  341. { "rx_1024_to_1522_octet_packets" },
  342. { "rx_1523_to_2047_octet_packets" },
  343. { "rx_2048_to_4095_octet_packets" },
  344. { "rx_4096_to_8191_octet_packets" },
  345. { "rx_8192_to_9022_octet_packets" },
  346. { "tx_octets" },
  347. { "tx_collisions" },
  348. { "tx_xon_sent" },
  349. { "tx_xoff_sent" },
  350. { "tx_flow_control" },
  351. { "tx_mac_errors" },
  352. { "tx_single_collisions" },
  353. { "tx_mult_collisions" },
  354. { "tx_deferred" },
  355. { "tx_excessive_collisions" },
  356. { "tx_late_collisions" },
  357. { "tx_collide_2times" },
  358. { "tx_collide_3times" },
  359. { "tx_collide_4times" },
  360. { "tx_collide_5times" },
  361. { "tx_collide_6times" },
  362. { "tx_collide_7times" },
  363. { "tx_collide_8times" },
  364. { "tx_collide_9times" },
  365. { "tx_collide_10times" },
  366. { "tx_collide_11times" },
  367. { "tx_collide_12times" },
  368. { "tx_collide_13times" },
  369. { "tx_collide_14times" },
  370. { "tx_collide_15times" },
  371. { "tx_ucast_packets" },
  372. { "tx_mcast_packets" },
  373. { "tx_bcast_packets" },
  374. { "tx_carrier_sense_errors" },
  375. { "tx_discards" },
  376. { "tx_errors" },
  377. { "dma_writeq_full" },
  378. { "dma_write_prioq_full" },
  379. { "rxbds_empty" },
  380. { "rx_discards" },
  381. { "rx_errors" },
  382. { "rx_threshold_hit" },
  383. { "dma_readq_full" },
  384. { "dma_read_prioq_full" },
  385. { "tx_comp_queue_full" },
  386. { "ring_set_send_prod_index" },
  387. { "ring_status_update" },
  388. { "nic_irqs" },
  389. { "nic_avoided_irqs" },
  390. { "nic_tx_threshold_hit" },
  391. { "mbuf_lwm_thresh_hit" },
  392. };
  393. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  394. #define TG3_NVRAM_TEST 0
  395. #define TG3_LINK_TEST 1
  396. #define TG3_REGISTER_TEST 2
  397. #define TG3_MEMORY_TEST 3
  398. #define TG3_MAC_LOOPB_TEST 4
  399. #define TG3_PHY_LOOPB_TEST 5
  400. #define TG3_EXT_LOOPB_TEST 6
  401. #define TG3_INTERRUPT_TEST 7
  402. static const struct {
  403. const char string[ETH_GSTRING_LEN];
  404. } ethtool_test_keys[] = {
  405. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  406. [TG3_LINK_TEST] = { "link test (online) " },
  407. [TG3_REGISTER_TEST] = { "register test (offline)" },
  408. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  409. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  410. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  411. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  412. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  413. };
  414. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  415. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  416. {
  417. writel(val, tp->regs + off);
  418. }
  419. static u32 tg3_read32(struct tg3 *tp, u32 off)
  420. {
  421. return readl(tp->regs + off);
  422. }
  423. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  424. {
  425. writel(val, tp->aperegs + off);
  426. }
  427. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  428. {
  429. return readl(tp->aperegs + off);
  430. }
  431. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  432. {
  433. unsigned long flags;
  434. spin_lock_irqsave(&tp->indirect_lock, flags);
  435. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  436. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  437. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  438. }
  439. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  440. {
  441. writel(val, tp->regs + off);
  442. readl(tp->regs + off);
  443. }
  444. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  445. {
  446. unsigned long flags;
  447. u32 val;
  448. spin_lock_irqsave(&tp->indirect_lock, flags);
  449. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  450. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  451. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  452. return val;
  453. }
  454. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  455. {
  456. unsigned long flags;
  457. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  458. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  459. TG3_64BIT_REG_LOW, val);
  460. return;
  461. }
  462. if (off == TG3_RX_STD_PROD_IDX_REG) {
  463. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  464. TG3_64BIT_REG_LOW, val);
  465. return;
  466. }
  467. spin_lock_irqsave(&tp->indirect_lock, flags);
  468. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  469. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  470. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  471. /* In indirect mode when disabling interrupts, we also need
  472. * to clear the interrupt bit in the GRC local ctrl register.
  473. */
  474. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  475. (val == 0x1)) {
  476. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  477. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  478. }
  479. }
  480. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  481. {
  482. unsigned long flags;
  483. u32 val;
  484. spin_lock_irqsave(&tp->indirect_lock, flags);
  485. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  486. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  487. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  488. return val;
  489. }
  490. /* usec_wait specifies the wait time in usec when writing to certain registers
  491. * where it is unsafe to read back the register without some delay.
  492. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  493. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  494. */
  495. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  496. {
  497. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  498. /* Non-posted methods */
  499. tp->write32(tp, off, val);
  500. else {
  501. /* Posted method */
  502. tg3_write32(tp, off, val);
  503. if (usec_wait)
  504. udelay(usec_wait);
  505. tp->read32(tp, off);
  506. }
  507. /* Wait again after the read for the posted method to guarantee that
  508. * the wait time is met.
  509. */
  510. if (usec_wait)
  511. udelay(usec_wait);
  512. }
  513. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  514. {
  515. tp->write32_mbox(tp, off, val);
  516. if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
  517. (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
  518. !tg3_flag(tp, ICH_WORKAROUND)))
  519. tp->read32_mbox(tp, off);
  520. }
  521. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  522. {
  523. void __iomem *mbox = tp->regs + off;
  524. writel(val, mbox);
  525. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  526. writel(val, mbox);
  527. if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
  528. tg3_flag(tp, FLUSH_POSTED_WRITES))
  529. readl(mbox);
  530. }
  531. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  532. {
  533. return readl(tp->regs + off + GRCMBOX_BASE);
  534. }
  535. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  536. {
  537. writel(val, tp->regs + off + GRCMBOX_BASE);
  538. }
  539. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  540. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  541. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  542. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  543. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  544. #define tw32(reg, val) tp->write32(tp, reg, val)
  545. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  546. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  547. #define tr32(reg) tp->read32(tp, reg)
  548. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  549. {
  550. unsigned long flags;
  551. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  552. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  553. return;
  554. spin_lock_irqsave(&tp->indirect_lock, flags);
  555. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  556. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  557. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  558. /* Always leave this as zero. */
  559. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  560. } else {
  561. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  562. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  563. /* Always leave this as zero. */
  564. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  565. }
  566. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  567. }
  568. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  569. {
  570. unsigned long flags;
  571. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  572. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  573. *val = 0;
  574. return;
  575. }
  576. spin_lock_irqsave(&tp->indirect_lock, flags);
  577. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  578. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  579. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  580. /* Always leave this as zero. */
  581. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  582. } else {
  583. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  584. *val = tr32(TG3PCI_MEM_WIN_DATA);
  585. /* Always leave this as zero. */
  586. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  587. }
  588. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  589. }
  590. static void tg3_ape_lock_init(struct tg3 *tp)
  591. {
  592. int i;
  593. u32 regbase, bit;
  594. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  595. regbase = TG3_APE_LOCK_GRANT;
  596. else
  597. regbase = TG3_APE_PER_LOCK_GRANT;
  598. /* Make sure the driver hasn't any stale locks. */
  599. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  600. switch (i) {
  601. case TG3_APE_LOCK_PHY0:
  602. case TG3_APE_LOCK_PHY1:
  603. case TG3_APE_LOCK_PHY2:
  604. case TG3_APE_LOCK_PHY3:
  605. bit = APE_LOCK_GRANT_DRIVER;
  606. break;
  607. default:
  608. if (!tp->pci_fn)
  609. bit = APE_LOCK_GRANT_DRIVER;
  610. else
  611. bit = 1 << tp->pci_fn;
  612. }
  613. tg3_ape_write32(tp, regbase + 4 * i, bit);
  614. }
  615. }
  616. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  617. {
  618. int i, off;
  619. int ret = 0;
  620. u32 status, req, gnt, bit;
  621. if (!tg3_flag(tp, ENABLE_APE))
  622. return 0;
  623. switch (locknum) {
  624. case TG3_APE_LOCK_GPIO:
  625. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  626. return 0;
  627. case TG3_APE_LOCK_GRC:
  628. case TG3_APE_LOCK_MEM:
  629. if (!tp->pci_fn)
  630. bit = APE_LOCK_REQ_DRIVER;
  631. else
  632. bit = 1 << tp->pci_fn;
  633. break;
  634. case TG3_APE_LOCK_PHY0:
  635. case TG3_APE_LOCK_PHY1:
  636. case TG3_APE_LOCK_PHY2:
  637. case TG3_APE_LOCK_PHY3:
  638. bit = APE_LOCK_REQ_DRIVER;
  639. break;
  640. default:
  641. return -EINVAL;
  642. }
  643. if (tg3_asic_rev(tp) == ASIC_REV_5761) {
  644. req = TG3_APE_LOCK_REQ;
  645. gnt = TG3_APE_LOCK_GRANT;
  646. } else {
  647. req = TG3_APE_PER_LOCK_REQ;
  648. gnt = TG3_APE_PER_LOCK_GRANT;
  649. }
  650. off = 4 * locknum;
  651. tg3_ape_write32(tp, req + off, bit);
  652. /* Wait for up to 1 millisecond to acquire lock. */
  653. for (i = 0; i < 100; i++) {
  654. status = tg3_ape_read32(tp, gnt + off);
  655. if (status == bit)
  656. break;
  657. if (pci_channel_offline(tp->pdev))
  658. break;
  659. udelay(10);
  660. }
  661. if (status != bit) {
  662. /* Revoke the lock request. */
  663. tg3_ape_write32(tp, gnt + off, bit);
  664. ret = -EBUSY;
  665. }
  666. return ret;
  667. }
  668. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  669. {
  670. u32 gnt, bit;
  671. if (!tg3_flag(tp, ENABLE_APE))
  672. return;
  673. switch (locknum) {
  674. case TG3_APE_LOCK_GPIO:
  675. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  676. return;
  677. case TG3_APE_LOCK_GRC:
  678. case TG3_APE_LOCK_MEM:
  679. if (!tp->pci_fn)
  680. bit = APE_LOCK_GRANT_DRIVER;
  681. else
  682. bit = 1 << tp->pci_fn;
  683. break;
  684. case TG3_APE_LOCK_PHY0:
  685. case TG3_APE_LOCK_PHY1:
  686. case TG3_APE_LOCK_PHY2:
  687. case TG3_APE_LOCK_PHY3:
  688. bit = APE_LOCK_GRANT_DRIVER;
  689. break;
  690. default:
  691. return;
  692. }
  693. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  694. gnt = TG3_APE_LOCK_GRANT;
  695. else
  696. gnt = TG3_APE_PER_LOCK_GRANT;
  697. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  698. }
  699. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  700. {
  701. u32 apedata;
  702. while (timeout_us) {
  703. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  704. return -EBUSY;
  705. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  706. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  707. break;
  708. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  709. udelay(10);
  710. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  711. }
  712. return timeout_us ? 0 : -EBUSY;
  713. }
  714. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  715. {
  716. u32 i, apedata;
  717. for (i = 0; i < timeout_us / 10; i++) {
  718. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  719. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  720. break;
  721. udelay(10);
  722. }
  723. return i == timeout_us / 10;
  724. }
  725. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  726. u32 len)
  727. {
  728. int err;
  729. u32 i, bufoff, msgoff, maxlen, apedata;
  730. if (!tg3_flag(tp, APE_HAS_NCSI))
  731. return 0;
  732. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  733. if (apedata != APE_SEG_SIG_MAGIC)
  734. return -ENODEV;
  735. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  736. if (!(apedata & APE_FW_STATUS_READY))
  737. return -EAGAIN;
  738. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  739. TG3_APE_SHMEM_BASE;
  740. msgoff = bufoff + 2 * sizeof(u32);
  741. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  742. while (len) {
  743. u32 length;
  744. /* Cap xfer sizes to scratchpad limits. */
  745. length = (len > maxlen) ? maxlen : len;
  746. len -= length;
  747. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  748. if (!(apedata & APE_FW_STATUS_READY))
  749. return -EAGAIN;
  750. /* Wait for up to 1 msec for APE to service previous event. */
  751. err = tg3_ape_event_lock(tp, 1000);
  752. if (err)
  753. return err;
  754. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  755. APE_EVENT_STATUS_SCRTCHPD_READ |
  756. APE_EVENT_STATUS_EVENT_PENDING;
  757. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  758. tg3_ape_write32(tp, bufoff, base_off);
  759. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  760. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  761. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  762. base_off += length;
  763. if (tg3_ape_wait_for_event(tp, 30000))
  764. return -EAGAIN;
  765. for (i = 0; length; i += 4, length -= 4) {
  766. u32 val = tg3_ape_read32(tp, msgoff + i);
  767. memcpy(data, &val, sizeof(u32));
  768. data++;
  769. }
  770. }
  771. return 0;
  772. }
  773. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  774. {
  775. int err;
  776. u32 apedata;
  777. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  778. if (apedata != APE_SEG_SIG_MAGIC)
  779. return -EAGAIN;
  780. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  781. if (!(apedata & APE_FW_STATUS_READY))
  782. return -EAGAIN;
  783. /* Wait for up to 1 millisecond for APE to service previous event. */
  784. err = tg3_ape_event_lock(tp, 1000);
  785. if (err)
  786. return err;
  787. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  788. event | APE_EVENT_STATUS_EVENT_PENDING);
  789. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  790. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  791. return 0;
  792. }
  793. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  794. {
  795. u32 event;
  796. u32 apedata;
  797. if (!tg3_flag(tp, ENABLE_APE))
  798. return;
  799. switch (kind) {
  800. case RESET_KIND_INIT:
  801. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  802. APE_HOST_SEG_SIG_MAGIC);
  803. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  804. APE_HOST_SEG_LEN_MAGIC);
  805. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  806. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  807. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  808. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  809. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  810. APE_HOST_BEHAV_NO_PHYLOCK);
  811. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  812. TG3_APE_HOST_DRVR_STATE_START);
  813. event = APE_EVENT_STATUS_STATE_START;
  814. break;
  815. case RESET_KIND_SHUTDOWN:
  816. /* With the interface we are currently using,
  817. * APE does not track driver state. Wiping
  818. * out the HOST SEGMENT SIGNATURE forces
  819. * the APE to assume OS absent status.
  820. */
  821. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  822. if (device_may_wakeup(&tp->pdev->dev) &&
  823. tg3_flag(tp, WOL_ENABLE)) {
  824. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  825. TG3_APE_HOST_WOL_SPEED_AUTO);
  826. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  827. } else
  828. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  829. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  830. event = APE_EVENT_STATUS_STATE_UNLOAD;
  831. break;
  832. default:
  833. return;
  834. }
  835. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  836. tg3_ape_send_event(tp, event);
  837. }
  838. static void tg3_disable_ints(struct tg3 *tp)
  839. {
  840. int i;
  841. tw32(TG3PCI_MISC_HOST_CTRL,
  842. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  843. for (i = 0; i < tp->irq_max; i++)
  844. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  845. }
  846. static void tg3_enable_ints(struct tg3 *tp)
  847. {
  848. int i;
  849. tp->irq_sync = 0;
  850. wmb();
  851. tw32(TG3PCI_MISC_HOST_CTRL,
  852. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  853. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  854. for (i = 0; i < tp->irq_cnt; i++) {
  855. struct tg3_napi *tnapi = &tp->napi[i];
  856. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  857. if (tg3_flag(tp, 1SHOT_MSI))
  858. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  859. tp->coal_now |= tnapi->coal_now;
  860. }
  861. /* Force an initial interrupt */
  862. if (!tg3_flag(tp, TAGGED_STATUS) &&
  863. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  864. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  865. else
  866. tw32(HOSTCC_MODE, tp->coal_now);
  867. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  868. }
  869. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  870. {
  871. struct tg3 *tp = tnapi->tp;
  872. struct tg3_hw_status *sblk = tnapi->hw_status;
  873. unsigned int work_exists = 0;
  874. /* check for phy events */
  875. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  876. if (sblk->status & SD_STATUS_LINK_CHG)
  877. work_exists = 1;
  878. }
  879. /* check for TX work to do */
  880. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  881. work_exists = 1;
  882. /* check for RX work to do */
  883. if (tnapi->rx_rcb_prod_idx &&
  884. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  885. work_exists = 1;
  886. return work_exists;
  887. }
  888. /* tg3_int_reenable
  889. * similar to tg3_enable_ints, but it accurately determines whether there
  890. * is new work pending and can return without flushing the PIO write
  891. * which reenables interrupts
  892. */
  893. static void tg3_int_reenable(struct tg3_napi *tnapi)
  894. {
  895. struct tg3 *tp = tnapi->tp;
  896. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  897. mmiowb();
  898. /* When doing tagged status, this work check is unnecessary.
  899. * The last_tag we write above tells the chip which piece of
  900. * work we've completed.
  901. */
  902. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  903. tw32(HOSTCC_MODE, tp->coalesce_mode |
  904. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  905. }
  906. static void tg3_switch_clocks(struct tg3 *tp)
  907. {
  908. u32 clock_ctrl;
  909. u32 orig_clock_ctrl;
  910. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  911. return;
  912. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  913. orig_clock_ctrl = clock_ctrl;
  914. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  915. CLOCK_CTRL_CLKRUN_OENABLE |
  916. 0x1f);
  917. tp->pci_clock_ctrl = clock_ctrl;
  918. if (tg3_flag(tp, 5705_PLUS)) {
  919. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  920. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  921. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  922. }
  923. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  924. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  925. clock_ctrl |
  926. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  927. 40);
  928. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  929. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  930. 40);
  931. }
  932. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  933. }
  934. #define PHY_BUSY_LOOPS 5000
  935. static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
  936. u32 *val)
  937. {
  938. u32 frame_val;
  939. unsigned int loops;
  940. int ret;
  941. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  942. tw32_f(MAC_MI_MODE,
  943. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  944. udelay(80);
  945. }
  946. tg3_ape_lock(tp, tp->phy_ape_lock);
  947. *val = 0x0;
  948. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  949. MI_COM_PHY_ADDR_MASK);
  950. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  951. MI_COM_REG_ADDR_MASK);
  952. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  953. tw32_f(MAC_MI_COM, frame_val);
  954. loops = PHY_BUSY_LOOPS;
  955. while (loops != 0) {
  956. udelay(10);
  957. frame_val = tr32(MAC_MI_COM);
  958. if ((frame_val & MI_COM_BUSY) == 0) {
  959. udelay(5);
  960. frame_val = tr32(MAC_MI_COM);
  961. break;
  962. }
  963. loops -= 1;
  964. }
  965. ret = -EBUSY;
  966. if (loops != 0) {
  967. *val = frame_val & MI_COM_DATA_MASK;
  968. ret = 0;
  969. }
  970. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  971. tw32_f(MAC_MI_MODE, tp->mi_mode);
  972. udelay(80);
  973. }
  974. tg3_ape_unlock(tp, tp->phy_ape_lock);
  975. return ret;
  976. }
  977. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  978. {
  979. return __tg3_readphy(tp, tp->phy_addr, reg, val);
  980. }
  981. static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
  982. u32 val)
  983. {
  984. u32 frame_val;
  985. unsigned int loops;
  986. int ret;
  987. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  988. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  989. return 0;
  990. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  991. tw32_f(MAC_MI_MODE,
  992. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  993. udelay(80);
  994. }
  995. tg3_ape_lock(tp, tp->phy_ape_lock);
  996. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  997. MI_COM_PHY_ADDR_MASK);
  998. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  999. MI_COM_REG_ADDR_MASK);
  1000. frame_val |= (val & MI_COM_DATA_MASK);
  1001. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  1002. tw32_f(MAC_MI_COM, frame_val);
  1003. loops = PHY_BUSY_LOOPS;
  1004. while (loops != 0) {
  1005. udelay(10);
  1006. frame_val = tr32(MAC_MI_COM);
  1007. if ((frame_val & MI_COM_BUSY) == 0) {
  1008. udelay(5);
  1009. frame_val = tr32(MAC_MI_COM);
  1010. break;
  1011. }
  1012. loops -= 1;
  1013. }
  1014. ret = -EBUSY;
  1015. if (loops != 0)
  1016. ret = 0;
  1017. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1018. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1019. udelay(80);
  1020. }
  1021. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1022. return ret;
  1023. }
  1024. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  1025. {
  1026. return __tg3_writephy(tp, tp->phy_addr, reg, val);
  1027. }
  1028. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1029. {
  1030. int err;
  1031. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1032. if (err)
  1033. goto done;
  1034. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1035. if (err)
  1036. goto done;
  1037. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1038. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1039. if (err)
  1040. goto done;
  1041. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1042. done:
  1043. return err;
  1044. }
  1045. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1046. {
  1047. int err;
  1048. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1049. if (err)
  1050. goto done;
  1051. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1052. if (err)
  1053. goto done;
  1054. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1055. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1056. if (err)
  1057. goto done;
  1058. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1059. done:
  1060. return err;
  1061. }
  1062. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1063. {
  1064. int err;
  1065. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1066. if (!err)
  1067. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1068. return err;
  1069. }
  1070. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1071. {
  1072. int err;
  1073. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1074. if (!err)
  1075. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1076. return err;
  1077. }
  1078. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1079. {
  1080. int err;
  1081. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1082. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1083. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1084. if (!err)
  1085. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1086. return err;
  1087. }
  1088. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1089. {
  1090. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1091. set |= MII_TG3_AUXCTL_MISC_WREN;
  1092. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1093. }
  1094. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1095. {
  1096. u32 val;
  1097. int err;
  1098. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1099. if (err)
  1100. return err;
  1101. if (enable)
  1102. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1103. else
  1104. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1105. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1106. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1107. return err;
  1108. }
  1109. static int tg3_phy_shdw_write(struct tg3 *tp, int reg, u32 val)
  1110. {
  1111. return tg3_writephy(tp, MII_TG3_MISC_SHDW,
  1112. reg | val | MII_TG3_MISC_SHDW_WREN);
  1113. }
  1114. static int tg3_bmcr_reset(struct tg3 *tp)
  1115. {
  1116. u32 phy_control;
  1117. int limit, err;
  1118. /* OK, reset it, and poll the BMCR_RESET bit until it
  1119. * clears or we time out.
  1120. */
  1121. phy_control = BMCR_RESET;
  1122. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1123. if (err != 0)
  1124. return -EBUSY;
  1125. limit = 5000;
  1126. while (limit--) {
  1127. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1128. if (err != 0)
  1129. return -EBUSY;
  1130. if ((phy_control & BMCR_RESET) == 0) {
  1131. udelay(40);
  1132. break;
  1133. }
  1134. udelay(10);
  1135. }
  1136. if (limit < 0)
  1137. return -EBUSY;
  1138. return 0;
  1139. }
  1140. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1141. {
  1142. struct tg3 *tp = bp->priv;
  1143. u32 val;
  1144. spin_lock_bh(&tp->lock);
  1145. if (__tg3_readphy(tp, mii_id, reg, &val))
  1146. val = -EIO;
  1147. spin_unlock_bh(&tp->lock);
  1148. return val;
  1149. }
  1150. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1151. {
  1152. struct tg3 *tp = bp->priv;
  1153. u32 ret = 0;
  1154. spin_lock_bh(&tp->lock);
  1155. if (__tg3_writephy(tp, mii_id, reg, val))
  1156. ret = -EIO;
  1157. spin_unlock_bh(&tp->lock);
  1158. return ret;
  1159. }
  1160. static void tg3_mdio_config_5785(struct tg3 *tp)
  1161. {
  1162. u32 val;
  1163. struct phy_device *phydev;
  1164. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  1165. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1166. case PHY_ID_BCM50610:
  1167. case PHY_ID_BCM50610M:
  1168. val = MAC_PHYCFG2_50610_LED_MODES;
  1169. break;
  1170. case PHY_ID_BCMAC131:
  1171. val = MAC_PHYCFG2_AC131_LED_MODES;
  1172. break;
  1173. case PHY_ID_RTL8211C:
  1174. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1175. break;
  1176. case PHY_ID_RTL8201E:
  1177. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1178. break;
  1179. default:
  1180. return;
  1181. }
  1182. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1183. tw32(MAC_PHYCFG2, val);
  1184. val = tr32(MAC_PHYCFG1);
  1185. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1186. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1187. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1188. tw32(MAC_PHYCFG1, val);
  1189. return;
  1190. }
  1191. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1192. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1193. MAC_PHYCFG2_FMODE_MASK_MASK |
  1194. MAC_PHYCFG2_GMODE_MASK_MASK |
  1195. MAC_PHYCFG2_ACT_MASK_MASK |
  1196. MAC_PHYCFG2_QUAL_MASK_MASK |
  1197. MAC_PHYCFG2_INBAND_ENABLE;
  1198. tw32(MAC_PHYCFG2, val);
  1199. val = tr32(MAC_PHYCFG1);
  1200. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1201. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1202. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1203. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1204. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1205. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1206. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1207. }
  1208. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1209. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1210. tw32(MAC_PHYCFG1, val);
  1211. val = tr32(MAC_EXT_RGMII_MODE);
  1212. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1213. MAC_RGMII_MODE_RX_QUALITY |
  1214. MAC_RGMII_MODE_RX_ACTIVITY |
  1215. MAC_RGMII_MODE_RX_ENG_DET |
  1216. MAC_RGMII_MODE_TX_ENABLE |
  1217. MAC_RGMII_MODE_TX_LOWPWR |
  1218. MAC_RGMII_MODE_TX_RESET);
  1219. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1220. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1221. val |= MAC_RGMII_MODE_RX_INT_B |
  1222. MAC_RGMII_MODE_RX_QUALITY |
  1223. MAC_RGMII_MODE_RX_ACTIVITY |
  1224. MAC_RGMII_MODE_RX_ENG_DET;
  1225. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1226. val |= MAC_RGMII_MODE_TX_ENABLE |
  1227. MAC_RGMII_MODE_TX_LOWPWR |
  1228. MAC_RGMII_MODE_TX_RESET;
  1229. }
  1230. tw32(MAC_EXT_RGMII_MODE, val);
  1231. }
  1232. static void tg3_mdio_start(struct tg3 *tp)
  1233. {
  1234. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1235. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1236. udelay(80);
  1237. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1238. tg3_asic_rev(tp) == ASIC_REV_5785)
  1239. tg3_mdio_config_5785(tp);
  1240. }
  1241. static int tg3_mdio_init(struct tg3 *tp)
  1242. {
  1243. int i;
  1244. u32 reg;
  1245. struct phy_device *phydev;
  1246. if (tg3_flag(tp, 5717_PLUS)) {
  1247. u32 is_serdes;
  1248. tp->phy_addr = tp->pci_fn + 1;
  1249. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
  1250. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1251. else
  1252. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1253. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1254. if (is_serdes)
  1255. tp->phy_addr += 7;
  1256. } else if (tg3_flag(tp, IS_SSB_CORE) && tg3_flag(tp, ROBOSWITCH)) {
  1257. int addr;
  1258. addr = ssb_gige_get_phyaddr(tp->pdev);
  1259. if (addr < 0)
  1260. return addr;
  1261. tp->phy_addr = addr;
  1262. } else
  1263. tp->phy_addr = TG3_PHY_MII_ADDR;
  1264. tg3_mdio_start(tp);
  1265. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1266. return 0;
  1267. tp->mdio_bus = mdiobus_alloc();
  1268. if (tp->mdio_bus == NULL)
  1269. return -ENOMEM;
  1270. tp->mdio_bus->name = "tg3 mdio bus";
  1271. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1272. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1273. tp->mdio_bus->priv = tp;
  1274. tp->mdio_bus->parent = &tp->pdev->dev;
  1275. tp->mdio_bus->read = &tg3_mdio_read;
  1276. tp->mdio_bus->write = &tg3_mdio_write;
  1277. tp->mdio_bus->phy_mask = ~(1 << tp->phy_addr);
  1278. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1279. for (i = 0; i < PHY_MAX_ADDR; i++)
  1280. tp->mdio_bus->irq[i] = PHY_POLL;
  1281. /* The bus registration will look for all the PHYs on the mdio bus.
  1282. * Unfortunately, it does not ensure the PHY is powered up before
  1283. * accessing the PHY ID registers. A chip reset is the
  1284. * quickest way to bring the device back to an operational state..
  1285. */
  1286. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1287. tg3_bmcr_reset(tp);
  1288. i = mdiobus_register(tp->mdio_bus);
  1289. if (i) {
  1290. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1291. mdiobus_free(tp->mdio_bus);
  1292. return i;
  1293. }
  1294. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  1295. if (!phydev || !phydev->drv) {
  1296. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1297. mdiobus_unregister(tp->mdio_bus);
  1298. mdiobus_free(tp->mdio_bus);
  1299. return -ENODEV;
  1300. }
  1301. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1302. case PHY_ID_BCM57780:
  1303. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1304. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1305. break;
  1306. case PHY_ID_BCM50610:
  1307. case PHY_ID_BCM50610M:
  1308. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1309. PHY_BRCM_RX_REFCLK_UNUSED |
  1310. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1311. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1312. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1313. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1314. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1315. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1316. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1317. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1318. /* fallthru */
  1319. case PHY_ID_RTL8211C:
  1320. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1321. break;
  1322. case PHY_ID_RTL8201E:
  1323. case PHY_ID_BCMAC131:
  1324. phydev->interface = PHY_INTERFACE_MODE_MII;
  1325. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1326. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1327. break;
  1328. }
  1329. tg3_flag_set(tp, MDIOBUS_INITED);
  1330. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  1331. tg3_mdio_config_5785(tp);
  1332. return 0;
  1333. }
  1334. static void tg3_mdio_fini(struct tg3 *tp)
  1335. {
  1336. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1337. tg3_flag_clear(tp, MDIOBUS_INITED);
  1338. mdiobus_unregister(tp->mdio_bus);
  1339. mdiobus_free(tp->mdio_bus);
  1340. }
  1341. }
  1342. /* tp->lock is held. */
  1343. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1344. {
  1345. u32 val;
  1346. val = tr32(GRC_RX_CPU_EVENT);
  1347. val |= GRC_RX_CPU_DRIVER_EVENT;
  1348. tw32_f(GRC_RX_CPU_EVENT, val);
  1349. tp->last_event_jiffies = jiffies;
  1350. }
  1351. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1352. /* tp->lock is held. */
  1353. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1354. {
  1355. int i;
  1356. unsigned int delay_cnt;
  1357. long time_remain;
  1358. /* If enough time has passed, no wait is necessary. */
  1359. time_remain = (long)(tp->last_event_jiffies + 1 +
  1360. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1361. (long)jiffies;
  1362. if (time_remain < 0)
  1363. return;
  1364. /* Check if we can shorten the wait time. */
  1365. delay_cnt = jiffies_to_usecs(time_remain);
  1366. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1367. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1368. delay_cnt = (delay_cnt >> 3) + 1;
  1369. for (i = 0; i < delay_cnt; i++) {
  1370. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1371. break;
  1372. if (pci_channel_offline(tp->pdev))
  1373. break;
  1374. udelay(8);
  1375. }
  1376. }
  1377. /* tp->lock is held. */
  1378. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1379. {
  1380. u32 reg, val;
  1381. val = 0;
  1382. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1383. val = reg << 16;
  1384. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1385. val |= (reg & 0xffff);
  1386. *data++ = val;
  1387. val = 0;
  1388. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1389. val = reg << 16;
  1390. if (!tg3_readphy(tp, MII_LPA, &reg))
  1391. val |= (reg & 0xffff);
  1392. *data++ = val;
  1393. val = 0;
  1394. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1395. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1396. val = reg << 16;
  1397. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1398. val |= (reg & 0xffff);
  1399. }
  1400. *data++ = val;
  1401. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1402. val = reg << 16;
  1403. else
  1404. val = 0;
  1405. *data++ = val;
  1406. }
  1407. /* tp->lock is held. */
  1408. static void tg3_ump_link_report(struct tg3 *tp)
  1409. {
  1410. u32 data[4];
  1411. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1412. return;
  1413. tg3_phy_gather_ump_data(tp, data);
  1414. tg3_wait_for_event_ack(tp);
  1415. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1416. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1417. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1418. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1419. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1420. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1421. tg3_generate_fw_event(tp);
  1422. }
  1423. /* tp->lock is held. */
  1424. static void tg3_stop_fw(struct tg3 *tp)
  1425. {
  1426. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1427. /* Wait for RX cpu to ACK the previous event. */
  1428. tg3_wait_for_event_ack(tp);
  1429. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1430. tg3_generate_fw_event(tp);
  1431. /* Wait for RX cpu to ACK this event. */
  1432. tg3_wait_for_event_ack(tp);
  1433. }
  1434. }
  1435. /* tp->lock is held. */
  1436. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1437. {
  1438. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1439. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1440. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1441. switch (kind) {
  1442. case RESET_KIND_INIT:
  1443. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1444. DRV_STATE_START);
  1445. break;
  1446. case RESET_KIND_SHUTDOWN:
  1447. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1448. DRV_STATE_UNLOAD);
  1449. break;
  1450. case RESET_KIND_SUSPEND:
  1451. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1452. DRV_STATE_SUSPEND);
  1453. break;
  1454. default:
  1455. break;
  1456. }
  1457. }
  1458. }
  1459. /* tp->lock is held. */
  1460. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1461. {
  1462. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1463. switch (kind) {
  1464. case RESET_KIND_INIT:
  1465. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1466. DRV_STATE_START_DONE);
  1467. break;
  1468. case RESET_KIND_SHUTDOWN:
  1469. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1470. DRV_STATE_UNLOAD_DONE);
  1471. break;
  1472. default:
  1473. break;
  1474. }
  1475. }
  1476. }
  1477. /* tp->lock is held. */
  1478. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1479. {
  1480. if (tg3_flag(tp, ENABLE_ASF)) {
  1481. switch (kind) {
  1482. case RESET_KIND_INIT:
  1483. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1484. DRV_STATE_START);
  1485. break;
  1486. case RESET_KIND_SHUTDOWN:
  1487. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1488. DRV_STATE_UNLOAD);
  1489. break;
  1490. case RESET_KIND_SUSPEND:
  1491. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1492. DRV_STATE_SUSPEND);
  1493. break;
  1494. default:
  1495. break;
  1496. }
  1497. }
  1498. }
  1499. static int tg3_poll_fw(struct tg3 *tp)
  1500. {
  1501. int i;
  1502. u32 val;
  1503. if (tg3_flag(tp, NO_FWARE_REPORTED))
  1504. return 0;
  1505. if (tg3_flag(tp, IS_SSB_CORE)) {
  1506. /* We don't use firmware. */
  1507. return 0;
  1508. }
  1509. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  1510. /* Wait up to 20ms for init done. */
  1511. for (i = 0; i < 200; i++) {
  1512. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1513. return 0;
  1514. if (pci_channel_offline(tp->pdev))
  1515. return -ENODEV;
  1516. udelay(100);
  1517. }
  1518. return -ENODEV;
  1519. }
  1520. /* Wait for firmware initialization to complete. */
  1521. for (i = 0; i < 100000; i++) {
  1522. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1523. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1524. break;
  1525. if (pci_channel_offline(tp->pdev)) {
  1526. if (!tg3_flag(tp, NO_FWARE_REPORTED)) {
  1527. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1528. netdev_info(tp->dev, "No firmware running\n");
  1529. }
  1530. break;
  1531. }
  1532. udelay(10);
  1533. }
  1534. /* Chip might not be fitted with firmware. Some Sun onboard
  1535. * parts are configured like that. So don't signal the timeout
  1536. * of the above loop as an error, but do report the lack of
  1537. * running firmware once.
  1538. */
  1539. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1540. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1541. netdev_info(tp->dev, "No firmware running\n");
  1542. }
  1543. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  1544. /* The 57765 A0 needs a little more
  1545. * time to do some important work.
  1546. */
  1547. mdelay(10);
  1548. }
  1549. return 0;
  1550. }
  1551. static void tg3_link_report(struct tg3 *tp)
  1552. {
  1553. if (!netif_carrier_ok(tp->dev)) {
  1554. netif_info(tp, link, tp->dev, "Link is down\n");
  1555. tg3_ump_link_report(tp);
  1556. } else if (netif_msg_link(tp)) {
  1557. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1558. (tp->link_config.active_speed == SPEED_1000 ?
  1559. 1000 :
  1560. (tp->link_config.active_speed == SPEED_100 ?
  1561. 100 : 10)),
  1562. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1563. "full" : "half"));
  1564. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1565. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1566. "on" : "off",
  1567. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1568. "on" : "off");
  1569. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1570. netdev_info(tp->dev, "EEE is %s\n",
  1571. tp->setlpicnt ? "enabled" : "disabled");
  1572. tg3_ump_link_report(tp);
  1573. }
  1574. tp->link_up = netif_carrier_ok(tp->dev);
  1575. }
  1576. static u32 tg3_decode_flowctrl_1000T(u32 adv)
  1577. {
  1578. u32 flowctrl = 0;
  1579. if (adv & ADVERTISE_PAUSE_CAP) {
  1580. flowctrl |= FLOW_CTRL_RX;
  1581. if (!(adv & ADVERTISE_PAUSE_ASYM))
  1582. flowctrl |= FLOW_CTRL_TX;
  1583. } else if (adv & ADVERTISE_PAUSE_ASYM)
  1584. flowctrl |= FLOW_CTRL_TX;
  1585. return flowctrl;
  1586. }
  1587. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1588. {
  1589. u16 miireg;
  1590. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1591. miireg = ADVERTISE_1000XPAUSE;
  1592. else if (flow_ctrl & FLOW_CTRL_TX)
  1593. miireg = ADVERTISE_1000XPSE_ASYM;
  1594. else if (flow_ctrl & FLOW_CTRL_RX)
  1595. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1596. else
  1597. miireg = 0;
  1598. return miireg;
  1599. }
  1600. static u32 tg3_decode_flowctrl_1000X(u32 adv)
  1601. {
  1602. u32 flowctrl = 0;
  1603. if (adv & ADVERTISE_1000XPAUSE) {
  1604. flowctrl |= FLOW_CTRL_RX;
  1605. if (!(adv & ADVERTISE_1000XPSE_ASYM))
  1606. flowctrl |= FLOW_CTRL_TX;
  1607. } else if (adv & ADVERTISE_1000XPSE_ASYM)
  1608. flowctrl |= FLOW_CTRL_TX;
  1609. return flowctrl;
  1610. }
  1611. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1612. {
  1613. u8 cap = 0;
  1614. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1615. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1616. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1617. if (lcladv & ADVERTISE_1000XPAUSE)
  1618. cap = FLOW_CTRL_RX;
  1619. if (rmtadv & ADVERTISE_1000XPAUSE)
  1620. cap = FLOW_CTRL_TX;
  1621. }
  1622. return cap;
  1623. }
  1624. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1625. {
  1626. u8 autoneg;
  1627. u8 flowctrl = 0;
  1628. u32 old_rx_mode = tp->rx_mode;
  1629. u32 old_tx_mode = tp->tx_mode;
  1630. if (tg3_flag(tp, USE_PHYLIB))
  1631. autoneg = tp->mdio_bus->phy_map[tp->phy_addr]->autoneg;
  1632. else
  1633. autoneg = tp->link_config.autoneg;
  1634. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1635. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1636. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1637. else
  1638. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1639. } else
  1640. flowctrl = tp->link_config.flowctrl;
  1641. tp->link_config.active_flowctrl = flowctrl;
  1642. if (flowctrl & FLOW_CTRL_RX)
  1643. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1644. else
  1645. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1646. if (old_rx_mode != tp->rx_mode)
  1647. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1648. if (flowctrl & FLOW_CTRL_TX)
  1649. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1650. else
  1651. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1652. if (old_tx_mode != tp->tx_mode)
  1653. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1654. }
  1655. static void tg3_adjust_link(struct net_device *dev)
  1656. {
  1657. u8 oldflowctrl, linkmesg = 0;
  1658. u32 mac_mode, lcl_adv, rmt_adv;
  1659. struct tg3 *tp = netdev_priv(dev);
  1660. struct phy_device *phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  1661. spin_lock_bh(&tp->lock);
  1662. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1663. MAC_MODE_HALF_DUPLEX);
  1664. oldflowctrl = tp->link_config.active_flowctrl;
  1665. if (phydev->link) {
  1666. lcl_adv = 0;
  1667. rmt_adv = 0;
  1668. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1669. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1670. else if (phydev->speed == SPEED_1000 ||
  1671. tg3_asic_rev(tp) != ASIC_REV_5785)
  1672. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1673. else
  1674. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1675. if (phydev->duplex == DUPLEX_HALF)
  1676. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1677. else {
  1678. lcl_adv = mii_advertise_flowctrl(
  1679. tp->link_config.flowctrl);
  1680. if (phydev->pause)
  1681. rmt_adv = LPA_PAUSE_CAP;
  1682. if (phydev->asym_pause)
  1683. rmt_adv |= LPA_PAUSE_ASYM;
  1684. }
  1685. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1686. } else
  1687. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1688. if (mac_mode != tp->mac_mode) {
  1689. tp->mac_mode = mac_mode;
  1690. tw32_f(MAC_MODE, tp->mac_mode);
  1691. udelay(40);
  1692. }
  1693. if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  1694. if (phydev->speed == SPEED_10)
  1695. tw32(MAC_MI_STAT,
  1696. MAC_MI_STAT_10MBPS_MODE |
  1697. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1698. else
  1699. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1700. }
  1701. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1702. tw32(MAC_TX_LENGTHS,
  1703. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1704. (6 << TX_LENGTHS_IPG_SHIFT) |
  1705. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1706. else
  1707. tw32(MAC_TX_LENGTHS,
  1708. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1709. (6 << TX_LENGTHS_IPG_SHIFT) |
  1710. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1711. if (phydev->link != tp->old_link ||
  1712. phydev->speed != tp->link_config.active_speed ||
  1713. phydev->duplex != tp->link_config.active_duplex ||
  1714. oldflowctrl != tp->link_config.active_flowctrl)
  1715. linkmesg = 1;
  1716. tp->old_link = phydev->link;
  1717. tp->link_config.active_speed = phydev->speed;
  1718. tp->link_config.active_duplex = phydev->duplex;
  1719. spin_unlock_bh(&tp->lock);
  1720. if (linkmesg)
  1721. tg3_link_report(tp);
  1722. }
  1723. static int tg3_phy_init(struct tg3 *tp)
  1724. {
  1725. struct phy_device *phydev;
  1726. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1727. return 0;
  1728. /* Bring the PHY back to a known state. */
  1729. tg3_bmcr_reset(tp);
  1730. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  1731. /* Attach the MAC to the PHY. */
  1732. phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
  1733. tg3_adjust_link, phydev->interface);
  1734. if (IS_ERR(phydev)) {
  1735. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1736. return PTR_ERR(phydev);
  1737. }
  1738. /* Mask with MAC supported features. */
  1739. switch (phydev->interface) {
  1740. case PHY_INTERFACE_MODE_GMII:
  1741. case PHY_INTERFACE_MODE_RGMII:
  1742. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1743. phydev->supported &= (PHY_GBIT_FEATURES |
  1744. SUPPORTED_Pause |
  1745. SUPPORTED_Asym_Pause);
  1746. break;
  1747. }
  1748. /* fallthru */
  1749. case PHY_INTERFACE_MODE_MII:
  1750. phydev->supported &= (PHY_BASIC_FEATURES |
  1751. SUPPORTED_Pause |
  1752. SUPPORTED_Asym_Pause);
  1753. break;
  1754. default:
  1755. phy_disconnect(tp->mdio_bus->phy_map[tp->phy_addr]);
  1756. return -EINVAL;
  1757. }
  1758. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1759. phydev->advertising = phydev->supported;
  1760. return 0;
  1761. }
  1762. static void tg3_phy_start(struct tg3 *tp)
  1763. {
  1764. struct phy_device *phydev;
  1765. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1766. return;
  1767. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  1768. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1769. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1770. phydev->speed = tp->link_config.speed;
  1771. phydev->duplex = tp->link_config.duplex;
  1772. phydev->autoneg = tp->link_config.autoneg;
  1773. phydev->advertising = tp->link_config.advertising;
  1774. }
  1775. phy_start(phydev);
  1776. phy_start_aneg(phydev);
  1777. }
  1778. static void tg3_phy_stop(struct tg3 *tp)
  1779. {
  1780. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1781. return;
  1782. phy_stop(tp->mdio_bus->phy_map[tp->phy_addr]);
  1783. }
  1784. static void tg3_phy_fini(struct tg3 *tp)
  1785. {
  1786. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1787. phy_disconnect(tp->mdio_bus->phy_map[tp->phy_addr]);
  1788. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1789. }
  1790. }
  1791. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1792. {
  1793. int err;
  1794. u32 val;
  1795. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1796. return 0;
  1797. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1798. /* Cannot do read-modify-write on 5401 */
  1799. err = tg3_phy_auxctl_write(tp,
  1800. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1801. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1802. 0x4c20);
  1803. goto done;
  1804. }
  1805. err = tg3_phy_auxctl_read(tp,
  1806. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1807. if (err)
  1808. return err;
  1809. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1810. err = tg3_phy_auxctl_write(tp,
  1811. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1812. done:
  1813. return err;
  1814. }
  1815. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1816. {
  1817. u32 phytest;
  1818. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1819. u32 phy;
  1820. tg3_writephy(tp, MII_TG3_FET_TEST,
  1821. phytest | MII_TG3_FET_SHADOW_EN);
  1822. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1823. if (enable)
  1824. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1825. else
  1826. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1827. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1828. }
  1829. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1830. }
  1831. }
  1832. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1833. {
  1834. u32 reg;
  1835. if (!tg3_flag(tp, 5705_PLUS) ||
  1836. (tg3_flag(tp, 5717_PLUS) &&
  1837. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1838. return;
  1839. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1840. tg3_phy_fet_toggle_apd(tp, enable);
  1841. return;
  1842. }
  1843. reg = MII_TG3_MISC_SHDW_SCR5_LPED |
  1844. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1845. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1846. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1847. if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
  1848. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1849. tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_SCR5_SEL, reg);
  1850. reg = MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1851. if (enable)
  1852. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1853. tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_APD_SEL, reg);
  1854. }
  1855. static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
  1856. {
  1857. u32 phy;
  1858. if (!tg3_flag(tp, 5705_PLUS) ||
  1859. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1860. return;
  1861. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1862. u32 ephy;
  1863. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1864. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1865. tg3_writephy(tp, MII_TG3_FET_TEST,
  1866. ephy | MII_TG3_FET_SHADOW_EN);
  1867. if (!tg3_readphy(tp, reg, &phy)) {
  1868. if (enable)
  1869. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1870. else
  1871. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1872. tg3_writephy(tp, reg, phy);
  1873. }
  1874. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1875. }
  1876. } else {
  1877. int ret;
  1878. ret = tg3_phy_auxctl_read(tp,
  1879. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1880. if (!ret) {
  1881. if (enable)
  1882. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1883. else
  1884. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1885. tg3_phy_auxctl_write(tp,
  1886. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1887. }
  1888. }
  1889. }
  1890. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1891. {
  1892. int ret;
  1893. u32 val;
  1894. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1895. return;
  1896. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1897. if (!ret)
  1898. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1899. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1900. }
  1901. static void tg3_phy_apply_otp(struct tg3 *tp)
  1902. {
  1903. u32 otp, phy;
  1904. if (!tp->phy_otp)
  1905. return;
  1906. otp = tp->phy_otp;
  1907. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1908. return;
  1909. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1910. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1911. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1912. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1913. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1914. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1915. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1916. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1917. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1918. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1919. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1920. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1921. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1922. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1923. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1924. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1925. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1926. }
  1927. static void tg3_eee_pull_config(struct tg3 *tp, struct ethtool_eee *eee)
  1928. {
  1929. u32 val;
  1930. struct ethtool_eee *dest = &tp->eee;
  1931. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1932. return;
  1933. if (eee)
  1934. dest = eee;
  1935. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, TG3_CL45_D7_EEERES_STAT, &val))
  1936. return;
  1937. /* Pull eee_active */
  1938. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1939. val == TG3_CL45_D7_EEERES_STAT_LP_100TX) {
  1940. dest->eee_active = 1;
  1941. } else
  1942. dest->eee_active = 0;
  1943. /* Pull lp advertised settings */
  1944. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &val))
  1945. return;
  1946. dest->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1947. /* Pull advertised and eee_enabled settings */
  1948. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
  1949. return;
  1950. dest->eee_enabled = !!val;
  1951. dest->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1952. /* Pull tx_lpi_enabled */
  1953. val = tr32(TG3_CPMU_EEE_MODE);
  1954. dest->tx_lpi_enabled = !!(val & TG3_CPMU_EEEMD_LPI_IN_TX);
  1955. /* Pull lpi timer value */
  1956. dest->tx_lpi_timer = tr32(TG3_CPMU_EEE_DBTMR1) & 0xffff;
  1957. }
  1958. static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
  1959. {
  1960. u32 val;
  1961. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1962. return;
  1963. tp->setlpicnt = 0;
  1964. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1965. current_link_up &&
  1966. tp->link_config.active_duplex == DUPLEX_FULL &&
  1967. (tp->link_config.active_speed == SPEED_100 ||
  1968. tp->link_config.active_speed == SPEED_1000)) {
  1969. u32 eeectl;
  1970. if (tp->link_config.active_speed == SPEED_1000)
  1971. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1972. else
  1973. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1974. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1975. tg3_eee_pull_config(tp, NULL);
  1976. if (tp->eee.eee_active)
  1977. tp->setlpicnt = 2;
  1978. }
  1979. if (!tp->setlpicnt) {
  1980. if (current_link_up &&
  1981. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1982. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1983. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1984. }
  1985. val = tr32(TG3_CPMU_EEE_MODE);
  1986. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1987. }
  1988. }
  1989. static void tg3_phy_eee_enable(struct tg3 *tp)
  1990. {
  1991. u32 val;
  1992. if (tp->link_config.active_speed == SPEED_1000 &&
  1993. (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  1994. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  1995. tg3_flag(tp, 57765_CLASS)) &&
  1996. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1997. val = MII_TG3_DSP_TAP26_ALNOKO |
  1998. MII_TG3_DSP_TAP26_RMRXSTO;
  1999. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2000. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2001. }
  2002. val = tr32(TG3_CPMU_EEE_MODE);
  2003. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  2004. }
  2005. static int tg3_wait_macro_done(struct tg3 *tp)
  2006. {
  2007. int limit = 100;
  2008. while (limit--) {
  2009. u32 tmp32;
  2010. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  2011. if ((tmp32 & 0x1000) == 0)
  2012. break;
  2013. }
  2014. }
  2015. if (limit < 0)
  2016. return -EBUSY;
  2017. return 0;
  2018. }
  2019. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  2020. {
  2021. static const u32 test_pat[4][6] = {
  2022. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  2023. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  2024. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  2025. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  2026. };
  2027. int chan;
  2028. for (chan = 0; chan < 4; chan++) {
  2029. int i;
  2030. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2031. (chan * 0x2000) | 0x0200);
  2032. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2033. for (i = 0; i < 6; i++)
  2034. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  2035. test_pat[chan][i]);
  2036. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2037. if (tg3_wait_macro_done(tp)) {
  2038. *resetp = 1;
  2039. return -EBUSY;
  2040. }
  2041. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2042. (chan * 0x2000) | 0x0200);
  2043. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  2044. if (tg3_wait_macro_done(tp)) {
  2045. *resetp = 1;
  2046. return -EBUSY;
  2047. }
  2048. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  2049. if (tg3_wait_macro_done(tp)) {
  2050. *resetp = 1;
  2051. return -EBUSY;
  2052. }
  2053. for (i = 0; i < 6; i += 2) {
  2054. u32 low, high;
  2055. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  2056. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  2057. tg3_wait_macro_done(tp)) {
  2058. *resetp = 1;
  2059. return -EBUSY;
  2060. }
  2061. low &= 0x7fff;
  2062. high &= 0x000f;
  2063. if (low != test_pat[chan][i] ||
  2064. high != test_pat[chan][i+1]) {
  2065. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  2066. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  2067. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  2068. return -EBUSY;
  2069. }
  2070. }
  2071. }
  2072. return 0;
  2073. }
  2074. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  2075. {
  2076. int chan;
  2077. for (chan = 0; chan < 4; chan++) {
  2078. int i;
  2079. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2080. (chan * 0x2000) | 0x0200);
  2081. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2082. for (i = 0; i < 6; i++)
  2083. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  2084. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2085. if (tg3_wait_macro_done(tp))
  2086. return -EBUSY;
  2087. }
  2088. return 0;
  2089. }
  2090. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2091. {
  2092. u32 reg32, phy9_orig;
  2093. int retries, do_phy_reset, err;
  2094. retries = 10;
  2095. do_phy_reset = 1;
  2096. do {
  2097. if (do_phy_reset) {
  2098. err = tg3_bmcr_reset(tp);
  2099. if (err)
  2100. return err;
  2101. do_phy_reset = 0;
  2102. }
  2103. /* Disable transmitter and interrupt. */
  2104. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2105. continue;
  2106. reg32 |= 0x3000;
  2107. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2108. /* Set full-duplex, 1000 mbps. */
  2109. tg3_writephy(tp, MII_BMCR,
  2110. BMCR_FULLDPLX | BMCR_SPEED1000);
  2111. /* Set to master mode. */
  2112. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2113. continue;
  2114. tg3_writephy(tp, MII_CTRL1000,
  2115. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2116. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2117. if (err)
  2118. return err;
  2119. /* Block the PHY control access. */
  2120. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2121. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2122. if (!err)
  2123. break;
  2124. } while (--retries);
  2125. err = tg3_phy_reset_chanpat(tp);
  2126. if (err)
  2127. return err;
  2128. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2129. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2130. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2131. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2132. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2133. err = tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32);
  2134. if (err)
  2135. return err;
  2136. reg32 &= ~0x3000;
  2137. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2138. return 0;
  2139. }
  2140. static void tg3_carrier_off(struct tg3 *tp)
  2141. {
  2142. netif_carrier_off(tp->dev);
  2143. tp->link_up = false;
  2144. }
  2145. static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
  2146. {
  2147. if (tg3_flag(tp, ENABLE_ASF))
  2148. netdev_warn(tp->dev,
  2149. "Management side-band traffic will be interrupted during phy settings change\n");
  2150. }
  2151. /* This will reset the tigon3 PHY if there is no valid
  2152. * link unless the FORCE argument is non-zero.
  2153. */
  2154. static int tg3_phy_reset(struct tg3 *tp)
  2155. {
  2156. u32 val, cpmuctrl;
  2157. int err;
  2158. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2159. val = tr32(GRC_MISC_CFG);
  2160. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2161. udelay(40);
  2162. }
  2163. err = tg3_readphy(tp, MII_BMSR, &val);
  2164. err |= tg3_readphy(tp, MII_BMSR, &val);
  2165. if (err != 0)
  2166. return -EBUSY;
  2167. if (netif_running(tp->dev) && tp->link_up) {
  2168. netif_carrier_off(tp->dev);
  2169. tg3_link_report(tp);
  2170. }
  2171. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  2172. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2173. tg3_asic_rev(tp) == ASIC_REV_5705) {
  2174. err = tg3_phy_reset_5703_4_5(tp);
  2175. if (err)
  2176. return err;
  2177. goto out;
  2178. }
  2179. cpmuctrl = 0;
  2180. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  2181. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  2182. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2183. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2184. tw32(TG3_CPMU_CTRL,
  2185. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2186. }
  2187. err = tg3_bmcr_reset(tp);
  2188. if (err)
  2189. return err;
  2190. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2191. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2192. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2193. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2194. }
  2195. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2196. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2197. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2198. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2199. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2200. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2201. udelay(40);
  2202. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2203. }
  2204. }
  2205. if (tg3_flag(tp, 5717_PLUS) &&
  2206. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2207. return 0;
  2208. tg3_phy_apply_otp(tp);
  2209. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2210. tg3_phy_toggle_apd(tp, true);
  2211. else
  2212. tg3_phy_toggle_apd(tp, false);
  2213. out:
  2214. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2215. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2216. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2217. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2218. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2219. }
  2220. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2221. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2222. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2223. }
  2224. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2225. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2226. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2227. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2228. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2229. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2230. }
  2231. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2232. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2233. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2234. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2235. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2236. tg3_writephy(tp, MII_TG3_TEST1,
  2237. MII_TG3_TEST1_TRIM_EN | 0x4);
  2238. } else
  2239. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2240. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2241. }
  2242. }
  2243. /* Set Extended packet length bit (bit 14) on all chips that */
  2244. /* support jumbo frames */
  2245. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2246. /* Cannot do read-modify-write on 5401 */
  2247. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2248. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2249. /* Set bit 14 with read-modify-write to preserve other bits */
  2250. err = tg3_phy_auxctl_read(tp,
  2251. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2252. if (!err)
  2253. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2254. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2255. }
  2256. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2257. * jumbo frames transmission.
  2258. */
  2259. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2260. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2261. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2262. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2263. }
  2264. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2265. /* adjust output voltage */
  2266. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2267. }
  2268. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
  2269. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2270. tg3_phy_toggle_automdix(tp, true);
  2271. tg3_phy_set_wirespeed(tp);
  2272. return 0;
  2273. }
  2274. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2275. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2276. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2277. TG3_GPIO_MSG_NEED_VAUX)
  2278. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2279. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2280. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2281. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2282. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2283. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2284. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2285. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2286. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2287. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2288. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2289. {
  2290. u32 status, shift;
  2291. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2292. tg3_asic_rev(tp) == ASIC_REV_5719)
  2293. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2294. else
  2295. status = tr32(TG3_CPMU_DRV_STATUS);
  2296. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2297. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2298. status |= (newstat << shift);
  2299. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2300. tg3_asic_rev(tp) == ASIC_REV_5719)
  2301. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2302. else
  2303. tw32(TG3_CPMU_DRV_STATUS, status);
  2304. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2305. }
  2306. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2307. {
  2308. if (!tg3_flag(tp, IS_NIC))
  2309. return 0;
  2310. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2311. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2312. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2313. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2314. return -EIO;
  2315. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2316. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2317. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2318. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2319. } else {
  2320. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2321. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2322. }
  2323. return 0;
  2324. }
  2325. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2326. {
  2327. u32 grc_local_ctrl;
  2328. if (!tg3_flag(tp, IS_NIC) ||
  2329. tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2330. tg3_asic_rev(tp) == ASIC_REV_5701)
  2331. return;
  2332. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2333. tw32_wait_f(GRC_LOCAL_CTRL,
  2334. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2335. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2336. tw32_wait_f(GRC_LOCAL_CTRL,
  2337. grc_local_ctrl,
  2338. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2339. tw32_wait_f(GRC_LOCAL_CTRL,
  2340. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2341. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2342. }
  2343. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2344. {
  2345. if (!tg3_flag(tp, IS_NIC))
  2346. return;
  2347. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2348. tg3_asic_rev(tp) == ASIC_REV_5701) {
  2349. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2350. (GRC_LCLCTRL_GPIO_OE0 |
  2351. GRC_LCLCTRL_GPIO_OE1 |
  2352. GRC_LCLCTRL_GPIO_OE2 |
  2353. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2354. GRC_LCLCTRL_GPIO_OUTPUT1),
  2355. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2356. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2357. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2358. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2359. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2360. GRC_LCLCTRL_GPIO_OE1 |
  2361. GRC_LCLCTRL_GPIO_OE2 |
  2362. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2363. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2364. tp->grc_local_ctrl;
  2365. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2366. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2367. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2368. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2369. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2370. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2371. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2372. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2373. } else {
  2374. u32 no_gpio2;
  2375. u32 grc_local_ctrl = 0;
  2376. /* Workaround to prevent overdrawing Amps. */
  2377. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  2378. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2379. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2380. grc_local_ctrl,
  2381. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2382. }
  2383. /* On 5753 and variants, GPIO2 cannot be used. */
  2384. no_gpio2 = tp->nic_sram_data_cfg &
  2385. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2386. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2387. GRC_LCLCTRL_GPIO_OE1 |
  2388. GRC_LCLCTRL_GPIO_OE2 |
  2389. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2390. GRC_LCLCTRL_GPIO_OUTPUT2;
  2391. if (no_gpio2) {
  2392. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2393. GRC_LCLCTRL_GPIO_OUTPUT2);
  2394. }
  2395. tw32_wait_f(GRC_LOCAL_CTRL,
  2396. tp->grc_local_ctrl | grc_local_ctrl,
  2397. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2398. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2399. tw32_wait_f(GRC_LOCAL_CTRL,
  2400. tp->grc_local_ctrl | grc_local_ctrl,
  2401. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2402. if (!no_gpio2) {
  2403. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2404. tw32_wait_f(GRC_LOCAL_CTRL,
  2405. tp->grc_local_ctrl | grc_local_ctrl,
  2406. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2407. }
  2408. }
  2409. }
  2410. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2411. {
  2412. u32 msg = 0;
  2413. /* Serialize power state transitions */
  2414. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2415. return;
  2416. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2417. msg = TG3_GPIO_MSG_NEED_VAUX;
  2418. msg = tg3_set_function_status(tp, msg);
  2419. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2420. goto done;
  2421. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2422. tg3_pwrsrc_switch_to_vaux(tp);
  2423. else
  2424. tg3_pwrsrc_die_with_vmain(tp);
  2425. done:
  2426. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2427. }
  2428. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2429. {
  2430. bool need_vaux = false;
  2431. /* The GPIOs do something completely different on 57765. */
  2432. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2433. return;
  2434. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2435. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2436. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2437. tg3_frob_aux_power_5717(tp, include_wol ?
  2438. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2439. return;
  2440. }
  2441. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2442. struct net_device *dev_peer;
  2443. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2444. /* remove_one() may have been run on the peer. */
  2445. if (dev_peer) {
  2446. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2447. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2448. return;
  2449. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2450. tg3_flag(tp_peer, ENABLE_ASF))
  2451. need_vaux = true;
  2452. }
  2453. }
  2454. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2455. tg3_flag(tp, ENABLE_ASF))
  2456. need_vaux = true;
  2457. if (need_vaux)
  2458. tg3_pwrsrc_switch_to_vaux(tp);
  2459. else
  2460. tg3_pwrsrc_die_with_vmain(tp);
  2461. }
  2462. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2463. {
  2464. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2465. return 1;
  2466. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2467. if (speed != SPEED_10)
  2468. return 1;
  2469. } else if (speed == SPEED_10)
  2470. return 1;
  2471. return 0;
  2472. }
  2473. static bool tg3_phy_power_bug(struct tg3 *tp)
  2474. {
  2475. switch (tg3_asic_rev(tp)) {
  2476. case ASIC_REV_5700:
  2477. case ASIC_REV_5704:
  2478. return true;
  2479. case ASIC_REV_5780:
  2480. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2481. return true;
  2482. return false;
  2483. case ASIC_REV_5717:
  2484. if (!tp->pci_fn)
  2485. return true;
  2486. return false;
  2487. case ASIC_REV_5719:
  2488. case ASIC_REV_5720:
  2489. if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  2490. !tp->pci_fn)
  2491. return true;
  2492. return false;
  2493. }
  2494. return false;
  2495. }
  2496. static bool tg3_phy_led_bug(struct tg3 *tp)
  2497. {
  2498. switch (tg3_asic_rev(tp)) {
  2499. case ASIC_REV_5719:
  2500. case ASIC_REV_5720:
  2501. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  2502. !tp->pci_fn)
  2503. return true;
  2504. return false;
  2505. }
  2506. return false;
  2507. }
  2508. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2509. {
  2510. u32 val;
  2511. if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
  2512. return;
  2513. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2514. if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  2515. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2516. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2517. sg_dig_ctrl |=
  2518. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2519. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2520. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2521. }
  2522. return;
  2523. }
  2524. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2525. tg3_bmcr_reset(tp);
  2526. val = tr32(GRC_MISC_CFG);
  2527. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2528. udelay(40);
  2529. return;
  2530. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2531. u32 phytest;
  2532. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2533. u32 phy;
  2534. tg3_writephy(tp, MII_ADVERTISE, 0);
  2535. tg3_writephy(tp, MII_BMCR,
  2536. BMCR_ANENABLE | BMCR_ANRESTART);
  2537. tg3_writephy(tp, MII_TG3_FET_TEST,
  2538. phytest | MII_TG3_FET_SHADOW_EN);
  2539. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2540. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2541. tg3_writephy(tp,
  2542. MII_TG3_FET_SHDW_AUXMODE4,
  2543. phy);
  2544. }
  2545. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2546. }
  2547. return;
  2548. } else if (do_low_power) {
  2549. if (!tg3_phy_led_bug(tp))
  2550. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2551. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2552. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2553. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2554. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2555. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2556. }
  2557. /* The PHY should not be powered down on some chips because
  2558. * of bugs.
  2559. */
  2560. if (tg3_phy_power_bug(tp))
  2561. return;
  2562. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2563. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2564. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2565. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2566. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2567. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2568. }
  2569. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2570. }
  2571. /* tp->lock is held. */
  2572. static int tg3_nvram_lock(struct tg3 *tp)
  2573. {
  2574. if (tg3_flag(tp, NVRAM)) {
  2575. int i;
  2576. if (tp->nvram_lock_cnt == 0) {
  2577. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2578. for (i = 0; i < 8000; i++) {
  2579. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2580. break;
  2581. udelay(20);
  2582. }
  2583. if (i == 8000) {
  2584. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2585. return -ENODEV;
  2586. }
  2587. }
  2588. tp->nvram_lock_cnt++;
  2589. }
  2590. return 0;
  2591. }
  2592. /* tp->lock is held. */
  2593. static void tg3_nvram_unlock(struct tg3 *tp)
  2594. {
  2595. if (tg3_flag(tp, NVRAM)) {
  2596. if (tp->nvram_lock_cnt > 0)
  2597. tp->nvram_lock_cnt--;
  2598. if (tp->nvram_lock_cnt == 0)
  2599. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2600. }
  2601. }
  2602. /* tp->lock is held. */
  2603. static void tg3_enable_nvram_access(struct tg3 *tp)
  2604. {
  2605. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2606. u32 nvaccess = tr32(NVRAM_ACCESS);
  2607. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2608. }
  2609. }
  2610. /* tp->lock is held. */
  2611. static void tg3_disable_nvram_access(struct tg3 *tp)
  2612. {
  2613. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2614. u32 nvaccess = tr32(NVRAM_ACCESS);
  2615. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2616. }
  2617. }
  2618. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2619. u32 offset, u32 *val)
  2620. {
  2621. u32 tmp;
  2622. int i;
  2623. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2624. return -EINVAL;
  2625. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2626. EEPROM_ADDR_DEVID_MASK |
  2627. EEPROM_ADDR_READ);
  2628. tw32(GRC_EEPROM_ADDR,
  2629. tmp |
  2630. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2631. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2632. EEPROM_ADDR_ADDR_MASK) |
  2633. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2634. for (i = 0; i < 1000; i++) {
  2635. tmp = tr32(GRC_EEPROM_ADDR);
  2636. if (tmp & EEPROM_ADDR_COMPLETE)
  2637. break;
  2638. msleep(1);
  2639. }
  2640. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2641. return -EBUSY;
  2642. tmp = tr32(GRC_EEPROM_DATA);
  2643. /*
  2644. * The data will always be opposite the native endian
  2645. * format. Perform a blind byteswap to compensate.
  2646. */
  2647. *val = swab32(tmp);
  2648. return 0;
  2649. }
  2650. #define NVRAM_CMD_TIMEOUT 5000
  2651. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2652. {
  2653. int i;
  2654. tw32(NVRAM_CMD, nvram_cmd);
  2655. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2656. usleep_range(10, 40);
  2657. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2658. udelay(10);
  2659. break;
  2660. }
  2661. }
  2662. if (i == NVRAM_CMD_TIMEOUT)
  2663. return -EBUSY;
  2664. return 0;
  2665. }
  2666. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2667. {
  2668. if (tg3_flag(tp, NVRAM) &&
  2669. tg3_flag(tp, NVRAM_BUFFERED) &&
  2670. tg3_flag(tp, FLASH) &&
  2671. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2672. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2673. addr = ((addr / tp->nvram_pagesize) <<
  2674. ATMEL_AT45DB0X1B_PAGE_POS) +
  2675. (addr % tp->nvram_pagesize);
  2676. return addr;
  2677. }
  2678. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2679. {
  2680. if (tg3_flag(tp, NVRAM) &&
  2681. tg3_flag(tp, NVRAM_BUFFERED) &&
  2682. tg3_flag(tp, FLASH) &&
  2683. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2684. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2685. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2686. tp->nvram_pagesize) +
  2687. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2688. return addr;
  2689. }
  2690. /* NOTE: Data read in from NVRAM is byteswapped according to
  2691. * the byteswapping settings for all other register accesses.
  2692. * tg3 devices are BE devices, so on a BE machine, the data
  2693. * returned will be exactly as it is seen in NVRAM. On a LE
  2694. * machine, the 32-bit value will be byteswapped.
  2695. */
  2696. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2697. {
  2698. int ret;
  2699. if (!tg3_flag(tp, NVRAM))
  2700. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2701. offset = tg3_nvram_phys_addr(tp, offset);
  2702. if (offset > NVRAM_ADDR_MSK)
  2703. return -EINVAL;
  2704. ret = tg3_nvram_lock(tp);
  2705. if (ret)
  2706. return ret;
  2707. tg3_enable_nvram_access(tp);
  2708. tw32(NVRAM_ADDR, offset);
  2709. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2710. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2711. if (ret == 0)
  2712. *val = tr32(NVRAM_RDDATA);
  2713. tg3_disable_nvram_access(tp);
  2714. tg3_nvram_unlock(tp);
  2715. return ret;
  2716. }
  2717. /* Ensures NVRAM data is in bytestream format. */
  2718. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2719. {
  2720. u32 v;
  2721. int res = tg3_nvram_read(tp, offset, &v);
  2722. if (!res)
  2723. *val = cpu_to_be32(v);
  2724. return res;
  2725. }
  2726. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2727. u32 offset, u32 len, u8 *buf)
  2728. {
  2729. int i, j, rc = 0;
  2730. u32 val;
  2731. for (i = 0; i < len; i += 4) {
  2732. u32 addr;
  2733. __be32 data;
  2734. addr = offset + i;
  2735. memcpy(&data, buf + i, 4);
  2736. /*
  2737. * The SEEPROM interface expects the data to always be opposite
  2738. * the native endian format. We accomplish this by reversing
  2739. * all the operations that would have been performed on the
  2740. * data from a call to tg3_nvram_read_be32().
  2741. */
  2742. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2743. val = tr32(GRC_EEPROM_ADDR);
  2744. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2745. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2746. EEPROM_ADDR_READ);
  2747. tw32(GRC_EEPROM_ADDR, val |
  2748. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2749. (addr & EEPROM_ADDR_ADDR_MASK) |
  2750. EEPROM_ADDR_START |
  2751. EEPROM_ADDR_WRITE);
  2752. for (j = 0; j < 1000; j++) {
  2753. val = tr32(GRC_EEPROM_ADDR);
  2754. if (val & EEPROM_ADDR_COMPLETE)
  2755. break;
  2756. msleep(1);
  2757. }
  2758. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2759. rc = -EBUSY;
  2760. break;
  2761. }
  2762. }
  2763. return rc;
  2764. }
  2765. /* offset and length are dword aligned */
  2766. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2767. u8 *buf)
  2768. {
  2769. int ret = 0;
  2770. u32 pagesize = tp->nvram_pagesize;
  2771. u32 pagemask = pagesize - 1;
  2772. u32 nvram_cmd;
  2773. u8 *tmp;
  2774. tmp = kmalloc(pagesize, GFP_KERNEL);
  2775. if (tmp == NULL)
  2776. return -ENOMEM;
  2777. while (len) {
  2778. int j;
  2779. u32 phy_addr, page_off, size;
  2780. phy_addr = offset & ~pagemask;
  2781. for (j = 0; j < pagesize; j += 4) {
  2782. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2783. (__be32 *) (tmp + j));
  2784. if (ret)
  2785. break;
  2786. }
  2787. if (ret)
  2788. break;
  2789. page_off = offset & pagemask;
  2790. size = pagesize;
  2791. if (len < size)
  2792. size = len;
  2793. len -= size;
  2794. memcpy(tmp + page_off, buf, size);
  2795. offset = offset + (pagesize - page_off);
  2796. tg3_enable_nvram_access(tp);
  2797. /*
  2798. * Before we can erase the flash page, we need
  2799. * to issue a special "write enable" command.
  2800. */
  2801. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2802. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2803. break;
  2804. /* Erase the target page */
  2805. tw32(NVRAM_ADDR, phy_addr);
  2806. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2807. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2808. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2809. break;
  2810. /* Issue another write enable to start the write. */
  2811. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2812. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2813. break;
  2814. for (j = 0; j < pagesize; j += 4) {
  2815. __be32 data;
  2816. data = *((__be32 *) (tmp + j));
  2817. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2818. tw32(NVRAM_ADDR, phy_addr + j);
  2819. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2820. NVRAM_CMD_WR;
  2821. if (j == 0)
  2822. nvram_cmd |= NVRAM_CMD_FIRST;
  2823. else if (j == (pagesize - 4))
  2824. nvram_cmd |= NVRAM_CMD_LAST;
  2825. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2826. if (ret)
  2827. break;
  2828. }
  2829. if (ret)
  2830. break;
  2831. }
  2832. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2833. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2834. kfree(tmp);
  2835. return ret;
  2836. }
  2837. /* offset and length are dword aligned */
  2838. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2839. u8 *buf)
  2840. {
  2841. int i, ret = 0;
  2842. for (i = 0; i < len; i += 4, offset += 4) {
  2843. u32 page_off, phy_addr, nvram_cmd;
  2844. __be32 data;
  2845. memcpy(&data, buf + i, 4);
  2846. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2847. page_off = offset % tp->nvram_pagesize;
  2848. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2849. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2850. if (page_off == 0 || i == 0)
  2851. nvram_cmd |= NVRAM_CMD_FIRST;
  2852. if (page_off == (tp->nvram_pagesize - 4))
  2853. nvram_cmd |= NVRAM_CMD_LAST;
  2854. if (i == (len - 4))
  2855. nvram_cmd |= NVRAM_CMD_LAST;
  2856. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2857. !tg3_flag(tp, FLASH) ||
  2858. !tg3_flag(tp, 57765_PLUS))
  2859. tw32(NVRAM_ADDR, phy_addr);
  2860. if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
  2861. !tg3_flag(tp, 5755_PLUS) &&
  2862. (tp->nvram_jedecnum == JEDEC_ST) &&
  2863. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2864. u32 cmd;
  2865. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2866. ret = tg3_nvram_exec_cmd(tp, cmd);
  2867. if (ret)
  2868. break;
  2869. }
  2870. if (!tg3_flag(tp, FLASH)) {
  2871. /* We always do complete word writes to eeprom. */
  2872. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2873. }
  2874. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2875. if (ret)
  2876. break;
  2877. }
  2878. return ret;
  2879. }
  2880. /* offset and length are dword aligned */
  2881. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2882. {
  2883. int ret;
  2884. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2885. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2886. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2887. udelay(40);
  2888. }
  2889. if (!tg3_flag(tp, NVRAM)) {
  2890. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2891. } else {
  2892. u32 grc_mode;
  2893. ret = tg3_nvram_lock(tp);
  2894. if (ret)
  2895. return ret;
  2896. tg3_enable_nvram_access(tp);
  2897. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2898. tw32(NVRAM_WRITE1, 0x406);
  2899. grc_mode = tr32(GRC_MODE);
  2900. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2901. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2902. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2903. buf);
  2904. } else {
  2905. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2906. buf);
  2907. }
  2908. grc_mode = tr32(GRC_MODE);
  2909. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2910. tg3_disable_nvram_access(tp);
  2911. tg3_nvram_unlock(tp);
  2912. }
  2913. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2914. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2915. udelay(40);
  2916. }
  2917. return ret;
  2918. }
  2919. #define RX_CPU_SCRATCH_BASE 0x30000
  2920. #define RX_CPU_SCRATCH_SIZE 0x04000
  2921. #define TX_CPU_SCRATCH_BASE 0x34000
  2922. #define TX_CPU_SCRATCH_SIZE 0x04000
  2923. /* tp->lock is held. */
  2924. static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
  2925. {
  2926. int i;
  2927. const int iters = 10000;
  2928. for (i = 0; i < iters; i++) {
  2929. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2930. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2931. if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
  2932. break;
  2933. if (pci_channel_offline(tp->pdev))
  2934. return -EBUSY;
  2935. }
  2936. return (i == iters) ? -EBUSY : 0;
  2937. }
  2938. /* tp->lock is held. */
  2939. static int tg3_rxcpu_pause(struct tg3 *tp)
  2940. {
  2941. int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
  2942. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2943. tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2944. udelay(10);
  2945. return rc;
  2946. }
  2947. /* tp->lock is held. */
  2948. static int tg3_txcpu_pause(struct tg3 *tp)
  2949. {
  2950. return tg3_pause_cpu(tp, TX_CPU_BASE);
  2951. }
  2952. /* tp->lock is held. */
  2953. static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
  2954. {
  2955. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2956. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2957. }
  2958. /* tp->lock is held. */
  2959. static void tg3_rxcpu_resume(struct tg3 *tp)
  2960. {
  2961. tg3_resume_cpu(tp, RX_CPU_BASE);
  2962. }
  2963. /* tp->lock is held. */
  2964. static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
  2965. {
  2966. int rc;
  2967. BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2968. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2969. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2970. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2971. return 0;
  2972. }
  2973. if (cpu_base == RX_CPU_BASE) {
  2974. rc = tg3_rxcpu_pause(tp);
  2975. } else {
  2976. /*
  2977. * There is only an Rx CPU for the 5750 derivative in the
  2978. * BCM4785.
  2979. */
  2980. if (tg3_flag(tp, IS_SSB_CORE))
  2981. return 0;
  2982. rc = tg3_txcpu_pause(tp);
  2983. }
  2984. if (rc) {
  2985. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2986. __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
  2987. return -ENODEV;
  2988. }
  2989. /* Clear firmware's nvram arbitration. */
  2990. if (tg3_flag(tp, NVRAM))
  2991. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2992. return 0;
  2993. }
  2994. static int tg3_fw_data_len(struct tg3 *tp,
  2995. const struct tg3_firmware_hdr *fw_hdr)
  2996. {
  2997. int fw_len;
  2998. /* Non fragmented firmware have one firmware header followed by a
  2999. * contiguous chunk of data to be written. The length field in that
  3000. * header is not the length of data to be written but the complete
  3001. * length of the bss. The data length is determined based on
  3002. * tp->fw->size minus headers.
  3003. *
  3004. * Fragmented firmware have a main header followed by multiple
  3005. * fragments. Each fragment is identical to non fragmented firmware
  3006. * with a firmware header followed by a contiguous chunk of data. In
  3007. * the main header, the length field is unused and set to 0xffffffff.
  3008. * In each fragment header the length is the entire size of that
  3009. * fragment i.e. fragment data + header length. Data length is
  3010. * therefore length field in the header minus TG3_FW_HDR_LEN.
  3011. */
  3012. if (tp->fw_len == 0xffffffff)
  3013. fw_len = be32_to_cpu(fw_hdr->len);
  3014. else
  3015. fw_len = tp->fw->size;
  3016. return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
  3017. }
  3018. /* tp->lock is held. */
  3019. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  3020. u32 cpu_scratch_base, int cpu_scratch_size,
  3021. const struct tg3_firmware_hdr *fw_hdr)
  3022. {
  3023. int err, i;
  3024. void (*write_op)(struct tg3 *, u32, u32);
  3025. int total_len = tp->fw->size;
  3026. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  3027. netdev_err(tp->dev,
  3028. "%s: Trying to load TX cpu firmware which is 5705\n",
  3029. __func__);
  3030. return -EINVAL;
  3031. }
  3032. if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
  3033. write_op = tg3_write_mem;
  3034. else
  3035. write_op = tg3_write_indirect_reg32;
  3036. if (tg3_asic_rev(tp) != ASIC_REV_57766) {
  3037. /* It is possible that bootcode is still loading at this point.
  3038. * Get the nvram lock first before halting the cpu.
  3039. */
  3040. int lock_err = tg3_nvram_lock(tp);
  3041. err = tg3_halt_cpu(tp, cpu_base);
  3042. if (!lock_err)
  3043. tg3_nvram_unlock(tp);
  3044. if (err)
  3045. goto out;
  3046. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  3047. write_op(tp, cpu_scratch_base + i, 0);
  3048. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3049. tw32(cpu_base + CPU_MODE,
  3050. tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
  3051. } else {
  3052. /* Subtract additional main header for fragmented firmware and
  3053. * advance to the first fragment
  3054. */
  3055. total_len -= TG3_FW_HDR_LEN;
  3056. fw_hdr++;
  3057. }
  3058. do {
  3059. u32 *fw_data = (u32 *)(fw_hdr + 1);
  3060. for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
  3061. write_op(tp, cpu_scratch_base +
  3062. (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
  3063. (i * sizeof(u32)),
  3064. be32_to_cpu(fw_data[i]));
  3065. total_len -= be32_to_cpu(fw_hdr->len);
  3066. /* Advance to next fragment */
  3067. fw_hdr = (struct tg3_firmware_hdr *)
  3068. ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
  3069. } while (total_len > 0);
  3070. err = 0;
  3071. out:
  3072. return err;
  3073. }
  3074. /* tp->lock is held. */
  3075. static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
  3076. {
  3077. int i;
  3078. const int iters = 5;
  3079. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3080. tw32_f(cpu_base + CPU_PC, pc);
  3081. for (i = 0; i < iters; i++) {
  3082. if (tr32(cpu_base + CPU_PC) == pc)
  3083. break;
  3084. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3085. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  3086. tw32_f(cpu_base + CPU_PC, pc);
  3087. udelay(1000);
  3088. }
  3089. return (i == iters) ? -EBUSY : 0;
  3090. }
  3091. /* tp->lock is held. */
  3092. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  3093. {
  3094. const struct tg3_firmware_hdr *fw_hdr;
  3095. int err;
  3096. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3097. /* Firmware blob starts with version numbers, followed by
  3098. start address and length. We are setting complete length.
  3099. length = end_address_of_bss - start_address_of_text.
  3100. Remainder is the blob to be loaded contiguously
  3101. from start address. */
  3102. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  3103. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  3104. fw_hdr);
  3105. if (err)
  3106. return err;
  3107. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  3108. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  3109. fw_hdr);
  3110. if (err)
  3111. return err;
  3112. /* Now startup only the RX cpu. */
  3113. err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
  3114. be32_to_cpu(fw_hdr->base_addr));
  3115. if (err) {
  3116. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  3117. "should be %08x\n", __func__,
  3118. tr32(RX_CPU_BASE + CPU_PC),
  3119. be32_to_cpu(fw_hdr->base_addr));
  3120. return -ENODEV;
  3121. }
  3122. tg3_rxcpu_resume(tp);
  3123. return 0;
  3124. }
  3125. static int tg3_validate_rxcpu_state(struct tg3 *tp)
  3126. {
  3127. const int iters = 1000;
  3128. int i;
  3129. u32 val;
  3130. /* Wait for boot code to complete initialization and enter service
  3131. * loop. It is then safe to download service patches
  3132. */
  3133. for (i = 0; i < iters; i++) {
  3134. if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
  3135. break;
  3136. udelay(10);
  3137. }
  3138. if (i == iters) {
  3139. netdev_err(tp->dev, "Boot code not ready for service patches\n");
  3140. return -EBUSY;
  3141. }
  3142. val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
  3143. if (val & 0xff) {
  3144. netdev_warn(tp->dev,
  3145. "Other patches exist. Not downloading EEE patch\n");
  3146. return -EEXIST;
  3147. }
  3148. return 0;
  3149. }
  3150. /* tp->lock is held. */
  3151. static void tg3_load_57766_firmware(struct tg3 *tp)
  3152. {
  3153. struct tg3_firmware_hdr *fw_hdr;
  3154. if (!tg3_flag(tp, NO_NVRAM))
  3155. return;
  3156. if (tg3_validate_rxcpu_state(tp))
  3157. return;
  3158. if (!tp->fw)
  3159. return;
  3160. /* This firmware blob has a different format than older firmware
  3161. * releases as given below. The main difference is we have fragmented
  3162. * data to be written to non-contiguous locations.
  3163. *
  3164. * In the beginning we have a firmware header identical to other
  3165. * firmware which consists of version, base addr and length. The length
  3166. * here is unused and set to 0xffffffff.
  3167. *
  3168. * This is followed by a series of firmware fragments which are
  3169. * individually identical to previous firmware. i.e. they have the
  3170. * firmware header and followed by data for that fragment. The version
  3171. * field of the individual fragment header is unused.
  3172. */
  3173. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3174. if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
  3175. return;
  3176. if (tg3_rxcpu_pause(tp))
  3177. return;
  3178. /* tg3_load_firmware_cpu() will always succeed for the 57766 */
  3179. tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
  3180. tg3_rxcpu_resume(tp);
  3181. }
  3182. /* tp->lock is held. */
  3183. static int tg3_load_tso_firmware(struct tg3 *tp)
  3184. {
  3185. const struct tg3_firmware_hdr *fw_hdr;
  3186. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  3187. int err;
  3188. if (!tg3_flag(tp, FW_TSO))
  3189. return 0;
  3190. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3191. /* Firmware blob starts with version numbers, followed by
  3192. start address and length. We are setting complete length.
  3193. length = end_address_of_bss - start_address_of_text.
  3194. Remainder is the blob to be loaded contiguously
  3195. from start address. */
  3196. cpu_scratch_size = tp->fw_len;
  3197. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  3198. cpu_base = RX_CPU_BASE;
  3199. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  3200. } else {
  3201. cpu_base = TX_CPU_BASE;
  3202. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  3203. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  3204. }
  3205. err = tg3_load_firmware_cpu(tp, cpu_base,
  3206. cpu_scratch_base, cpu_scratch_size,
  3207. fw_hdr);
  3208. if (err)
  3209. return err;
  3210. /* Now startup the cpu. */
  3211. err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
  3212. be32_to_cpu(fw_hdr->base_addr));
  3213. if (err) {
  3214. netdev_err(tp->dev,
  3215. "%s fails to set CPU PC, is %08x should be %08x\n",
  3216. __func__, tr32(cpu_base + CPU_PC),
  3217. be32_to_cpu(fw_hdr->base_addr));
  3218. return -ENODEV;
  3219. }
  3220. tg3_resume_cpu(tp, cpu_base);
  3221. return 0;
  3222. }
  3223. /* tp->lock is held. */
  3224. static void __tg3_set_one_mac_addr(struct tg3 *tp, u8 *mac_addr, int index)
  3225. {
  3226. u32 addr_high, addr_low;
  3227. addr_high = ((mac_addr[0] << 8) | mac_addr[1]);
  3228. addr_low = ((mac_addr[2] << 24) | (mac_addr[3] << 16) |
  3229. (mac_addr[4] << 8) | mac_addr[5]);
  3230. if (index < 4) {
  3231. tw32(MAC_ADDR_0_HIGH + (index * 8), addr_high);
  3232. tw32(MAC_ADDR_0_LOW + (index * 8), addr_low);
  3233. } else {
  3234. index -= 4;
  3235. tw32(MAC_EXTADDR_0_HIGH + (index * 8), addr_high);
  3236. tw32(MAC_EXTADDR_0_LOW + (index * 8), addr_low);
  3237. }
  3238. }
  3239. /* tp->lock is held. */
  3240. static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
  3241. {
  3242. u32 addr_high;
  3243. int i;
  3244. for (i = 0; i < 4; i++) {
  3245. if (i == 1 && skip_mac_1)
  3246. continue;
  3247. __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
  3248. }
  3249. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3250. tg3_asic_rev(tp) == ASIC_REV_5704) {
  3251. for (i = 4; i < 16; i++)
  3252. __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
  3253. }
  3254. addr_high = (tp->dev->dev_addr[0] +
  3255. tp->dev->dev_addr[1] +
  3256. tp->dev->dev_addr[2] +
  3257. tp->dev->dev_addr[3] +
  3258. tp->dev->dev_addr[4] +
  3259. tp->dev->dev_addr[5]) &
  3260. TX_BACKOFF_SEED_MASK;
  3261. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3262. }
  3263. static void tg3_enable_register_access(struct tg3 *tp)
  3264. {
  3265. /*
  3266. * Make sure register accesses (indirect or otherwise) will function
  3267. * correctly.
  3268. */
  3269. pci_write_config_dword(tp->pdev,
  3270. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3271. }
  3272. static int tg3_power_up(struct tg3 *tp)
  3273. {
  3274. int err;
  3275. tg3_enable_register_access(tp);
  3276. err = pci_set_power_state(tp->pdev, PCI_D0);
  3277. if (!err) {
  3278. /* Switch out of Vaux if it is a NIC */
  3279. tg3_pwrsrc_switch_to_vmain(tp);
  3280. } else {
  3281. netdev_err(tp->dev, "Transition to D0 failed\n");
  3282. }
  3283. return err;
  3284. }
  3285. static int tg3_setup_phy(struct tg3 *, bool);
  3286. static int tg3_power_down_prepare(struct tg3 *tp)
  3287. {
  3288. u32 misc_host_ctrl;
  3289. bool device_should_wake, do_low_power;
  3290. tg3_enable_register_access(tp);
  3291. /* Restore the CLKREQ setting. */
  3292. if (tg3_flag(tp, CLKREQ_BUG))
  3293. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3294. PCI_EXP_LNKCTL_CLKREQ_EN);
  3295. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3296. tw32(TG3PCI_MISC_HOST_CTRL,
  3297. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3298. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3299. tg3_flag(tp, WOL_ENABLE);
  3300. if (tg3_flag(tp, USE_PHYLIB)) {
  3301. do_low_power = false;
  3302. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3303. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3304. struct phy_device *phydev;
  3305. u32 phyid, advertising;
  3306. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  3307. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3308. tp->link_config.speed = phydev->speed;
  3309. tp->link_config.duplex = phydev->duplex;
  3310. tp->link_config.autoneg = phydev->autoneg;
  3311. tp->link_config.advertising = phydev->advertising;
  3312. advertising = ADVERTISED_TP |
  3313. ADVERTISED_Pause |
  3314. ADVERTISED_Autoneg |
  3315. ADVERTISED_10baseT_Half;
  3316. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3317. if (tg3_flag(tp, WOL_SPEED_100MB))
  3318. advertising |=
  3319. ADVERTISED_100baseT_Half |
  3320. ADVERTISED_100baseT_Full |
  3321. ADVERTISED_10baseT_Full;
  3322. else
  3323. advertising |= ADVERTISED_10baseT_Full;
  3324. }
  3325. phydev->advertising = advertising;
  3326. phy_start_aneg(phydev);
  3327. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3328. if (phyid != PHY_ID_BCMAC131) {
  3329. phyid &= PHY_BCM_OUI_MASK;
  3330. if (phyid == PHY_BCM_OUI_1 ||
  3331. phyid == PHY_BCM_OUI_2 ||
  3332. phyid == PHY_BCM_OUI_3)
  3333. do_low_power = true;
  3334. }
  3335. }
  3336. } else {
  3337. do_low_power = true;
  3338. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3339. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3340. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3341. tg3_setup_phy(tp, false);
  3342. }
  3343. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  3344. u32 val;
  3345. val = tr32(GRC_VCPU_EXT_CTRL);
  3346. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3347. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3348. int i;
  3349. u32 val;
  3350. for (i = 0; i < 200; i++) {
  3351. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3352. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3353. break;
  3354. msleep(1);
  3355. }
  3356. }
  3357. if (tg3_flag(tp, WOL_CAP))
  3358. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3359. WOL_DRV_STATE_SHUTDOWN |
  3360. WOL_DRV_WOL |
  3361. WOL_SET_MAGIC_PKT);
  3362. if (device_should_wake) {
  3363. u32 mac_mode;
  3364. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3365. if (do_low_power &&
  3366. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3367. tg3_phy_auxctl_write(tp,
  3368. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3369. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3370. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3371. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3372. udelay(40);
  3373. }
  3374. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3375. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3376. else if (tp->phy_flags &
  3377. TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
  3378. if (tp->link_config.active_speed == SPEED_1000)
  3379. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3380. else
  3381. mac_mode = MAC_MODE_PORT_MODE_MII;
  3382. } else
  3383. mac_mode = MAC_MODE_PORT_MODE_MII;
  3384. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3385. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3386. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3387. SPEED_100 : SPEED_10;
  3388. if (tg3_5700_link_polarity(tp, speed))
  3389. mac_mode |= MAC_MODE_LINK_POLARITY;
  3390. else
  3391. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3392. }
  3393. } else {
  3394. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3395. }
  3396. if (!tg3_flag(tp, 5750_PLUS))
  3397. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3398. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3399. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3400. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3401. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3402. if (tg3_flag(tp, ENABLE_APE))
  3403. mac_mode |= MAC_MODE_APE_TX_EN |
  3404. MAC_MODE_APE_RX_EN |
  3405. MAC_MODE_TDE_ENABLE;
  3406. tw32_f(MAC_MODE, mac_mode);
  3407. udelay(100);
  3408. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3409. udelay(10);
  3410. }
  3411. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3412. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3413. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  3414. u32 base_val;
  3415. base_val = tp->pci_clock_ctrl;
  3416. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3417. CLOCK_CTRL_TXCLK_DISABLE);
  3418. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3419. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3420. } else if (tg3_flag(tp, 5780_CLASS) ||
  3421. tg3_flag(tp, CPMU_PRESENT) ||
  3422. tg3_asic_rev(tp) == ASIC_REV_5906) {
  3423. /* do nothing */
  3424. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3425. u32 newbits1, newbits2;
  3426. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3427. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3428. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3429. CLOCK_CTRL_TXCLK_DISABLE |
  3430. CLOCK_CTRL_ALTCLK);
  3431. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3432. } else if (tg3_flag(tp, 5705_PLUS)) {
  3433. newbits1 = CLOCK_CTRL_625_CORE;
  3434. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3435. } else {
  3436. newbits1 = CLOCK_CTRL_ALTCLK;
  3437. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3438. }
  3439. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3440. 40);
  3441. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3442. 40);
  3443. if (!tg3_flag(tp, 5705_PLUS)) {
  3444. u32 newbits3;
  3445. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3446. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3447. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3448. CLOCK_CTRL_TXCLK_DISABLE |
  3449. CLOCK_CTRL_44MHZ_CORE);
  3450. } else {
  3451. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3452. }
  3453. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3454. tp->pci_clock_ctrl | newbits3, 40);
  3455. }
  3456. }
  3457. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3458. tg3_power_down_phy(tp, do_low_power);
  3459. tg3_frob_aux_power(tp, true);
  3460. /* Workaround for unstable PLL clock */
  3461. if ((!tg3_flag(tp, IS_SSB_CORE)) &&
  3462. ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
  3463. (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
  3464. u32 val = tr32(0x7d00);
  3465. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3466. tw32(0x7d00, val);
  3467. if (!tg3_flag(tp, ENABLE_ASF)) {
  3468. int err;
  3469. err = tg3_nvram_lock(tp);
  3470. tg3_halt_cpu(tp, RX_CPU_BASE);
  3471. if (!err)
  3472. tg3_nvram_unlock(tp);
  3473. }
  3474. }
  3475. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3476. tg3_ape_driver_state_change(tp, RESET_KIND_SHUTDOWN);
  3477. return 0;
  3478. }
  3479. static void tg3_power_down(struct tg3 *tp)
  3480. {
  3481. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3482. pci_set_power_state(tp->pdev, PCI_D3hot);
  3483. }
  3484. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3485. {
  3486. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3487. case MII_TG3_AUX_STAT_10HALF:
  3488. *speed = SPEED_10;
  3489. *duplex = DUPLEX_HALF;
  3490. break;
  3491. case MII_TG3_AUX_STAT_10FULL:
  3492. *speed = SPEED_10;
  3493. *duplex = DUPLEX_FULL;
  3494. break;
  3495. case MII_TG3_AUX_STAT_100HALF:
  3496. *speed = SPEED_100;
  3497. *duplex = DUPLEX_HALF;
  3498. break;
  3499. case MII_TG3_AUX_STAT_100FULL:
  3500. *speed = SPEED_100;
  3501. *duplex = DUPLEX_FULL;
  3502. break;
  3503. case MII_TG3_AUX_STAT_1000HALF:
  3504. *speed = SPEED_1000;
  3505. *duplex = DUPLEX_HALF;
  3506. break;
  3507. case MII_TG3_AUX_STAT_1000FULL:
  3508. *speed = SPEED_1000;
  3509. *duplex = DUPLEX_FULL;
  3510. break;
  3511. default:
  3512. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3513. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3514. SPEED_10;
  3515. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3516. DUPLEX_HALF;
  3517. break;
  3518. }
  3519. *speed = SPEED_UNKNOWN;
  3520. *duplex = DUPLEX_UNKNOWN;
  3521. break;
  3522. }
  3523. }
  3524. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3525. {
  3526. int err = 0;
  3527. u32 val, new_adv;
  3528. new_adv = ADVERTISE_CSMA;
  3529. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3530. new_adv |= mii_advertise_flowctrl(flowctrl);
  3531. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3532. if (err)
  3533. goto done;
  3534. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3535. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3536. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3537. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
  3538. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3539. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3540. if (err)
  3541. goto done;
  3542. }
  3543. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3544. goto done;
  3545. tw32(TG3_CPMU_EEE_MODE,
  3546. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3547. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3548. if (!err) {
  3549. u32 err2;
  3550. val = 0;
  3551. /* Advertise 100-BaseTX EEE ability */
  3552. if (advertise & ADVERTISED_100baseT_Full)
  3553. val |= MDIO_AN_EEE_ADV_100TX;
  3554. /* Advertise 1000-BaseT EEE ability */
  3555. if (advertise & ADVERTISED_1000baseT_Full)
  3556. val |= MDIO_AN_EEE_ADV_1000T;
  3557. if (!tp->eee.eee_enabled) {
  3558. val = 0;
  3559. tp->eee.advertised = 0;
  3560. } else {
  3561. tp->eee.advertised = advertise &
  3562. (ADVERTISED_100baseT_Full |
  3563. ADVERTISED_1000baseT_Full);
  3564. }
  3565. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3566. if (err)
  3567. val = 0;
  3568. switch (tg3_asic_rev(tp)) {
  3569. case ASIC_REV_5717:
  3570. case ASIC_REV_57765:
  3571. case ASIC_REV_57766:
  3572. case ASIC_REV_5719:
  3573. /* If we advertised any eee advertisements above... */
  3574. if (val)
  3575. val = MII_TG3_DSP_TAP26_ALNOKO |
  3576. MII_TG3_DSP_TAP26_RMRXSTO |
  3577. MII_TG3_DSP_TAP26_OPCSINPT;
  3578. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3579. /* Fall through */
  3580. case ASIC_REV_5720:
  3581. case ASIC_REV_5762:
  3582. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3583. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3584. MII_TG3_DSP_CH34TP2_HIBW01);
  3585. }
  3586. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3587. if (!err)
  3588. err = err2;
  3589. }
  3590. done:
  3591. return err;
  3592. }
  3593. static void tg3_phy_copper_begin(struct tg3 *tp)
  3594. {
  3595. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3596. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3597. u32 adv, fc;
  3598. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3599. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3600. adv = ADVERTISED_10baseT_Half |
  3601. ADVERTISED_10baseT_Full;
  3602. if (tg3_flag(tp, WOL_SPEED_100MB))
  3603. adv |= ADVERTISED_100baseT_Half |
  3604. ADVERTISED_100baseT_Full;
  3605. if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK) {
  3606. if (!(tp->phy_flags &
  3607. TG3_PHYFLG_DISABLE_1G_HD_ADV))
  3608. adv |= ADVERTISED_1000baseT_Half;
  3609. adv |= ADVERTISED_1000baseT_Full;
  3610. }
  3611. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3612. } else {
  3613. adv = tp->link_config.advertising;
  3614. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3615. adv &= ~(ADVERTISED_1000baseT_Half |
  3616. ADVERTISED_1000baseT_Full);
  3617. fc = tp->link_config.flowctrl;
  3618. }
  3619. tg3_phy_autoneg_cfg(tp, adv, fc);
  3620. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3621. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3622. /* Normally during power down we want to autonegotiate
  3623. * the lowest possible speed for WOL. However, to avoid
  3624. * link flap, we leave it untouched.
  3625. */
  3626. return;
  3627. }
  3628. tg3_writephy(tp, MII_BMCR,
  3629. BMCR_ANENABLE | BMCR_ANRESTART);
  3630. } else {
  3631. int i;
  3632. u32 bmcr, orig_bmcr;
  3633. tp->link_config.active_speed = tp->link_config.speed;
  3634. tp->link_config.active_duplex = tp->link_config.duplex;
  3635. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  3636. /* With autoneg disabled, 5715 only links up when the
  3637. * advertisement register has the configured speed
  3638. * enabled.
  3639. */
  3640. tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
  3641. }
  3642. bmcr = 0;
  3643. switch (tp->link_config.speed) {
  3644. default:
  3645. case SPEED_10:
  3646. break;
  3647. case SPEED_100:
  3648. bmcr |= BMCR_SPEED100;
  3649. break;
  3650. case SPEED_1000:
  3651. bmcr |= BMCR_SPEED1000;
  3652. break;
  3653. }
  3654. if (tp->link_config.duplex == DUPLEX_FULL)
  3655. bmcr |= BMCR_FULLDPLX;
  3656. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3657. (bmcr != orig_bmcr)) {
  3658. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3659. for (i = 0; i < 1500; i++) {
  3660. u32 tmp;
  3661. udelay(10);
  3662. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3663. tg3_readphy(tp, MII_BMSR, &tmp))
  3664. continue;
  3665. if (!(tmp & BMSR_LSTATUS)) {
  3666. udelay(40);
  3667. break;
  3668. }
  3669. }
  3670. tg3_writephy(tp, MII_BMCR, bmcr);
  3671. udelay(40);
  3672. }
  3673. }
  3674. }
  3675. static int tg3_phy_pull_config(struct tg3 *tp)
  3676. {
  3677. int err;
  3678. u32 val;
  3679. err = tg3_readphy(tp, MII_BMCR, &val);
  3680. if (err)
  3681. goto done;
  3682. if (!(val & BMCR_ANENABLE)) {
  3683. tp->link_config.autoneg = AUTONEG_DISABLE;
  3684. tp->link_config.advertising = 0;
  3685. tg3_flag_clear(tp, PAUSE_AUTONEG);
  3686. err = -EIO;
  3687. switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
  3688. case 0:
  3689. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3690. goto done;
  3691. tp->link_config.speed = SPEED_10;
  3692. break;
  3693. case BMCR_SPEED100:
  3694. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3695. goto done;
  3696. tp->link_config.speed = SPEED_100;
  3697. break;
  3698. case BMCR_SPEED1000:
  3699. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3700. tp->link_config.speed = SPEED_1000;
  3701. break;
  3702. }
  3703. /* Fall through */
  3704. default:
  3705. goto done;
  3706. }
  3707. if (val & BMCR_FULLDPLX)
  3708. tp->link_config.duplex = DUPLEX_FULL;
  3709. else
  3710. tp->link_config.duplex = DUPLEX_HALF;
  3711. tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  3712. err = 0;
  3713. goto done;
  3714. }
  3715. tp->link_config.autoneg = AUTONEG_ENABLE;
  3716. tp->link_config.advertising = ADVERTISED_Autoneg;
  3717. tg3_flag_set(tp, PAUSE_AUTONEG);
  3718. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3719. u32 adv;
  3720. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3721. if (err)
  3722. goto done;
  3723. adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
  3724. tp->link_config.advertising |= adv | ADVERTISED_TP;
  3725. tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
  3726. } else {
  3727. tp->link_config.advertising |= ADVERTISED_FIBRE;
  3728. }
  3729. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3730. u32 adv;
  3731. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3732. err = tg3_readphy(tp, MII_CTRL1000, &val);
  3733. if (err)
  3734. goto done;
  3735. adv = mii_ctrl1000_to_ethtool_adv_t(val);
  3736. } else {
  3737. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3738. if (err)
  3739. goto done;
  3740. adv = tg3_decode_flowctrl_1000X(val);
  3741. tp->link_config.flowctrl = adv;
  3742. val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
  3743. adv = mii_adv_to_ethtool_adv_x(val);
  3744. }
  3745. tp->link_config.advertising |= adv;
  3746. }
  3747. done:
  3748. return err;
  3749. }
  3750. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3751. {
  3752. int err;
  3753. /* Turn off tap power management. */
  3754. /* Set Extended packet length bit */
  3755. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3756. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3757. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3758. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3759. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3760. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3761. udelay(40);
  3762. return err;
  3763. }
  3764. static bool tg3_phy_eee_config_ok(struct tg3 *tp)
  3765. {
  3766. struct ethtool_eee eee;
  3767. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3768. return true;
  3769. tg3_eee_pull_config(tp, &eee);
  3770. if (tp->eee.eee_enabled) {
  3771. if (tp->eee.advertised != eee.advertised ||
  3772. tp->eee.tx_lpi_timer != eee.tx_lpi_timer ||
  3773. tp->eee.tx_lpi_enabled != eee.tx_lpi_enabled)
  3774. return false;
  3775. } else {
  3776. /* EEE is disabled but we're advertising */
  3777. if (eee.advertised)
  3778. return false;
  3779. }
  3780. return true;
  3781. }
  3782. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3783. {
  3784. u32 advmsk, tgtadv, advertising;
  3785. advertising = tp->link_config.advertising;
  3786. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3787. advmsk = ADVERTISE_ALL;
  3788. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3789. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3790. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3791. }
  3792. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3793. return false;
  3794. if ((*lcladv & advmsk) != tgtadv)
  3795. return false;
  3796. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3797. u32 tg3_ctrl;
  3798. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3799. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3800. return false;
  3801. if (tgtadv &&
  3802. (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3803. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
  3804. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3805. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3806. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3807. } else {
  3808. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3809. }
  3810. if (tg3_ctrl != tgtadv)
  3811. return false;
  3812. }
  3813. return true;
  3814. }
  3815. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3816. {
  3817. u32 lpeth = 0;
  3818. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3819. u32 val;
  3820. if (tg3_readphy(tp, MII_STAT1000, &val))
  3821. return false;
  3822. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3823. }
  3824. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3825. return false;
  3826. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3827. tp->link_config.rmt_adv = lpeth;
  3828. return true;
  3829. }
  3830. static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
  3831. {
  3832. if (curr_link_up != tp->link_up) {
  3833. if (curr_link_up) {
  3834. netif_carrier_on(tp->dev);
  3835. } else {
  3836. netif_carrier_off(tp->dev);
  3837. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3838. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3839. }
  3840. tg3_link_report(tp);
  3841. return true;
  3842. }
  3843. return false;
  3844. }
  3845. static void tg3_clear_mac_status(struct tg3 *tp)
  3846. {
  3847. tw32(MAC_EVENT, 0);
  3848. tw32_f(MAC_STATUS,
  3849. MAC_STATUS_SYNC_CHANGED |
  3850. MAC_STATUS_CFG_CHANGED |
  3851. MAC_STATUS_MI_COMPLETION |
  3852. MAC_STATUS_LNKSTATE_CHANGED);
  3853. udelay(40);
  3854. }
  3855. static void tg3_setup_eee(struct tg3 *tp)
  3856. {
  3857. u32 val;
  3858. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  3859. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  3860. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  3861. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  3862. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  3863. tw32_f(TG3_CPMU_EEE_CTRL,
  3864. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  3865. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  3866. (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
  3867. TG3_CPMU_EEEMD_LPI_IN_RX |
  3868. TG3_CPMU_EEEMD_EEE_ENABLE;
  3869. if (tg3_asic_rev(tp) != ASIC_REV_5717)
  3870. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  3871. if (tg3_flag(tp, ENABLE_APE))
  3872. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  3873. tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
  3874. tw32_f(TG3_CPMU_EEE_DBTMR1,
  3875. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  3876. (tp->eee.tx_lpi_timer & 0xffff));
  3877. tw32_f(TG3_CPMU_EEE_DBTMR2,
  3878. TG3_CPMU_DBTMR2_APE_TX_2047US |
  3879. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  3880. }
  3881. static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
  3882. {
  3883. bool current_link_up;
  3884. u32 bmsr, val;
  3885. u32 lcl_adv, rmt_adv;
  3886. u16 current_speed;
  3887. u8 current_duplex;
  3888. int i, err;
  3889. tg3_clear_mac_status(tp);
  3890. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3891. tw32_f(MAC_MI_MODE,
  3892. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3893. udelay(80);
  3894. }
  3895. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3896. /* Some third-party PHYs need to be reset on link going
  3897. * down.
  3898. */
  3899. if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3900. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  3901. tg3_asic_rev(tp) == ASIC_REV_5705) &&
  3902. tp->link_up) {
  3903. tg3_readphy(tp, MII_BMSR, &bmsr);
  3904. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3905. !(bmsr & BMSR_LSTATUS))
  3906. force_reset = true;
  3907. }
  3908. if (force_reset)
  3909. tg3_phy_reset(tp);
  3910. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3911. tg3_readphy(tp, MII_BMSR, &bmsr);
  3912. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3913. !tg3_flag(tp, INIT_COMPLETE))
  3914. bmsr = 0;
  3915. if (!(bmsr & BMSR_LSTATUS)) {
  3916. err = tg3_init_5401phy_dsp(tp);
  3917. if (err)
  3918. return err;
  3919. tg3_readphy(tp, MII_BMSR, &bmsr);
  3920. for (i = 0; i < 1000; i++) {
  3921. udelay(10);
  3922. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3923. (bmsr & BMSR_LSTATUS)) {
  3924. udelay(40);
  3925. break;
  3926. }
  3927. }
  3928. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3929. TG3_PHY_REV_BCM5401_B0 &&
  3930. !(bmsr & BMSR_LSTATUS) &&
  3931. tp->link_config.active_speed == SPEED_1000) {
  3932. err = tg3_phy_reset(tp);
  3933. if (!err)
  3934. err = tg3_init_5401phy_dsp(tp);
  3935. if (err)
  3936. return err;
  3937. }
  3938. }
  3939. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3940. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
  3941. /* 5701 {A0,B0} CRC bug workaround */
  3942. tg3_writephy(tp, 0x15, 0x0a75);
  3943. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3944. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3945. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3946. }
  3947. /* Clear pending interrupts... */
  3948. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3949. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3950. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3951. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3952. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3953. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3954. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3955. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3956. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3957. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3958. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3959. else
  3960. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3961. }
  3962. current_link_up = false;
  3963. current_speed = SPEED_UNKNOWN;
  3964. current_duplex = DUPLEX_UNKNOWN;
  3965. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3966. tp->link_config.rmt_adv = 0;
  3967. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3968. err = tg3_phy_auxctl_read(tp,
  3969. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3970. &val);
  3971. if (!err && !(val & (1 << 10))) {
  3972. tg3_phy_auxctl_write(tp,
  3973. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3974. val | (1 << 10));
  3975. goto relink;
  3976. }
  3977. }
  3978. bmsr = 0;
  3979. for (i = 0; i < 100; i++) {
  3980. tg3_readphy(tp, MII_BMSR, &bmsr);
  3981. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3982. (bmsr & BMSR_LSTATUS))
  3983. break;
  3984. udelay(40);
  3985. }
  3986. if (bmsr & BMSR_LSTATUS) {
  3987. u32 aux_stat, bmcr;
  3988. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3989. for (i = 0; i < 2000; i++) {
  3990. udelay(10);
  3991. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3992. aux_stat)
  3993. break;
  3994. }
  3995. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3996. &current_speed,
  3997. &current_duplex);
  3998. bmcr = 0;
  3999. for (i = 0; i < 200; i++) {
  4000. tg3_readphy(tp, MII_BMCR, &bmcr);
  4001. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  4002. continue;
  4003. if (bmcr && bmcr != 0x7fff)
  4004. break;
  4005. udelay(10);
  4006. }
  4007. lcl_adv = 0;
  4008. rmt_adv = 0;
  4009. tp->link_config.active_speed = current_speed;
  4010. tp->link_config.active_duplex = current_duplex;
  4011. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4012. bool eee_config_ok = tg3_phy_eee_config_ok(tp);
  4013. if ((bmcr & BMCR_ANENABLE) &&
  4014. eee_config_ok &&
  4015. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  4016. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  4017. current_link_up = true;
  4018. /* EEE settings changes take effect only after a phy
  4019. * reset. If we have skipped a reset due to Link Flap
  4020. * Avoidance being enabled, do it now.
  4021. */
  4022. if (!eee_config_ok &&
  4023. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  4024. !force_reset) {
  4025. tg3_setup_eee(tp);
  4026. tg3_phy_reset(tp);
  4027. }
  4028. } else {
  4029. if (!(bmcr & BMCR_ANENABLE) &&
  4030. tp->link_config.speed == current_speed &&
  4031. tp->link_config.duplex == current_duplex) {
  4032. current_link_up = true;
  4033. }
  4034. }
  4035. if (current_link_up &&
  4036. tp->link_config.active_duplex == DUPLEX_FULL) {
  4037. u32 reg, bit;
  4038. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  4039. reg = MII_TG3_FET_GEN_STAT;
  4040. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  4041. } else {
  4042. reg = MII_TG3_EXT_STAT;
  4043. bit = MII_TG3_EXT_STAT_MDIX;
  4044. }
  4045. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  4046. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  4047. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  4048. }
  4049. }
  4050. relink:
  4051. if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  4052. tg3_phy_copper_begin(tp);
  4053. if (tg3_flag(tp, ROBOSWITCH)) {
  4054. current_link_up = true;
  4055. /* FIXME: when BCM5325 switch is used use 100 MBit/s */
  4056. current_speed = SPEED_1000;
  4057. current_duplex = DUPLEX_FULL;
  4058. tp->link_config.active_speed = current_speed;
  4059. tp->link_config.active_duplex = current_duplex;
  4060. }
  4061. tg3_readphy(tp, MII_BMSR, &bmsr);
  4062. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  4063. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  4064. current_link_up = true;
  4065. }
  4066. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4067. if (current_link_up) {
  4068. if (tp->link_config.active_speed == SPEED_100 ||
  4069. tp->link_config.active_speed == SPEED_10)
  4070. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4071. else
  4072. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4073. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  4074. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4075. else
  4076. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4077. /* In order for the 5750 core in BCM4785 chip to work properly
  4078. * in RGMII mode, the Led Control Register must be set up.
  4079. */
  4080. if (tg3_flag(tp, RGMII_MODE)) {
  4081. u32 led_ctrl = tr32(MAC_LED_CTRL);
  4082. led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
  4083. if (tp->link_config.active_speed == SPEED_10)
  4084. led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
  4085. else if (tp->link_config.active_speed == SPEED_100)
  4086. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4087. LED_CTRL_100MBPS_ON);
  4088. else if (tp->link_config.active_speed == SPEED_1000)
  4089. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4090. LED_CTRL_1000MBPS_ON);
  4091. tw32(MAC_LED_CTRL, led_ctrl);
  4092. udelay(40);
  4093. }
  4094. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4095. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4096. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4097. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  4098. if (current_link_up &&
  4099. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  4100. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  4101. else
  4102. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  4103. }
  4104. /* ??? Without this setting Netgear GA302T PHY does not
  4105. * ??? send/receive packets...
  4106. */
  4107. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  4108. tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
  4109. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  4110. tw32_f(MAC_MI_MODE, tp->mi_mode);
  4111. udelay(80);
  4112. }
  4113. tw32_f(MAC_MODE, tp->mac_mode);
  4114. udelay(40);
  4115. tg3_phy_eee_adjust(tp, current_link_up);
  4116. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  4117. /* Polled via timer. */
  4118. tw32_f(MAC_EVENT, 0);
  4119. } else {
  4120. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4121. }
  4122. udelay(40);
  4123. if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
  4124. current_link_up &&
  4125. tp->link_config.active_speed == SPEED_1000 &&
  4126. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  4127. udelay(120);
  4128. tw32_f(MAC_STATUS,
  4129. (MAC_STATUS_SYNC_CHANGED |
  4130. MAC_STATUS_CFG_CHANGED));
  4131. udelay(40);
  4132. tg3_write_mem(tp,
  4133. NIC_SRAM_FIRMWARE_MBOX,
  4134. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  4135. }
  4136. /* Prevent send BD corruption. */
  4137. if (tg3_flag(tp, CLKREQ_BUG)) {
  4138. if (tp->link_config.active_speed == SPEED_100 ||
  4139. tp->link_config.active_speed == SPEED_10)
  4140. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  4141. PCI_EXP_LNKCTL_CLKREQ_EN);
  4142. else
  4143. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  4144. PCI_EXP_LNKCTL_CLKREQ_EN);
  4145. }
  4146. tg3_test_and_report_link_chg(tp, current_link_up);
  4147. return 0;
  4148. }
  4149. struct tg3_fiber_aneginfo {
  4150. int state;
  4151. #define ANEG_STATE_UNKNOWN 0
  4152. #define ANEG_STATE_AN_ENABLE 1
  4153. #define ANEG_STATE_RESTART_INIT 2
  4154. #define ANEG_STATE_RESTART 3
  4155. #define ANEG_STATE_DISABLE_LINK_OK 4
  4156. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  4157. #define ANEG_STATE_ABILITY_DETECT 6
  4158. #define ANEG_STATE_ACK_DETECT_INIT 7
  4159. #define ANEG_STATE_ACK_DETECT 8
  4160. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  4161. #define ANEG_STATE_COMPLETE_ACK 10
  4162. #define ANEG_STATE_IDLE_DETECT_INIT 11
  4163. #define ANEG_STATE_IDLE_DETECT 12
  4164. #define ANEG_STATE_LINK_OK 13
  4165. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  4166. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  4167. u32 flags;
  4168. #define MR_AN_ENABLE 0x00000001
  4169. #define MR_RESTART_AN 0x00000002
  4170. #define MR_AN_COMPLETE 0x00000004
  4171. #define MR_PAGE_RX 0x00000008
  4172. #define MR_NP_LOADED 0x00000010
  4173. #define MR_TOGGLE_TX 0x00000020
  4174. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  4175. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  4176. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  4177. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  4178. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  4179. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  4180. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  4181. #define MR_TOGGLE_RX 0x00002000
  4182. #define MR_NP_RX 0x00004000
  4183. #define MR_LINK_OK 0x80000000
  4184. unsigned long link_time, cur_time;
  4185. u32 ability_match_cfg;
  4186. int ability_match_count;
  4187. char ability_match, idle_match, ack_match;
  4188. u32 txconfig, rxconfig;
  4189. #define ANEG_CFG_NP 0x00000080
  4190. #define ANEG_CFG_ACK 0x00000040
  4191. #define ANEG_CFG_RF2 0x00000020
  4192. #define ANEG_CFG_RF1 0x00000010
  4193. #define ANEG_CFG_PS2 0x00000001
  4194. #define ANEG_CFG_PS1 0x00008000
  4195. #define ANEG_CFG_HD 0x00004000
  4196. #define ANEG_CFG_FD 0x00002000
  4197. #define ANEG_CFG_INVAL 0x00001f06
  4198. };
  4199. #define ANEG_OK 0
  4200. #define ANEG_DONE 1
  4201. #define ANEG_TIMER_ENAB 2
  4202. #define ANEG_FAILED -1
  4203. #define ANEG_STATE_SETTLE_TIME 10000
  4204. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  4205. struct tg3_fiber_aneginfo *ap)
  4206. {
  4207. u16 flowctrl;
  4208. unsigned long delta;
  4209. u32 rx_cfg_reg;
  4210. int ret;
  4211. if (ap->state == ANEG_STATE_UNKNOWN) {
  4212. ap->rxconfig = 0;
  4213. ap->link_time = 0;
  4214. ap->cur_time = 0;
  4215. ap->ability_match_cfg = 0;
  4216. ap->ability_match_count = 0;
  4217. ap->ability_match = 0;
  4218. ap->idle_match = 0;
  4219. ap->ack_match = 0;
  4220. }
  4221. ap->cur_time++;
  4222. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  4223. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  4224. if (rx_cfg_reg != ap->ability_match_cfg) {
  4225. ap->ability_match_cfg = rx_cfg_reg;
  4226. ap->ability_match = 0;
  4227. ap->ability_match_count = 0;
  4228. } else {
  4229. if (++ap->ability_match_count > 1) {
  4230. ap->ability_match = 1;
  4231. ap->ability_match_cfg = rx_cfg_reg;
  4232. }
  4233. }
  4234. if (rx_cfg_reg & ANEG_CFG_ACK)
  4235. ap->ack_match = 1;
  4236. else
  4237. ap->ack_match = 0;
  4238. ap->idle_match = 0;
  4239. } else {
  4240. ap->idle_match = 1;
  4241. ap->ability_match_cfg = 0;
  4242. ap->ability_match_count = 0;
  4243. ap->ability_match = 0;
  4244. ap->ack_match = 0;
  4245. rx_cfg_reg = 0;
  4246. }
  4247. ap->rxconfig = rx_cfg_reg;
  4248. ret = ANEG_OK;
  4249. switch (ap->state) {
  4250. case ANEG_STATE_UNKNOWN:
  4251. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  4252. ap->state = ANEG_STATE_AN_ENABLE;
  4253. /* fallthru */
  4254. case ANEG_STATE_AN_ENABLE:
  4255. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  4256. if (ap->flags & MR_AN_ENABLE) {
  4257. ap->link_time = 0;
  4258. ap->cur_time = 0;
  4259. ap->ability_match_cfg = 0;
  4260. ap->ability_match_count = 0;
  4261. ap->ability_match = 0;
  4262. ap->idle_match = 0;
  4263. ap->ack_match = 0;
  4264. ap->state = ANEG_STATE_RESTART_INIT;
  4265. } else {
  4266. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  4267. }
  4268. break;
  4269. case ANEG_STATE_RESTART_INIT:
  4270. ap->link_time = ap->cur_time;
  4271. ap->flags &= ~(MR_NP_LOADED);
  4272. ap->txconfig = 0;
  4273. tw32(MAC_TX_AUTO_NEG, 0);
  4274. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4275. tw32_f(MAC_MODE, tp->mac_mode);
  4276. udelay(40);
  4277. ret = ANEG_TIMER_ENAB;
  4278. ap->state = ANEG_STATE_RESTART;
  4279. /* fallthru */
  4280. case ANEG_STATE_RESTART:
  4281. delta = ap->cur_time - ap->link_time;
  4282. if (delta > ANEG_STATE_SETTLE_TIME)
  4283. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  4284. else
  4285. ret = ANEG_TIMER_ENAB;
  4286. break;
  4287. case ANEG_STATE_DISABLE_LINK_OK:
  4288. ret = ANEG_DONE;
  4289. break;
  4290. case ANEG_STATE_ABILITY_DETECT_INIT:
  4291. ap->flags &= ~(MR_TOGGLE_TX);
  4292. ap->txconfig = ANEG_CFG_FD;
  4293. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4294. if (flowctrl & ADVERTISE_1000XPAUSE)
  4295. ap->txconfig |= ANEG_CFG_PS1;
  4296. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4297. ap->txconfig |= ANEG_CFG_PS2;
  4298. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4299. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4300. tw32_f(MAC_MODE, tp->mac_mode);
  4301. udelay(40);
  4302. ap->state = ANEG_STATE_ABILITY_DETECT;
  4303. break;
  4304. case ANEG_STATE_ABILITY_DETECT:
  4305. if (ap->ability_match != 0 && ap->rxconfig != 0)
  4306. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  4307. break;
  4308. case ANEG_STATE_ACK_DETECT_INIT:
  4309. ap->txconfig |= ANEG_CFG_ACK;
  4310. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4311. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4312. tw32_f(MAC_MODE, tp->mac_mode);
  4313. udelay(40);
  4314. ap->state = ANEG_STATE_ACK_DETECT;
  4315. /* fallthru */
  4316. case ANEG_STATE_ACK_DETECT:
  4317. if (ap->ack_match != 0) {
  4318. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  4319. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  4320. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  4321. } else {
  4322. ap->state = ANEG_STATE_AN_ENABLE;
  4323. }
  4324. } else if (ap->ability_match != 0 &&
  4325. ap->rxconfig == 0) {
  4326. ap->state = ANEG_STATE_AN_ENABLE;
  4327. }
  4328. break;
  4329. case ANEG_STATE_COMPLETE_ACK_INIT:
  4330. if (ap->rxconfig & ANEG_CFG_INVAL) {
  4331. ret = ANEG_FAILED;
  4332. break;
  4333. }
  4334. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  4335. MR_LP_ADV_HALF_DUPLEX |
  4336. MR_LP_ADV_SYM_PAUSE |
  4337. MR_LP_ADV_ASYM_PAUSE |
  4338. MR_LP_ADV_REMOTE_FAULT1 |
  4339. MR_LP_ADV_REMOTE_FAULT2 |
  4340. MR_LP_ADV_NEXT_PAGE |
  4341. MR_TOGGLE_RX |
  4342. MR_NP_RX);
  4343. if (ap->rxconfig & ANEG_CFG_FD)
  4344. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  4345. if (ap->rxconfig & ANEG_CFG_HD)
  4346. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  4347. if (ap->rxconfig & ANEG_CFG_PS1)
  4348. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  4349. if (ap->rxconfig & ANEG_CFG_PS2)
  4350. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  4351. if (ap->rxconfig & ANEG_CFG_RF1)
  4352. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  4353. if (ap->rxconfig & ANEG_CFG_RF2)
  4354. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  4355. if (ap->rxconfig & ANEG_CFG_NP)
  4356. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  4357. ap->link_time = ap->cur_time;
  4358. ap->flags ^= (MR_TOGGLE_TX);
  4359. if (ap->rxconfig & 0x0008)
  4360. ap->flags |= MR_TOGGLE_RX;
  4361. if (ap->rxconfig & ANEG_CFG_NP)
  4362. ap->flags |= MR_NP_RX;
  4363. ap->flags |= MR_PAGE_RX;
  4364. ap->state = ANEG_STATE_COMPLETE_ACK;
  4365. ret = ANEG_TIMER_ENAB;
  4366. break;
  4367. case ANEG_STATE_COMPLETE_ACK:
  4368. if (ap->ability_match != 0 &&
  4369. ap->rxconfig == 0) {
  4370. ap->state = ANEG_STATE_AN_ENABLE;
  4371. break;
  4372. }
  4373. delta = ap->cur_time - ap->link_time;
  4374. if (delta > ANEG_STATE_SETTLE_TIME) {
  4375. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  4376. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4377. } else {
  4378. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  4379. !(ap->flags & MR_NP_RX)) {
  4380. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4381. } else {
  4382. ret = ANEG_FAILED;
  4383. }
  4384. }
  4385. }
  4386. break;
  4387. case ANEG_STATE_IDLE_DETECT_INIT:
  4388. ap->link_time = ap->cur_time;
  4389. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4390. tw32_f(MAC_MODE, tp->mac_mode);
  4391. udelay(40);
  4392. ap->state = ANEG_STATE_IDLE_DETECT;
  4393. ret = ANEG_TIMER_ENAB;
  4394. break;
  4395. case ANEG_STATE_IDLE_DETECT:
  4396. if (ap->ability_match != 0 &&
  4397. ap->rxconfig == 0) {
  4398. ap->state = ANEG_STATE_AN_ENABLE;
  4399. break;
  4400. }
  4401. delta = ap->cur_time - ap->link_time;
  4402. if (delta > ANEG_STATE_SETTLE_TIME) {
  4403. /* XXX another gem from the Broadcom driver :( */
  4404. ap->state = ANEG_STATE_LINK_OK;
  4405. }
  4406. break;
  4407. case ANEG_STATE_LINK_OK:
  4408. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  4409. ret = ANEG_DONE;
  4410. break;
  4411. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  4412. /* ??? unimplemented */
  4413. break;
  4414. case ANEG_STATE_NEXT_PAGE_WAIT:
  4415. /* ??? unimplemented */
  4416. break;
  4417. default:
  4418. ret = ANEG_FAILED;
  4419. break;
  4420. }
  4421. return ret;
  4422. }
  4423. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  4424. {
  4425. int res = 0;
  4426. struct tg3_fiber_aneginfo aninfo;
  4427. int status = ANEG_FAILED;
  4428. unsigned int tick;
  4429. u32 tmp;
  4430. tw32_f(MAC_TX_AUTO_NEG, 0);
  4431. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  4432. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  4433. udelay(40);
  4434. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  4435. udelay(40);
  4436. memset(&aninfo, 0, sizeof(aninfo));
  4437. aninfo.flags |= MR_AN_ENABLE;
  4438. aninfo.state = ANEG_STATE_UNKNOWN;
  4439. aninfo.cur_time = 0;
  4440. tick = 0;
  4441. while (++tick < 195000) {
  4442. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4443. if (status == ANEG_DONE || status == ANEG_FAILED)
  4444. break;
  4445. udelay(1);
  4446. }
  4447. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4448. tw32_f(MAC_MODE, tp->mac_mode);
  4449. udelay(40);
  4450. *txflags = aninfo.txconfig;
  4451. *rxflags = aninfo.flags;
  4452. if (status == ANEG_DONE &&
  4453. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4454. MR_LP_ADV_FULL_DUPLEX)))
  4455. res = 1;
  4456. return res;
  4457. }
  4458. static void tg3_init_bcm8002(struct tg3 *tp)
  4459. {
  4460. u32 mac_status = tr32(MAC_STATUS);
  4461. int i;
  4462. /* Reset when initting first time or we have a link. */
  4463. if (tg3_flag(tp, INIT_COMPLETE) &&
  4464. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4465. return;
  4466. /* Set PLL lock range. */
  4467. tg3_writephy(tp, 0x16, 0x8007);
  4468. /* SW reset */
  4469. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4470. /* Wait for reset to complete. */
  4471. /* XXX schedule_timeout() ... */
  4472. for (i = 0; i < 500; i++)
  4473. udelay(10);
  4474. /* Config mode; select PMA/Ch 1 regs. */
  4475. tg3_writephy(tp, 0x10, 0x8411);
  4476. /* Enable auto-lock and comdet, select txclk for tx. */
  4477. tg3_writephy(tp, 0x11, 0x0a10);
  4478. tg3_writephy(tp, 0x18, 0x00a0);
  4479. tg3_writephy(tp, 0x16, 0x41ff);
  4480. /* Assert and deassert POR. */
  4481. tg3_writephy(tp, 0x13, 0x0400);
  4482. udelay(40);
  4483. tg3_writephy(tp, 0x13, 0x0000);
  4484. tg3_writephy(tp, 0x11, 0x0a50);
  4485. udelay(40);
  4486. tg3_writephy(tp, 0x11, 0x0a10);
  4487. /* Wait for signal to stabilize */
  4488. /* XXX schedule_timeout() ... */
  4489. for (i = 0; i < 15000; i++)
  4490. udelay(10);
  4491. /* Deselect the channel register so we can read the PHYID
  4492. * later.
  4493. */
  4494. tg3_writephy(tp, 0x10, 0x8011);
  4495. }
  4496. static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4497. {
  4498. u16 flowctrl;
  4499. bool current_link_up;
  4500. u32 sg_dig_ctrl, sg_dig_status;
  4501. u32 serdes_cfg, expected_sg_dig_ctrl;
  4502. int workaround, port_a;
  4503. serdes_cfg = 0;
  4504. expected_sg_dig_ctrl = 0;
  4505. workaround = 0;
  4506. port_a = 1;
  4507. current_link_up = false;
  4508. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
  4509. tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
  4510. workaround = 1;
  4511. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4512. port_a = 0;
  4513. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4514. /* preserve bits 20-23 for voltage regulator */
  4515. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4516. }
  4517. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4518. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4519. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4520. if (workaround) {
  4521. u32 val = serdes_cfg;
  4522. if (port_a)
  4523. val |= 0xc010000;
  4524. else
  4525. val |= 0x4010000;
  4526. tw32_f(MAC_SERDES_CFG, val);
  4527. }
  4528. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4529. }
  4530. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4531. tg3_setup_flow_control(tp, 0, 0);
  4532. current_link_up = true;
  4533. }
  4534. goto out;
  4535. }
  4536. /* Want auto-negotiation. */
  4537. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4538. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4539. if (flowctrl & ADVERTISE_1000XPAUSE)
  4540. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4541. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4542. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4543. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4544. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4545. tp->serdes_counter &&
  4546. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4547. MAC_STATUS_RCVD_CFG)) ==
  4548. MAC_STATUS_PCS_SYNCED)) {
  4549. tp->serdes_counter--;
  4550. current_link_up = true;
  4551. goto out;
  4552. }
  4553. restart_autoneg:
  4554. if (workaround)
  4555. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4556. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4557. udelay(5);
  4558. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4559. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4560. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4561. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4562. MAC_STATUS_SIGNAL_DET)) {
  4563. sg_dig_status = tr32(SG_DIG_STATUS);
  4564. mac_status = tr32(MAC_STATUS);
  4565. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4566. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4567. u32 local_adv = 0, remote_adv = 0;
  4568. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4569. local_adv |= ADVERTISE_1000XPAUSE;
  4570. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4571. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4572. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4573. remote_adv |= LPA_1000XPAUSE;
  4574. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4575. remote_adv |= LPA_1000XPAUSE_ASYM;
  4576. tp->link_config.rmt_adv =
  4577. mii_adv_to_ethtool_adv_x(remote_adv);
  4578. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4579. current_link_up = true;
  4580. tp->serdes_counter = 0;
  4581. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4582. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4583. if (tp->serdes_counter)
  4584. tp->serdes_counter--;
  4585. else {
  4586. if (workaround) {
  4587. u32 val = serdes_cfg;
  4588. if (port_a)
  4589. val |= 0xc010000;
  4590. else
  4591. val |= 0x4010000;
  4592. tw32_f(MAC_SERDES_CFG, val);
  4593. }
  4594. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4595. udelay(40);
  4596. /* Link parallel detection - link is up */
  4597. /* only if we have PCS_SYNC and not */
  4598. /* receiving config code words */
  4599. mac_status = tr32(MAC_STATUS);
  4600. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4601. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4602. tg3_setup_flow_control(tp, 0, 0);
  4603. current_link_up = true;
  4604. tp->phy_flags |=
  4605. TG3_PHYFLG_PARALLEL_DETECT;
  4606. tp->serdes_counter =
  4607. SERDES_PARALLEL_DET_TIMEOUT;
  4608. } else
  4609. goto restart_autoneg;
  4610. }
  4611. }
  4612. } else {
  4613. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4614. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4615. }
  4616. out:
  4617. return current_link_up;
  4618. }
  4619. static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4620. {
  4621. bool current_link_up = false;
  4622. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4623. goto out;
  4624. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4625. u32 txflags, rxflags;
  4626. int i;
  4627. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4628. u32 local_adv = 0, remote_adv = 0;
  4629. if (txflags & ANEG_CFG_PS1)
  4630. local_adv |= ADVERTISE_1000XPAUSE;
  4631. if (txflags & ANEG_CFG_PS2)
  4632. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4633. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4634. remote_adv |= LPA_1000XPAUSE;
  4635. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4636. remote_adv |= LPA_1000XPAUSE_ASYM;
  4637. tp->link_config.rmt_adv =
  4638. mii_adv_to_ethtool_adv_x(remote_adv);
  4639. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4640. current_link_up = true;
  4641. }
  4642. for (i = 0; i < 30; i++) {
  4643. udelay(20);
  4644. tw32_f(MAC_STATUS,
  4645. (MAC_STATUS_SYNC_CHANGED |
  4646. MAC_STATUS_CFG_CHANGED));
  4647. udelay(40);
  4648. if ((tr32(MAC_STATUS) &
  4649. (MAC_STATUS_SYNC_CHANGED |
  4650. MAC_STATUS_CFG_CHANGED)) == 0)
  4651. break;
  4652. }
  4653. mac_status = tr32(MAC_STATUS);
  4654. if (!current_link_up &&
  4655. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4656. !(mac_status & MAC_STATUS_RCVD_CFG))
  4657. current_link_up = true;
  4658. } else {
  4659. tg3_setup_flow_control(tp, 0, 0);
  4660. /* Forcing 1000FD link up. */
  4661. current_link_up = true;
  4662. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4663. udelay(40);
  4664. tw32_f(MAC_MODE, tp->mac_mode);
  4665. udelay(40);
  4666. }
  4667. out:
  4668. return current_link_up;
  4669. }
  4670. static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
  4671. {
  4672. u32 orig_pause_cfg;
  4673. u16 orig_active_speed;
  4674. u8 orig_active_duplex;
  4675. u32 mac_status;
  4676. bool current_link_up;
  4677. int i;
  4678. orig_pause_cfg = tp->link_config.active_flowctrl;
  4679. orig_active_speed = tp->link_config.active_speed;
  4680. orig_active_duplex = tp->link_config.active_duplex;
  4681. if (!tg3_flag(tp, HW_AUTONEG) &&
  4682. tp->link_up &&
  4683. tg3_flag(tp, INIT_COMPLETE)) {
  4684. mac_status = tr32(MAC_STATUS);
  4685. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4686. MAC_STATUS_SIGNAL_DET |
  4687. MAC_STATUS_CFG_CHANGED |
  4688. MAC_STATUS_RCVD_CFG);
  4689. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4690. MAC_STATUS_SIGNAL_DET)) {
  4691. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4692. MAC_STATUS_CFG_CHANGED));
  4693. return 0;
  4694. }
  4695. }
  4696. tw32_f(MAC_TX_AUTO_NEG, 0);
  4697. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4698. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4699. tw32_f(MAC_MODE, tp->mac_mode);
  4700. udelay(40);
  4701. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4702. tg3_init_bcm8002(tp);
  4703. /* Enable link change event even when serdes polling. */
  4704. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4705. udelay(40);
  4706. current_link_up = false;
  4707. tp->link_config.rmt_adv = 0;
  4708. mac_status = tr32(MAC_STATUS);
  4709. if (tg3_flag(tp, HW_AUTONEG))
  4710. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4711. else
  4712. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4713. tp->napi[0].hw_status->status =
  4714. (SD_STATUS_UPDATED |
  4715. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4716. for (i = 0; i < 100; i++) {
  4717. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4718. MAC_STATUS_CFG_CHANGED));
  4719. udelay(5);
  4720. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4721. MAC_STATUS_CFG_CHANGED |
  4722. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4723. break;
  4724. }
  4725. mac_status = tr32(MAC_STATUS);
  4726. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4727. current_link_up = false;
  4728. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4729. tp->serdes_counter == 0) {
  4730. tw32_f(MAC_MODE, (tp->mac_mode |
  4731. MAC_MODE_SEND_CONFIGS));
  4732. udelay(1);
  4733. tw32_f(MAC_MODE, tp->mac_mode);
  4734. }
  4735. }
  4736. if (current_link_up) {
  4737. tp->link_config.active_speed = SPEED_1000;
  4738. tp->link_config.active_duplex = DUPLEX_FULL;
  4739. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4740. LED_CTRL_LNKLED_OVERRIDE |
  4741. LED_CTRL_1000MBPS_ON));
  4742. } else {
  4743. tp->link_config.active_speed = SPEED_UNKNOWN;
  4744. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4745. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4746. LED_CTRL_LNKLED_OVERRIDE |
  4747. LED_CTRL_TRAFFIC_OVERRIDE));
  4748. }
  4749. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4750. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4751. if (orig_pause_cfg != now_pause_cfg ||
  4752. orig_active_speed != tp->link_config.active_speed ||
  4753. orig_active_duplex != tp->link_config.active_duplex)
  4754. tg3_link_report(tp);
  4755. }
  4756. return 0;
  4757. }
  4758. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
  4759. {
  4760. int err = 0;
  4761. u32 bmsr, bmcr;
  4762. u16 current_speed = SPEED_UNKNOWN;
  4763. u8 current_duplex = DUPLEX_UNKNOWN;
  4764. bool current_link_up = false;
  4765. u32 local_adv, remote_adv, sgsr;
  4766. if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
  4767. tg3_asic_rev(tp) == ASIC_REV_5720) &&
  4768. !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
  4769. (sgsr & SERDES_TG3_SGMII_MODE)) {
  4770. if (force_reset)
  4771. tg3_phy_reset(tp);
  4772. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4773. if (!(sgsr & SERDES_TG3_LINK_UP)) {
  4774. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4775. } else {
  4776. current_link_up = true;
  4777. if (sgsr & SERDES_TG3_SPEED_1000) {
  4778. current_speed = SPEED_1000;
  4779. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4780. } else if (sgsr & SERDES_TG3_SPEED_100) {
  4781. current_speed = SPEED_100;
  4782. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4783. } else {
  4784. current_speed = SPEED_10;
  4785. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4786. }
  4787. if (sgsr & SERDES_TG3_FULL_DUPLEX)
  4788. current_duplex = DUPLEX_FULL;
  4789. else
  4790. current_duplex = DUPLEX_HALF;
  4791. }
  4792. tw32_f(MAC_MODE, tp->mac_mode);
  4793. udelay(40);
  4794. tg3_clear_mac_status(tp);
  4795. goto fiber_setup_done;
  4796. }
  4797. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4798. tw32_f(MAC_MODE, tp->mac_mode);
  4799. udelay(40);
  4800. tg3_clear_mac_status(tp);
  4801. if (force_reset)
  4802. tg3_phy_reset(tp);
  4803. tp->link_config.rmt_adv = 0;
  4804. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4805. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4806. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4807. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4808. bmsr |= BMSR_LSTATUS;
  4809. else
  4810. bmsr &= ~BMSR_LSTATUS;
  4811. }
  4812. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4813. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4814. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4815. /* do nothing, just check for link up at the end */
  4816. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4817. u32 adv, newadv;
  4818. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4819. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4820. ADVERTISE_1000XPAUSE |
  4821. ADVERTISE_1000XPSE_ASYM |
  4822. ADVERTISE_SLCT);
  4823. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4824. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4825. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4826. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4827. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4828. tg3_writephy(tp, MII_BMCR, bmcr);
  4829. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4830. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4831. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4832. return err;
  4833. }
  4834. } else {
  4835. u32 new_bmcr;
  4836. bmcr &= ~BMCR_SPEED1000;
  4837. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4838. if (tp->link_config.duplex == DUPLEX_FULL)
  4839. new_bmcr |= BMCR_FULLDPLX;
  4840. if (new_bmcr != bmcr) {
  4841. /* BMCR_SPEED1000 is a reserved bit that needs
  4842. * to be set on write.
  4843. */
  4844. new_bmcr |= BMCR_SPEED1000;
  4845. /* Force a linkdown */
  4846. if (tp->link_up) {
  4847. u32 adv;
  4848. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4849. adv &= ~(ADVERTISE_1000XFULL |
  4850. ADVERTISE_1000XHALF |
  4851. ADVERTISE_SLCT);
  4852. tg3_writephy(tp, MII_ADVERTISE, adv);
  4853. tg3_writephy(tp, MII_BMCR, bmcr |
  4854. BMCR_ANRESTART |
  4855. BMCR_ANENABLE);
  4856. udelay(10);
  4857. tg3_carrier_off(tp);
  4858. }
  4859. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4860. bmcr = new_bmcr;
  4861. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4862. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4863. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4864. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4865. bmsr |= BMSR_LSTATUS;
  4866. else
  4867. bmsr &= ~BMSR_LSTATUS;
  4868. }
  4869. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4870. }
  4871. }
  4872. if (bmsr & BMSR_LSTATUS) {
  4873. current_speed = SPEED_1000;
  4874. current_link_up = true;
  4875. if (bmcr & BMCR_FULLDPLX)
  4876. current_duplex = DUPLEX_FULL;
  4877. else
  4878. current_duplex = DUPLEX_HALF;
  4879. local_adv = 0;
  4880. remote_adv = 0;
  4881. if (bmcr & BMCR_ANENABLE) {
  4882. u32 common;
  4883. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4884. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4885. common = local_adv & remote_adv;
  4886. if (common & (ADVERTISE_1000XHALF |
  4887. ADVERTISE_1000XFULL)) {
  4888. if (common & ADVERTISE_1000XFULL)
  4889. current_duplex = DUPLEX_FULL;
  4890. else
  4891. current_duplex = DUPLEX_HALF;
  4892. tp->link_config.rmt_adv =
  4893. mii_adv_to_ethtool_adv_x(remote_adv);
  4894. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4895. /* Link is up via parallel detect */
  4896. } else {
  4897. current_link_up = false;
  4898. }
  4899. }
  4900. }
  4901. fiber_setup_done:
  4902. if (current_link_up && current_duplex == DUPLEX_FULL)
  4903. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4904. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4905. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4906. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4907. tw32_f(MAC_MODE, tp->mac_mode);
  4908. udelay(40);
  4909. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4910. tp->link_config.active_speed = current_speed;
  4911. tp->link_config.active_duplex = current_duplex;
  4912. tg3_test_and_report_link_chg(tp, current_link_up);
  4913. return err;
  4914. }
  4915. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4916. {
  4917. if (tp->serdes_counter) {
  4918. /* Give autoneg time to complete. */
  4919. tp->serdes_counter--;
  4920. return;
  4921. }
  4922. if (!tp->link_up &&
  4923. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4924. u32 bmcr;
  4925. tg3_readphy(tp, MII_BMCR, &bmcr);
  4926. if (bmcr & BMCR_ANENABLE) {
  4927. u32 phy1, phy2;
  4928. /* Select shadow register 0x1f */
  4929. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4930. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4931. /* Select expansion interrupt status register */
  4932. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4933. MII_TG3_DSP_EXP1_INT_STAT);
  4934. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4935. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4936. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4937. /* We have signal detect and not receiving
  4938. * config code words, link is up by parallel
  4939. * detection.
  4940. */
  4941. bmcr &= ~BMCR_ANENABLE;
  4942. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4943. tg3_writephy(tp, MII_BMCR, bmcr);
  4944. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4945. }
  4946. }
  4947. } else if (tp->link_up &&
  4948. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4949. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4950. u32 phy2;
  4951. /* Select expansion interrupt status register */
  4952. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4953. MII_TG3_DSP_EXP1_INT_STAT);
  4954. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4955. if (phy2 & 0x20) {
  4956. u32 bmcr;
  4957. /* Config code words received, turn on autoneg. */
  4958. tg3_readphy(tp, MII_BMCR, &bmcr);
  4959. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4960. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4961. }
  4962. }
  4963. }
  4964. static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
  4965. {
  4966. u32 val;
  4967. int err;
  4968. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4969. err = tg3_setup_fiber_phy(tp, force_reset);
  4970. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4971. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4972. else
  4973. err = tg3_setup_copper_phy(tp, force_reset);
  4974. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  4975. u32 scale;
  4976. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4977. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4978. scale = 65;
  4979. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4980. scale = 6;
  4981. else
  4982. scale = 12;
  4983. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4984. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4985. tw32(GRC_MISC_CFG, val);
  4986. }
  4987. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4988. (6 << TX_LENGTHS_IPG_SHIFT);
  4989. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  4990. tg3_asic_rev(tp) == ASIC_REV_5762)
  4991. val |= tr32(MAC_TX_LENGTHS) &
  4992. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4993. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4994. if (tp->link_config.active_speed == SPEED_1000 &&
  4995. tp->link_config.active_duplex == DUPLEX_HALF)
  4996. tw32(MAC_TX_LENGTHS, val |
  4997. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4998. else
  4999. tw32(MAC_TX_LENGTHS, val |
  5000. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5001. if (!tg3_flag(tp, 5705_PLUS)) {
  5002. if (tp->link_up) {
  5003. tw32(HOSTCC_STAT_COAL_TICKS,
  5004. tp->coal.stats_block_coalesce_usecs);
  5005. } else {
  5006. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  5007. }
  5008. }
  5009. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  5010. val = tr32(PCIE_PWR_MGMT_THRESH);
  5011. if (!tp->link_up)
  5012. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  5013. tp->pwrmgmt_thresh;
  5014. else
  5015. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  5016. tw32(PCIE_PWR_MGMT_THRESH, val);
  5017. }
  5018. return err;
  5019. }
  5020. /* tp->lock must be held */
  5021. static u64 tg3_refclk_read(struct tg3 *tp)
  5022. {
  5023. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  5024. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  5025. }
  5026. /* tp->lock must be held */
  5027. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  5028. {
  5029. u32 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5030. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_STOP);
  5031. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  5032. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  5033. tw32_f(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_RESUME);
  5034. }
  5035. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  5036. static inline void tg3_full_unlock(struct tg3 *tp);
  5037. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  5038. {
  5039. struct tg3 *tp = netdev_priv(dev);
  5040. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  5041. SOF_TIMESTAMPING_RX_SOFTWARE |
  5042. SOF_TIMESTAMPING_SOFTWARE;
  5043. if (tg3_flag(tp, PTP_CAPABLE)) {
  5044. info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
  5045. SOF_TIMESTAMPING_RX_HARDWARE |
  5046. SOF_TIMESTAMPING_RAW_HARDWARE;
  5047. }
  5048. if (tp->ptp_clock)
  5049. info->phc_index = ptp_clock_index(tp->ptp_clock);
  5050. else
  5051. info->phc_index = -1;
  5052. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  5053. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  5054. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  5055. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  5056. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  5057. return 0;
  5058. }
  5059. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  5060. {
  5061. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5062. bool neg_adj = false;
  5063. u32 correction = 0;
  5064. if (ppb < 0) {
  5065. neg_adj = true;
  5066. ppb = -ppb;
  5067. }
  5068. /* Frequency adjustment is performed using hardware with a 24 bit
  5069. * accumulator and a programmable correction value. On each clk, the
  5070. * correction value gets added to the accumulator and when it
  5071. * overflows, the time counter is incremented/decremented.
  5072. *
  5073. * So conversion from ppb to correction value is
  5074. * ppb * (1 << 24) / 1000000000
  5075. */
  5076. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  5077. TG3_EAV_REF_CLK_CORRECT_MASK;
  5078. tg3_full_lock(tp, 0);
  5079. if (correction)
  5080. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  5081. TG3_EAV_REF_CLK_CORRECT_EN |
  5082. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  5083. else
  5084. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  5085. tg3_full_unlock(tp);
  5086. return 0;
  5087. }
  5088. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  5089. {
  5090. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5091. tg3_full_lock(tp, 0);
  5092. tp->ptp_adjust += delta;
  5093. tg3_full_unlock(tp);
  5094. return 0;
  5095. }
  5096. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  5097. {
  5098. u64 ns;
  5099. u32 remainder;
  5100. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5101. tg3_full_lock(tp, 0);
  5102. ns = tg3_refclk_read(tp);
  5103. ns += tp->ptp_adjust;
  5104. tg3_full_unlock(tp);
  5105. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  5106. ts->tv_nsec = remainder;
  5107. return 0;
  5108. }
  5109. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  5110. const struct timespec *ts)
  5111. {
  5112. u64 ns;
  5113. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5114. ns = timespec_to_ns(ts);
  5115. tg3_full_lock(tp, 0);
  5116. tg3_refclk_write(tp, ns);
  5117. tp->ptp_adjust = 0;
  5118. tg3_full_unlock(tp);
  5119. return 0;
  5120. }
  5121. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  5122. struct ptp_clock_request *rq, int on)
  5123. {
  5124. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5125. u32 clock_ctl;
  5126. int rval = 0;
  5127. switch (rq->type) {
  5128. case PTP_CLK_REQ_PEROUT:
  5129. if (rq->perout.index != 0)
  5130. return -EINVAL;
  5131. tg3_full_lock(tp, 0);
  5132. clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5133. clock_ctl &= ~TG3_EAV_CTL_TSYNC_GPIO_MASK;
  5134. if (on) {
  5135. u64 nsec;
  5136. nsec = rq->perout.start.sec * 1000000000ULL +
  5137. rq->perout.start.nsec;
  5138. if (rq->perout.period.sec || rq->perout.period.nsec) {
  5139. netdev_warn(tp->dev,
  5140. "Device supports only a one-shot timesync output, period must be 0\n");
  5141. rval = -EINVAL;
  5142. goto err_out;
  5143. }
  5144. if (nsec & (1ULL << 63)) {
  5145. netdev_warn(tp->dev,
  5146. "Start value (nsec) is over limit. Maximum size of start is only 63 bits\n");
  5147. rval = -EINVAL;
  5148. goto err_out;
  5149. }
  5150. tw32(TG3_EAV_WATCHDOG0_LSB, (nsec & 0xffffffff));
  5151. tw32(TG3_EAV_WATCHDOG0_MSB,
  5152. TG3_EAV_WATCHDOG0_EN |
  5153. ((nsec >> 32) & TG3_EAV_WATCHDOG_MSB_MASK));
  5154. tw32(TG3_EAV_REF_CLCK_CTL,
  5155. clock_ctl | TG3_EAV_CTL_TSYNC_WDOG0);
  5156. } else {
  5157. tw32(TG3_EAV_WATCHDOG0_MSB, 0);
  5158. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl);
  5159. }
  5160. err_out:
  5161. tg3_full_unlock(tp);
  5162. return rval;
  5163. default:
  5164. break;
  5165. }
  5166. return -EOPNOTSUPP;
  5167. }
  5168. static const struct ptp_clock_info tg3_ptp_caps = {
  5169. .owner = THIS_MODULE,
  5170. .name = "tg3 clock",
  5171. .max_adj = 250000000,
  5172. .n_alarm = 0,
  5173. .n_ext_ts = 0,
  5174. .n_per_out = 1,
  5175. .n_pins = 0,
  5176. .pps = 0,
  5177. .adjfreq = tg3_ptp_adjfreq,
  5178. .adjtime = tg3_ptp_adjtime,
  5179. .gettime = tg3_ptp_gettime,
  5180. .settime = tg3_ptp_settime,
  5181. .enable = tg3_ptp_enable,
  5182. };
  5183. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  5184. struct skb_shared_hwtstamps *timestamp)
  5185. {
  5186. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  5187. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  5188. tp->ptp_adjust);
  5189. }
  5190. /* tp->lock must be held */
  5191. static void tg3_ptp_init(struct tg3 *tp)
  5192. {
  5193. if (!tg3_flag(tp, PTP_CAPABLE))
  5194. return;
  5195. /* Initialize the hardware clock to the system time. */
  5196. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  5197. tp->ptp_adjust = 0;
  5198. tp->ptp_info = tg3_ptp_caps;
  5199. }
  5200. /* tp->lock must be held */
  5201. static void tg3_ptp_resume(struct tg3 *tp)
  5202. {
  5203. if (!tg3_flag(tp, PTP_CAPABLE))
  5204. return;
  5205. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  5206. tp->ptp_adjust = 0;
  5207. }
  5208. static void tg3_ptp_fini(struct tg3 *tp)
  5209. {
  5210. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  5211. return;
  5212. ptp_clock_unregister(tp->ptp_clock);
  5213. tp->ptp_clock = NULL;
  5214. tp->ptp_adjust = 0;
  5215. }
  5216. static inline int tg3_irq_sync(struct tg3 *tp)
  5217. {
  5218. return tp->irq_sync;
  5219. }
  5220. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  5221. {
  5222. int i;
  5223. dst = (u32 *)((u8 *)dst + off);
  5224. for (i = 0; i < len; i += sizeof(u32))
  5225. *dst++ = tr32(off + i);
  5226. }
  5227. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  5228. {
  5229. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  5230. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  5231. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  5232. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  5233. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  5234. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  5235. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  5236. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  5237. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  5238. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  5239. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  5240. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  5241. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  5242. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  5243. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  5244. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  5245. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  5246. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  5247. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  5248. if (tg3_flag(tp, SUPPORT_MSIX))
  5249. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  5250. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  5251. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  5252. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  5253. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  5254. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  5255. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  5256. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  5257. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  5258. if (!tg3_flag(tp, 5705_PLUS)) {
  5259. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  5260. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  5261. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  5262. }
  5263. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  5264. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  5265. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  5266. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  5267. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  5268. if (tg3_flag(tp, NVRAM))
  5269. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  5270. }
  5271. static void tg3_dump_state(struct tg3 *tp)
  5272. {
  5273. int i;
  5274. u32 *regs;
  5275. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  5276. if (!regs)
  5277. return;
  5278. if (tg3_flag(tp, PCI_EXPRESS)) {
  5279. /* Read up to but not including private PCI registers */
  5280. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  5281. regs[i / sizeof(u32)] = tr32(i);
  5282. } else
  5283. tg3_dump_legacy_regs(tp, regs);
  5284. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  5285. if (!regs[i + 0] && !regs[i + 1] &&
  5286. !regs[i + 2] && !regs[i + 3])
  5287. continue;
  5288. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  5289. i * 4,
  5290. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  5291. }
  5292. kfree(regs);
  5293. for (i = 0; i < tp->irq_cnt; i++) {
  5294. struct tg3_napi *tnapi = &tp->napi[i];
  5295. /* SW status block */
  5296. netdev_err(tp->dev,
  5297. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5298. i,
  5299. tnapi->hw_status->status,
  5300. tnapi->hw_status->status_tag,
  5301. tnapi->hw_status->rx_jumbo_consumer,
  5302. tnapi->hw_status->rx_consumer,
  5303. tnapi->hw_status->rx_mini_consumer,
  5304. tnapi->hw_status->idx[0].rx_producer,
  5305. tnapi->hw_status->idx[0].tx_consumer);
  5306. netdev_err(tp->dev,
  5307. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  5308. i,
  5309. tnapi->last_tag, tnapi->last_irq_tag,
  5310. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  5311. tnapi->rx_rcb_ptr,
  5312. tnapi->prodring.rx_std_prod_idx,
  5313. tnapi->prodring.rx_std_cons_idx,
  5314. tnapi->prodring.rx_jmb_prod_idx,
  5315. tnapi->prodring.rx_jmb_cons_idx);
  5316. }
  5317. }
  5318. /* This is called whenever we suspect that the system chipset is re-
  5319. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  5320. * is bogus tx completions. We try to recover by setting the
  5321. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  5322. * in the workqueue.
  5323. */
  5324. static void tg3_tx_recover(struct tg3 *tp)
  5325. {
  5326. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  5327. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  5328. netdev_warn(tp->dev,
  5329. "The system may be re-ordering memory-mapped I/O "
  5330. "cycles to the network device, attempting to recover. "
  5331. "Please report the problem to the driver maintainer "
  5332. "and include system chipset information.\n");
  5333. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  5334. }
  5335. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  5336. {
  5337. /* Tell compiler to fetch tx indices from memory. */
  5338. barrier();
  5339. return tnapi->tx_pending -
  5340. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  5341. }
  5342. /* Tigon3 never reports partial packet sends. So we do not
  5343. * need special logic to handle SKBs that have not had all
  5344. * of their frags sent yet, like SunGEM does.
  5345. */
  5346. static void tg3_tx(struct tg3_napi *tnapi)
  5347. {
  5348. struct tg3 *tp = tnapi->tp;
  5349. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  5350. u32 sw_idx = tnapi->tx_cons;
  5351. struct netdev_queue *txq;
  5352. int index = tnapi - tp->napi;
  5353. unsigned int pkts_compl = 0, bytes_compl = 0;
  5354. if (tg3_flag(tp, ENABLE_TSS))
  5355. index--;
  5356. txq = netdev_get_tx_queue(tp->dev, index);
  5357. while (sw_idx != hw_idx) {
  5358. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  5359. struct sk_buff *skb = ri->skb;
  5360. int i, tx_bug = 0;
  5361. if (unlikely(skb == NULL)) {
  5362. tg3_tx_recover(tp);
  5363. return;
  5364. }
  5365. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  5366. struct skb_shared_hwtstamps timestamp;
  5367. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  5368. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  5369. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  5370. skb_tstamp_tx(skb, &timestamp);
  5371. }
  5372. pci_unmap_single(tp->pdev,
  5373. dma_unmap_addr(ri, mapping),
  5374. skb_headlen(skb),
  5375. PCI_DMA_TODEVICE);
  5376. ri->skb = NULL;
  5377. while (ri->fragmented) {
  5378. ri->fragmented = false;
  5379. sw_idx = NEXT_TX(sw_idx);
  5380. ri = &tnapi->tx_buffers[sw_idx];
  5381. }
  5382. sw_idx = NEXT_TX(sw_idx);
  5383. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5384. ri = &tnapi->tx_buffers[sw_idx];
  5385. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  5386. tx_bug = 1;
  5387. pci_unmap_page(tp->pdev,
  5388. dma_unmap_addr(ri, mapping),
  5389. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5390. PCI_DMA_TODEVICE);
  5391. while (ri->fragmented) {
  5392. ri->fragmented = false;
  5393. sw_idx = NEXT_TX(sw_idx);
  5394. ri = &tnapi->tx_buffers[sw_idx];
  5395. }
  5396. sw_idx = NEXT_TX(sw_idx);
  5397. }
  5398. pkts_compl++;
  5399. bytes_compl += skb->len;
  5400. dev_kfree_skb_any(skb);
  5401. if (unlikely(tx_bug)) {
  5402. tg3_tx_recover(tp);
  5403. return;
  5404. }
  5405. }
  5406. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  5407. tnapi->tx_cons = sw_idx;
  5408. /* Need to make the tx_cons update visible to tg3_start_xmit()
  5409. * before checking for netif_queue_stopped(). Without the
  5410. * memory barrier, there is a small possibility that tg3_start_xmit()
  5411. * will miss it and cause the queue to be stopped forever.
  5412. */
  5413. smp_mb();
  5414. if (unlikely(netif_tx_queue_stopped(txq) &&
  5415. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  5416. __netif_tx_lock(txq, smp_processor_id());
  5417. if (netif_tx_queue_stopped(txq) &&
  5418. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  5419. netif_tx_wake_queue(txq);
  5420. __netif_tx_unlock(txq);
  5421. }
  5422. }
  5423. static void tg3_frag_free(bool is_frag, void *data)
  5424. {
  5425. if (is_frag)
  5426. put_page(virt_to_head_page(data));
  5427. else
  5428. kfree(data);
  5429. }
  5430. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  5431. {
  5432. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  5433. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5434. if (!ri->data)
  5435. return;
  5436. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  5437. map_sz, PCI_DMA_FROMDEVICE);
  5438. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  5439. ri->data = NULL;
  5440. }
  5441. /* Returns size of skb allocated or < 0 on error.
  5442. *
  5443. * We only need to fill in the address because the other members
  5444. * of the RX descriptor are invariant, see tg3_init_rings.
  5445. *
  5446. * Note the purposeful assymetry of cpu vs. chip accesses. For
  5447. * posting buffers we only dirty the first cache line of the RX
  5448. * descriptor (containing the address). Whereas for the RX status
  5449. * buffers the cpu only reads the last cacheline of the RX descriptor
  5450. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  5451. */
  5452. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  5453. u32 opaque_key, u32 dest_idx_unmasked,
  5454. unsigned int *frag_size)
  5455. {
  5456. struct tg3_rx_buffer_desc *desc;
  5457. struct ring_info *map;
  5458. u8 *data;
  5459. dma_addr_t mapping;
  5460. int skb_size, data_size, dest_idx;
  5461. switch (opaque_key) {
  5462. case RXD_OPAQUE_RING_STD:
  5463. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5464. desc = &tpr->rx_std[dest_idx];
  5465. map = &tpr->rx_std_buffers[dest_idx];
  5466. data_size = tp->rx_pkt_map_sz;
  5467. break;
  5468. case RXD_OPAQUE_RING_JUMBO:
  5469. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5470. desc = &tpr->rx_jmb[dest_idx].std;
  5471. map = &tpr->rx_jmb_buffers[dest_idx];
  5472. data_size = TG3_RX_JMB_MAP_SZ;
  5473. break;
  5474. default:
  5475. return -EINVAL;
  5476. }
  5477. /* Do not overwrite any of the map or rp information
  5478. * until we are sure we can commit to a new buffer.
  5479. *
  5480. * Callers depend upon this behavior and assume that
  5481. * we leave everything unchanged if we fail.
  5482. */
  5483. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  5484. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5485. if (skb_size <= PAGE_SIZE) {
  5486. data = netdev_alloc_frag(skb_size);
  5487. *frag_size = skb_size;
  5488. } else {
  5489. data = kmalloc(skb_size, GFP_ATOMIC);
  5490. *frag_size = 0;
  5491. }
  5492. if (!data)
  5493. return -ENOMEM;
  5494. mapping = pci_map_single(tp->pdev,
  5495. data + TG3_RX_OFFSET(tp),
  5496. data_size,
  5497. PCI_DMA_FROMDEVICE);
  5498. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  5499. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  5500. return -EIO;
  5501. }
  5502. map->data = data;
  5503. dma_unmap_addr_set(map, mapping, mapping);
  5504. desc->addr_hi = ((u64)mapping >> 32);
  5505. desc->addr_lo = ((u64)mapping & 0xffffffff);
  5506. return data_size;
  5507. }
  5508. /* We only need to move over in the address because the other
  5509. * members of the RX descriptor are invariant. See notes above
  5510. * tg3_alloc_rx_data for full details.
  5511. */
  5512. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5513. struct tg3_rx_prodring_set *dpr,
  5514. u32 opaque_key, int src_idx,
  5515. u32 dest_idx_unmasked)
  5516. {
  5517. struct tg3 *tp = tnapi->tp;
  5518. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5519. struct ring_info *src_map, *dest_map;
  5520. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5521. int dest_idx;
  5522. switch (opaque_key) {
  5523. case RXD_OPAQUE_RING_STD:
  5524. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5525. dest_desc = &dpr->rx_std[dest_idx];
  5526. dest_map = &dpr->rx_std_buffers[dest_idx];
  5527. src_desc = &spr->rx_std[src_idx];
  5528. src_map = &spr->rx_std_buffers[src_idx];
  5529. break;
  5530. case RXD_OPAQUE_RING_JUMBO:
  5531. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5532. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5533. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5534. src_desc = &spr->rx_jmb[src_idx].std;
  5535. src_map = &spr->rx_jmb_buffers[src_idx];
  5536. break;
  5537. default:
  5538. return;
  5539. }
  5540. dest_map->data = src_map->data;
  5541. dma_unmap_addr_set(dest_map, mapping,
  5542. dma_unmap_addr(src_map, mapping));
  5543. dest_desc->addr_hi = src_desc->addr_hi;
  5544. dest_desc->addr_lo = src_desc->addr_lo;
  5545. /* Ensure that the update to the skb happens after the physical
  5546. * addresses have been transferred to the new BD location.
  5547. */
  5548. smp_wmb();
  5549. src_map->data = NULL;
  5550. }
  5551. /* The RX ring scheme is composed of multiple rings which post fresh
  5552. * buffers to the chip, and one special ring the chip uses to report
  5553. * status back to the host.
  5554. *
  5555. * The special ring reports the status of received packets to the
  5556. * host. The chip does not write into the original descriptor the
  5557. * RX buffer was obtained from. The chip simply takes the original
  5558. * descriptor as provided by the host, updates the status and length
  5559. * field, then writes this into the next status ring entry.
  5560. *
  5561. * Each ring the host uses to post buffers to the chip is described
  5562. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5563. * it is first placed into the on-chip ram. When the packet's length
  5564. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5565. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5566. * which is within the range of the new packet's length is chosen.
  5567. *
  5568. * The "separate ring for rx status" scheme may sound queer, but it makes
  5569. * sense from a cache coherency perspective. If only the host writes
  5570. * to the buffer post rings, and only the chip writes to the rx status
  5571. * rings, then cache lines never move beyond shared-modified state.
  5572. * If both the host and chip were to write into the same ring, cache line
  5573. * eviction could occur since both entities want it in an exclusive state.
  5574. */
  5575. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5576. {
  5577. struct tg3 *tp = tnapi->tp;
  5578. u32 work_mask, rx_std_posted = 0;
  5579. u32 std_prod_idx, jmb_prod_idx;
  5580. u32 sw_idx = tnapi->rx_rcb_ptr;
  5581. u16 hw_idx;
  5582. int received;
  5583. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5584. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5585. /*
  5586. * We need to order the read of hw_idx and the read of
  5587. * the opaque cookie.
  5588. */
  5589. rmb();
  5590. work_mask = 0;
  5591. received = 0;
  5592. std_prod_idx = tpr->rx_std_prod_idx;
  5593. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5594. while (sw_idx != hw_idx && budget > 0) {
  5595. struct ring_info *ri;
  5596. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5597. unsigned int len;
  5598. struct sk_buff *skb;
  5599. dma_addr_t dma_addr;
  5600. u32 opaque_key, desc_idx, *post_ptr;
  5601. u8 *data;
  5602. u64 tstamp = 0;
  5603. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5604. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5605. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5606. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5607. dma_addr = dma_unmap_addr(ri, mapping);
  5608. data = ri->data;
  5609. post_ptr = &std_prod_idx;
  5610. rx_std_posted++;
  5611. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5612. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5613. dma_addr = dma_unmap_addr(ri, mapping);
  5614. data = ri->data;
  5615. post_ptr = &jmb_prod_idx;
  5616. } else
  5617. goto next_pkt_nopost;
  5618. work_mask |= opaque_key;
  5619. if (desc->err_vlan & RXD_ERR_MASK) {
  5620. drop_it:
  5621. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5622. desc_idx, *post_ptr);
  5623. drop_it_no_recycle:
  5624. /* Other statistics kept track of by card. */
  5625. tp->rx_dropped++;
  5626. goto next_pkt;
  5627. }
  5628. prefetch(data + TG3_RX_OFFSET(tp));
  5629. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5630. ETH_FCS_LEN;
  5631. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5632. RXD_FLAG_PTPSTAT_PTPV1 ||
  5633. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5634. RXD_FLAG_PTPSTAT_PTPV2) {
  5635. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5636. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5637. }
  5638. if (len > TG3_RX_COPY_THRESH(tp)) {
  5639. int skb_size;
  5640. unsigned int frag_size;
  5641. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5642. *post_ptr, &frag_size);
  5643. if (skb_size < 0)
  5644. goto drop_it;
  5645. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5646. PCI_DMA_FROMDEVICE);
  5647. /* Ensure that the update to the data happens
  5648. * after the usage of the old DMA mapping.
  5649. */
  5650. smp_wmb();
  5651. ri->data = NULL;
  5652. skb = build_skb(data, frag_size);
  5653. if (!skb) {
  5654. tg3_frag_free(frag_size != 0, data);
  5655. goto drop_it_no_recycle;
  5656. }
  5657. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5658. } else {
  5659. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5660. desc_idx, *post_ptr);
  5661. skb = netdev_alloc_skb(tp->dev,
  5662. len + TG3_RAW_IP_ALIGN);
  5663. if (skb == NULL)
  5664. goto drop_it_no_recycle;
  5665. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5666. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5667. memcpy(skb->data,
  5668. data + TG3_RX_OFFSET(tp),
  5669. len);
  5670. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5671. }
  5672. skb_put(skb, len);
  5673. if (tstamp)
  5674. tg3_hwclock_to_timestamp(tp, tstamp,
  5675. skb_hwtstamps(skb));
  5676. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5677. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5678. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5679. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5680. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5681. else
  5682. skb_checksum_none_assert(skb);
  5683. skb->protocol = eth_type_trans(skb, tp->dev);
  5684. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5685. skb->protocol != htons(ETH_P_8021Q) &&
  5686. skb->protocol != htons(ETH_P_8021AD)) {
  5687. dev_kfree_skb_any(skb);
  5688. goto drop_it_no_recycle;
  5689. }
  5690. if (desc->type_flags & RXD_FLAG_VLAN &&
  5691. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5692. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
  5693. desc->err_vlan & RXD_VLAN_MASK);
  5694. napi_gro_receive(&tnapi->napi, skb);
  5695. received++;
  5696. budget--;
  5697. next_pkt:
  5698. (*post_ptr)++;
  5699. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5700. tpr->rx_std_prod_idx = std_prod_idx &
  5701. tp->rx_std_ring_mask;
  5702. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5703. tpr->rx_std_prod_idx);
  5704. work_mask &= ~RXD_OPAQUE_RING_STD;
  5705. rx_std_posted = 0;
  5706. }
  5707. next_pkt_nopost:
  5708. sw_idx++;
  5709. sw_idx &= tp->rx_ret_ring_mask;
  5710. /* Refresh hw_idx to see if there is new work */
  5711. if (sw_idx == hw_idx) {
  5712. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5713. rmb();
  5714. }
  5715. }
  5716. /* ACK the status ring. */
  5717. tnapi->rx_rcb_ptr = sw_idx;
  5718. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5719. /* Refill RX ring(s). */
  5720. if (!tg3_flag(tp, ENABLE_RSS)) {
  5721. /* Sync BD data before updating mailbox */
  5722. wmb();
  5723. if (work_mask & RXD_OPAQUE_RING_STD) {
  5724. tpr->rx_std_prod_idx = std_prod_idx &
  5725. tp->rx_std_ring_mask;
  5726. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5727. tpr->rx_std_prod_idx);
  5728. }
  5729. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5730. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5731. tp->rx_jmb_ring_mask;
  5732. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5733. tpr->rx_jmb_prod_idx);
  5734. }
  5735. mmiowb();
  5736. } else if (work_mask) {
  5737. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5738. * updated before the producer indices can be updated.
  5739. */
  5740. smp_wmb();
  5741. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5742. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5743. if (tnapi != &tp->napi[1]) {
  5744. tp->rx_refill = true;
  5745. napi_schedule(&tp->napi[1].napi);
  5746. }
  5747. }
  5748. return received;
  5749. }
  5750. static void tg3_poll_link(struct tg3 *tp)
  5751. {
  5752. /* handle link change and other phy events */
  5753. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5754. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5755. if (sblk->status & SD_STATUS_LINK_CHG) {
  5756. sblk->status = SD_STATUS_UPDATED |
  5757. (sblk->status & ~SD_STATUS_LINK_CHG);
  5758. spin_lock(&tp->lock);
  5759. if (tg3_flag(tp, USE_PHYLIB)) {
  5760. tw32_f(MAC_STATUS,
  5761. (MAC_STATUS_SYNC_CHANGED |
  5762. MAC_STATUS_CFG_CHANGED |
  5763. MAC_STATUS_MI_COMPLETION |
  5764. MAC_STATUS_LNKSTATE_CHANGED));
  5765. udelay(40);
  5766. } else
  5767. tg3_setup_phy(tp, false);
  5768. spin_unlock(&tp->lock);
  5769. }
  5770. }
  5771. }
  5772. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5773. struct tg3_rx_prodring_set *dpr,
  5774. struct tg3_rx_prodring_set *spr)
  5775. {
  5776. u32 si, di, cpycnt, src_prod_idx;
  5777. int i, err = 0;
  5778. while (1) {
  5779. src_prod_idx = spr->rx_std_prod_idx;
  5780. /* Make sure updates to the rx_std_buffers[] entries and the
  5781. * standard producer index are seen in the correct order.
  5782. */
  5783. smp_rmb();
  5784. if (spr->rx_std_cons_idx == src_prod_idx)
  5785. break;
  5786. if (spr->rx_std_cons_idx < src_prod_idx)
  5787. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5788. else
  5789. cpycnt = tp->rx_std_ring_mask + 1 -
  5790. spr->rx_std_cons_idx;
  5791. cpycnt = min(cpycnt,
  5792. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5793. si = spr->rx_std_cons_idx;
  5794. di = dpr->rx_std_prod_idx;
  5795. for (i = di; i < di + cpycnt; i++) {
  5796. if (dpr->rx_std_buffers[i].data) {
  5797. cpycnt = i - di;
  5798. err = -ENOSPC;
  5799. break;
  5800. }
  5801. }
  5802. if (!cpycnt)
  5803. break;
  5804. /* Ensure that updates to the rx_std_buffers ring and the
  5805. * shadowed hardware producer ring from tg3_recycle_skb() are
  5806. * ordered correctly WRT the skb check above.
  5807. */
  5808. smp_rmb();
  5809. memcpy(&dpr->rx_std_buffers[di],
  5810. &spr->rx_std_buffers[si],
  5811. cpycnt * sizeof(struct ring_info));
  5812. for (i = 0; i < cpycnt; i++, di++, si++) {
  5813. struct tg3_rx_buffer_desc *sbd, *dbd;
  5814. sbd = &spr->rx_std[si];
  5815. dbd = &dpr->rx_std[di];
  5816. dbd->addr_hi = sbd->addr_hi;
  5817. dbd->addr_lo = sbd->addr_lo;
  5818. }
  5819. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5820. tp->rx_std_ring_mask;
  5821. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5822. tp->rx_std_ring_mask;
  5823. }
  5824. while (1) {
  5825. src_prod_idx = spr->rx_jmb_prod_idx;
  5826. /* Make sure updates to the rx_jmb_buffers[] entries and
  5827. * the jumbo producer index are seen in the correct order.
  5828. */
  5829. smp_rmb();
  5830. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5831. break;
  5832. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5833. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5834. else
  5835. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5836. spr->rx_jmb_cons_idx;
  5837. cpycnt = min(cpycnt,
  5838. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5839. si = spr->rx_jmb_cons_idx;
  5840. di = dpr->rx_jmb_prod_idx;
  5841. for (i = di; i < di + cpycnt; i++) {
  5842. if (dpr->rx_jmb_buffers[i].data) {
  5843. cpycnt = i - di;
  5844. err = -ENOSPC;
  5845. break;
  5846. }
  5847. }
  5848. if (!cpycnt)
  5849. break;
  5850. /* Ensure that updates to the rx_jmb_buffers ring and the
  5851. * shadowed hardware producer ring from tg3_recycle_skb() are
  5852. * ordered correctly WRT the skb check above.
  5853. */
  5854. smp_rmb();
  5855. memcpy(&dpr->rx_jmb_buffers[di],
  5856. &spr->rx_jmb_buffers[si],
  5857. cpycnt * sizeof(struct ring_info));
  5858. for (i = 0; i < cpycnt; i++, di++, si++) {
  5859. struct tg3_rx_buffer_desc *sbd, *dbd;
  5860. sbd = &spr->rx_jmb[si].std;
  5861. dbd = &dpr->rx_jmb[di].std;
  5862. dbd->addr_hi = sbd->addr_hi;
  5863. dbd->addr_lo = sbd->addr_lo;
  5864. }
  5865. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5866. tp->rx_jmb_ring_mask;
  5867. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5868. tp->rx_jmb_ring_mask;
  5869. }
  5870. return err;
  5871. }
  5872. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5873. {
  5874. struct tg3 *tp = tnapi->tp;
  5875. /* run TX completion thread */
  5876. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5877. tg3_tx(tnapi);
  5878. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5879. return work_done;
  5880. }
  5881. if (!tnapi->rx_rcb_prod_idx)
  5882. return work_done;
  5883. /* run RX thread, within the bounds set by NAPI.
  5884. * All RX "locking" is done by ensuring outside
  5885. * code synchronizes with tg3->napi.poll()
  5886. */
  5887. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5888. work_done += tg3_rx(tnapi, budget - work_done);
  5889. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5890. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5891. int i, err = 0;
  5892. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5893. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5894. tp->rx_refill = false;
  5895. for (i = 1; i <= tp->rxq_cnt; i++)
  5896. err |= tg3_rx_prodring_xfer(tp, dpr,
  5897. &tp->napi[i].prodring);
  5898. wmb();
  5899. if (std_prod_idx != dpr->rx_std_prod_idx)
  5900. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5901. dpr->rx_std_prod_idx);
  5902. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5903. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5904. dpr->rx_jmb_prod_idx);
  5905. mmiowb();
  5906. if (err)
  5907. tw32_f(HOSTCC_MODE, tp->coal_now);
  5908. }
  5909. return work_done;
  5910. }
  5911. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5912. {
  5913. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5914. schedule_work(&tp->reset_task);
  5915. }
  5916. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5917. {
  5918. cancel_work_sync(&tp->reset_task);
  5919. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5920. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5921. }
  5922. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5923. {
  5924. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5925. struct tg3 *tp = tnapi->tp;
  5926. int work_done = 0;
  5927. struct tg3_hw_status *sblk = tnapi->hw_status;
  5928. while (1) {
  5929. work_done = tg3_poll_work(tnapi, work_done, budget);
  5930. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5931. goto tx_recovery;
  5932. if (unlikely(work_done >= budget))
  5933. break;
  5934. /* tp->last_tag is used in tg3_int_reenable() below
  5935. * to tell the hw how much work has been processed,
  5936. * so we must read it before checking for more work.
  5937. */
  5938. tnapi->last_tag = sblk->status_tag;
  5939. tnapi->last_irq_tag = tnapi->last_tag;
  5940. rmb();
  5941. /* check for RX/TX work to do */
  5942. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5943. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5944. /* This test here is not race free, but will reduce
  5945. * the number of interrupts by looping again.
  5946. */
  5947. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5948. continue;
  5949. napi_complete(napi);
  5950. /* Reenable interrupts. */
  5951. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5952. /* This test here is synchronized by napi_schedule()
  5953. * and napi_complete() to close the race condition.
  5954. */
  5955. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5956. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5957. HOSTCC_MODE_ENABLE |
  5958. tnapi->coal_now);
  5959. }
  5960. mmiowb();
  5961. break;
  5962. }
  5963. }
  5964. return work_done;
  5965. tx_recovery:
  5966. /* work_done is guaranteed to be less than budget. */
  5967. napi_complete(napi);
  5968. tg3_reset_task_schedule(tp);
  5969. return work_done;
  5970. }
  5971. static void tg3_process_error(struct tg3 *tp)
  5972. {
  5973. u32 val;
  5974. bool real_error = false;
  5975. if (tg3_flag(tp, ERROR_PROCESSED))
  5976. return;
  5977. /* Check Flow Attention register */
  5978. val = tr32(HOSTCC_FLOW_ATTN);
  5979. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5980. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5981. real_error = true;
  5982. }
  5983. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5984. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5985. real_error = true;
  5986. }
  5987. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5988. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5989. real_error = true;
  5990. }
  5991. if (!real_error)
  5992. return;
  5993. tg3_dump_state(tp);
  5994. tg3_flag_set(tp, ERROR_PROCESSED);
  5995. tg3_reset_task_schedule(tp);
  5996. }
  5997. static int tg3_poll(struct napi_struct *napi, int budget)
  5998. {
  5999. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  6000. struct tg3 *tp = tnapi->tp;
  6001. int work_done = 0;
  6002. struct tg3_hw_status *sblk = tnapi->hw_status;
  6003. while (1) {
  6004. if (sblk->status & SD_STATUS_ERROR)
  6005. tg3_process_error(tp);
  6006. tg3_poll_link(tp);
  6007. work_done = tg3_poll_work(tnapi, work_done, budget);
  6008. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  6009. goto tx_recovery;
  6010. if (unlikely(work_done >= budget))
  6011. break;
  6012. if (tg3_flag(tp, TAGGED_STATUS)) {
  6013. /* tp->last_tag is used in tg3_int_reenable() below
  6014. * to tell the hw how much work has been processed,
  6015. * so we must read it before checking for more work.
  6016. */
  6017. tnapi->last_tag = sblk->status_tag;
  6018. tnapi->last_irq_tag = tnapi->last_tag;
  6019. rmb();
  6020. } else
  6021. sblk->status &= ~SD_STATUS_UPDATED;
  6022. if (likely(!tg3_has_work(tnapi))) {
  6023. napi_complete(napi);
  6024. tg3_int_reenable(tnapi);
  6025. break;
  6026. }
  6027. }
  6028. return work_done;
  6029. tx_recovery:
  6030. /* work_done is guaranteed to be less than budget. */
  6031. napi_complete(napi);
  6032. tg3_reset_task_schedule(tp);
  6033. return work_done;
  6034. }
  6035. static void tg3_napi_disable(struct tg3 *tp)
  6036. {
  6037. int i;
  6038. for (i = tp->irq_cnt - 1; i >= 0; i--)
  6039. napi_disable(&tp->napi[i].napi);
  6040. }
  6041. static void tg3_napi_enable(struct tg3 *tp)
  6042. {
  6043. int i;
  6044. for (i = 0; i < tp->irq_cnt; i++)
  6045. napi_enable(&tp->napi[i].napi);
  6046. }
  6047. static void tg3_napi_init(struct tg3 *tp)
  6048. {
  6049. int i;
  6050. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  6051. for (i = 1; i < tp->irq_cnt; i++)
  6052. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  6053. }
  6054. static void tg3_napi_fini(struct tg3 *tp)
  6055. {
  6056. int i;
  6057. for (i = 0; i < tp->irq_cnt; i++)
  6058. netif_napi_del(&tp->napi[i].napi);
  6059. }
  6060. static inline void tg3_netif_stop(struct tg3 *tp)
  6061. {
  6062. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  6063. tg3_napi_disable(tp);
  6064. netif_carrier_off(tp->dev);
  6065. netif_tx_disable(tp->dev);
  6066. }
  6067. /* tp->lock must be held */
  6068. static inline void tg3_netif_start(struct tg3 *tp)
  6069. {
  6070. tg3_ptp_resume(tp);
  6071. /* NOTE: unconditional netif_tx_wake_all_queues is only
  6072. * appropriate so long as all callers are assured to
  6073. * have free tx slots (such as after tg3_init_hw)
  6074. */
  6075. netif_tx_wake_all_queues(tp->dev);
  6076. if (tp->link_up)
  6077. netif_carrier_on(tp->dev);
  6078. tg3_napi_enable(tp);
  6079. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  6080. tg3_enable_ints(tp);
  6081. }
  6082. static void tg3_irq_quiesce(struct tg3 *tp)
  6083. {
  6084. int i;
  6085. BUG_ON(tp->irq_sync);
  6086. tp->irq_sync = 1;
  6087. smp_mb();
  6088. for (i = 0; i < tp->irq_cnt; i++)
  6089. synchronize_irq(tp->napi[i].irq_vec);
  6090. }
  6091. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  6092. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  6093. * with as well. Most of the time, this is not necessary except when
  6094. * shutting down the device.
  6095. */
  6096. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  6097. {
  6098. spin_lock_bh(&tp->lock);
  6099. if (irq_sync)
  6100. tg3_irq_quiesce(tp);
  6101. }
  6102. static inline void tg3_full_unlock(struct tg3 *tp)
  6103. {
  6104. spin_unlock_bh(&tp->lock);
  6105. }
  6106. /* One-shot MSI handler - Chip automatically disables interrupt
  6107. * after sending MSI so driver doesn't have to do it.
  6108. */
  6109. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  6110. {
  6111. struct tg3_napi *tnapi = dev_id;
  6112. struct tg3 *tp = tnapi->tp;
  6113. prefetch(tnapi->hw_status);
  6114. if (tnapi->rx_rcb)
  6115. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6116. if (likely(!tg3_irq_sync(tp)))
  6117. napi_schedule(&tnapi->napi);
  6118. return IRQ_HANDLED;
  6119. }
  6120. /* MSI ISR - No need to check for interrupt sharing and no need to
  6121. * flush status block and interrupt mailbox. PCI ordering rules
  6122. * guarantee that MSI will arrive after the status block.
  6123. */
  6124. static irqreturn_t tg3_msi(int irq, void *dev_id)
  6125. {
  6126. struct tg3_napi *tnapi = dev_id;
  6127. struct tg3 *tp = tnapi->tp;
  6128. prefetch(tnapi->hw_status);
  6129. if (tnapi->rx_rcb)
  6130. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6131. /*
  6132. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6133. * chip-internal interrupt pending events.
  6134. * Writing non-zero to intr-mbox-0 additional tells the
  6135. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6136. * event coalescing.
  6137. */
  6138. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  6139. if (likely(!tg3_irq_sync(tp)))
  6140. napi_schedule(&tnapi->napi);
  6141. return IRQ_RETVAL(1);
  6142. }
  6143. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  6144. {
  6145. struct tg3_napi *tnapi = dev_id;
  6146. struct tg3 *tp = tnapi->tp;
  6147. struct tg3_hw_status *sblk = tnapi->hw_status;
  6148. unsigned int handled = 1;
  6149. /* In INTx mode, it is possible for the interrupt to arrive at
  6150. * the CPU before the status block posted prior to the interrupt.
  6151. * Reading the PCI State register will confirm whether the
  6152. * interrupt is ours and will flush the status block.
  6153. */
  6154. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  6155. if (tg3_flag(tp, CHIP_RESETTING) ||
  6156. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6157. handled = 0;
  6158. goto out;
  6159. }
  6160. }
  6161. /*
  6162. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6163. * chip-internal interrupt pending events.
  6164. * Writing non-zero to intr-mbox-0 additional tells the
  6165. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6166. * event coalescing.
  6167. *
  6168. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6169. * spurious interrupts. The flush impacts performance but
  6170. * excessive spurious interrupts can be worse in some cases.
  6171. */
  6172. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6173. if (tg3_irq_sync(tp))
  6174. goto out;
  6175. sblk->status &= ~SD_STATUS_UPDATED;
  6176. if (likely(tg3_has_work(tnapi))) {
  6177. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6178. napi_schedule(&tnapi->napi);
  6179. } else {
  6180. /* No work, shared interrupt perhaps? re-enable
  6181. * interrupts, and flush that PCI write
  6182. */
  6183. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  6184. 0x00000000);
  6185. }
  6186. out:
  6187. return IRQ_RETVAL(handled);
  6188. }
  6189. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  6190. {
  6191. struct tg3_napi *tnapi = dev_id;
  6192. struct tg3 *tp = tnapi->tp;
  6193. struct tg3_hw_status *sblk = tnapi->hw_status;
  6194. unsigned int handled = 1;
  6195. /* In INTx mode, it is possible for the interrupt to arrive at
  6196. * the CPU before the status block posted prior to the interrupt.
  6197. * Reading the PCI State register will confirm whether the
  6198. * interrupt is ours and will flush the status block.
  6199. */
  6200. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  6201. if (tg3_flag(tp, CHIP_RESETTING) ||
  6202. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6203. handled = 0;
  6204. goto out;
  6205. }
  6206. }
  6207. /*
  6208. * writing any value to intr-mbox-0 clears PCI INTA# and
  6209. * chip-internal interrupt pending events.
  6210. * writing non-zero to intr-mbox-0 additional tells the
  6211. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6212. * event coalescing.
  6213. *
  6214. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6215. * spurious interrupts. The flush impacts performance but
  6216. * excessive spurious interrupts can be worse in some cases.
  6217. */
  6218. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6219. /*
  6220. * In a shared interrupt configuration, sometimes other devices'
  6221. * interrupts will scream. We record the current status tag here
  6222. * so that the above check can report that the screaming interrupts
  6223. * are unhandled. Eventually they will be silenced.
  6224. */
  6225. tnapi->last_irq_tag = sblk->status_tag;
  6226. if (tg3_irq_sync(tp))
  6227. goto out;
  6228. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6229. napi_schedule(&tnapi->napi);
  6230. out:
  6231. return IRQ_RETVAL(handled);
  6232. }
  6233. /* ISR for interrupt test */
  6234. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  6235. {
  6236. struct tg3_napi *tnapi = dev_id;
  6237. struct tg3 *tp = tnapi->tp;
  6238. struct tg3_hw_status *sblk = tnapi->hw_status;
  6239. if ((sblk->status & SD_STATUS_UPDATED) ||
  6240. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6241. tg3_disable_ints(tp);
  6242. return IRQ_RETVAL(1);
  6243. }
  6244. return IRQ_RETVAL(0);
  6245. }
  6246. #ifdef CONFIG_NET_POLL_CONTROLLER
  6247. static void tg3_poll_controller(struct net_device *dev)
  6248. {
  6249. int i;
  6250. struct tg3 *tp = netdev_priv(dev);
  6251. if (tg3_irq_sync(tp))
  6252. return;
  6253. for (i = 0; i < tp->irq_cnt; i++)
  6254. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  6255. }
  6256. #endif
  6257. static void tg3_tx_timeout(struct net_device *dev)
  6258. {
  6259. struct tg3 *tp = netdev_priv(dev);
  6260. if (netif_msg_tx_err(tp)) {
  6261. netdev_err(dev, "transmit timed out, resetting\n");
  6262. tg3_dump_state(tp);
  6263. }
  6264. tg3_reset_task_schedule(tp);
  6265. }
  6266. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  6267. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  6268. {
  6269. u32 base = (u32) mapping & 0xffffffff;
  6270. return base + len + 8 < base;
  6271. }
  6272. /* Test for TSO DMA buffers that cross into regions which are within MSS bytes
  6273. * of any 4GB boundaries: 4G, 8G, etc
  6274. */
  6275. static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6276. u32 len, u32 mss)
  6277. {
  6278. if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
  6279. u32 base = (u32) mapping & 0xffffffff;
  6280. return ((base + len + (mss & 0x3fff)) < base);
  6281. }
  6282. return 0;
  6283. }
  6284. /* Test for DMA addresses > 40-bit */
  6285. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6286. int len)
  6287. {
  6288. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  6289. if (tg3_flag(tp, 40BIT_DMA_BUG))
  6290. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  6291. return 0;
  6292. #else
  6293. return 0;
  6294. #endif
  6295. }
  6296. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  6297. dma_addr_t mapping, u32 len, u32 flags,
  6298. u32 mss, u32 vlan)
  6299. {
  6300. txbd->addr_hi = ((u64) mapping >> 32);
  6301. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  6302. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  6303. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  6304. }
  6305. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  6306. dma_addr_t map, u32 len, u32 flags,
  6307. u32 mss, u32 vlan)
  6308. {
  6309. struct tg3 *tp = tnapi->tp;
  6310. bool hwbug = false;
  6311. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  6312. hwbug = true;
  6313. if (tg3_4g_overflow_test(map, len))
  6314. hwbug = true;
  6315. if (tg3_4g_tso_overflow_test(tp, map, len, mss))
  6316. hwbug = true;
  6317. if (tg3_40bit_overflow_test(tp, map, len))
  6318. hwbug = true;
  6319. if (tp->dma_limit) {
  6320. u32 prvidx = *entry;
  6321. u32 tmp_flag = flags & ~TXD_FLAG_END;
  6322. while (len > tp->dma_limit && *budget) {
  6323. u32 frag_len = tp->dma_limit;
  6324. len -= tp->dma_limit;
  6325. /* Avoid the 8byte DMA problem */
  6326. if (len <= 8) {
  6327. len += tp->dma_limit / 2;
  6328. frag_len = tp->dma_limit / 2;
  6329. }
  6330. tnapi->tx_buffers[*entry].fragmented = true;
  6331. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6332. frag_len, tmp_flag, mss, vlan);
  6333. *budget -= 1;
  6334. prvidx = *entry;
  6335. *entry = NEXT_TX(*entry);
  6336. map += frag_len;
  6337. }
  6338. if (len) {
  6339. if (*budget) {
  6340. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6341. len, flags, mss, vlan);
  6342. *budget -= 1;
  6343. *entry = NEXT_TX(*entry);
  6344. } else {
  6345. hwbug = true;
  6346. tnapi->tx_buffers[prvidx].fragmented = false;
  6347. }
  6348. }
  6349. } else {
  6350. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6351. len, flags, mss, vlan);
  6352. *entry = NEXT_TX(*entry);
  6353. }
  6354. return hwbug;
  6355. }
  6356. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  6357. {
  6358. int i;
  6359. struct sk_buff *skb;
  6360. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  6361. skb = txb->skb;
  6362. txb->skb = NULL;
  6363. pci_unmap_single(tnapi->tp->pdev,
  6364. dma_unmap_addr(txb, mapping),
  6365. skb_headlen(skb),
  6366. PCI_DMA_TODEVICE);
  6367. while (txb->fragmented) {
  6368. txb->fragmented = false;
  6369. entry = NEXT_TX(entry);
  6370. txb = &tnapi->tx_buffers[entry];
  6371. }
  6372. for (i = 0; i <= last; i++) {
  6373. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6374. entry = NEXT_TX(entry);
  6375. txb = &tnapi->tx_buffers[entry];
  6376. pci_unmap_page(tnapi->tp->pdev,
  6377. dma_unmap_addr(txb, mapping),
  6378. skb_frag_size(frag), PCI_DMA_TODEVICE);
  6379. while (txb->fragmented) {
  6380. txb->fragmented = false;
  6381. entry = NEXT_TX(entry);
  6382. txb = &tnapi->tx_buffers[entry];
  6383. }
  6384. }
  6385. }
  6386. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  6387. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  6388. struct sk_buff **pskb,
  6389. u32 *entry, u32 *budget,
  6390. u32 base_flags, u32 mss, u32 vlan)
  6391. {
  6392. struct tg3 *tp = tnapi->tp;
  6393. struct sk_buff *new_skb, *skb = *pskb;
  6394. dma_addr_t new_addr = 0;
  6395. int ret = 0;
  6396. if (tg3_asic_rev(tp) != ASIC_REV_5701)
  6397. new_skb = skb_copy(skb, GFP_ATOMIC);
  6398. else {
  6399. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  6400. new_skb = skb_copy_expand(skb,
  6401. skb_headroom(skb) + more_headroom,
  6402. skb_tailroom(skb), GFP_ATOMIC);
  6403. }
  6404. if (!new_skb) {
  6405. ret = -1;
  6406. } else {
  6407. /* New SKB is guaranteed to be linear. */
  6408. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  6409. PCI_DMA_TODEVICE);
  6410. /* Make sure the mapping succeeded */
  6411. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  6412. dev_kfree_skb_any(new_skb);
  6413. ret = -1;
  6414. } else {
  6415. u32 save_entry = *entry;
  6416. base_flags |= TXD_FLAG_END;
  6417. tnapi->tx_buffers[*entry].skb = new_skb;
  6418. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  6419. mapping, new_addr);
  6420. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  6421. new_skb->len, base_flags,
  6422. mss, vlan)) {
  6423. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  6424. dev_kfree_skb_any(new_skb);
  6425. ret = -1;
  6426. }
  6427. }
  6428. }
  6429. dev_kfree_skb_any(skb);
  6430. *pskb = new_skb;
  6431. return ret;
  6432. }
  6433. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  6434. /* Use GSO to workaround all TSO packets that meet HW bug conditions
  6435. * indicated in tg3_tx_frag_set()
  6436. */
  6437. static int tg3_tso_bug(struct tg3 *tp, struct tg3_napi *tnapi,
  6438. struct netdev_queue *txq, struct sk_buff *skb)
  6439. {
  6440. struct sk_buff *segs, *nskb;
  6441. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  6442. /* Estimate the number of fragments in the worst case */
  6443. if (unlikely(tg3_tx_avail(tnapi) <= frag_cnt_est)) {
  6444. netif_tx_stop_queue(txq);
  6445. /* netif_tx_stop_queue() must be done before checking
  6446. * checking tx index in tg3_tx_avail() below, because in
  6447. * tg3_tx(), we update tx index before checking for
  6448. * netif_tx_queue_stopped().
  6449. */
  6450. smp_mb();
  6451. if (tg3_tx_avail(tnapi) <= frag_cnt_est)
  6452. return NETDEV_TX_BUSY;
  6453. netif_tx_wake_queue(txq);
  6454. }
  6455. segs = skb_gso_segment(skb, tp->dev->features &
  6456. ~(NETIF_F_TSO | NETIF_F_TSO6));
  6457. if (IS_ERR(segs) || !segs)
  6458. goto tg3_tso_bug_end;
  6459. do {
  6460. nskb = segs;
  6461. segs = segs->next;
  6462. nskb->next = NULL;
  6463. tg3_start_xmit(nskb, tp->dev);
  6464. } while (segs);
  6465. tg3_tso_bug_end:
  6466. dev_kfree_skb_any(skb);
  6467. return NETDEV_TX_OK;
  6468. }
  6469. /* hard_start_xmit for all devices */
  6470. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  6471. {
  6472. struct tg3 *tp = netdev_priv(dev);
  6473. u32 len, entry, base_flags, mss, vlan = 0;
  6474. u32 budget;
  6475. int i = -1, would_hit_hwbug;
  6476. dma_addr_t mapping;
  6477. struct tg3_napi *tnapi;
  6478. struct netdev_queue *txq;
  6479. unsigned int last;
  6480. struct iphdr *iph = NULL;
  6481. struct tcphdr *tcph = NULL;
  6482. __sum16 tcp_csum = 0, ip_csum = 0;
  6483. __be16 ip_tot_len = 0;
  6484. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  6485. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  6486. if (tg3_flag(tp, ENABLE_TSS))
  6487. tnapi++;
  6488. budget = tg3_tx_avail(tnapi);
  6489. /* We are running in BH disabled context with netif_tx_lock
  6490. * and TX reclaim runs via tp->napi.poll inside of a software
  6491. * interrupt. Furthermore, IRQ processing runs lockless so we have
  6492. * no IRQ context deadlocks to worry about either. Rejoice!
  6493. */
  6494. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  6495. if (!netif_tx_queue_stopped(txq)) {
  6496. netif_tx_stop_queue(txq);
  6497. /* This is a hard error, log it. */
  6498. netdev_err(dev,
  6499. "BUG! Tx Ring full when queue awake!\n");
  6500. }
  6501. return NETDEV_TX_BUSY;
  6502. }
  6503. entry = tnapi->tx_prod;
  6504. base_flags = 0;
  6505. mss = skb_shinfo(skb)->gso_size;
  6506. if (mss) {
  6507. u32 tcp_opt_len, hdr_len;
  6508. if (skb_cow_head(skb, 0))
  6509. goto drop;
  6510. iph = ip_hdr(skb);
  6511. tcp_opt_len = tcp_optlen(skb);
  6512. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  6513. /* HW/FW can not correctly segment packets that have been
  6514. * vlan encapsulated.
  6515. */
  6516. if (skb->protocol == htons(ETH_P_8021Q) ||
  6517. skb->protocol == htons(ETH_P_8021AD))
  6518. return tg3_tso_bug(tp, tnapi, txq, skb);
  6519. if (!skb_is_gso_v6(skb)) {
  6520. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  6521. tg3_flag(tp, TSO_BUG))
  6522. return tg3_tso_bug(tp, tnapi, txq, skb);
  6523. ip_csum = iph->check;
  6524. ip_tot_len = iph->tot_len;
  6525. iph->check = 0;
  6526. iph->tot_len = htons(mss + hdr_len);
  6527. }
  6528. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  6529. TXD_FLAG_CPU_POST_DMA);
  6530. tcph = tcp_hdr(skb);
  6531. tcp_csum = tcph->check;
  6532. if (tg3_flag(tp, HW_TSO_1) ||
  6533. tg3_flag(tp, HW_TSO_2) ||
  6534. tg3_flag(tp, HW_TSO_3)) {
  6535. tcph->check = 0;
  6536. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6537. } else {
  6538. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
  6539. 0, IPPROTO_TCP, 0);
  6540. }
  6541. if (tg3_flag(tp, HW_TSO_3)) {
  6542. mss |= (hdr_len & 0xc) << 12;
  6543. if (hdr_len & 0x10)
  6544. base_flags |= 0x00000010;
  6545. base_flags |= (hdr_len & 0x3e0) << 5;
  6546. } else if (tg3_flag(tp, HW_TSO_2))
  6547. mss |= hdr_len << 9;
  6548. else if (tg3_flag(tp, HW_TSO_1) ||
  6549. tg3_asic_rev(tp) == ASIC_REV_5705) {
  6550. if (tcp_opt_len || iph->ihl > 5) {
  6551. int tsflags;
  6552. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6553. mss |= (tsflags << 11);
  6554. }
  6555. } else {
  6556. if (tcp_opt_len || iph->ihl > 5) {
  6557. int tsflags;
  6558. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6559. base_flags |= tsflags << 12;
  6560. }
  6561. }
  6562. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  6563. /* HW/FW can not correctly checksum packets that have been
  6564. * vlan encapsulated.
  6565. */
  6566. if (skb->protocol == htons(ETH_P_8021Q) ||
  6567. skb->protocol == htons(ETH_P_8021AD)) {
  6568. if (skb_checksum_help(skb))
  6569. goto drop;
  6570. } else {
  6571. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  6572. }
  6573. }
  6574. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6575. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6576. base_flags |= TXD_FLAG_JMB_PKT;
  6577. if (vlan_tx_tag_present(skb)) {
  6578. base_flags |= TXD_FLAG_VLAN;
  6579. vlan = vlan_tx_tag_get(skb);
  6580. }
  6581. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6582. tg3_flag(tp, TX_TSTAMP_EN)) {
  6583. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6584. base_flags |= TXD_FLAG_HWTSTAMP;
  6585. }
  6586. len = skb_headlen(skb);
  6587. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6588. if (pci_dma_mapping_error(tp->pdev, mapping))
  6589. goto drop;
  6590. tnapi->tx_buffers[entry].skb = skb;
  6591. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6592. would_hit_hwbug = 0;
  6593. if (tg3_flag(tp, 5701_DMA_BUG))
  6594. would_hit_hwbug = 1;
  6595. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6596. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6597. mss, vlan)) {
  6598. would_hit_hwbug = 1;
  6599. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6600. u32 tmp_mss = mss;
  6601. if (!tg3_flag(tp, HW_TSO_1) &&
  6602. !tg3_flag(tp, HW_TSO_2) &&
  6603. !tg3_flag(tp, HW_TSO_3))
  6604. tmp_mss = 0;
  6605. /* Now loop through additional data
  6606. * fragments, and queue them.
  6607. */
  6608. last = skb_shinfo(skb)->nr_frags - 1;
  6609. for (i = 0; i <= last; i++) {
  6610. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6611. len = skb_frag_size(frag);
  6612. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6613. len, DMA_TO_DEVICE);
  6614. tnapi->tx_buffers[entry].skb = NULL;
  6615. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6616. mapping);
  6617. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6618. goto dma_error;
  6619. if (!budget ||
  6620. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6621. len, base_flags |
  6622. ((i == last) ? TXD_FLAG_END : 0),
  6623. tmp_mss, vlan)) {
  6624. would_hit_hwbug = 1;
  6625. break;
  6626. }
  6627. }
  6628. }
  6629. if (would_hit_hwbug) {
  6630. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6631. if (mss) {
  6632. /* If it's a TSO packet, do GSO instead of
  6633. * allocating and copying to a large linear SKB
  6634. */
  6635. if (ip_tot_len) {
  6636. iph->check = ip_csum;
  6637. iph->tot_len = ip_tot_len;
  6638. }
  6639. tcph->check = tcp_csum;
  6640. return tg3_tso_bug(tp, tnapi, txq, skb);
  6641. }
  6642. /* If the workaround fails due to memory/mapping
  6643. * failure, silently drop this packet.
  6644. */
  6645. entry = tnapi->tx_prod;
  6646. budget = tg3_tx_avail(tnapi);
  6647. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6648. base_flags, mss, vlan))
  6649. goto drop_nofree;
  6650. }
  6651. skb_tx_timestamp(skb);
  6652. netdev_tx_sent_queue(txq, skb->len);
  6653. /* Sync BD data before updating mailbox */
  6654. wmb();
  6655. tnapi->tx_prod = entry;
  6656. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6657. netif_tx_stop_queue(txq);
  6658. /* netif_tx_stop_queue() must be done before checking
  6659. * checking tx index in tg3_tx_avail() below, because in
  6660. * tg3_tx(), we update tx index before checking for
  6661. * netif_tx_queue_stopped().
  6662. */
  6663. smp_mb();
  6664. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6665. netif_tx_wake_queue(txq);
  6666. }
  6667. if (!skb->xmit_more || netif_xmit_stopped(txq)) {
  6668. /* Packets are ready, update Tx producer idx on card. */
  6669. tw32_tx_mbox(tnapi->prodmbox, entry);
  6670. mmiowb();
  6671. }
  6672. return NETDEV_TX_OK;
  6673. dma_error:
  6674. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6675. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6676. drop:
  6677. dev_kfree_skb_any(skb);
  6678. drop_nofree:
  6679. tp->tx_dropped++;
  6680. return NETDEV_TX_OK;
  6681. }
  6682. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6683. {
  6684. if (enable) {
  6685. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6686. MAC_MODE_PORT_MODE_MASK);
  6687. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6688. if (!tg3_flag(tp, 5705_PLUS))
  6689. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6690. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6691. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6692. else
  6693. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6694. } else {
  6695. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6696. if (tg3_flag(tp, 5705_PLUS) ||
  6697. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6698. tg3_asic_rev(tp) == ASIC_REV_5700)
  6699. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6700. }
  6701. tw32(MAC_MODE, tp->mac_mode);
  6702. udelay(40);
  6703. }
  6704. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6705. {
  6706. u32 val, bmcr, mac_mode, ptest = 0;
  6707. tg3_phy_toggle_apd(tp, false);
  6708. tg3_phy_toggle_automdix(tp, false);
  6709. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6710. return -EIO;
  6711. bmcr = BMCR_FULLDPLX;
  6712. switch (speed) {
  6713. case SPEED_10:
  6714. break;
  6715. case SPEED_100:
  6716. bmcr |= BMCR_SPEED100;
  6717. break;
  6718. case SPEED_1000:
  6719. default:
  6720. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6721. speed = SPEED_100;
  6722. bmcr |= BMCR_SPEED100;
  6723. } else {
  6724. speed = SPEED_1000;
  6725. bmcr |= BMCR_SPEED1000;
  6726. }
  6727. }
  6728. if (extlpbk) {
  6729. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6730. tg3_readphy(tp, MII_CTRL1000, &val);
  6731. val |= CTL1000_AS_MASTER |
  6732. CTL1000_ENABLE_MASTER;
  6733. tg3_writephy(tp, MII_CTRL1000, val);
  6734. } else {
  6735. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6736. MII_TG3_FET_PTEST_TRIM_2;
  6737. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6738. }
  6739. } else
  6740. bmcr |= BMCR_LOOPBACK;
  6741. tg3_writephy(tp, MII_BMCR, bmcr);
  6742. /* The write needs to be flushed for the FETs */
  6743. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6744. tg3_readphy(tp, MII_BMCR, &bmcr);
  6745. udelay(40);
  6746. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6747. tg3_asic_rev(tp) == ASIC_REV_5785) {
  6748. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6749. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6750. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6751. /* The write needs to be flushed for the AC131 */
  6752. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6753. }
  6754. /* Reset to prevent losing 1st rx packet intermittently */
  6755. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6756. tg3_flag(tp, 5780_CLASS)) {
  6757. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6758. udelay(10);
  6759. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6760. }
  6761. mac_mode = tp->mac_mode &
  6762. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6763. if (speed == SPEED_1000)
  6764. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6765. else
  6766. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6767. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  6768. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6769. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6770. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6771. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6772. mac_mode |= MAC_MODE_LINK_POLARITY;
  6773. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6774. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6775. }
  6776. tw32(MAC_MODE, mac_mode);
  6777. udelay(40);
  6778. return 0;
  6779. }
  6780. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6781. {
  6782. struct tg3 *tp = netdev_priv(dev);
  6783. if (features & NETIF_F_LOOPBACK) {
  6784. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6785. return;
  6786. spin_lock_bh(&tp->lock);
  6787. tg3_mac_loopback(tp, true);
  6788. netif_carrier_on(tp->dev);
  6789. spin_unlock_bh(&tp->lock);
  6790. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6791. } else {
  6792. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6793. return;
  6794. spin_lock_bh(&tp->lock);
  6795. tg3_mac_loopback(tp, false);
  6796. /* Force link status check */
  6797. tg3_setup_phy(tp, true);
  6798. spin_unlock_bh(&tp->lock);
  6799. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6800. }
  6801. }
  6802. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6803. netdev_features_t features)
  6804. {
  6805. struct tg3 *tp = netdev_priv(dev);
  6806. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6807. features &= ~NETIF_F_ALL_TSO;
  6808. return features;
  6809. }
  6810. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6811. {
  6812. netdev_features_t changed = dev->features ^ features;
  6813. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6814. tg3_set_loopback(dev, features);
  6815. return 0;
  6816. }
  6817. static void tg3_rx_prodring_free(struct tg3 *tp,
  6818. struct tg3_rx_prodring_set *tpr)
  6819. {
  6820. int i;
  6821. if (tpr != &tp->napi[0].prodring) {
  6822. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6823. i = (i + 1) & tp->rx_std_ring_mask)
  6824. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6825. tp->rx_pkt_map_sz);
  6826. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6827. for (i = tpr->rx_jmb_cons_idx;
  6828. i != tpr->rx_jmb_prod_idx;
  6829. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6830. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6831. TG3_RX_JMB_MAP_SZ);
  6832. }
  6833. }
  6834. return;
  6835. }
  6836. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6837. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6838. tp->rx_pkt_map_sz);
  6839. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6840. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6841. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6842. TG3_RX_JMB_MAP_SZ);
  6843. }
  6844. }
  6845. /* Initialize rx rings for packet processing.
  6846. *
  6847. * The chip has been shut down and the driver detached from
  6848. * the networking, so no interrupts or new tx packets will
  6849. * end up in the driver. tp->{tx,}lock are held and thus
  6850. * we may not sleep.
  6851. */
  6852. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6853. struct tg3_rx_prodring_set *tpr)
  6854. {
  6855. u32 i, rx_pkt_dma_sz;
  6856. tpr->rx_std_cons_idx = 0;
  6857. tpr->rx_std_prod_idx = 0;
  6858. tpr->rx_jmb_cons_idx = 0;
  6859. tpr->rx_jmb_prod_idx = 0;
  6860. if (tpr != &tp->napi[0].prodring) {
  6861. memset(&tpr->rx_std_buffers[0], 0,
  6862. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6863. if (tpr->rx_jmb_buffers)
  6864. memset(&tpr->rx_jmb_buffers[0], 0,
  6865. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6866. goto done;
  6867. }
  6868. /* Zero out all descriptors. */
  6869. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6870. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6871. if (tg3_flag(tp, 5780_CLASS) &&
  6872. tp->dev->mtu > ETH_DATA_LEN)
  6873. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6874. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6875. /* Initialize invariants of the rings, we only set this
  6876. * stuff once. This works because the card does not
  6877. * write into the rx buffer posting rings.
  6878. */
  6879. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6880. struct tg3_rx_buffer_desc *rxd;
  6881. rxd = &tpr->rx_std[i];
  6882. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6883. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6884. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6885. (i << RXD_OPAQUE_INDEX_SHIFT));
  6886. }
  6887. /* Now allocate fresh SKBs for each rx ring. */
  6888. for (i = 0; i < tp->rx_pending; i++) {
  6889. unsigned int frag_size;
  6890. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6891. &frag_size) < 0) {
  6892. netdev_warn(tp->dev,
  6893. "Using a smaller RX standard ring. Only "
  6894. "%d out of %d buffers were allocated "
  6895. "successfully\n", i, tp->rx_pending);
  6896. if (i == 0)
  6897. goto initfail;
  6898. tp->rx_pending = i;
  6899. break;
  6900. }
  6901. }
  6902. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6903. goto done;
  6904. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6905. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6906. goto done;
  6907. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6908. struct tg3_rx_buffer_desc *rxd;
  6909. rxd = &tpr->rx_jmb[i].std;
  6910. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6911. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6912. RXD_FLAG_JUMBO;
  6913. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6914. (i << RXD_OPAQUE_INDEX_SHIFT));
  6915. }
  6916. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6917. unsigned int frag_size;
  6918. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6919. &frag_size) < 0) {
  6920. netdev_warn(tp->dev,
  6921. "Using a smaller RX jumbo ring. Only %d "
  6922. "out of %d buffers were allocated "
  6923. "successfully\n", i, tp->rx_jumbo_pending);
  6924. if (i == 0)
  6925. goto initfail;
  6926. tp->rx_jumbo_pending = i;
  6927. break;
  6928. }
  6929. }
  6930. done:
  6931. return 0;
  6932. initfail:
  6933. tg3_rx_prodring_free(tp, tpr);
  6934. return -ENOMEM;
  6935. }
  6936. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6937. struct tg3_rx_prodring_set *tpr)
  6938. {
  6939. kfree(tpr->rx_std_buffers);
  6940. tpr->rx_std_buffers = NULL;
  6941. kfree(tpr->rx_jmb_buffers);
  6942. tpr->rx_jmb_buffers = NULL;
  6943. if (tpr->rx_std) {
  6944. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6945. tpr->rx_std, tpr->rx_std_mapping);
  6946. tpr->rx_std = NULL;
  6947. }
  6948. if (tpr->rx_jmb) {
  6949. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6950. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6951. tpr->rx_jmb = NULL;
  6952. }
  6953. }
  6954. static int tg3_rx_prodring_init(struct tg3 *tp,
  6955. struct tg3_rx_prodring_set *tpr)
  6956. {
  6957. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6958. GFP_KERNEL);
  6959. if (!tpr->rx_std_buffers)
  6960. return -ENOMEM;
  6961. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6962. TG3_RX_STD_RING_BYTES(tp),
  6963. &tpr->rx_std_mapping,
  6964. GFP_KERNEL);
  6965. if (!tpr->rx_std)
  6966. goto err_out;
  6967. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6968. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6969. GFP_KERNEL);
  6970. if (!tpr->rx_jmb_buffers)
  6971. goto err_out;
  6972. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6973. TG3_RX_JMB_RING_BYTES(tp),
  6974. &tpr->rx_jmb_mapping,
  6975. GFP_KERNEL);
  6976. if (!tpr->rx_jmb)
  6977. goto err_out;
  6978. }
  6979. return 0;
  6980. err_out:
  6981. tg3_rx_prodring_fini(tp, tpr);
  6982. return -ENOMEM;
  6983. }
  6984. /* Free up pending packets in all rx/tx rings.
  6985. *
  6986. * The chip has been shut down and the driver detached from
  6987. * the networking, so no interrupts or new tx packets will
  6988. * end up in the driver. tp->{tx,}lock is not held and we are not
  6989. * in an interrupt context and thus may sleep.
  6990. */
  6991. static void tg3_free_rings(struct tg3 *tp)
  6992. {
  6993. int i, j;
  6994. for (j = 0; j < tp->irq_cnt; j++) {
  6995. struct tg3_napi *tnapi = &tp->napi[j];
  6996. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6997. if (!tnapi->tx_buffers)
  6998. continue;
  6999. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  7000. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  7001. if (!skb)
  7002. continue;
  7003. tg3_tx_skb_unmap(tnapi, i,
  7004. skb_shinfo(skb)->nr_frags - 1);
  7005. dev_kfree_skb_any(skb);
  7006. }
  7007. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  7008. }
  7009. }
  7010. /* Initialize tx/rx rings for packet processing.
  7011. *
  7012. * The chip has been shut down and the driver detached from
  7013. * the networking, so no interrupts or new tx packets will
  7014. * end up in the driver. tp->{tx,}lock are held and thus
  7015. * we may not sleep.
  7016. */
  7017. static int tg3_init_rings(struct tg3 *tp)
  7018. {
  7019. int i;
  7020. /* Free up all the SKBs. */
  7021. tg3_free_rings(tp);
  7022. for (i = 0; i < tp->irq_cnt; i++) {
  7023. struct tg3_napi *tnapi = &tp->napi[i];
  7024. tnapi->last_tag = 0;
  7025. tnapi->last_irq_tag = 0;
  7026. tnapi->hw_status->status = 0;
  7027. tnapi->hw_status->status_tag = 0;
  7028. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7029. tnapi->tx_prod = 0;
  7030. tnapi->tx_cons = 0;
  7031. if (tnapi->tx_ring)
  7032. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  7033. tnapi->rx_rcb_ptr = 0;
  7034. if (tnapi->rx_rcb)
  7035. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  7036. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  7037. tg3_free_rings(tp);
  7038. return -ENOMEM;
  7039. }
  7040. }
  7041. return 0;
  7042. }
  7043. static void tg3_mem_tx_release(struct tg3 *tp)
  7044. {
  7045. int i;
  7046. for (i = 0; i < tp->irq_max; i++) {
  7047. struct tg3_napi *tnapi = &tp->napi[i];
  7048. if (tnapi->tx_ring) {
  7049. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  7050. tnapi->tx_ring, tnapi->tx_desc_mapping);
  7051. tnapi->tx_ring = NULL;
  7052. }
  7053. kfree(tnapi->tx_buffers);
  7054. tnapi->tx_buffers = NULL;
  7055. }
  7056. }
  7057. static int tg3_mem_tx_acquire(struct tg3 *tp)
  7058. {
  7059. int i;
  7060. struct tg3_napi *tnapi = &tp->napi[0];
  7061. /* If multivector TSS is enabled, vector 0 does not handle
  7062. * tx interrupts. Don't allocate any resources for it.
  7063. */
  7064. if (tg3_flag(tp, ENABLE_TSS))
  7065. tnapi++;
  7066. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  7067. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  7068. TG3_TX_RING_SIZE, GFP_KERNEL);
  7069. if (!tnapi->tx_buffers)
  7070. goto err_out;
  7071. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  7072. TG3_TX_RING_BYTES,
  7073. &tnapi->tx_desc_mapping,
  7074. GFP_KERNEL);
  7075. if (!tnapi->tx_ring)
  7076. goto err_out;
  7077. }
  7078. return 0;
  7079. err_out:
  7080. tg3_mem_tx_release(tp);
  7081. return -ENOMEM;
  7082. }
  7083. static void tg3_mem_rx_release(struct tg3 *tp)
  7084. {
  7085. int i;
  7086. for (i = 0; i < tp->irq_max; i++) {
  7087. struct tg3_napi *tnapi = &tp->napi[i];
  7088. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  7089. if (!tnapi->rx_rcb)
  7090. continue;
  7091. dma_free_coherent(&tp->pdev->dev,
  7092. TG3_RX_RCB_RING_BYTES(tp),
  7093. tnapi->rx_rcb,
  7094. tnapi->rx_rcb_mapping);
  7095. tnapi->rx_rcb = NULL;
  7096. }
  7097. }
  7098. static int tg3_mem_rx_acquire(struct tg3 *tp)
  7099. {
  7100. unsigned int i, limit;
  7101. limit = tp->rxq_cnt;
  7102. /* If RSS is enabled, we need a (dummy) producer ring
  7103. * set on vector zero. This is the true hw prodring.
  7104. */
  7105. if (tg3_flag(tp, ENABLE_RSS))
  7106. limit++;
  7107. for (i = 0; i < limit; i++) {
  7108. struct tg3_napi *tnapi = &tp->napi[i];
  7109. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  7110. goto err_out;
  7111. /* If multivector RSS is enabled, vector 0
  7112. * does not handle rx or tx interrupts.
  7113. * Don't allocate any resources for it.
  7114. */
  7115. if (!i && tg3_flag(tp, ENABLE_RSS))
  7116. continue;
  7117. tnapi->rx_rcb = dma_zalloc_coherent(&tp->pdev->dev,
  7118. TG3_RX_RCB_RING_BYTES(tp),
  7119. &tnapi->rx_rcb_mapping,
  7120. GFP_KERNEL);
  7121. if (!tnapi->rx_rcb)
  7122. goto err_out;
  7123. }
  7124. return 0;
  7125. err_out:
  7126. tg3_mem_rx_release(tp);
  7127. return -ENOMEM;
  7128. }
  7129. /*
  7130. * Must not be invoked with interrupt sources disabled and
  7131. * the hardware shutdown down.
  7132. */
  7133. static void tg3_free_consistent(struct tg3 *tp)
  7134. {
  7135. int i;
  7136. for (i = 0; i < tp->irq_cnt; i++) {
  7137. struct tg3_napi *tnapi = &tp->napi[i];
  7138. if (tnapi->hw_status) {
  7139. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  7140. tnapi->hw_status,
  7141. tnapi->status_mapping);
  7142. tnapi->hw_status = NULL;
  7143. }
  7144. }
  7145. tg3_mem_rx_release(tp);
  7146. tg3_mem_tx_release(tp);
  7147. if (tp->hw_stats) {
  7148. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  7149. tp->hw_stats, tp->stats_mapping);
  7150. tp->hw_stats = NULL;
  7151. }
  7152. }
  7153. /*
  7154. * Must not be invoked with interrupt sources disabled and
  7155. * the hardware shutdown down. Can sleep.
  7156. */
  7157. static int tg3_alloc_consistent(struct tg3 *tp)
  7158. {
  7159. int i;
  7160. tp->hw_stats = dma_zalloc_coherent(&tp->pdev->dev,
  7161. sizeof(struct tg3_hw_stats),
  7162. &tp->stats_mapping, GFP_KERNEL);
  7163. if (!tp->hw_stats)
  7164. goto err_out;
  7165. for (i = 0; i < tp->irq_cnt; i++) {
  7166. struct tg3_napi *tnapi = &tp->napi[i];
  7167. struct tg3_hw_status *sblk;
  7168. tnapi->hw_status = dma_zalloc_coherent(&tp->pdev->dev,
  7169. TG3_HW_STATUS_SIZE,
  7170. &tnapi->status_mapping,
  7171. GFP_KERNEL);
  7172. if (!tnapi->hw_status)
  7173. goto err_out;
  7174. sblk = tnapi->hw_status;
  7175. if (tg3_flag(tp, ENABLE_RSS)) {
  7176. u16 *prodptr = NULL;
  7177. /*
  7178. * When RSS is enabled, the status block format changes
  7179. * slightly. The "rx_jumbo_consumer", "reserved",
  7180. * and "rx_mini_consumer" members get mapped to the
  7181. * other three rx return ring producer indexes.
  7182. */
  7183. switch (i) {
  7184. case 1:
  7185. prodptr = &sblk->idx[0].rx_producer;
  7186. break;
  7187. case 2:
  7188. prodptr = &sblk->rx_jumbo_consumer;
  7189. break;
  7190. case 3:
  7191. prodptr = &sblk->reserved;
  7192. break;
  7193. case 4:
  7194. prodptr = &sblk->rx_mini_consumer;
  7195. break;
  7196. }
  7197. tnapi->rx_rcb_prod_idx = prodptr;
  7198. } else {
  7199. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  7200. }
  7201. }
  7202. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  7203. goto err_out;
  7204. return 0;
  7205. err_out:
  7206. tg3_free_consistent(tp);
  7207. return -ENOMEM;
  7208. }
  7209. #define MAX_WAIT_CNT 1000
  7210. /* To stop a block, clear the enable bit and poll till it
  7211. * clears. tp->lock is held.
  7212. */
  7213. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
  7214. {
  7215. unsigned int i;
  7216. u32 val;
  7217. if (tg3_flag(tp, 5705_PLUS)) {
  7218. switch (ofs) {
  7219. case RCVLSC_MODE:
  7220. case DMAC_MODE:
  7221. case MBFREE_MODE:
  7222. case BUFMGR_MODE:
  7223. case MEMARB_MODE:
  7224. /* We can't enable/disable these bits of the
  7225. * 5705/5750, just say success.
  7226. */
  7227. return 0;
  7228. default:
  7229. break;
  7230. }
  7231. }
  7232. val = tr32(ofs);
  7233. val &= ~enable_bit;
  7234. tw32_f(ofs, val);
  7235. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7236. if (pci_channel_offline(tp->pdev)) {
  7237. dev_err(&tp->pdev->dev,
  7238. "tg3_stop_block device offline, "
  7239. "ofs=%lx enable_bit=%x\n",
  7240. ofs, enable_bit);
  7241. return -ENODEV;
  7242. }
  7243. udelay(100);
  7244. val = tr32(ofs);
  7245. if ((val & enable_bit) == 0)
  7246. break;
  7247. }
  7248. if (i == MAX_WAIT_CNT && !silent) {
  7249. dev_err(&tp->pdev->dev,
  7250. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  7251. ofs, enable_bit);
  7252. return -ENODEV;
  7253. }
  7254. return 0;
  7255. }
  7256. /* tp->lock is held. */
  7257. static int tg3_abort_hw(struct tg3 *tp, bool silent)
  7258. {
  7259. int i, err;
  7260. tg3_disable_ints(tp);
  7261. if (pci_channel_offline(tp->pdev)) {
  7262. tp->rx_mode &= ~(RX_MODE_ENABLE | TX_MODE_ENABLE);
  7263. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7264. err = -ENODEV;
  7265. goto err_no_dev;
  7266. }
  7267. tp->rx_mode &= ~RX_MODE_ENABLE;
  7268. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7269. udelay(10);
  7270. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  7271. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  7272. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  7273. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  7274. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  7275. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  7276. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  7277. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  7278. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  7279. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  7280. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  7281. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  7282. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  7283. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7284. tw32_f(MAC_MODE, tp->mac_mode);
  7285. udelay(40);
  7286. tp->tx_mode &= ~TX_MODE_ENABLE;
  7287. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7288. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7289. udelay(100);
  7290. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  7291. break;
  7292. }
  7293. if (i >= MAX_WAIT_CNT) {
  7294. dev_err(&tp->pdev->dev,
  7295. "%s timed out, TX_MODE_ENABLE will not clear "
  7296. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  7297. err |= -ENODEV;
  7298. }
  7299. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  7300. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  7301. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  7302. tw32(FTQ_RESET, 0xffffffff);
  7303. tw32(FTQ_RESET, 0x00000000);
  7304. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  7305. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  7306. err_no_dev:
  7307. for (i = 0; i < tp->irq_cnt; i++) {
  7308. struct tg3_napi *tnapi = &tp->napi[i];
  7309. if (tnapi->hw_status)
  7310. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7311. }
  7312. return err;
  7313. }
  7314. /* Save PCI command register before chip reset */
  7315. static void tg3_save_pci_state(struct tg3 *tp)
  7316. {
  7317. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  7318. }
  7319. /* Restore PCI state after chip reset */
  7320. static void tg3_restore_pci_state(struct tg3 *tp)
  7321. {
  7322. u32 val;
  7323. /* Re-enable indirect register accesses. */
  7324. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7325. tp->misc_host_ctrl);
  7326. /* Set MAX PCI retry to zero. */
  7327. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  7328. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7329. tg3_flag(tp, PCIX_MODE))
  7330. val |= PCISTATE_RETRY_SAME_DMA;
  7331. /* Allow reads and writes to the APE register and memory space. */
  7332. if (tg3_flag(tp, ENABLE_APE))
  7333. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7334. PCISTATE_ALLOW_APE_SHMEM_WR |
  7335. PCISTATE_ALLOW_APE_PSPACE_WR;
  7336. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  7337. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  7338. if (!tg3_flag(tp, PCI_EXPRESS)) {
  7339. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  7340. tp->pci_cacheline_sz);
  7341. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  7342. tp->pci_lat_timer);
  7343. }
  7344. /* Make sure PCI-X relaxed ordering bit is clear. */
  7345. if (tg3_flag(tp, PCIX_MODE)) {
  7346. u16 pcix_cmd;
  7347. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7348. &pcix_cmd);
  7349. pcix_cmd &= ~PCI_X_CMD_ERO;
  7350. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7351. pcix_cmd);
  7352. }
  7353. if (tg3_flag(tp, 5780_CLASS)) {
  7354. /* Chip reset on 5780 will reset MSI enable bit,
  7355. * so need to restore it.
  7356. */
  7357. if (tg3_flag(tp, USING_MSI)) {
  7358. u16 ctrl;
  7359. pci_read_config_word(tp->pdev,
  7360. tp->msi_cap + PCI_MSI_FLAGS,
  7361. &ctrl);
  7362. pci_write_config_word(tp->pdev,
  7363. tp->msi_cap + PCI_MSI_FLAGS,
  7364. ctrl | PCI_MSI_FLAGS_ENABLE);
  7365. val = tr32(MSGINT_MODE);
  7366. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  7367. }
  7368. }
  7369. }
  7370. static void tg3_override_clk(struct tg3 *tp)
  7371. {
  7372. u32 val;
  7373. switch (tg3_asic_rev(tp)) {
  7374. case ASIC_REV_5717:
  7375. val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
  7376. tw32(TG3_CPMU_CLCK_ORIDE_ENABLE, val |
  7377. TG3_CPMU_MAC_ORIDE_ENABLE);
  7378. break;
  7379. case ASIC_REV_5719:
  7380. case ASIC_REV_5720:
  7381. tw32(TG3_CPMU_CLCK_ORIDE, CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7382. break;
  7383. default:
  7384. return;
  7385. }
  7386. }
  7387. static void tg3_restore_clk(struct tg3 *tp)
  7388. {
  7389. u32 val;
  7390. switch (tg3_asic_rev(tp)) {
  7391. case ASIC_REV_5717:
  7392. val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
  7393. tw32(TG3_CPMU_CLCK_ORIDE_ENABLE,
  7394. val & ~TG3_CPMU_MAC_ORIDE_ENABLE);
  7395. break;
  7396. case ASIC_REV_5719:
  7397. case ASIC_REV_5720:
  7398. val = tr32(TG3_CPMU_CLCK_ORIDE);
  7399. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7400. break;
  7401. default:
  7402. return;
  7403. }
  7404. }
  7405. /* tp->lock is held. */
  7406. static int tg3_chip_reset(struct tg3 *tp)
  7407. {
  7408. u32 val;
  7409. void (*write_op)(struct tg3 *, u32, u32);
  7410. int i, err;
  7411. if (!pci_device_is_present(tp->pdev))
  7412. return -ENODEV;
  7413. tg3_nvram_lock(tp);
  7414. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  7415. /* No matching tg3_nvram_unlock() after this because
  7416. * chip reset below will undo the nvram lock.
  7417. */
  7418. tp->nvram_lock_cnt = 0;
  7419. /* GRC_MISC_CFG core clock reset will clear the memory
  7420. * enable bit in PCI register 4 and the MSI enable bit
  7421. * on some chips, so we save relevant registers here.
  7422. */
  7423. tg3_save_pci_state(tp);
  7424. if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7425. tg3_flag(tp, 5755_PLUS))
  7426. tw32(GRC_FASTBOOT_PC, 0);
  7427. /*
  7428. * We must avoid the readl() that normally takes place.
  7429. * It locks machines, causes machine checks, and other
  7430. * fun things. So, temporarily disable the 5701
  7431. * hardware workaround, while we do the reset.
  7432. */
  7433. write_op = tp->write32;
  7434. if (write_op == tg3_write_flush_reg32)
  7435. tp->write32 = tg3_write32;
  7436. /* Prevent the irq handler from reading or writing PCI registers
  7437. * during chip reset when the memory enable bit in the PCI command
  7438. * register may be cleared. The chip does not generate interrupt
  7439. * at this time, but the irq handler may still be called due to irq
  7440. * sharing or irqpoll.
  7441. */
  7442. tg3_flag_set(tp, CHIP_RESETTING);
  7443. for (i = 0; i < tp->irq_cnt; i++) {
  7444. struct tg3_napi *tnapi = &tp->napi[i];
  7445. if (tnapi->hw_status) {
  7446. tnapi->hw_status->status = 0;
  7447. tnapi->hw_status->status_tag = 0;
  7448. }
  7449. tnapi->last_tag = 0;
  7450. tnapi->last_irq_tag = 0;
  7451. }
  7452. smp_mb();
  7453. for (i = 0; i < tp->irq_cnt; i++)
  7454. synchronize_irq(tp->napi[i].irq_vec);
  7455. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7456. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7457. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7458. }
  7459. /* do the reset */
  7460. val = GRC_MISC_CFG_CORECLK_RESET;
  7461. if (tg3_flag(tp, PCI_EXPRESS)) {
  7462. /* Force PCIe 1.0a mode */
  7463. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7464. !tg3_flag(tp, 57765_PLUS) &&
  7465. tr32(TG3_PCIE_PHY_TSTCTL) ==
  7466. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  7467. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  7468. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
  7469. tw32(GRC_MISC_CFG, (1 << 29));
  7470. val |= (1 << 29);
  7471. }
  7472. }
  7473. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  7474. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  7475. tw32(GRC_VCPU_EXT_CTRL,
  7476. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  7477. }
  7478. /* Set the clock to the highest frequency to avoid timeouts. With link
  7479. * aware mode, the clock speed could be slow and bootcode does not
  7480. * complete within the expected time. Override the clock to allow the
  7481. * bootcode to finish sooner and then restore it.
  7482. */
  7483. tg3_override_clk(tp);
  7484. /* Manage gphy power for all CPMU absent PCIe devices. */
  7485. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  7486. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  7487. tw32(GRC_MISC_CFG, val);
  7488. /* restore 5701 hardware bug workaround write method */
  7489. tp->write32 = write_op;
  7490. /* Unfortunately, we have to delay before the PCI read back.
  7491. * Some 575X chips even will not respond to a PCI cfg access
  7492. * when the reset command is given to the chip.
  7493. *
  7494. * How do these hardware designers expect things to work
  7495. * properly if the PCI write is posted for a long period
  7496. * of time? It is always necessary to have some method by
  7497. * which a register read back can occur to push the write
  7498. * out which does the reset.
  7499. *
  7500. * For most tg3 variants the trick below was working.
  7501. * Ho hum...
  7502. */
  7503. udelay(120);
  7504. /* Flush PCI posted writes. The normal MMIO registers
  7505. * are inaccessible at this time so this is the only
  7506. * way to make this reliably (actually, this is no longer
  7507. * the case, see above). I tried to use indirect
  7508. * register read/write but this upset some 5701 variants.
  7509. */
  7510. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  7511. udelay(120);
  7512. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  7513. u16 val16;
  7514. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
  7515. int j;
  7516. u32 cfg_val;
  7517. /* Wait for link training to complete. */
  7518. for (j = 0; j < 5000; j++)
  7519. udelay(100);
  7520. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  7521. pci_write_config_dword(tp->pdev, 0xc4,
  7522. cfg_val | (1 << 15));
  7523. }
  7524. /* Clear the "no snoop" and "relaxed ordering" bits. */
  7525. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  7526. /*
  7527. * Older PCIe devices only support the 128 byte
  7528. * MPS setting. Enforce the restriction.
  7529. */
  7530. if (!tg3_flag(tp, CPMU_PRESENT))
  7531. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  7532. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  7533. /* Clear error status */
  7534. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  7535. PCI_EXP_DEVSTA_CED |
  7536. PCI_EXP_DEVSTA_NFED |
  7537. PCI_EXP_DEVSTA_FED |
  7538. PCI_EXP_DEVSTA_URD);
  7539. }
  7540. tg3_restore_pci_state(tp);
  7541. tg3_flag_clear(tp, CHIP_RESETTING);
  7542. tg3_flag_clear(tp, ERROR_PROCESSED);
  7543. val = 0;
  7544. if (tg3_flag(tp, 5780_CLASS))
  7545. val = tr32(MEMARB_MODE);
  7546. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  7547. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
  7548. tg3_stop_fw(tp);
  7549. tw32(0x5000, 0x400);
  7550. }
  7551. if (tg3_flag(tp, IS_SSB_CORE)) {
  7552. /*
  7553. * BCM4785: In order to avoid repercussions from using
  7554. * potentially defective internal ROM, stop the Rx RISC CPU,
  7555. * which is not required.
  7556. */
  7557. tg3_stop_fw(tp);
  7558. tg3_halt_cpu(tp, RX_CPU_BASE);
  7559. }
  7560. err = tg3_poll_fw(tp);
  7561. if (err)
  7562. return err;
  7563. tw32(GRC_MODE, tp->grc_mode);
  7564. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
  7565. val = tr32(0xc4);
  7566. tw32(0xc4, val | (1 << 15));
  7567. }
  7568. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  7569. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7570. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  7571. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
  7572. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  7573. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7574. }
  7575. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7576. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  7577. val = tp->mac_mode;
  7578. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7579. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  7580. val = tp->mac_mode;
  7581. } else
  7582. val = 0;
  7583. tw32_f(MAC_MODE, val);
  7584. udelay(40);
  7585. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  7586. tg3_mdio_start(tp);
  7587. if (tg3_flag(tp, PCI_EXPRESS) &&
  7588. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  7589. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7590. !tg3_flag(tp, 57765_PLUS)) {
  7591. val = tr32(0x7c00);
  7592. tw32(0x7c00, val | (1 << 25));
  7593. }
  7594. tg3_restore_clk(tp);
  7595. /* Reprobe ASF enable state. */
  7596. tg3_flag_clear(tp, ENABLE_ASF);
  7597. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  7598. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  7599. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  7600. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7601. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7602. u32 nic_cfg;
  7603. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7604. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7605. tg3_flag_set(tp, ENABLE_ASF);
  7606. tp->last_event_jiffies = jiffies;
  7607. if (tg3_flag(tp, 5750_PLUS))
  7608. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  7609. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
  7610. if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
  7611. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  7612. if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
  7613. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  7614. }
  7615. }
  7616. return 0;
  7617. }
  7618. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  7619. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  7620. static void __tg3_set_rx_mode(struct net_device *);
  7621. /* tp->lock is held. */
  7622. static int tg3_halt(struct tg3 *tp, int kind, bool silent)
  7623. {
  7624. int err;
  7625. tg3_stop_fw(tp);
  7626. tg3_write_sig_pre_reset(tp, kind);
  7627. tg3_abort_hw(tp, silent);
  7628. err = tg3_chip_reset(tp);
  7629. __tg3_set_mac_addr(tp, false);
  7630. tg3_write_sig_legacy(tp, kind);
  7631. tg3_write_sig_post_reset(tp, kind);
  7632. if (tp->hw_stats) {
  7633. /* Save the stats across chip resets... */
  7634. tg3_get_nstats(tp, &tp->net_stats_prev);
  7635. tg3_get_estats(tp, &tp->estats_prev);
  7636. /* And make sure the next sample is new data */
  7637. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7638. }
  7639. return err;
  7640. }
  7641. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7642. {
  7643. struct tg3 *tp = netdev_priv(dev);
  7644. struct sockaddr *addr = p;
  7645. int err = 0;
  7646. bool skip_mac_1 = false;
  7647. if (!is_valid_ether_addr(addr->sa_data))
  7648. return -EADDRNOTAVAIL;
  7649. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7650. if (!netif_running(dev))
  7651. return 0;
  7652. if (tg3_flag(tp, ENABLE_ASF)) {
  7653. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7654. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7655. addr0_low = tr32(MAC_ADDR_0_LOW);
  7656. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7657. addr1_low = tr32(MAC_ADDR_1_LOW);
  7658. /* Skip MAC addr 1 if ASF is using it. */
  7659. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7660. !(addr1_high == 0 && addr1_low == 0))
  7661. skip_mac_1 = true;
  7662. }
  7663. spin_lock_bh(&tp->lock);
  7664. __tg3_set_mac_addr(tp, skip_mac_1);
  7665. __tg3_set_rx_mode(dev);
  7666. spin_unlock_bh(&tp->lock);
  7667. return err;
  7668. }
  7669. /* tp->lock is held. */
  7670. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7671. dma_addr_t mapping, u32 maxlen_flags,
  7672. u32 nic_addr)
  7673. {
  7674. tg3_write_mem(tp,
  7675. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7676. ((u64) mapping >> 32));
  7677. tg3_write_mem(tp,
  7678. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7679. ((u64) mapping & 0xffffffff));
  7680. tg3_write_mem(tp,
  7681. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7682. maxlen_flags);
  7683. if (!tg3_flag(tp, 5705_PLUS))
  7684. tg3_write_mem(tp,
  7685. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7686. nic_addr);
  7687. }
  7688. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7689. {
  7690. int i = 0;
  7691. if (!tg3_flag(tp, ENABLE_TSS)) {
  7692. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7693. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7694. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7695. } else {
  7696. tw32(HOSTCC_TXCOL_TICKS, 0);
  7697. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7698. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7699. for (; i < tp->txq_cnt; i++) {
  7700. u32 reg;
  7701. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7702. tw32(reg, ec->tx_coalesce_usecs);
  7703. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7704. tw32(reg, ec->tx_max_coalesced_frames);
  7705. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7706. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7707. }
  7708. }
  7709. for (; i < tp->irq_max - 1; i++) {
  7710. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7711. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7712. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7713. }
  7714. }
  7715. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7716. {
  7717. int i = 0;
  7718. u32 limit = tp->rxq_cnt;
  7719. if (!tg3_flag(tp, ENABLE_RSS)) {
  7720. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7721. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7722. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7723. limit--;
  7724. } else {
  7725. tw32(HOSTCC_RXCOL_TICKS, 0);
  7726. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7727. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7728. }
  7729. for (; i < limit; i++) {
  7730. u32 reg;
  7731. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7732. tw32(reg, ec->rx_coalesce_usecs);
  7733. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7734. tw32(reg, ec->rx_max_coalesced_frames);
  7735. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7736. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7737. }
  7738. for (; i < tp->irq_max - 1; i++) {
  7739. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7740. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7741. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7742. }
  7743. }
  7744. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7745. {
  7746. tg3_coal_tx_init(tp, ec);
  7747. tg3_coal_rx_init(tp, ec);
  7748. if (!tg3_flag(tp, 5705_PLUS)) {
  7749. u32 val = ec->stats_block_coalesce_usecs;
  7750. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7751. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7752. if (!tp->link_up)
  7753. val = 0;
  7754. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7755. }
  7756. }
  7757. /* tp->lock is held. */
  7758. static void tg3_tx_rcbs_disable(struct tg3 *tp)
  7759. {
  7760. u32 txrcb, limit;
  7761. /* Disable all transmit rings but the first. */
  7762. if (!tg3_flag(tp, 5705_PLUS))
  7763. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7764. else if (tg3_flag(tp, 5717_PLUS))
  7765. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7766. else if (tg3_flag(tp, 57765_CLASS) ||
  7767. tg3_asic_rev(tp) == ASIC_REV_5762)
  7768. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7769. else
  7770. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7771. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7772. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7773. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7774. BDINFO_FLAGS_DISABLED);
  7775. }
  7776. /* tp->lock is held. */
  7777. static void tg3_tx_rcbs_init(struct tg3 *tp)
  7778. {
  7779. int i = 0;
  7780. u32 txrcb = NIC_SRAM_SEND_RCB;
  7781. if (tg3_flag(tp, ENABLE_TSS))
  7782. i++;
  7783. for (; i < tp->irq_max; i++, txrcb += TG3_BDINFO_SIZE) {
  7784. struct tg3_napi *tnapi = &tp->napi[i];
  7785. if (!tnapi->tx_ring)
  7786. continue;
  7787. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7788. (TG3_TX_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
  7789. NIC_SRAM_TX_BUFFER_DESC);
  7790. }
  7791. }
  7792. /* tp->lock is held. */
  7793. static void tg3_rx_ret_rcbs_disable(struct tg3 *tp)
  7794. {
  7795. u32 rxrcb, limit;
  7796. /* Disable all receive return rings but the first. */
  7797. if (tg3_flag(tp, 5717_PLUS))
  7798. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7799. else if (!tg3_flag(tp, 5705_PLUS))
  7800. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7801. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7802. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  7803. tg3_flag(tp, 57765_CLASS))
  7804. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7805. else
  7806. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7807. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7808. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7809. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7810. BDINFO_FLAGS_DISABLED);
  7811. }
  7812. /* tp->lock is held. */
  7813. static void tg3_rx_ret_rcbs_init(struct tg3 *tp)
  7814. {
  7815. int i = 0;
  7816. u32 rxrcb = NIC_SRAM_RCV_RET_RCB;
  7817. if (tg3_flag(tp, ENABLE_RSS))
  7818. i++;
  7819. for (; i < tp->irq_max; i++, rxrcb += TG3_BDINFO_SIZE) {
  7820. struct tg3_napi *tnapi = &tp->napi[i];
  7821. if (!tnapi->rx_rcb)
  7822. continue;
  7823. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7824. (tp->rx_ret_ring_mask + 1) <<
  7825. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7826. }
  7827. }
  7828. /* tp->lock is held. */
  7829. static void tg3_rings_reset(struct tg3 *tp)
  7830. {
  7831. int i;
  7832. u32 stblk;
  7833. struct tg3_napi *tnapi = &tp->napi[0];
  7834. tg3_tx_rcbs_disable(tp);
  7835. tg3_rx_ret_rcbs_disable(tp);
  7836. /* Disable interrupts */
  7837. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7838. tp->napi[0].chk_msi_cnt = 0;
  7839. tp->napi[0].last_rx_cons = 0;
  7840. tp->napi[0].last_tx_cons = 0;
  7841. /* Zero mailbox registers. */
  7842. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7843. for (i = 1; i < tp->irq_max; i++) {
  7844. tp->napi[i].tx_prod = 0;
  7845. tp->napi[i].tx_cons = 0;
  7846. if (tg3_flag(tp, ENABLE_TSS))
  7847. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7848. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7849. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7850. tp->napi[i].chk_msi_cnt = 0;
  7851. tp->napi[i].last_rx_cons = 0;
  7852. tp->napi[i].last_tx_cons = 0;
  7853. }
  7854. if (!tg3_flag(tp, ENABLE_TSS))
  7855. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7856. } else {
  7857. tp->napi[0].tx_prod = 0;
  7858. tp->napi[0].tx_cons = 0;
  7859. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7860. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7861. }
  7862. /* Make sure the NIC-based send BD rings are disabled. */
  7863. if (!tg3_flag(tp, 5705_PLUS)) {
  7864. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7865. for (i = 0; i < 16; i++)
  7866. tw32_tx_mbox(mbox + i * 8, 0);
  7867. }
  7868. /* Clear status block in ram. */
  7869. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7870. /* Set status block DMA address */
  7871. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7872. ((u64) tnapi->status_mapping >> 32));
  7873. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7874. ((u64) tnapi->status_mapping & 0xffffffff));
  7875. stblk = HOSTCC_STATBLCK_RING1;
  7876. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7877. u64 mapping = (u64)tnapi->status_mapping;
  7878. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7879. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7880. stblk += 8;
  7881. /* Clear status block in ram. */
  7882. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7883. }
  7884. tg3_tx_rcbs_init(tp);
  7885. tg3_rx_ret_rcbs_init(tp);
  7886. }
  7887. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7888. {
  7889. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7890. if (!tg3_flag(tp, 5750_PLUS) ||
  7891. tg3_flag(tp, 5780_CLASS) ||
  7892. tg3_asic_rev(tp) == ASIC_REV_5750 ||
  7893. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7894. tg3_flag(tp, 57765_PLUS))
  7895. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7896. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7897. tg3_asic_rev(tp) == ASIC_REV_5787)
  7898. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7899. else
  7900. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7901. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7902. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7903. val = min(nic_rep_thresh, host_rep_thresh);
  7904. tw32(RCVBDI_STD_THRESH, val);
  7905. if (tg3_flag(tp, 57765_PLUS))
  7906. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7907. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7908. return;
  7909. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7910. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7911. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7912. tw32(RCVBDI_JUMBO_THRESH, val);
  7913. if (tg3_flag(tp, 57765_PLUS))
  7914. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7915. }
  7916. static inline u32 calc_crc(unsigned char *buf, int len)
  7917. {
  7918. u32 reg;
  7919. u32 tmp;
  7920. int j, k;
  7921. reg = 0xffffffff;
  7922. for (j = 0; j < len; j++) {
  7923. reg ^= buf[j];
  7924. for (k = 0; k < 8; k++) {
  7925. tmp = reg & 0x01;
  7926. reg >>= 1;
  7927. if (tmp)
  7928. reg ^= 0xedb88320;
  7929. }
  7930. }
  7931. return ~reg;
  7932. }
  7933. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7934. {
  7935. /* accept or reject all multicast frames */
  7936. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7937. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7938. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7939. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7940. }
  7941. static void __tg3_set_rx_mode(struct net_device *dev)
  7942. {
  7943. struct tg3 *tp = netdev_priv(dev);
  7944. u32 rx_mode;
  7945. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7946. RX_MODE_KEEP_VLAN_TAG);
  7947. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7948. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7949. * flag clear.
  7950. */
  7951. if (!tg3_flag(tp, ENABLE_ASF))
  7952. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7953. #endif
  7954. if (dev->flags & IFF_PROMISC) {
  7955. /* Promiscuous mode. */
  7956. rx_mode |= RX_MODE_PROMISC;
  7957. } else if (dev->flags & IFF_ALLMULTI) {
  7958. /* Accept all multicast. */
  7959. tg3_set_multi(tp, 1);
  7960. } else if (netdev_mc_empty(dev)) {
  7961. /* Reject all multicast. */
  7962. tg3_set_multi(tp, 0);
  7963. } else {
  7964. /* Accept one or more multicast(s). */
  7965. struct netdev_hw_addr *ha;
  7966. u32 mc_filter[4] = { 0, };
  7967. u32 regidx;
  7968. u32 bit;
  7969. u32 crc;
  7970. netdev_for_each_mc_addr(ha, dev) {
  7971. crc = calc_crc(ha->addr, ETH_ALEN);
  7972. bit = ~crc & 0x7f;
  7973. regidx = (bit & 0x60) >> 5;
  7974. bit &= 0x1f;
  7975. mc_filter[regidx] |= (1 << bit);
  7976. }
  7977. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7978. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7979. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7980. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7981. }
  7982. if (netdev_uc_count(dev) > TG3_MAX_UCAST_ADDR(tp)) {
  7983. rx_mode |= RX_MODE_PROMISC;
  7984. } else if (!(dev->flags & IFF_PROMISC)) {
  7985. /* Add all entries into to the mac addr filter list */
  7986. int i = 0;
  7987. struct netdev_hw_addr *ha;
  7988. netdev_for_each_uc_addr(ha, dev) {
  7989. __tg3_set_one_mac_addr(tp, ha->addr,
  7990. i + TG3_UCAST_ADDR_IDX(tp));
  7991. i++;
  7992. }
  7993. }
  7994. if (rx_mode != tp->rx_mode) {
  7995. tp->rx_mode = rx_mode;
  7996. tw32_f(MAC_RX_MODE, rx_mode);
  7997. udelay(10);
  7998. }
  7999. }
  8000. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  8001. {
  8002. int i;
  8003. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  8004. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  8005. }
  8006. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  8007. {
  8008. int i;
  8009. if (!tg3_flag(tp, SUPPORT_MSIX))
  8010. return;
  8011. if (tp->rxq_cnt == 1) {
  8012. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  8013. return;
  8014. }
  8015. /* Validate table against current IRQ count */
  8016. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  8017. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  8018. break;
  8019. }
  8020. if (i != TG3_RSS_INDIR_TBL_SIZE)
  8021. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  8022. }
  8023. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  8024. {
  8025. int i = 0;
  8026. u32 reg = MAC_RSS_INDIR_TBL_0;
  8027. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  8028. u32 val = tp->rss_ind_tbl[i];
  8029. i++;
  8030. for (; i % 8; i++) {
  8031. val <<= 4;
  8032. val |= tp->rss_ind_tbl[i];
  8033. }
  8034. tw32(reg, val);
  8035. reg += 4;
  8036. }
  8037. }
  8038. static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
  8039. {
  8040. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8041. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
  8042. else
  8043. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
  8044. }
  8045. /* tp->lock is held. */
  8046. static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
  8047. {
  8048. u32 val, rdmac_mode;
  8049. int i, err, limit;
  8050. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  8051. tg3_disable_ints(tp);
  8052. tg3_stop_fw(tp);
  8053. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  8054. if (tg3_flag(tp, INIT_COMPLETE))
  8055. tg3_abort_hw(tp, 1);
  8056. if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  8057. !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
  8058. tg3_phy_pull_config(tp);
  8059. tg3_eee_pull_config(tp, NULL);
  8060. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  8061. }
  8062. /* Enable MAC control of LPI */
  8063. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  8064. tg3_setup_eee(tp);
  8065. if (reset_phy)
  8066. tg3_phy_reset(tp);
  8067. err = tg3_chip_reset(tp);
  8068. if (err)
  8069. return err;
  8070. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  8071. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  8072. val = tr32(TG3_CPMU_CTRL);
  8073. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  8074. tw32(TG3_CPMU_CTRL, val);
  8075. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  8076. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  8077. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  8078. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  8079. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  8080. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  8081. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  8082. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  8083. val = tr32(TG3_CPMU_HST_ACC);
  8084. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  8085. val |= CPMU_HST_ACC_MACCLK_6_25;
  8086. tw32(TG3_CPMU_HST_ACC, val);
  8087. }
  8088. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  8089. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  8090. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  8091. PCIE_PWR_MGMT_L1_THRESH_4MS;
  8092. tw32(PCIE_PWR_MGMT_THRESH, val);
  8093. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  8094. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  8095. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  8096. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  8097. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  8098. }
  8099. if (tg3_flag(tp, L1PLLPD_EN)) {
  8100. u32 grc_mode = tr32(GRC_MODE);
  8101. /* Access the lower 1K of PL PCIE block registers. */
  8102. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8103. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  8104. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  8105. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  8106. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  8107. tw32(GRC_MODE, grc_mode);
  8108. }
  8109. if (tg3_flag(tp, 57765_CLASS)) {
  8110. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  8111. u32 grc_mode = tr32(GRC_MODE);
  8112. /* Access the lower 1K of PL PCIE block registers. */
  8113. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8114. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  8115. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8116. TG3_PCIE_PL_LO_PHYCTL5);
  8117. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  8118. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  8119. tw32(GRC_MODE, grc_mode);
  8120. }
  8121. if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
  8122. u32 grc_mode;
  8123. /* Fix transmit hangs */
  8124. val = tr32(TG3_CPMU_PADRNG_CTL);
  8125. val |= TG3_CPMU_PADRNG_CTL_RDIV2;
  8126. tw32(TG3_CPMU_PADRNG_CTL, val);
  8127. grc_mode = tr32(GRC_MODE);
  8128. /* Access the lower 1K of DL PCIE block registers. */
  8129. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8130. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  8131. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8132. TG3_PCIE_DL_LO_FTSMAX);
  8133. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  8134. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  8135. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  8136. tw32(GRC_MODE, grc_mode);
  8137. }
  8138. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  8139. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  8140. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  8141. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  8142. }
  8143. /* This works around an issue with Athlon chipsets on
  8144. * B3 tigon3 silicon. This bit has no effect on any
  8145. * other revision. But do not set this on PCI Express
  8146. * chips and don't even touch the clocks if the CPMU is present.
  8147. */
  8148. if (!tg3_flag(tp, CPMU_PRESENT)) {
  8149. if (!tg3_flag(tp, PCI_EXPRESS))
  8150. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  8151. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  8152. }
  8153. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  8154. tg3_flag(tp, PCIX_MODE)) {
  8155. val = tr32(TG3PCI_PCISTATE);
  8156. val |= PCISTATE_RETRY_SAME_DMA;
  8157. tw32(TG3PCI_PCISTATE, val);
  8158. }
  8159. if (tg3_flag(tp, ENABLE_APE)) {
  8160. /* Allow reads and writes to the
  8161. * APE register and memory space.
  8162. */
  8163. val = tr32(TG3PCI_PCISTATE);
  8164. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  8165. PCISTATE_ALLOW_APE_SHMEM_WR |
  8166. PCISTATE_ALLOW_APE_PSPACE_WR;
  8167. tw32(TG3PCI_PCISTATE, val);
  8168. }
  8169. if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
  8170. /* Enable some hw fixes. */
  8171. val = tr32(TG3PCI_MSI_DATA);
  8172. val |= (1 << 26) | (1 << 28) | (1 << 29);
  8173. tw32(TG3PCI_MSI_DATA, val);
  8174. }
  8175. /* Descriptor ring init may make accesses to the
  8176. * NIC SRAM area to setup the TX descriptors, so we
  8177. * can only do this after the hardware has been
  8178. * successfully reset.
  8179. */
  8180. err = tg3_init_rings(tp);
  8181. if (err)
  8182. return err;
  8183. if (tg3_flag(tp, 57765_PLUS)) {
  8184. val = tr32(TG3PCI_DMA_RW_CTRL) &
  8185. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  8186. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  8187. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  8188. if (!tg3_flag(tp, 57765_CLASS) &&
  8189. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8190. tg3_asic_rev(tp) != ASIC_REV_5762)
  8191. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  8192. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  8193. } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
  8194. tg3_asic_rev(tp) != ASIC_REV_5761) {
  8195. /* This value is determined during the probe time DMA
  8196. * engine test, tg3_test_dma.
  8197. */
  8198. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8199. }
  8200. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  8201. GRC_MODE_4X_NIC_SEND_RINGS |
  8202. GRC_MODE_NO_TX_PHDR_CSUM |
  8203. GRC_MODE_NO_RX_PHDR_CSUM);
  8204. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  8205. /* Pseudo-header checksum is done by hardware logic and not
  8206. * the offload processers, so make the chip do the pseudo-
  8207. * header checksums on receive. For transmit it is more
  8208. * convenient to do the pseudo-header checksum in software
  8209. * as Linux does that on transmit for us in all cases.
  8210. */
  8211. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  8212. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  8213. if (tp->rxptpctl)
  8214. tw32(TG3_RX_PTP_CTL,
  8215. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  8216. if (tg3_flag(tp, PTP_CAPABLE))
  8217. val |= GRC_MODE_TIME_SYNC_ENABLE;
  8218. tw32(GRC_MODE, tp->grc_mode | val);
  8219. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  8220. val = tr32(GRC_MISC_CFG);
  8221. val &= ~0xff;
  8222. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  8223. tw32(GRC_MISC_CFG, val);
  8224. /* Initialize MBUF/DESC pool. */
  8225. if (tg3_flag(tp, 5750_PLUS)) {
  8226. /* Do nothing. */
  8227. } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
  8228. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  8229. if (tg3_asic_rev(tp) == ASIC_REV_5704)
  8230. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  8231. else
  8232. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  8233. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  8234. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  8235. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  8236. int fw_len;
  8237. fw_len = tp->fw_len;
  8238. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  8239. tw32(BUFMGR_MB_POOL_ADDR,
  8240. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  8241. tw32(BUFMGR_MB_POOL_SIZE,
  8242. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  8243. }
  8244. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8245. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8246. tp->bufmgr_config.mbuf_read_dma_low_water);
  8247. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8248. tp->bufmgr_config.mbuf_mac_rx_low_water);
  8249. tw32(BUFMGR_MB_HIGH_WATER,
  8250. tp->bufmgr_config.mbuf_high_water);
  8251. } else {
  8252. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8253. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  8254. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8255. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  8256. tw32(BUFMGR_MB_HIGH_WATER,
  8257. tp->bufmgr_config.mbuf_high_water_jumbo);
  8258. }
  8259. tw32(BUFMGR_DMA_LOW_WATER,
  8260. tp->bufmgr_config.dma_low_water);
  8261. tw32(BUFMGR_DMA_HIGH_WATER,
  8262. tp->bufmgr_config.dma_high_water);
  8263. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  8264. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8265. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  8266. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8267. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  8268. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8269. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
  8270. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  8271. tw32(BUFMGR_MODE, val);
  8272. for (i = 0; i < 2000; i++) {
  8273. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  8274. break;
  8275. udelay(10);
  8276. }
  8277. if (i >= 2000) {
  8278. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  8279. return -ENODEV;
  8280. }
  8281. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
  8282. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  8283. tg3_setup_rxbd_thresholds(tp);
  8284. /* Initialize TG3_BDINFO's at:
  8285. * RCVDBDI_STD_BD: standard eth size rx ring
  8286. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  8287. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  8288. *
  8289. * like so:
  8290. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  8291. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  8292. * ring attribute flags
  8293. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  8294. *
  8295. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  8296. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  8297. *
  8298. * The size of each ring is fixed in the firmware, but the location is
  8299. * configurable.
  8300. */
  8301. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8302. ((u64) tpr->rx_std_mapping >> 32));
  8303. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8304. ((u64) tpr->rx_std_mapping & 0xffffffff));
  8305. if (!tg3_flag(tp, 5717_PLUS))
  8306. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  8307. NIC_SRAM_RX_BUFFER_DESC);
  8308. /* Disable the mini ring */
  8309. if (!tg3_flag(tp, 5705_PLUS))
  8310. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8311. BDINFO_FLAGS_DISABLED);
  8312. /* Program the jumbo buffer descriptor ring control
  8313. * blocks on those devices that have them.
  8314. */
  8315. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8316. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  8317. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  8318. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8319. ((u64) tpr->rx_jmb_mapping >> 32));
  8320. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8321. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  8322. val = TG3_RX_JMB_RING_SIZE(tp) <<
  8323. BDINFO_FLAGS_MAXLEN_SHIFT;
  8324. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8325. val | BDINFO_FLAGS_USE_EXT_RECV);
  8326. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  8327. tg3_flag(tp, 57765_CLASS) ||
  8328. tg3_asic_rev(tp) == ASIC_REV_5762)
  8329. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  8330. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  8331. } else {
  8332. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8333. BDINFO_FLAGS_DISABLED);
  8334. }
  8335. if (tg3_flag(tp, 57765_PLUS)) {
  8336. val = TG3_RX_STD_RING_SIZE(tp);
  8337. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  8338. val |= (TG3_RX_STD_DMA_SZ << 2);
  8339. } else
  8340. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  8341. } else
  8342. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  8343. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  8344. tpr->rx_std_prod_idx = tp->rx_pending;
  8345. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  8346. tpr->rx_jmb_prod_idx =
  8347. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  8348. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  8349. tg3_rings_reset(tp);
  8350. /* Initialize MAC address and backoff seed. */
  8351. __tg3_set_mac_addr(tp, false);
  8352. /* MTU + ethernet header + FCS + optional VLAN tag */
  8353. tw32(MAC_RX_MTU_SIZE,
  8354. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  8355. /* The slot time is changed by tg3_setup_phy if we
  8356. * run at gigabit with half duplex.
  8357. */
  8358. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  8359. (6 << TX_LENGTHS_IPG_SHIFT) |
  8360. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  8361. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8362. tg3_asic_rev(tp) == ASIC_REV_5762)
  8363. val |= tr32(MAC_TX_LENGTHS) &
  8364. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  8365. TX_LENGTHS_CNT_DWN_VAL_MSK);
  8366. tw32(MAC_TX_LENGTHS, val);
  8367. /* Receive rules. */
  8368. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  8369. tw32(RCVLPC_CONFIG, 0x0181);
  8370. /* Calculate RDMAC_MODE setting early, we need it to determine
  8371. * the RCVLPC_STATE_ENABLE mask.
  8372. */
  8373. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  8374. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  8375. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  8376. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  8377. RDMAC_MODE_LNGREAD_ENAB);
  8378. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  8379. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  8380. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8381. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8382. tg3_asic_rev(tp) == ASIC_REV_57780)
  8383. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  8384. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  8385. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  8386. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8387. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8388. if (tg3_flag(tp, TSO_CAPABLE) &&
  8389. tg3_asic_rev(tp) == ASIC_REV_5705) {
  8390. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  8391. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8392. !tg3_flag(tp, IS_5788)) {
  8393. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8394. }
  8395. }
  8396. if (tg3_flag(tp, PCI_EXPRESS))
  8397. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8398. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8399. tp->dma_limit = 0;
  8400. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8401. rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
  8402. tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
  8403. }
  8404. }
  8405. if (tg3_flag(tp, HW_TSO_1) ||
  8406. tg3_flag(tp, HW_TSO_2) ||
  8407. tg3_flag(tp, HW_TSO_3))
  8408. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  8409. if (tg3_flag(tp, 57765_PLUS) ||
  8410. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8411. tg3_asic_rev(tp) == ASIC_REV_57780)
  8412. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  8413. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8414. tg3_asic_rev(tp) == ASIC_REV_5762)
  8415. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  8416. if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
  8417. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8418. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8419. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  8420. tg3_flag(tp, 57765_PLUS)) {
  8421. u32 tgtreg;
  8422. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8423. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  8424. else
  8425. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  8426. val = tr32(tgtreg);
  8427. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8428. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8429. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  8430. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  8431. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  8432. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  8433. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  8434. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  8435. }
  8436. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  8437. }
  8438. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8439. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8440. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8441. u32 tgtreg;
  8442. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8443. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  8444. else
  8445. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  8446. val = tr32(tgtreg);
  8447. tw32(tgtreg, val |
  8448. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  8449. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  8450. }
  8451. /* Receive/send statistics. */
  8452. if (tg3_flag(tp, 5750_PLUS)) {
  8453. val = tr32(RCVLPC_STATS_ENABLE);
  8454. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  8455. tw32(RCVLPC_STATS_ENABLE, val);
  8456. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  8457. tg3_flag(tp, TSO_CAPABLE)) {
  8458. val = tr32(RCVLPC_STATS_ENABLE);
  8459. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  8460. tw32(RCVLPC_STATS_ENABLE, val);
  8461. } else {
  8462. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  8463. }
  8464. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  8465. tw32(SNDDATAI_STATSENAB, 0xffffff);
  8466. tw32(SNDDATAI_STATSCTRL,
  8467. (SNDDATAI_SCTRL_ENABLE |
  8468. SNDDATAI_SCTRL_FASTUPD));
  8469. /* Setup host coalescing engine. */
  8470. tw32(HOSTCC_MODE, 0);
  8471. for (i = 0; i < 2000; i++) {
  8472. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  8473. break;
  8474. udelay(10);
  8475. }
  8476. __tg3_set_coalesce(tp, &tp->coal);
  8477. if (!tg3_flag(tp, 5705_PLUS)) {
  8478. /* Status/statistics block address. See tg3_timer,
  8479. * the tg3_periodic_fetch_stats call there, and
  8480. * tg3_get_stats to see how this works for 5705/5750 chips.
  8481. */
  8482. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8483. ((u64) tp->stats_mapping >> 32));
  8484. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  8485. ((u64) tp->stats_mapping & 0xffffffff));
  8486. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  8487. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  8488. /* Clear statistics and status block memory areas */
  8489. for (i = NIC_SRAM_STATS_BLK;
  8490. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  8491. i += sizeof(u32)) {
  8492. tg3_write_mem(tp, i, 0);
  8493. udelay(40);
  8494. }
  8495. }
  8496. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  8497. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  8498. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  8499. if (!tg3_flag(tp, 5705_PLUS))
  8500. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  8501. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  8502. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  8503. /* reset to prevent losing 1st rx packet intermittently */
  8504. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8505. udelay(10);
  8506. }
  8507. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  8508. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  8509. MAC_MODE_FHDE_ENABLE;
  8510. if (tg3_flag(tp, ENABLE_APE))
  8511. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  8512. if (!tg3_flag(tp, 5705_PLUS) &&
  8513. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8514. tg3_asic_rev(tp) != ASIC_REV_5700)
  8515. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  8516. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  8517. udelay(40);
  8518. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  8519. * If TG3_FLAG_IS_NIC is zero, we should read the
  8520. * register to preserve the GPIO settings for LOMs. The GPIOs,
  8521. * whether used as inputs or outputs, are set by boot code after
  8522. * reset.
  8523. */
  8524. if (!tg3_flag(tp, IS_NIC)) {
  8525. u32 gpio_mask;
  8526. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  8527. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  8528. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  8529. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  8530. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  8531. GRC_LCLCTRL_GPIO_OUTPUT3;
  8532. if (tg3_asic_rev(tp) == ASIC_REV_5755)
  8533. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  8534. tp->grc_local_ctrl &= ~gpio_mask;
  8535. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  8536. /* GPIO1 must be driven high for eeprom write protect */
  8537. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  8538. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8539. GRC_LCLCTRL_GPIO_OUTPUT1);
  8540. }
  8541. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8542. udelay(100);
  8543. if (tg3_flag(tp, USING_MSIX)) {
  8544. val = tr32(MSGINT_MODE);
  8545. val |= MSGINT_MODE_ENABLE;
  8546. if (tp->irq_cnt > 1)
  8547. val |= MSGINT_MODE_MULTIVEC_EN;
  8548. if (!tg3_flag(tp, 1SHOT_MSI))
  8549. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8550. tw32(MSGINT_MODE, val);
  8551. }
  8552. if (!tg3_flag(tp, 5705_PLUS)) {
  8553. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  8554. udelay(40);
  8555. }
  8556. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  8557. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  8558. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  8559. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  8560. WDMAC_MODE_LNGREAD_ENAB);
  8561. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8562. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8563. if (tg3_flag(tp, TSO_CAPABLE) &&
  8564. (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
  8565. tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
  8566. /* nothing */
  8567. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8568. !tg3_flag(tp, IS_5788)) {
  8569. val |= WDMAC_MODE_RX_ACCEL;
  8570. }
  8571. }
  8572. /* Enable host coalescing bug fix */
  8573. if (tg3_flag(tp, 5755_PLUS))
  8574. val |= WDMAC_MODE_STATUS_TAG_FIX;
  8575. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  8576. val |= WDMAC_MODE_BURST_ALL_DATA;
  8577. tw32_f(WDMAC_MODE, val);
  8578. udelay(40);
  8579. if (tg3_flag(tp, PCIX_MODE)) {
  8580. u16 pcix_cmd;
  8581. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8582. &pcix_cmd);
  8583. if (tg3_asic_rev(tp) == ASIC_REV_5703) {
  8584. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  8585. pcix_cmd |= PCI_X_CMD_READ_2K;
  8586. } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  8587. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  8588. pcix_cmd |= PCI_X_CMD_READ_2K;
  8589. }
  8590. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8591. pcix_cmd);
  8592. }
  8593. tw32_f(RDMAC_MODE, rdmac_mode);
  8594. udelay(40);
  8595. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8596. tg3_asic_rev(tp) == ASIC_REV_5720) {
  8597. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  8598. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  8599. break;
  8600. }
  8601. if (i < TG3_NUM_RDMA_CHANNELS) {
  8602. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8603. val |= tg3_lso_rd_dma_workaround_bit(tp);
  8604. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8605. tg3_flag_set(tp, 5719_5720_RDMA_BUG);
  8606. }
  8607. }
  8608. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  8609. if (!tg3_flag(tp, 5705_PLUS))
  8610. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  8611. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  8612. tw32(SNDDATAC_MODE,
  8613. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  8614. else
  8615. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  8616. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  8617. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  8618. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  8619. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  8620. val |= RCVDBDI_MODE_LRG_RING_SZ;
  8621. tw32(RCVDBDI_MODE, val);
  8622. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  8623. if (tg3_flag(tp, HW_TSO_1) ||
  8624. tg3_flag(tp, HW_TSO_2) ||
  8625. tg3_flag(tp, HW_TSO_3))
  8626. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  8627. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  8628. if (tg3_flag(tp, ENABLE_TSS))
  8629. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  8630. tw32(SNDBDI_MODE, val);
  8631. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  8632. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8633. err = tg3_load_5701_a0_firmware_fix(tp);
  8634. if (err)
  8635. return err;
  8636. }
  8637. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8638. /* Ignore any errors for the firmware download. If download
  8639. * fails, the device will operate with EEE disabled
  8640. */
  8641. tg3_load_57766_firmware(tp);
  8642. }
  8643. if (tg3_flag(tp, TSO_CAPABLE)) {
  8644. err = tg3_load_tso_firmware(tp);
  8645. if (err)
  8646. return err;
  8647. }
  8648. tp->tx_mode = TX_MODE_ENABLE;
  8649. if (tg3_flag(tp, 5755_PLUS) ||
  8650. tg3_asic_rev(tp) == ASIC_REV_5906)
  8651. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  8652. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8653. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8654. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  8655. tp->tx_mode &= ~val;
  8656. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  8657. }
  8658. tw32_f(MAC_TX_MODE, tp->tx_mode);
  8659. udelay(100);
  8660. if (tg3_flag(tp, ENABLE_RSS)) {
  8661. tg3_rss_write_indir_tbl(tp);
  8662. /* Setup the "secret" hash key. */
  8663. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  8664. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  8665. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  8666. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  8667. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  8668. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  8669. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  8670. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  8671. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  8672. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  8673. }
  8674. tp->rx_mode = RX_MODE_ENABLE;
  8675. if (tg3_flag(tp, 5755_PLUS))
  8676. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8677. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8678. tp->rx_mode |= RX_MODE_IPV4_FRAG_FIX;
  8679. if (tg3_flag(tp, ENABLE_RSS))
  8680. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8681. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8682. RX_MODE_RSS_IPV6_HASH_EN |
  8683. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8684. RX_MODE_RSS_IPV4_HASH_EN |
  8685. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8686. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8687. udelay(10);
  8688. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8689. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8690. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8691. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8692. udelay(10);
  8693. }
  8694. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8695. udelay(10);
  8696. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8697. if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
  8698. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8699. /* Set drive transmission level to 1.2V */
  8700. /* only if the signal pre-emphasis bit is not set */
  8701. val = tr32(MAC_SERDES_CFG);
  8702. val &= 0xfffff000;
  8703. val |= 0x880;
  8704. tw32(MAC_SERDES_CFG, val);
  8705. }
  8706. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
  8707. tw32(MAC_SERDES_CFG, 0x616000);
  8708. }
  8709. /* Prevent chip from dropping frames when flow control
  8710. * is enabled.
  8711. */
  8712. if (tg3_flag(tp, 57765_CLASS))
  8713. val = 1;
  8714. else
  8715. val = 2;
  8716. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8717. if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
  8718. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8719. /* Use hardware link auto-negotiation */
  8720. tg3_flag_set(tp, HW_AUTONEG);
  8721. }
  8722. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8723. tg3_asic_rev(tp) == ASIC_REV_5714) {
  8724. u32 tmp;
  8725. tmp = tr32(SERDES_RX_CTRL);
  8726. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8727. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8728. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8729. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8730. }
  8731. if (!tg3_flag(tp, USE_PHYLIB)) {
  8732. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8733. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8734. err = tg3_setup_phy(tp, false);
  8735. if (err)
  8736. return err;
  8737. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8738. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8739. u32 tmp;
  8740. /* Clear CRC stats. */
  8741. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8742. tg3_writephy(tp, MII_TG3_TEST1,
  8743. tmp | MII_TG3_TEST1_CRC_EN);
  8744. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8745. }
  8746. }
  8747. }
  8748. __tg3_set_rx_mode(tp->dev);
  8749. /* Initialize receive rules. */
  8750. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8751. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8752. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8753. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8754. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8755. limit = 8;
  8756. else
  8757. limit = 16;
  8758. if (tg3_flag(tp, ENABLE_ASF))
  8759. limit -= 4;
  8760. switch (limit) {
  8761. case 16:
  8762. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8763. case 15:
  8764. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8765. case 14:
  8766. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8767. case 13:
  8768. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8769. case 12:
  8770. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8771. case 11:
  8772. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8773. case 10:
  8774. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8775. case 9:
  8776. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8777. case 8:
  8778. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8779. case 7:
  8780. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8781. case 6:
  8782. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8783. case 5:
  8784. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8785. case 4:
  8786. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8787. case 3:
  8788. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8789. case 2:
  8790. case 1:
  8791. default:
  8792. break;
  8793. }
  8794. if (tg3_flag(tp, ENABLE_APE))
  8795. /* Write our heartbeat update interval to APE. */
  8796. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8797. APE_HOST_HEARTBEAT_INT_DISABLE);
  8798. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8799. return 0;
  8800. }
  8801. /* Called at device open time to get the chip ready for
  8802. * packet processing. Invoked with tp->lock held.
  8803. */
  8804. static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
  8805. {
  8806. /* Chip may have been just powered on. If so, the boot code may still
  8807. * be running initialization. Wait for it to finish to avoid races in
  8808. * accessing the hardware.
  8809. */
  8810. tg3_enable_register_access(tp);
  8811. tg3_poll_fw(tp);
  8812. tg3_switch_clocks(tp);
  8813. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8814. return tg3_reset_hw(tp, reset_phy);
  8815. }
  8816. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8817. {
  8818. int i;
  8819. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8820. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8821. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8822. off += len;
  8823. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8824. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8825. memset(ocir, 0, TG3_OCIR_LEN);
  8826. }
  8827. }
  8828. /* sysfs attributes for hwmon */
  8829. static ssize_t tg3_show_temp(struct device *dev,
  8830. struct device_attribute *devattr, char *buf)
  8831. {
  8832. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8833. struct tg3 *tp = dev_get_drvdata(dev);
  8834. u32 temperature;
  8835. spin_lock_bh(&tp->lock);
  8836. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8837. sizeof(temperature));
  8838. spin_unlock_bh(&tp->lock);
  8839. return sprintf(buf, "%u\n", temperature);
  8840. }
  8841. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8842. TG3_TEMP_SENSOR_OFFSET);
  8843. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8844. TG3_TEMP_CAUTION_OFFSET);
  8845. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8846. TG3_TEMP_MAX_OFFSET);
  8847. static struct attribute *tg3_attrs[] = {
  8848. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8849. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8850. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8851. NULL
  8852. };
  8853. ATTRIBUTE_GROUPS(tg3);
  8854. static void tg3_hwmon_close(struct tg3 *tp)
  8855. {
  8856. if (tp->hwmon_dev) {
  8857. hwmon_device_unregister(tp->hwmon_dev);
  8858. tp->hwmon_dev = NULL;
  8859. }
  8860. }
  8861. static void tg3_hwmon_open(struct tg3 *tp)
  8862. {
  8863. int i;
  8864. u32 size = 0;
  8865. struct pci_dev *pdev = tp->pdev;
  8866. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8867. tg3_sd_scan_scratchpad(tp, ocirs);
  8868. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8869. if (!ocirs[i].src_data_length)
  8870. continue;
  8871. size += ocirs[i].src_hdr_length;
  8872. size += ocirs[i].src_data_length;
  8873. }
  8874. if (!size)
  8875. return;
  8876. tp->hwmon_dev = hwmon_device_register_with_groups(&pdev->dev, "tg3",
  8877. tp, tg3_groups);
  8878. if (IS_ERR(tp->hwmon_dev)) {
  8879. tp->hwmon_dev = NULL;
  8880. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8881. }
  8882. }
  8883. #define TG3_STAT_ADD32(PSTAT, REG) \
  8884. do { u32 __val = tr32(REG); \
  8885. (PSTAT)->low += __val; \
  8886. if ((PSTAT)->low < __val) \
  8887. (PSTAT)->high += 1; \
  8888. } while (0)
  8889. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8890. {
  8891. struct tg3_hw_stats *sp = tp->hw_stats;
  8892. if (!tp->link_up)
  8893. return;
  8894. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8895. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8896. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8897. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8898. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8899. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8900. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8901. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8902. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8903. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8904. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8905. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8906. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8907. if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
  8908. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8909. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8910. u32 val;
  8911. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8912. val &= ~tg3_lso_rd_dma_workaround_bit(tp);
  8913. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8914. tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
  8915. }
  8916. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8917. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8918. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8919. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8920. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8921. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8922. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8923. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8924. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8925. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8926. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8927. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8928. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8929. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8930. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8931. if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8932. tg3_asic_rev(tp) != ASIC_REV_5762 &&
  8933. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
  8934. tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
  8935. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8936. } else {
  8937. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8938. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8939. if (val) {
  8940. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8941. sp->rx_discards.low += val;
  8942. if (sp->rx_discards.low < val)
  8943. sp->rx_discards.high += 1;
  8944. }
  8945. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8946. }
  8947. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8948. }
  8949. static void tg3_chk_missed_msi(struct tg3 *tp)
  8950. {
  8951. u32 i;
  8952. for (i = 0; i < tp->irq_cnt; i++) {
  8953. struct tg3_napi *tnapi = &tp->napi[i];
  8954. if (tg3_has_work(tnapi)) {
  8955. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8956. tnapi->last_tx_cons == tnapi->tx_cons) {
  8957. if (tnapi->chk_msi_cnt < 1) {
  8958. tnapi->chk_msi_cnt++;
  8959. return;
  8960. }
  8961. tg3_msi(0, tnapi);
  8962. }
  8963. }
  8964. tnapi->chk_msi_cnt = 0;
  8965. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8966. tnapi->last_tx_cons = tnapi->tx_cons;
  8967. }
  8968. }
  8969. static void tg3_timer(unsigned long __opaque)
  8970. {
  8971. struct tg3 *tp = (struct tg3 *) __opaque;
  8972. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8973. goto restart_timer;
  8974. spin_lock(&tp->lock);
  8975. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8976. tg3_flag(tp, 57765_CLASS))
  8977. tg3_chk_missed_msi(tp);
  8978. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  8979. /* BCM4785: Flush posted writes from GbE to host memory. */
  8980. tr32(HOSTCC_MODE);
  8981. }
  8982. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8983. /* All of this garbage is because when using non-tagged
  8984. * IRQ status the mailbox/status_block protocol the chip
  8985. * uses with the cpu is race prone.
  8986. */
  8987. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8988. tw32(GRC_LOCAL_CTRL,
  8989. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8990. } else {
  8991. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8992. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8993. }
  8994. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8995. spin_unlock(&tp->lock);
  8996. tg3_reset_task_schedule(tp);
  8997. goto restart_timer;
  8998. }
  8999. }
  9000. /* This part only runs once per second. */
  9001. if (!--tp->timer_counter) {
  9002. if (tg3_flag(tp, 5705_PLUS))
  9003. tg3_periodic_fetch_stats(tp);
  9004. if (tp->setlpicnt && !--tp->setlpicnt)
  9005. tg3_phy_eee_enable(tp);
  9006. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  9007. u32 mac_stat;
  9008. int phy_event;
  9009. mac_stat = tr32(MAC_STATUS);
  9010. phy_event = 0;
  9011. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  9012. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  9013. phy_event = 1;
  9014. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  9015. phy_event = 1;
  9016. if (phy_event)
  9017. tg3_setup_phy(tp, false);
  9018. } else if (tg3_flag(tp, POLL_SERDES)) {
  9019. u32 mac_stat = tr32(MAC_STATUS);
  9020. int need_setup = 0;
  9021. if (tp->link_up &&
  9022. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  9023. need_setup = 1;
  9024. }
  9025. if (!tp->link_up &&
  9026. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  9027. MAC_STATUS_SIGNAL_DET))) {
  9028. need_setup = 1;
  9029. }
  9030. if (need_setup) {
  9031. if (!tp->serdes_counter) {
  9032. tw32_f(MAC_MODE,
  9033. (tp->mac_mode &
  9034. ~MAC_MODE_PORT_MODE_MASK));
  9035. udelay(40);
  9036. tw32_f(MAC_MODE, tp->mac_mode);
  9037. udelay(40);
  9038. }
  9039. tg3_setup_phy(tp, false);
  9040. }
  9041. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  9042. tg3_flag(tp, 5780_CLASS)) {
  9043. tg3_serdes_parallel_detect(tp);
  9044. } else if (tg3_flag(tp, POLL_CPMU_LINK)) {
  9045. u32 cpmu = tr32(TG3_CPMU_STATUS);
  9046. bool link_up = !((cpmu & TG3_CPMU_STATUS_LINK_MASK) ==
  9047. TG3_CPMU_STATUS_LINK_MASK);
  9048. if (link_up != tp->link_up)
  9049. tg3_setup_phy(tp, false);
  9050. }
  9051. tp->timer_counter = tp->timer_multiplier;
  9052. }
  9053. /* Heartbeat is only sent once every 2 seconds.
  9054. *
  9055. * The heartbeat is to tell the ASF firmware that the host
  9056. * driver is still alive. In the event that the OS crashes,
  9057. * ASF needs to reset the hardware to free up the FIFO space
  9058. * that may be filled with rx packets destined for the host.
  9059. * If the FIFO is full, ASF will no longer function properly.
  9060. *
  9061. * Unintended resets have been reported on real time kernels
  9062. * where the timer doesn't run on time. Netpoll will also have
  9063. * same problem.
  9064. *
  9065. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  9066. * to check the ring condition when the heartbeat is expiring
  9067. * before doing the reset. This will prevent most unintended
  9068. * resets.
  9069. */
  9070. if (!--tp->asf_counter) {
  9071. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  9072. tg3_wait_for_event_ack(tp);
  9073. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  9074. FWCMD_NICDRV_ALIVE3);
  9075. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  9076. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  9077. TG3_FW_UPDATE_TIMEOUT_SEC);
  9078. tg3_generate_fw_event(tp);
  9079. }
  9080. tp->asf_counter = tp->asf_multiplier;
  9081. }
  9082. spin_unlock(&tp->lock);
  9083. restart_timer:
  9084. tp->timer.expires = jiffies + tp->timer_offset;
  9085. add_timer(&tp->timer);
  9086. }
  9087. static void tg3_timer_init(struct tg3 *tp)
  9088. {
  9089. if (tg3_flag(tp, TAGGED_STATUS) &&
  9090. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  9091. !tg3_flag(tp, 57765_CLASS))
  9092. tp->timer_offset = HZ;
  9093. else
  9094. tp->timer_offset = HZ / 10;
  9095. BUG_ON(tp->timer_offset > HZ);
  9096. tp->timer_multiplier = (HZ / tp->timer_offset);
  9097. tp->asf_multiplier = (HZ / tp->timer_offset) *
  9098. TG3_FW_UPDATE_FREQ_SEC;
  9099. init_timer(&tp->timer);
  9100. tp->timer.data = (unsigned long) tp;
  9101. tp->timer.function = tg3_timer;
  9102. }
  9103. static void tg3_timer_start(struct tg3 *tp)
  9104. {
  9105. tp->asf_counter = tp->asf_multiplier;
  9106. tp->timer_counter = tp->timer_multiplier;
  9107. tp->timer.expires = jiffies + tp->timer_offset;
  9108. add_timer(&tp->timer);
  9109. }
  9110. static void tg3_timer_stop(struct tg3 *tp)
  9111. {
  9112. del_timer_sync(&tp->timer);
  9113. }
  9114. /* Restart hardware after configuration changes, self-test, etc.
  9115. * Invoked with tp->lock held.
  9116. */
  9117. static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
  9118. __releases(tp->lock)
  9119. __acquires(tp->lock)
  9120. {
  9121. int err;
  9122. err = tg3_init_hw(tp, reset_phy);
  9123. if (err) {
  9124. netdev_err(tp->dev,
  9125. "Failed to re-initialize device, aborting\n");
  9126. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9127. tg3_full_unlock(tp);
  9128. tg3_timer_stop(tp);
  9129. tp->irq_sync = 0;
  9130. tg3_napi_enable(tp);
  9131. dev_close(tp->dev);
  9132. tg3_full_lock(tp, 0);
  9133. }
  9134. return err;
  9135. }
  9136. static void tg3_reset_task(struct work_struct *work)
  9137. {
  9138. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  9139. int err;
  9140. tg3_full_lock(tp, 0);
  9141. if (!netif_running(tp->dev)) {
  9142. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9143. tg3_full_unlock(tp);
  9144. return;
  9145. }
  9146. tg3_full_unlock(tp);
  9147. tg3_phy_stop(tp);
  9148. tg3_netif_stop(tp);
  9149. tg3_full_lock(tp, 1);
  9150. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  9151. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9152. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9153. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  9154. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  9155. }
  9156. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  9157. err = tg3_init_hw(tp, true);
  9158. if (err)
  9159. goto out;
  9160. tg3_netif_start(tp);
  9161. out:
  9162. tg3_full_unlock(tp);
  9163. if (!err)
  9164. tg3_phy_start(tp);
  9165. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9166. }
  9167. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  9168. {
  9169. irq_handler_t fn;
  9170. unsigned long flags;
  9171. char *name;
  9172. struct tg3_napi *tnapi = &tp->napi[irq_num];
  9173. if (tp->irq_cnt == 1)
  9174. name = tp->dev->name;
  9175. else {
  9176. name = &tnapi->irq_lbl[0];
  9177. if (tnapi->tx_buffers && tnapi->rx_rcb)
  9178. snprintf(name, IFNAMSIZ,
  9179. "%s-txrx-%d", tp->dev->name, irq_num);
  9180. else if (tnapi->tx_buffers)
  9181. snprintf(name, IFNAMSIZ,
  9182. "%s-tx-%d", tp->dev->name, irq_num);
  9183. else if (tnapi->rx_rcb)
  9184. snprintf(name, IFNAMSIZ,
  9185. "%s-rx-%d", tp->dev->name, irq_num);
  9186. else
  9187. snprintf(name, IFNAMSIZ,
  9188. "%s-%d", tp->dev->name, irq_num);
  9189. name[IFNAMSIZ-1] = 0;
  9190. }
  9191. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9192. fn = tg3_msi;
  9193. if (tg3_flag(tp, 1SHOT_MSI))
  9194. fn = tg3_msi_1shot;
  9195. flags = 0;
  9196. } else {
  9197. fn = tg3_interrupt;
  9198. if (tg3_flag(tp, TAGGED_STATUS))
  9199. fn = tg3_interrupt_tagged;
  9200. flags = IRQF_SHARED;
  9201. }
  9202. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  9203. }
  9204. static int tg3_test_interrupt(struct tg3 *tp)
  9205. {
  9206. struct tg3_napi *tnapi = &tp->napi[0];
  9207. struct net_device *dev = tp->dev;
  9208. int err, i, intr_ok = 0;
  9209. u32 val;
  9210. if (!netif_running(dev))
  9211. return -ENODEV;
  9212. tg3_disable_ints(tp);
  9213. free_irq(tnapi->irq_vec, tnapi);
  9214. /*
  9215. * Turn off MSI one shot mode. Otherwise this test has no
  9216. * observable way to know whether the interrupt was delivered.
  9217. */
  9218. if (tg3_flag(tp, 57765_PLUS)) {
  9219. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  9220. tw32(MSGINT_MODE, val);
  9221. }
  9222. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  9223. IRQF_SHARED, dev->name, tnapi);
  9224. if (err)
  9225. return err;
  9226. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  9227. tg3_enable_ints(tp);
  9228. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9229. tnapi->coal_now);
  9230. for (i = 0; i < 5; i++) {
  9231. u32 int_mbox, misc_host_ctrl;
  9232. int_mbox = tr32_mailbox(tnapi->int_mbox);
  9233. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  9234. if ((int_mbox != 0) ||
  9235. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  9236. intr_ok = 1;
  9237. break;
  9238. }
  9239. if (tg3_flag(tp, 57765_PLUS) &&
  9240. tnapi->hw_status->status_tag != tnapi->last_tag)
  9241. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  9242. msleep(10);
  9243. }
  9244. tg3_disable_ints(tp);
  9245. free_irq(tnapi->irq_vec, tnapi);
  9246. err = tg3_request_irq(tp, 0);
  9247. if (err)
  9248. return err;
  9249. if (intr_ok) {
  9250. /* Reenable MSI one shot mode. */
  9251. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  9252. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  9253. tw32(MSGINT_MODE, val);
  9254. }
  9255. return 0;
  9256. }
  9257. return -EIO;
  9258. }
  9259. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  9260. * successfully restored
  9261. */
  9262. static int tg3_test_msi(struct tg3 *tp)
  9263. {
  9264. int err;
  9265. u16 pci_cmd;
  9266. if (!tg3_flag(tp, USING_MSI))
  9267. return 0;
  9268. /* Turn off SERR reporting in case MSI terminates with Master
  9269. * Abort.
  9270. */
  9271. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9272. pci_write_config_word(tp->pdev, PCI_COMMAND,
  9273. pci_cmd & ~PCI_COMMAND_SERR);
  9274. err = tg3_test_interrupt(tp);
  9275. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9276. if (!err)
  9277. return 0;
  9278. /* other failures */
  9279. if (err != -EIO)
  9280. return err;
  9281. /* MSI test failed, go back to INTx mode */
  9282. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  9283. "to INTx mode. Please report this failure to the PCI "
  9284. "maintainer and include system chipset information\n");
  9285. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9286. pci_disable_msi(tp->pdev);
  9287. tg3_flag_clear(tp, USING_MSI);
  9288. tp->napi[0].irq_vec = tp->pdev->irq;
  9289. err = tg3_request_irq(tp, 0);
  9290. if (err)
  9291. return err;
  9292. /* Need to reset the chip because the MSI cycle may have terminated
  9293. * with Master Abort.
  9294. */
  9295. tg3_full_lock(tp, 1);
  9296. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9297. err = tg3_init_hw(tp, true);
  9298. tg3_full_unlock(tp);
  9299. if (err)
  9300. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9301. return err;
  9302. }
  9303. static int tg3_request_firmware(struct tg3 *tp)
  9304. {
  9305. const struct tg3_firmware_hdr *fw_hdr;
  9306. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  9307. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  9308. tp->fw_needed);
  9309. return -ENOENT;
  9310. }
  9311. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  9312. /* Firmware blob starts with version numbers, followed by
  9313. * start address and _full_ length including BSS sections
  9314. * (which must be longer than the actual data, of course
  9315. */
  9316. tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
  9317. if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
  9318. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  9319. tp->fw_len, tp->fw_needed);
  9320. release_firmware(tp->fw);
  9321. tp->fw = NULL;
  9322. return -EINVAL;
  9323. }
  9324. /* We no longer need firmware; we have it. */
  9325. tp->fw_needed = NULL;
  9326. return 0;
  9327. }
  9328. static u32 tg3_irq_count(struct tg3 *tp)
  9329. {
  9330. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  9331. if (irq_cnt > 1) {
  9332. /* We want as many rx rings enabled as there are cpus.
  9333. * In multiqueue MSI-X mode, the first MSI-X vector
  9334. * only deals with link interrupts, etc, so we add
  9335. * one to the number of vectors we are requesting.
  9336. */
  9337. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  9338. }
  9339. return irq_cnt;
  9340. }
  9341. static bool tg3_enable_msix(struct tg3 *tp)
  9342. {
  9343. int i, rc;
  9344. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  9345. tp->txq_cnt = tp->txq_req;
  9346. tp->rxq_cnt = tp->rxq_req;
  9347. if (!tp->rxq_cnt)
  9348. tp->rxq_cnt = netif_get_num_default_rss_queues();
  9349. if (tp->rxq_cnt > tp->rxq_max)
  9350. tp->rxq_cnt = tp->rxq_max;
  9351. /* Disable multiple TX rings by default. Simple round-robin hardware
  9352. * scheduling of the TX rings can cause starvation of rings with
  9353. * small packets when other rings have TSO or jumbo packets.
  9354. */
  9355. if (!tp->txq_req)
  9356. tp->txq_cnt = 1;
  9357. tp->irq_cnt = tg3_irq_count(tp);
  9358. for (i = 0; i < tp->irq_max; i++) {
  9359. msix_ent[i].entry = i;
  9360. msix_ent[i].vector = 0;
  9361. }
  9362. rc = pci_enable_msix_range(tp->pdev, msix_ent, 1, tp->irq_cnt);
  9363. if (rc < 0) {
  9364. return false;
  9365. } else if (rc < tp->irq_cnt) {
  9366. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  9367. tp->irq_cnt, rc);
  9368. tp->irq_cnt = rc;
  9369. tp->rxq_cnt = max(rc - 1, 1);
  9370. if (tp->txq_cnt)
  9371. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  9372. }
  9373. for (i = 0; i < tp->irq_max; i++)
  9374. tp->napi[i].irq_vec = msix_ent[i].vector;
  9375. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  9376. pci_disable_msix(tp->pdev);
  9377. return false;
  9378. }
  9379. if (tp->irq_cnt == 1)
  9380. return true;
  9381. tg3_flag_set(tp, ENABLE_RSS);
  9382. if (tp->txq_cnt > 1)
  9383. tg3_flag_set(tp, ENABLE_TSS);
  9384. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  9385. return true;
  9386. }
  9387. static void tg3_ints_init(struct tg3 *tp)
  9388. {
  9389. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  9390. !tg3_flag(tp, TAGGED_STATUS)) {
  9391. /* All MSI supporting chips should support tagged
  9392. * status. Assert that this is the case.
  9393. */
  9394. netdev_warn(tp->dev,
  9395. "MSI without TAGGED_STATUS? Not using MSI\n");
  9396. goto defcfg;
  9397. }
  9398. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  9399. tg3_flag_set(tp, USING_MSIX);
  9400. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  9401. tg3_flag_set(tp, USING_MSI);
  9402. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9403. u32 msi_mode = tr32(MSGINT_MODE);
  9404. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  9405. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  9406. if (!tg3_flag(tp, 1SHOT_MSI))
  9407. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  9408. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  9409. }
  9410. defcfg:
  9411. if (!tg3_flag(tp, USING_MSIX)) {
  9412. tp->irq_cnt = 1;
  9413. tp->napi[0].irq_vec = tp->pdev->irq;
  9414. }
  9415. if (tp->irq_cnt == 1) {
  9416. tp->txq_cnt = 1;
  9417. tp->rxq_cnt = 1;
  9418. netif_set_real_num_tx_queues(tp->dev, 1);
  9419. netif_set_real_num_rx_queues(tp->dev, 1);
  9420. }
  9421. }
  9422. static void tg3_ints_fini(struct tg3 *tp)
  9423. {
  9424. if (tg3_flag(tp, USING_MSIX))
  9425. pci_disable_msix(tp->pdev);
  9426. else if (tg3_flag(tp, USING_MSI))
  9427. pci_disable_msi(tp->pdev);
  9428. tg3_flag_clear(tp, USING_MSI);
  9429. tg3_flag_clear(tp, USING_MSIX);
  9430. tg3_flag_clear(tp, ENABLE_RSS);
  9431. tg3_flag_clear(tp, ENABLE_TSS);
  9432. }
  9433. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  9434. bool init)
  9435. {
  9436. struct net_device *dev = tp->dev;
  9437. int i, err;
  9438. /*
  9439. * Setup interrupts first so we know how
  9440. * many NAPI resources to allocate
  9441. */
  9442. tg3_ints_init(tp);
  9443. tg3_rss_check_indir_tbl(tp);
  9444. /* The placement of this call is tied
  9445. * to the setup and use of Host TX descriptors.
  9446. */
  9447. err = tg3_alloc_consistent(tp);
  9448. if (err)
  9449. goto out_ints_fini;
  9450. tg3_napi_init(tp);
  9451. tg3_napi_enable(tp);
  9452. for (i = 0; i < tp->irq_cnt; i++) {
  9453. struct tg3_napi *tnapi = &tp->napi[i];
  9454. err = tg3_request_irq(tp, i);
  9455. if (err) {
  9456. for (i--; i >= 0; i--) {
  9457. tnapi = &tp->napi[i];
  9458. free_irq(tnapi->irq_vec, tnapi);
  9459. }
  9460. goto out_napi_fini;
  9461. }
  9462. }
  9463. tg3_full_lock(tp, 0);
  9464. if (init)
  9465. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  9466. err = tg3_init_hw(tp, reset_phy);
  9467. if (err) {
  9468. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9469. tg3_free_rings(tp);
  9470. }
  9471. tg3_full_unlock(tp);
  9472. if (err)
  9473. goto out_free_irq;
  9474. if (test_irq && tg3_flag(tp, USING_MSI)) {
  9475. err = tg3_test_msi(tp);
  9476. if (err) {
  9477. tg3_full_lock(tp, 0);
  9478. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9479. tg3_free_rings(tp);
  9480. tg3_full_unlock(tp);
  9481. goto out_napi_fini;
  9482. }
  9483. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  9484. u32 val = tr32(PCIE_TRANSACTION_CFG);
  9485. tw32(PCIE_TRANSACTION_CFG,
  9486. val | PCIE_TRANS_CFG_1SHOT_MSI);
  9487. }
  9488. }
  9489. tg3_phy_start(tp);
  9490. tg3_hwmon_open(tp);
  9491. tg3_full_lock(tp, 0);
  9492. tg3_timer_start(tp);
  9493. tg3_flag_set(tp, INIT_COMPLETE);
  9494. tg3_enable_ints(tp);
  9495. if (init)
  9496. tg3_ptp_init(tp);
  9497. else
  9498. tg3_ptp_resume(tp);
  9499. tg3_full_unlock(tp);
  9500. netif_tx_start_all_queues(dev);
  9501. /*
  9502. * Reset loopback feature if it was turned on while the device was down
  9503. * make sure that it's installed properly now.
  9504. */
  9505. if (dev->features & NETIF_F_LOOPBACK)
  9506. tg3_set_loopback(dev, dev->features);
  9507. return 0;
  9508. out_free_irq:
  9509. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9510. struct tg3_napi *tnapi = &tp->napi[i];
  9511. free_irq(tnapi->irq_vec, tnapi);
  9512. }
  9513. out_napi_fini:
  9514. tg3_napi_disable(tp);
  9515. tg3_napi_fini(tp);
  9516. tg3_free_consistent(tp);
  9517. out_ints_fini:
  9518. tg3_ints_fini(tp);
  9519. return err;
  9520. }
  9521. static void tg3_stop(struct tg3 *tp)
  9522. {
  9523. int i;
  9524. tg3_reset_task_cancel(tp);
  9525. tg3_netif_stop(tp);
  9526. tg3_timer_stop(tp);
  9527. tg3_hwmon_close(tp);
  9528. tg3_phy_stop(tp);
  9529. tg3_full_lock(tp, 1);
  9530. tg3_disable_ints(tp);
  9531. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9532. tg3_free_rings(tp);
  9533. tg3_flag_clear(tp, INIT_COMPLETE);
  9534. tg3_full_unlock(tp);
  9535. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9536. struct tg3_napi *tnapi = &tp->napi[i];
  9537. free_irq(tnapi->irq_vec, tnapi);
  9538. }
  9539. tg3_ints_fini(tp);
  9540. tg3_napi_fini(tp);
  9541. tg3_free_consistent(tp);
  9542. }
  9543. static int tg3_open(struct net_device *dev)
  9544. {
  9545. struct tg3 *tp = netdev_priv(dev);
  9546. int err;
  9547. if (tp->pcierr_recovery) {
  9548. netdev_err(dev, "Failed to open device. PCI error recovery "
  9549. "in progress\n");
  9550. return -EAGAIN;
  9551. }
  9552. if (tp->fw_needed) {
  9553. err = tg3_request_firmware(tp);
  9554. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  9555. if (err) {
  9556. netdev_warn(tp->dev, "EEE capability disabled\n");
  9557. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9558. } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  9559. netdev_warn(tp->dev, "EEE capability restored\n");
  9560. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  9561. }
  9562. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  9563. if (err)
  9564. return err;
  9565. } else if (err) {
  9566. netdev_warn(tp->dev, "TSO capability disabled\n");
  9567. tg3_flag_clear(tp, TSO_CAPABLE);
  9568. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  9569. netdev_notice(tp->dev, "TSO capability restored\n");
  9570. tg3_flag_set(tp, TSO_CAPABLE);
  9571. }
  9572. }
  9573. tg3_carrier_off(tp);
  9574. err = tg3_power_up(tp);
  9575. if (err)
  9576. return err;
  9577. tg3_full_lock(tp, 0);
  9578. tg3_disable_ints(tp);
  9579. tg3_flag_clear(tp, INIT_COMPLETE);
  9580. tg3_full_unlock(tp);
  9581. err = tg3_start(tp,
  9582. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
  9583. true, true);
  9584. if (err) {
  9585. tg3_frob_aux_power(tp, false);
  9586. pci_set_power_state(tp->pdev, PCI_D3hot);
  9587. }
  9588. if (tg3_flag(tp, PTP_CAPABLE)) {
  9589. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  9590. &tp->pdev->dev);
  9591. if (IS_ERR(tp->ptp_clock))
  9592. tp->ptp_clock = NULL;
  9593. }
  9594. return err;
  9595. }
  9596. static int tg3_close(struct net_device *dev)
  9597. {
  9598. struct tg3 *tp = netdev_priv(dev);
  9599. if (tp->pcierr_recovery) {
  9600. netdev_err(dev, "Failed to close device. PCI error recovery "
  9601. "in progress\n");
  9602. return -EAGAIN;
  9603. }
  9604. tg3_ptp_fini(tp);
  9605. tg3_stop(tp);
  9606. /* Clear stats across close / open calls */
  9607. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  9608. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  9609. if (pci_device_is_present(tp->pdev)) {
  9610. tg3_power_down_prepare(tp);
  9611. tg3_carrier_off(tp);
  9612. }
  9613. return 0;
  9614. }
  9615. static inline u64 get_stat64(tg3_stat64_t *val)
  9616. {
  9617. return ((u64)val->high << 32) | ((u64)val->low);
  9618. }
  9619. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  9620. {
  9621. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9622. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9623. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  9624. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  9625. u32 val;
  9626. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  9627. tg3_writephy(tp, MII_TG3_TEST1,
  9628. val | MII_TG3_TEST1_CRC_EN);
  9629. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  9630. } else
  9631. val = 0;
  9632. tp->phy_crc_errors += val;
  9633. return tp->phy_crc_errors;
  9634. }
  9635. return get_stat64(&hw_stats->rx_fcs_errors);
  9636. }
  9637. #define ESTAT_ADD(member) \
  9638. estats->member = old_estats->member + \
  9639. get_stat64(&hw_stats->member)
  9640. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  9641. {
  9642. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  9643. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9644. ESTAT_ADD(rx_octets);
  9645. ESTAT_ADD(rx_fragments);
  9646. ESTAT_ADD(rx_ucast_packets);
  9647. ESTAT_ADD(rx_mcast_packets);
  9648. ESTAT_ADD(rx_bcast_packets);
  9649. ESTAT_ADD(rx_fcs_errors);
  9650. ESTAT_ADD(rx_align_errors);
  9651. ESTAT_ADD(rx_xon_pause_rcvd);
  9652. ESTAT_ADD(rx_xoff_pause_rcvd);
  9653. ESTAT_ADD(rx_mac_ctrl_rcvd);
  9654. ESTAT_ADD(rx_xoff_entered);
  9655. ESTAT_ADD(rx_frame_too_long_errors);
  9656. ESTAT_ADD(rx_jabbers);
  9657. ESTAT_ADD(rx_undersize_packets);
  9658. ESTAT_ADD(rx_in_length_errors);
  9659. ESTAT_ADD(rx_out_length_errors);
  9660. ESTAT_ADD(rx_64_or_less_octet_packets);
  9661. ESTAT_ADD(rx_65_to_127_octet_packets);
  9662. ESTAT_ADD(rx_128_to_255_octet_packets);
  9663. ESTAT_ADD(rx_256_to_511_octet_packets);
  9664. ESTAT_ADD(rx_512_to_1023_octet_packets);
  9665. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  9666. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  9667. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  9668. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  9669. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  9670. ESTAT_ADD(tx_octets);
  9671. ESTAT_ADD(tx_collisions);
  9672. ESTAT_ADD(tx_xon_sent);
  9673. ESTAT_ADD(tx_xoff_sent);
  9674. ESTAT_ADD(tx_flow_control);
  9675. ESTAT_ADD(tx_mac_errors);
  9676. ESTAT_ADD(tx_single_collisions);
  9677. ESTAT_ADD(tx_mult_collisions);
  9678. ESTAT_ADD(tx_deferred);
  9679. ESTAT_ADD(tx_excessive_collisions);
  9680. ESTAT_ADD(tx_late_collisions);
  9681. ESTAT_ADD(tx_collide_2times);
  9682. ESTAT_ADD(tx_collide_3times);
  9683. ESTAT_ADD(tx_collide_4times);
  9684. ESTAT_ADD(tx_collide_5times);
  9685. ESTAT_ADD(tx_collide_6times);
  9686. ESTAT_ADD(tx_collide_7times);
  9687. ESTAT_ADD(tx_collide_8times);
  9688. ESTAT_ADD(tx_collide_9times);
  9689. ESTAT_ADD(tx_collide_10times);
  9690. ESTAT_ADD(tx_collide_11times);
  9691. ESTAT_ADD(tx_collide_12times);
  9692. ESTAT_ADD(tx_collide_13times);
  9693. ESTAT_ADD(tx_collide_14times);
  9694. ESTAT_ADD(tx_collide_15times);
  9695. ESTAT_ADD(tx_ucast_packets);
  9696. ESTAT_ADD(tx_mcast_packets);
  9697. ESTAT_ADD(tx_bcast_packets);
  9698. ESTAT_ADD(tx_carrier_sense_errors);
  9699. ESTAT_ADD(tx_discards);
  9700. ESTAT_ADD(tx_errors);
  9701. ESTAT_ADD(dma_writeq_full);
  9702. ESTAT_ADD(dma_write_prioq_full);
  9703. ESTAT_ADD(rxbds_empty);
  9704. ESTAT_ADD(rx_discards);
  9705. ESTAT_ADD(rx_errors);
  9706. ESTAT_ADD(rx_threshold_hit);
  9707. ESTAT_ADD(dma_readq_full);
  9708. ESTAT_ADD(dma_read_prioq_full);
  9709. ESTAT_ADD(tx_comp_queue_full);
  9710. ESTAT_ADD(ring_set_send_prod_index);
  9711. ESTAT_ADD(ring_status_update);
  9712. ESTAT_ADD(nic_irqs);
  9713. ESTAT_ADD(nic_avoided_irqs);
  9714. ESTAT_ADD(nic_tx_threshold_hit);
  9715. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9716. }
  9717. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9718. {
  9719. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9720. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9721. stats->rx_packets = old_stats->rx_packets +
  9722. get_stat64(&hw_stats->rx_ucast_packets) +
  9723. get_stat64(&hw_stats->rx_mcast_packets) +
  9724. get_stat64(&hw_stats->rx_bcast_packets);
  9725. stats->tx_packets = old_stats->tx_packets +
  9726. get_stat64(&hw_stats->tx_ucast_packets) +
  9727. get_stat64(&hw_stats->tx_mcast_packets) +
  9728. get_stat64(&hw_stats->tx_bcast_packets);
  9729. stats->rx_bytes = old_stats->rx_bytes +
  9730. get_stat64(&hw_stats->rx_octets);
  9731. stats->tx_bytes = old_stats->tx_bytes +
  9732. get_stat64(&hw_stats->tx_octets);
  9733. stats->rx_errors = old_stats->rx_errors +
  9734. get_stat64(&hw_stats->rx_errors);
  9735. stats->tx_errors = old_stats->tx_errors +
  9736. get_stat64(&hw_stats->tx_errors) +
  9737. get_stat64(&hw_stats->tx_mac_errors) +
  9738. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9739. get_stat64(&hw_stats->tx_discards);
  9740. stats->multicast = old_stats->multicast +
  9741. get_stat64(&hw_stats->rx_mcast_packets);
  9742. stats->collisions = old_stats->collisions +
  9743. get_stat64(&hw_stats->tx_collisions);
  9744. stats->rx_length_errors = old_stats->rx_length_errors +
  9745. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9746. get_stat64(&hw_stats->rx_undersize_packets);
  9747. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9748. get_stat64(&hw_stats->rx_align_errors);
  9749. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9750. get_stat64(&hw_stats->tx_discards);
  9751. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9752. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9753. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9754. tg3_calc_crc_errors(tp);
  9755. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9756. get_stat64(&hw_stats->rx_discards);
  9757. stats->rx_dropped = tp->rx_dropped;
  9758. stats->tx_dropped = tp->tx_dropped;
  9759. }
  9760. static int tg3_get_regs_len(struct net_device *dev)
  9761. {
  9762. return TG3_REG_BLK_SIZE;
  9763. }
  9764. static void tg3_get_regs(struct net_device *dev,
  9765. struct ethtool_regs *regs, void *_p)
  9766. {
  9767. struct tg3 *tp = netdev_priv(dev);
  9768. regs->version = 0;
  9769. memset(_p, 0, TG3_REG_BLK_SIZE);
  9770. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9771. return;
  9772. tg3_full_lock(tp, 0);
  9773. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9774. tg3_full_unlock(tp);
  9775. }
  9776. static int tg3_get_eeprom_len(struct net_device *dev)
  9777. {
  9778. struct tg3 *tp = netdev_priv(dev);
  9779. return tp->nvram_size;
  9780. }
  9781. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9782. {
  9783. struct tg3 *tp = netdev_priv(dev);
  9784. int ret, cpmu_restore = 0;
  9785. u8 *pd;
  9786. u32 i, offset, len, b_offset, b_count, cpmu_val = 0;
  9787. __be32 val;
  9788. if (tg3_flag(tp, NO_NVRAM))
  9789. return -EINVAL;
  9790. offset = eeprom->offset;
  9791. len = eeprom->len;
  9792. eeprom->len = 0;
  9793. eeprom->magic = TG3_EEPROM_MAGIC;
  9794. /* Override clock, link aware and link idle modes */
  9795. if (tg3_flag(tp, CPMU_PRESENT)) {
  9796. cpmu_val = tr32(TG3_CPMU_CTRL);
  9797. if (cpmu_val & (CPMU_CTRL_LINK_AWARE_MODE |
  9798. CPMU_CTRL_LINK_IDLE_MODE)) {
  9799. tw32(TG3_CPMU_CTRL, cpmu_val &
  9800. ~(CPMU_CTRL_LINK_AWARE_MODE |
  9801. CPMU_CTRL_LINK_IDLE_MODE));
  9802. cpmu_restore = 1;
  9803. }
  9804. }
  9805. tg3_override_clk(tp);
  9806. if (offset & 3) {
  9807. /* adjustments to start on required 4 byte boundary */
  9808. b_offset = offset & 3;
  9809. b_count = 4 - b_offset;
  9810. if (b_count > len) {
  9811. /* i.e. offset=1 len=2 */
  9812. b_count = len;
  9813. }
  9814. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9815. if (ret)
  9816. goto eeprom_done;
  9817. memcpy(data, ((char *)&val) + b_offset, b_count);
  9818. len -= b_count;
  9819. offset += b_count;
  9820. eeprom->len += b_count;
  9821. }
  9822. /* read bytes up to the last 4 byte boundary */
  9823. pd = &data[eeprom->len];
  9824. for (i = 0; i < (len - (len & 3)); i += 4) {
  9825. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9826. if (ret) {
  9827. if (i)
  9828. i -= 4;
  9829. eeprom->len += i;
  9830. goto eeprom_done;
  9831. }
  9832. memcpy(pd + i, &val, 4);
  9833. if (need_resched()) {
  9834. if (signal_pending(current)) {
  9835. eeprom->len += i;
  9836. ret = -EINTR;
  9837. goto eeprom_done;
  9838. }
  9839. cond_resched();
  9840. }
  9841. }
  9842. eeprom->len += i;
  9843. if (len & 3) {
  9844. /* read last bytes not ending on 4 byte boundary */
  9845. pd = &data[eeprom->len];
  9846. b_count = len & 3;
  9847. b_offset = offset + len - b_count;
  9848. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9849. if (ret)
  9850. goto eeprom_done;
  9851. memcpy(pd, &val, b_count);
  9852. eeprom->len += b_count;
  9853. }
  9854. ret = 0;
  9855. eeprom_done:
  9856. /* Restore clock, link aware and link idle modes */
  9857. tg3_restore_clk(tp);
  9858. if (cpmu_restore)
  9859. tw32(TG3_CPMU_CTRL, cpmu_val);
  9860. return ret;
  9861. }
  9862. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9863. {
  9864. struct tg3 *tp = netdev_priv(dev);
  9865. int ret;
  9866. u32 offset, len, b_offset, odd_len;
  9867. u8 *buf;
  9868. __be32 start, end;
  9869. if (tg3_flag(tp, NO_NVRAM) ||
  9870. eeprom->magic != TG3_EEPROM_MAGIC)
  9871. return -EINVAL;
  9872. offset = eeprom->offset;
  9873. len = eeprom->len;
  9874. if ((b_offset = (offset & 3))) {
  9875. /* adjustments to start on required 4 byte boundary */
  9876. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9877. if (ret)
  9878. return ret;
  9879. len += b_offset;
  9880. offset &= ~3;
  9881. if (len < 4)
  9882. len = 4;
  9883. }
  9884. odd_len = 0;
  9885. if (len & 3) {
  9886. /* adjustments to end on required 4 byte boundary */
  9887. odd_len = 1;
  9888. len = (len + 3) & ~3;
  9889. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9890. if (ret)
  9891. return ret;
  9892. }
  9893. buf = data;
  9894. if (b_offset || odd_len) {
  9895. buf = kmalloc(len, GFP_KERNEL);
  9896. if (!buf)
  9897. return -ENOMEM;
  9898. if (b_offset)
  9899. memcpy(buf, &start, 4);
  9900. if (odd_len)
  9901. memcpy(buf+len-4, &end, 4);
  9902. memcpy(buf + b_offset, data, eeprom->len);
  9903. }
  9904. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9905. if (buf != data)
  9906. kfree(buf);
  9907. return ret;
  9908. }
  9909. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9910. {
  9911. struct tg3 *tp = netdev_priv(dev);
  9912. if (tg3_flag(tp, USE_PHYLIB)) {
  9913. struct phy_device *phydev;
  9914. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9915. return -EAGAIN;
  9916. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  9917. return phy_ethtool_gset(phydev, cmd);
  9918. }
  9919. cmd->supported = (SUPPORTED_Autoneg);
  9920. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9921. cmd->supported |= (SUPPORTED_1000baseT_Half |
  9922. SUPPORTED_1000baseT_Full);
  9923. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9924. cmd->supported |= (SUPPORTED_100baseT_Half |
  9925. SUPPORTED_100baseT_Full |
  9926. SUPPORTED_10baseT_Half |
  9927. SUPPORTED_10baseT_Full |
  9928. SUPPORTED_TP);
  9929. cmd->port = PORT_TP;
  9930. } else {
  9931. cmd->supported |= SUPPORTED_FIBRE;
  9932. cmd->port = PORT_FIBRE;
  9933. }
  9934. cmd->advertising = tp->link_config.advertising;
  9935. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9936. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9937. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9938. cmd->advertising |= ADVERTISED_Pause;
  9939. } else {
  9940. cmd->advertising |= ADVERTISED_Pause |
  9941. ADVERTISED_Asym_Pause;
  9942. }
  9943. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9944. cmd->advertising |= ADVERTISED_Asym_Pause;
  9945. }
  9946. }
  9947. if (netif_running(dev) && tp->link_up) {
  9948. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  9949. cmd->duplex = tp->link_config.active_duplex;
  9950. cmd->lp_advertising = tp->link_config.rmt_adv;
  9951. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9952. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9953. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  9954. else
  9955. cmd->eth_tp_mdix = ETH_TP_MDI;
  9956. }
  9957. } else {
  9958. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9959. cmd->duplex = DUPLEX_UNKNOWN;
  9960. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9961. }
  9962. cmd->phy_address = tp->phy_addr;
  9963. cmd->transceiver = XCVR_INTERNAL;
  9964. cmd->autoneg = tp->link_config.autoneg;
  9965. cmd->maxtxpkt = 0;
  9966. cmd->maxrxpkt = 0;
  9967. return 0;
  9968. }
  9969. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9970. {
  9971. struct tg3 *tp = netdev_priv(dev);
  9972. u32 speed = ethtool_cmd_speed(cmd);
  9973. if (tg3_flag(tp, USE_PHYLIB)) {
  9974. struct phy_device *phydev;
  9975. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9976. return -EAGAIN;
  9977. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  9978. return phy_ethtool_sset(phydev, cmd);
  9979. }
  9980. if (cmd->autoneg != AUTONEG_ENABLE &&
  9981. cmd->autoneg != AUTONEG_DISABLE)
  9982. return -EINVAL;
  9983. if (cmd->autoneg == AUTONEG_DISABLE &&
  9984. cmd->duplex != DUPLEX_FULL &&
  9985. cmd->duplex != DUPLEX_HALF)
  9986. return -EINVAL;
  9987. if (cmd->autoneg == AUTONEG_ENABLE) {
  9988. u32 mask = ADVERTISED_Autoneg |
  9989. ADVERTISED_Pause |
  9990. ADVERTISED_Asym_Pause;
  9991. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9992. mask |= ADVERTISED_1000baseT_Half |
  9993. ADVERTISED_1000baseT_Full;
  9994. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9995. mask |= ADVERTISED_100baseT_Half |
  9996. ADVERTISED_100baseT_Full |
  9997. ADVERTISED_10baseT_Half |
  9998. ADVERTISED_10baseT_Full |
  9999. ADVERTISED_TP;
  10000. else
  10001. mask |= ADVERTISED_FIBRE;
  10002. if (cmd->advertising & ~mask)
  10003. return -EINVAL;
  10004. mask &= (ADVERTISED_1000baseT_Half |
  10005. ADVERTISED_1000baseT_Full |
  10006. ADVERTISED_100baseT_Half |
  10007. ADVERTISED_100baseT_Full |
  10008. ADVERTISED_10baseT_Half |
  10009. ADVERTISED_10baseT_Full);
  10010. cmd->advertising &= mask;
  10011. } else {
  10012. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  10013. if (speed != SPEED_1000)
  10014. return -EINVAL;
  10015. if (cmd->duplex != DUPLEX_FULL)
  10016. return -EINVAL;
  10017. } else {
  10018. if (speed != SPEED_100 &&
  10019. speed != SPEED_10)
  10020. return -EINVAL;
  10021. }
  10022. }
  10023. tg3_full_lock(tp, 0);
  10024. tp->link_config.autoneg = cmd->autoneg;
  10025. if (cmd->autoneg == AUTONEG_ENABLE) {
  10026. tp->link_config.advertising = (cmd->advertising |
  10027. ADVERTISED_Autoneg);
  10028. tp->link_config.speed = SPEED_UNKNOWN;
  10029. tp->link_config.duplex = DUPLEX_UNKNOWN;
  10030. } else {
  10031. tp->link_config.advertising = 0;
  10032. tp->link_config.speed = speed;
  10033. tp->link_config.duplex = cmd->duplex;
  10034. }
  10035. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  10036. tg3_warn_mgmt_link_flap(tp);
  10037. if (netif_running(dev))
  10038. tg3_setup_phy(tp, true);
  10039. tg3_full_unlock(tp);
  10040. return 0;
  10041. }
  10042. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  10043. {
  10044. struct tg3 *tp = netdev_priv(dev);
  10045. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  10046. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  10047. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  10048. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  10049. }
  10050. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  10051. {
  10052. struct tg3 *tp = netdev_priv(dev);
  10053. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  10054. wol->supported = WAKE_MAGIC;
  10055. else
  10056. wol->supported = 0;
  10057. wol->wolopts = 0;
  10058. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  10059. wol->wolopts = WAKE_MAGIC;
  10060. memset(&wol->sopass, 0, sizeof(wol->sopass));
  10061. }
  10062. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  10063. {
  10064. struct tg3 *tp = netdev_priv(dev);
  10065. struct device *dp = &tp->pdev->dev;
  10066. if (wol->wolopts & ~WAKE_MAGIC)
  10067. return -EINVAL;
  10068. if ((wol->wolopts & WAKE_MAGIC) &&
  10069. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  10070. return -EINVAL;
  10071. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  10072. if (device_may_wakeup(dp))
  10073. tg3_flag_set(tp, WOL_ENABLE);
  10074. else
  10075. tg3_flag_clear(tp, WOL_ENABLE);
  10076. return 0;
  10077. }
  10078. static u32 tg3_get_msglevel(struct net_device *dev)
  10079. {
  10080. struct tg3 *tp = netdev_priv(dev);
  10081. return tp->msg_enable;
  10082. }
  10083. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  10084. {
  10085. struct tg3 *tp = netdev_priv(dev);
  10086. tp->msg_enable = value;
  10087. }
  10088. static int tg3_nway_reset(struct net_device *dev)
  10089. {
  10090. struct tg3 *tp = netdev_priv(dev);
  10091. int r;
  10092. if (!netif_running(dev))
  10093. return -EAGAIN;
  10094. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10095. return -EINVAL;
  10096. tg3_warn_mgmt_link_flap(tp);
  10097. if (tg3_flag(tp, USE_PHYLIB)) {
  10098. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10099. return -EAGAIN;
  10100. r = phy_start_aneg(tp->mdio_bus->phy_map[tp->phy_addr]);
  10101. } else {
  10102. u32 bmcr;
  10103. spin_lock_bh(&tp->lock);
  10104. r = -EINVAL;
  10105. tg3_readphy(tp, MII_BMCR, &bmcr);
  10106. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  10107. ((bmcr & BMCR_ANENABLE) ||
  10108. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  10109. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  10110. BMCR_ANENABLE);
  10111. r = 0;
  10112. }
  10113. spin_unlock_bh(&tp->lock);
  10114. }
  10115. return r;
  10116. }
  10117. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  10118. {
  10119. struct tg3 *tp = netdev_priv(dev);
  10120. ering->rx_max_pending = tp->rx_std_ring_mask;
  10121. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10122. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  10123. else
  10124. ering->rx_jumbo_max_pending = 0;
  10125. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  10126. ering->rx_pending = tp->rx_pending;
  10127. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10128. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  10129. else
  10130. ering->rx_jumbo_pending = 0;
  10131. ering->tx_pending = tp->napi[0].tx_pending;
  10132. }
  10133. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  10134. {
  10135. struct tg3 *tp = netdev_priv(dev);
  10136. int i, irq_sync = 0, err = 0;
  10137. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  10138. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  10139. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  10140. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  10141. (tg3_flag(tp, TSO_BUG) &&
  10142. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  10143. return -EINVAL;
  10144. if (netif_running(dev)) {
  10145. tg3_phy_stop(tp);
  10146. tg3_netif_stop(tp);
  10147. irq_sync = 1;
  10148. }
  10149. tg3_full_lock(tp, irq_sync);
  10150. tp->rx_pending = ering->rx_pending;
  10151. if (tg3_flag(tp, MAX_RXPEND_64) &&
  10152. tp->rx_pending > 63)
  10153. tp->rx_pending = 63;
  10154. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10155. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  10156. for (i = 0; i < tp->irq_max; i++)
  10157. tp->napi[i].tx_pending = ering->tx_pending;
  10158. if (netif_running(dev)) {
  10159. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10160. err = tg3_restart_hw(tp, false);
  10161. if (!err)
  10162. tg3_netif_start(tp);
  10163. }
  10164. tg3_full_unlock(tp);
  10165. if (irq_sync && !err)
  10166. tg3_phy_start(tp);
  10167. return err;
  10168. }
  10169. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10170. {
  10171. struct tg3 *tp = netdev_priv(dev);
  10172. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  10173. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  10174. epause->rx_pause = 1;
  10175. else
  10176. epause->rx_pause = 0;
  10177. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  10178. epause->tx_pause = 1;
  10179. else
  10180. epause->tx_pause = 0;
  10181. }
  10182. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10183. {
  10184. struct tg3 *tp = netdev_priv(dev);
  10185. int err = 0;
  10186. if (tp->link_config.autoneg == AUTONEG_ENABLE)
  10187. tg3_warn_mgmt_link_flap(tp);
  10188. if (tg3_flag(tp, USE_PHYLIB)) {
  10189. u32 newadv;
  10190. struct phy_device *phydev;
  10191. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  10192. if (!(phydev->supported & SUPPORTED_Pause) ||
  10193. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  10194. (epause->rx_pause != epause->tx_pause)))
  10195. return -EINVAL;
  10196. tp->link_config.flowctrl = 0;
  10197. if (epause->rx_pause) {
  10198. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10199. if (epause->tx_pause) {
  10200. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10201. newadv = ADVERTISED_Pause;
  10202. } else
  10203. newadv = ADVERTISED_Pause |
  10204. ADVERTISED_Asym_Pause;
  10205. } else if (epause->tx_pause) {
  10206. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10207. newadv = ADVERTISED_Asym_Pause;
  10208. } else
  10209. newadv = 0;
  10210. if (epause->autoneg)
  10211. tg3_flag_set(tp, PAUSE_AUTONEG);
  10212. else
  10213. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10214. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  10215. u32 oldadv = phydev->advertising &
  10216. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  10217. if (oldadv != newadv) {
  10218. phydev->advertising &=
  10219. ~(ADVERTISED_Pause |
  10220. ADVERTISED_Asym_Pause);
  10221. phydev->advertising |= newadv;
  10222. if (phydev->autoneg) {
  10223. /*
  10224. * Always renegotiate the link to
  10225. * inform our link partner of our
  10226. * flow control settings, even if the
  10227. * flow control is forced. Let
  10228. * tg3_adjust_link() do the final
  10229. * flow control setup.
  10230. */
  10231. return phy_start_aneg(phydev);
  10232. }
  10233. }
  10234. if (!epause->autoneg)
  10235. tg3_setup_flow_control(tp, 0, 0);
  10236. } else {
  10237. tp->link_config.advertising &=
  10238. ~(ADVERTISED_Pause |
  10239. ADVERTISED_Asym_Pause);
  10240. tp->link_config.advertising |= newadv;
  10241. }
  10242. } else {
  10243. int irq_sync = 0;
  10244. if (netif_running(dev)) {
  10245. tg3_netif_stop(tp);
  10246. irq_sync = 1;
  10247. }
  10248. tg3_full_lock(tp, irq_sync);
  10249. if (epause->autoneg)
  10250. tg3_flag_set(tp, PAUSE_AUTONEG);
  10251. else
  10252. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10253. if (epause->rx_pause)
  10254. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10255. else
  10256. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  10257. if (epause->tx_pause)
  10258. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10259. else
  10260. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  10261. if (netif_running(dev)) {
  10262. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10263. err = tg3_restart_hw(tp, false);
  10264. if (!err)
  10265. tg3_netif_start(tp);
  10266. }
  10267. tg3_full_unlock(tp);
  10268. }
  10269. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  10270. return err;
  10271. }
  10272. static int tg3_get_sset_count(struct net_device *dev, int sset)
  10273. {
  10274. switch (sset) {
  10275. case ETH_SS_TEST:
  10276. return TG3_NUM_TEST;
  10277. case ETH_SS_STATS:
  10278. return TG3_NUM_STATS;
  10279. default:
  10280. return -EOPNOTSUPP;
  10281. }
  10282. }
  10283. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  10284. u32 *rules __always_unused)
  10285. {
  10286. struct tg3 *tp = netdev_priv(dev);
  10287. if (!tg3_flag(tp, SUPPORT_MSIX))
  10288. return -EOPNOTSUPP;
  10289. switch (info->cmd) {
  10290. case ETHTOOL_GRXRINGS:
  10291. if (netif_running(tp->dev))
  10292. info->data = tp->rxq_cnt;
  10293. else {
  10294. info->data = num_online_cpus();
  10295. if (info->data > TG3_RSS_MAX_NUM_QS)
  10296. info->data = TG3_RSS_MAX_NUM_QS;
  10297. }
  10298. /* The first interrupt vector only
  10299. * handles link interrupts.
  10300. */
  10301. info->data -= 1;
  10302. return 0;
  10303. default:
  10304. return -EOPNOTSUPP;
  10305. }
  10306. }
  10307. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  10308. {
  10309. u32 size = 0;
  10310. struct tg3 *tp = netdev_priv(dev);
  10311. if (tg3_flag(tp, SUPPORT_MSIX))
  10312. size = TG3_RSS_INDIR_TBL_SIZE;
  10313. return size;
  10314. }
  10315. static int tg3_get_rxfh(struct net_device *dev, u32 *indir, u8 *key)
  10316. {
  10317. struct tg3 *tp = netdev_priv(dev);
  10318. int i;
  10319. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10320. indir[i] = tp->rss_ind_tbl[i];
  10321. return 0;
  10322. }
  10323. static int tg3_set_rxfh(struct net_device *dev, const u32 *indir, const u8 *key)
  10324. {
  10325. struct tg3 *tp = netdev_priv(dev);
  10326. size_t i;
  10327. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10328. tp->rss_ind_tbl[i] = indir[i];
  10329. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  10330. return 0;
  10331. /* It is legal to write the indirection
  10332. * table while the device is running.
  10333. */
  10334. tg3_full_lock(tp, 0);
  10335. tg3_rss_write_indir_tbl(tp);
  10336. tg3_full_unlock(tp);
  10337. return 0;
  10338. }
  10339. static void tg3_get_channels(struct net_device *dev,
  10340. struct ethtool_channels *channel)
  10341. {
  10342. struct tg3 *tp = netdev_priv(dev);
  10343. u32 deflt_qs = netif_get_num_default_rss_queues();
  10344. channel->max_rx = tp->rxq_max;
  10345. channel->max_tx = tp->txq_max;
  10346. if (netif_running(dev)) {
  10347. channel->rx_count = tp->rxq_cnt;
  10348. channel->tx_count = tp->txq_cnt;
  10349. } else {
  10350. if (tp->rxq_req)
  10351. channel->rx_count = tp->rxq_req;
  10352. else
  10353. channel->rx_count = min(deflt_qs, tp->rxq_max);
  10354. if (tp->txq_req)
  10355. channel->tx_count = tp->txq_req;
  10356. else
  10357. channel->tx_count = min(deflt_qs, tp->txq_max);
  10358. }
  10359. }
  10360. static int tg3_set_channels(struct net_device *dev,
  10361. struct ethtool_channels *channel)
  10362. {
  10363. struct tg3 *tp = netdev_priv(dev);
  10364. if (!tg3_flag(tp, SUPPORT_MSIX))
  10365. return -EOPNOTSUPP;
  10366. if (channel->rx_count > tp->rxq_max ||
  10367. channel->tx_count > tp->txq_max)
  10368. return -EINVAL;
  10369. tp->rxq_req = channel->rx_count;
  10370. tp->txq_req = channel->tx_count;
  10371. if (!netif_running(dev))
  10372. return 0;
  10373. tg3_stop(tp);
  10374. tg3_carrier_off(tp);
  10375. tg3_start(tp, true, false, false);
  10376. return 0;
  10377. }
  10378. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  10379. {
  10380. switch (stringset) {
  10381. case ETH_SS_STATS:
  10382. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  10383. break;
  10384. case ETH_SS_TEST:
  10385. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  10386. break;
  10387. default:
  10388. WARN_ON(1); /* we need a WARN() */
  10389. break;
  10390. }
  10391. }
  10392. static int tg3_set_phys_id(struct net_device *dev,
  10393. enum ethtool_phys_id_state state)
  10394. {
  10395. struct tg3 *tp = netdev_priv(dev);
  10396. if (!netif_running(tp->dev))
  10397. return -EAGAIN;
  10398. switch (state) {
  10399. case ETHTOOL_ID_ACTIVE:
  10400. return 1; /* cycle on/off once per second */
  10401. case ETHTOOL_ID_ON:
  10402. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10403. LED_CTRL_1000MBPS_ON |
  10404. LED_CTRL_100MBPS_ON |
  10405. LED_CTRL_10MBPS_ON |
  10406. LED_CTRL_TRAFFIC_OVERRIDE |
  10407. LED_CTRL_TRAFFIC_BLINK |
  10408. LED_CTRL_TRAFFIC_LED);
  10409. break;
  10410. case ETHTOOL_ID_OFF:
  10411. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10412. LED_CTRL_TRAFFIC_OVERRIDE);
  10413. break;
  10414. case ETHTOOL_ID_INACTIVE:
  10415. tw32(MAC_LED_CTRL, tp->led_ctrl);
  10416. break;
  10417. }
  10418. return 0;
  10419. }
  10420. static void tg3_get_ethtool_stats(struct net_device *dev,
  10421. struct ethtool_stats *estats, u64 *tmp_stats)
  10422. {
  10423. struct tg3 *tp = netdev_priv(dev);
  10424. if (tp->hw_stats)
  10425. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  10426. else
  10427. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  10428. }
  10429. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  10430. {
  10431. int i;
  10432. __be32 *buf;
  10433. u32 offset = 0, len = 0;
  10434. u32 magic, val;
  10435. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  10436. return NULL;
  10437. if (magic == TG3_EEPROM_MAGIC) {
  10438. for (offset = TG3_NVM_DIR_START;
  10439. offset < TG3_NVM_DIR_END;
  10440. offset += TG3_NVM_DIRENT_SIZE) {
  10441. if (tg3_nvram_read(tp, offset, &val))
  10442. return NULL;
  10443. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  10444. TG3_NVM_DIRTYPE_EXTVPD)
  10445. break;
  10446. }
  10447. if (offset != TG3_NVM_DIR_END) {
  10448. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  10449. if (tg3_nvram_read(tp, offset + 4, &offset))
  10450. return NULL;
  10451. offset = tg3_nvram_logical_addr(tp, offset);
  10452. }
  10453. }
  10454. if (!offset || !len) {
  10455. offset = TG3_NVM_VPD_OFF;
  10456. len = TG3_NVM_VPD_LEN;
  10457. }
  10458. buf = kmalloc(len, GFP_KERNEL);
  10459. if (buf == NULL)
  10460. return NULL;
  10461. if (magic == TG3_EEPROM_MAGIC) {
  10462. for (i = 0; i < len; i += 4) {
  10463. /* The data is in little-endian format in NVRAM.
  10464. * Use the big-endian read routines to preserve
  10465. * the byte order as it exists in NVRAM.
  10466. */
  10467. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  10468. goto error;
  10469. }
  10470. } else {
  10471. u8 *ptr;
  10472. ssize_t cnt;
  10473. unsigned int pos = 0;
  10474. ptr = (u8 *)&buf[0];
  10475. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  10476. cnt = pci_read_vpd(tp->pdev, pos,
  10477. len - pos, ptr);
  10478. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10479. cnt = 0;
  10480. else if (cnt < 0)
  10481. goto error;
  10482. }
  10483. if (pos != len)
  10484. goto error;
  10485. }
  10486. *vpdlen = len;
  10487. return buf;
  10488. error:
  10489. kfree(buf);
  10490. return NULL;
  10491. }
  10492. #define NVRAM_TEST_SIZE 0x100
  10493. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  10494. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  10495. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  10496. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  10497. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  10498. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  10499. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  10500. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  10501. static int tg3_test_nvram(struct tg3 *tp)
  10502. {
  10503. u32 csum, magic, len;
  10504. __be32 *buf;
  10505. int i, j, k, err = 0, size;
  10506. if (tg3_flag(tp, NO_NVRAM))
  10507. return 0;
  10508. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10509. return -EIO;
  10510. if (magic == TG3_EEPROM_MAGIC)
  10511. size = NVRAM_TEST_SIZE;
  10512. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  10513. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  10514. TG3_EEPROM_SB_FORMAT_1) {
  10515. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  10516. case TG3_EEPROM_SB_REVISION_0:
  10517. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  10518. break;
  10519. case TG3_EEPROM_SB_REVISION_2:
  10520. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  10521. break;
  10522. case TG3_EEPROM_SB_REVISION_3:
  10523. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  10524. break;
  10525. case TG3_EEPROM_SB_REVISION_4:
  10526. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  10527. break;
  10528. case TG3_EEPROM_SB_REVISION_5:
  10529. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  10530. break;
  10531. case TG3_EEPROM_SB_REVISION_6:
  10532. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  10533. break;
  10534. default:
  10535. return -EIO;
  10536. }
  10537. } else
  10538. return 0;
  10539. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10540. size = NVRAM_SELFBOOT_HW_SIZE;
  10541. else
  10542. return -EIO;
  10543. buf = kmalloc(size, GFP_KERNEL);
  10544. if (buf == NULL)
  10545. return -ENOMEM;
  10546. err = -EIO;
  10547. for (i = 0, j = 0; i < size; i += 4, j++) {
  10548. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  10549. if (err)
  10550. break;
  10551. }
  10552. if (i < size)
  10553. goto out;
  10554. /* Selfboot format */
  10555. magic = be32_to_cpu(buf[0]);
  10556. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  10557. TG3_EEPROM_MAGIC_FW) {
  10558. u8 *buf8 = (u8 *) buf, csum8 = 0;
  10559. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  10560. TG3_EEPROM_SB_REVISION_2) {
  10561. /* For rev 2, the csum doesn't include the MBA. */
  10562. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  10563. csum8 += buf8[i];
  10564. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  10565. csum8 += buf8[i];
  10566. } else {
  10567. for (i = 0; i < size; i++)
  10568. csum8 += buf8[i];
  10569. }
  10570. if (csum8 == 0) {
  10571. err = 0;
  10572. goto out;
  10573. }
  10574. err = -EIO;
  10575. goto out;
  10576. }
  10577. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  10578. TG3_EEPROM_MAGIC_HW) {
  10579. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  10580. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  10581. u8 *buf8 = (u8 *) buf;
  10582. /* Separate the parity bits and the data bytes. */
  10583. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  10584. if ((i == 0) || (i == 8)) {
  10585. int l;
  10586. u8 msk;
  10587. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  10588. parity[k++] = buf8[i] & msk;
  10589. i++;
  10590. } else if (i == 16) {
  10591. int l;
  10592. u8 msk;
  10593. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  10594. parity[k++] = buf8[i] & msk;
  10595. i++;
  10596. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  10597. parity[k++] = buf8[i] & msk;
  10598. i++;
  10599. }
  10600. data[j++] = buf8[i];
  10601. }
  10602. err = -EIO;
  10603. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  10604. u8 hw8 = hweight8(data[i]);
  10605. if ((hw8 & 0x1) && parity[i])
  10606. goto out;
  10607. else if (!(hw8 & 0x1) && !parity[i])
  10608. goto out;
  10609. }
  10610. err = 0;
  10611. goto out;
  10612. }
  10613. err = -EIO;
  10614. /* Bootstrap checksum at offset 0x10 */
  10615. csum = calc_crc((unsigned char *) buf, 0x10);
  10616. if (csum != le32_to_cpu(buf[0x10/4]))
  10617. goto out;
  10618. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  10619. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  10620. if (csum != le32_to_cpu(buf[0xfc/4]))
  10621. goto out;
  10622. kfree(buf);
  10623. buf = tg3_vpd_readblock(tp, &len);
  10624. if (!buf)
  10625. return -ENOMEM;
  10626. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  10627. if (i > 0) {
  10628. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  10629. if (j < 0)
  10630. goto out;
  10631. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  10632. goto out;
  10633. i += PCI_VPD_LRDT_TAG_SIZE;
  10634. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  10635. PCI_VPD_RO_KEYWORD_CHKSUM);
  10636. if (j > 0) {
  10637. u8 csum8 = 0;
  10638. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10639. for (i = 0; i <= j; i++)
  10640. csum8 += ((u8 *)buf)[i];
  10641. if (csum8)
  10642. goto out;
  10643. }
  10644. }
  10645. err = 0;
  10646. out:
  10647. kfree(buf);
  10648. return err;
  10649. }
  10650. #define TG3_SERDES_TIMEOUT_SEC 2
  10651. #define TG3_COPPER_TIMEOUT_SEC 6
  10652. static int tg3_test_link(struct tg3 *tp)
  10653. {
  10654. int i, max;
  10655. if (!netif_running(tp->dev))
  10656. return -ENODEV;
  10657. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10658. max = TG3_SERDES_TIMEOUT_SEC;
  10659. else
  10660. max = TG3_COPPER_TIMEOUT_SEC;
  10661. for (i = 0; i < max; i++) {
  10662. if (tp->link_up)
  10663. return 0;
  10664. if (msleep_interruptible(1000))
  10665. break;
  10666. }
  10667. return -EIO;
  10668. }
  10669. /* Only test the commonly used registers */
  10670. static int tg3_test_registers(struct tg3 *tp)
  10671. {
  10672. int i, is_5705, is_5750;
  10673. u32 offset, read_mask, write_mask, val, save_val, read_val;
  10674. static struct {
  10675. u16 offset;
  10676. u16 flags;
  10677. #define TG3_FL_5705 0x1
  10678. #define TG3_FL_NOT_5705 0x2
  10679. #define TG3_FL_NOT_5788 0x4
  10680. #define TG3_FL_NOT_5750 0x8
  10681. u32 read_mask;
  10682. u32 write_mask;
  10683. } reg_tbl[] = {
  10684. /* MAC Control Registers */
  10685. { MAC_MODE, TG3_FL_NOT_5705,
  10686. 0x00000000, 0x00ef6f8c },
  10687. { MAC_MODE, TG3_FL_5705,
  10688. 0x00000000, 0x01ef6b8c },
  10689. { MAC_STATUS, TG3_FL_NOT_5705,
  10690. 0x03800107, 0x00000000 },
  10691. { MAC_STATUS, TG3_FL_5705,
  10692. 0x03800100, 0x00000000 },
  10693. { MAC_ADDR_0_HIGH, 0x0000,
  10694. 0x00000000, 0x0000ffff },
  10695. { MAC_ADDR_0_LOW, 0x0000,
  10696. 0x00000000, 0xffffffff },
  10697. { MAC_RX_MTU_SIZE, 0x0000,
  10698. 0x00000000, 0x0000ffff },
  10699. { MAC_TX_MODE, 0x0000,
  10700. 0x00000000, 0x00000070 },
  10701. { MAC_TX_LENGTHS, 0x0000,
  10702. 0x00000000, 0x00003fff },
  10703. { MAC_RX_MODE, TG3_FL_NOT_5705,
  10704. 0x00000000, 0x000007fc },
  10705. { MAC_RX_MODE, TG3_FL_5705,
  10706. 0x00000000, 0x000007dc },
  10707. { MAC_HASH_REG_0, 0x0000,
  10708. 0x00000000, 0xffffffff },
  10709. { MAC_HASH_REG_1, 0x0000,
  10710. 0x00000000, 0xffffffff },
  10711. { MAC_HASH_REG_2, 0x0000,
  10712. 0x00000000, 0xffffffff },
  10713. { MAC_HASH_REG_3, 0x0000,
  10714. 0x00000000, 0xffffffff },
  10715. /* Receive Data and Receive BD Initiator Control Registers. */
  10716. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  10717. 0x00000000, 0xffffffff },
  10718. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  10719. 0x00000000, 0xffffffff },
  10720. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  10721. 0x00000000, 0x00000003 },
  10722. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  10723. 0x00000000, 0xffffffff },
  10724. { RCVDBDI_STD_BD+0, 0x0000,
  10725. 0x00000000, 0xffffffff },
  10726. { RCVDBDI_STD_BD+4, 0x0000,
  10727. 0x00000000, 0xffffffff },
  10728. { RCVDBDI_STD_BD+8, 0x0000,
  10729. 0x00000000, 0xffff0002 },
  10730. { RCVDBDI_STD_BD+0xc, 0x0000,
  10731. 0x00000000, 0xffffffff },
  10732. /* Receive BD Initiator Control Registers. */
  10733. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10734. 0x00000000, 0xffffffff },
  10735. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10736. 0x00000000, 0x000003ff },
  10737. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10738. 0x00000000, 0xffffffff },
  10739. /* Host Coalescing Control Registers. */
  10740. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10741. 0x00000000, 0x00000004 },
  10742. { HOSTCC_MODE, TG3_FL_5705,
  10743. 0x00000000, 0x000000f6 },
  10744. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10745. 0x00000000, 0xffffffff },
  10746. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10747. 0x00000000, 0x000003ff },
  10748. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10749. 0x00000000, 0xffffffff },
  10750. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10751. 0x00000000, 0x000003ff },
  10752. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10753. 0x00000000, 0xffffffff },
  10754. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10755. 0x00000000, 0x000000ff },
  10756. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10757. 0x00000000, 0xffffffff },
  10758. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10759. 0x00000000, 0x000000ff },
  10760. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10761. 0x00000000, 0xffffffff },
  10762. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10763. 0x00000000, 0xffffffff },
  10764. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10765. 0x00000000, 0xffffffff },
  10766. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10767. 0x00000000, 0x000000ff },
  10768. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10769. 0x00000000, 0xffffffff },
  10770. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10771. 0x00000000, 0x000000ff },
  10772. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10773. 0x00000000, 0xffffffff },
  10774. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10775. 0x00000000, 0xffffffff },
  10776. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10777. 0x00000000, 0xffffffff },
  10778. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10779. 0x00000000, 0xffffffff },
  10780. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10781. 0x00000000, 0xffffffff },
  10782. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10783. 0xffffffff, 0x00000000 },
  10784. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10785. 0xffffffff, 0x00000000 },
  10786. /* Buffer Manager Control Registers. */
  10787. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10788. 0x00000000, 0x007fff80 },
  10789. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10790. 0x00000000, 0x007fffff },
  10791. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10792. 0x00000000, 0x0000003f },
  10793. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10794. 0x00000000, 0x000001ff },
  10795. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10796. 0x00000000, 0x000001ff },
  10797. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10798. 0xffffffff, 0x00000000 },
  10799. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10800. 0xffffffff, 0x00000000 },
  10801. /* Mailbox Registers */
  10802. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10803. 0x00000000, 0x000001ff },
  10804. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10805. 0x00000000, 0x000001ff },
  10806. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10807. 0x00000000, 0x000007ff },
  10808. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10809. 0x00000000, 0x000001ff },
  10810. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10811. };
  10812. is_5705 = is_5750 = 0;
  10813. if (tg3_flag(tp, 5705_PLUS)) {
  10814. is_5705 = 1;
  10815. if (tg3_flag(tp, 5750_PLUS))
  10816. is_5750 = 1;
  10817. }
  10818. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10819. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10820. continue;
  10821. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10822. continue;
  10823. if (tg3_flag(tp, IS_5788) &&
  10824. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10825. continue;
  10826. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10827. continue;
  10828. offset = (u32) reg_tbl[i].offset;
  10829. read_mask = reg_tbl[i].read_mask;
  10830. write_mask = reg_tbl[i].write_mask;
  10831. /* Save the original register content */
  10832. save_val = tr32(offset);
  10833. /* Determine the read-only value. */
  10834. read_val = save_val & read_mask;
  10835. /* Write zero to the register, then make sure the read-only bits
  10836. * are not changed and the read/write bits are all zeros.
  10837. */
  10838. tw32(offset, 0);
  10839. val = tr32(offset);
  10840. /* Test the read-only and read/write bits. */
  10841. if (((val & read_mask) != read_val) || (val & write_mask))
  10842. goto out;
  10843. /* Write ones to all the bits defined by RdMask and WrMask, then
  10844. * make sure the read-only bits are not changed and the
  10845. * read/write bits are all ones.
  10846. */
  10847. tw32(offset, read_mask | write_mask);
  10848. val = tr32(offset);
  10849. /* Test the read-only bits. */
  10850. if ((val & read_mask) != read_val)
  10851. goto out;
  10852. /* Test the read/write bits. */
  10853. if ((val & write_mask) != write_mask)
  10854. goto out;
  10855. tw32(offset, save_val);
  10856. }
  10857. return 0;
  10858. out:
  10859. if (netif_msg_hw(tp))
  10860. netdev_err(tp->dev,
  10861. "Register test failed at offset %x\n", offset);
  10862. tw32(offset, save_val);
  10863. return -EIO;
  10864. }
  10865. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10866. {
  10867. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10868. int i;
  10869. u32 j;
  10870. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10871. for (j = 0; j < len; j += 4) {
  10872. u32 val;
  10873. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10874. tg3_read_mem(tp, offset + j, &val);
  10875. if (val != test_pattern[i])
  10876. return -EIO;
  10877. }
  10878. }
  10879. return 0;
  10880. }
  10881. static int tg3_test_memory(struct tg3 *tp)
  10882. {
  10883. static struct mem_entry {
  10884. u32 offset;
  10885. u32 len;
  10886. } mem_tbl_570x[] = {
  10887. { 0x00000000, 0x00b50},
  10888. { 0x00002000, 0x1c000},
  10889. { 0xffffffff, 0x00000}
  10890. }, mem_tbl_5705[] = {
  10891. { 0x00000100, 0x0000c},
  10892. { 0x00000200, 0x00008},
  10893. { 0x00004000, 0x00800},
  10894. { 0x00006000, 0x01000},
  10895. { 0x00008000, 0x02000},
  10896. { 0x00010000, 0x0e000},
  10897. { 0xffffffff, 0x00000}
  10898. }, mem_tbl_5755[] = {
  10899. { 0x00000200, 0x00008},
  10900. { 0x00004000, 0x00800},
  10901. { 0x00006000, 0x00800},
  10902. { 0x00008000, 0x02000},
  10903. { 0x00010000, 0x0c000},
  10904. { 0xffffffff, 0x00000}
  10905. }, mem_tbl_5906[] = {
  10906. { 0x00000200, 0x00008},
  10907. { 0x00004000, 0x00400},
  10908. { 0x00006000, 0x00400},
  10909. { 0x00008000, 0x01000},
  10910. { 0x00010000, 0x01000},
  10911. { 0xffffffff, 0x00000}
  10912. }, mem_tbl_5717[] = {
  10913. { 0x00000200, 0x00008},
  10914. { 0x00010000, 0x0a000},
  10915. { 0x00020000, 0x13c00},
  10916. { 0xffffffff, 0x00000}
  10917. }, mem_tbl_57765[] = {
  10918. { 0x00000200, 0x00008},
  10919. { 0x00004000, 0x00800},
  10920. { 0x00006000, 0x09800},
  10921. { 0x00010000, 0x0a000},
  10922. { 0xffffffff, 0x00000}
  10923. };
  10924. struct mem_entry *mem_tbl;
  10925. int err = 0;
  10926. int i;
  10927. if (tg3_flag(tp, 5717_PLUS))
  10928. mem_tbl = mem_tbl_5717;
  10929. else if (tg3_flag(tp, 57765_CLASS) ||
  10930. tg3_asic_rev(tp) == ASIC_REV_5762)
  10931. mem_tbl = mem_tbl_57765;
  10932. else if (tg3_flag(tp, 5755_PLUS))
  10933. mem_tbl = mem_tbl_5755;
  10934. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  10935. mem_tbl = mem_tbl_5906;
  10936. else if (tg3_flag(tp, 5705_PLUS))
  10937. mem_tbl = mem_tbl_5705;
  10938. else
  10939. mem_tbl = mem_tbl_570x;
  10940. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10941. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10942. if (err)
  10943. break;
  10944. }
  10945. return err;
  10946. }
  10947. #define TG3_TSO_MSS 500
  10948. #define TG3_TSO_IP_HDR_LEN 20
  10949. #define TG3_TSO_TCP_HDR_LEN 20
  10950. #define TG3_TSO_TCP_OPT_LEN 12
  10951. static const u8 tg3_tso_header[] = {
  10952. 0x08, 0x00,
  10953. 0x45, 0x00, 0x00, 0x00,
  10954. 0x00, 0x00, 0x40, 0x00,
  10955. 0x40, 0x06, 0x00, 0x00,
  10956. 0x0a, 0x00, 0x00, 0x01,
  10957. 0x0a, 0x00, 0x00, 0x02,
  10958. 0x0d, 0x00, 0xe0, 0x00,
  10959. 0x00, 0x00, 0x01, 0x00,
  10960. 0x00, 0x00, 0x02, 0x00,
  10961. 0x80, 0x10, 0x10, 0x00,
  10962. 0x14, 0x09, 0x00, 0x00,
  10963. 0x01, 0x01, 0x08, 0x0a,
  10964. 0x11, 0x11, 0x11, 0x11,
  10965. 0x11, 0x11, 0x11, 0x11,
  10966. };
  10967. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10968. {
  10969. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10970. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10971. u32 budget;
  10972. struct sk_buff *skb;
  10973. u8 *tx_data, *rx_data;
  10974. dma_addr_t map;
  10975. int num_pkts, tx_len, rx_len, i, err;
  10976. struct tg3_rx_buffer_desc *desc;
  10977. struct tg3_napi *tnapi, *rnapi;
  10978. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10979. tnapi = &tp->napi[0];
  10980. rnapi = &tp->napi[0];
  10981. if (tp->irq_cnt > 1) {
  10982. if (tg3_flag(tp, ENABLE_RSS))
  10983. rnapi = &tp->napi[1];
  10984. if (tg3_flag(tp, ENABLE_TSS))
  10985. tnapi = &tp->napi[1];
  10986. }
  10987. coal_now = tnapi->coal_now | rnapi->coal_now;
  10988. err = -EIO;
  10989. tx_len = pktsz;
  10990. skb = netdev_alloc_skb(tp->dev, tx_len);
  10991. if (!skb)
  10992. return -ENOMEM;
  10993. tx_data = skb_put(skb, tx_len);
  10994. memcpy(tx_data, tp->dev->dev_addr, ETH_ALEN);
  10995. memset(tx_data + ETH_ALEN, 0x0, 8);
  10996. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10997. if (tso_loopback) {
  10998. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10999. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  11000. TG3_TSO_TCP_OPT_LEN;
  11001. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  11002. sizeof(tg3_tso_header));
  11003. mss = TG3_TSO_MSS;
  11004. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  11005. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  11006. /* Set the total length field in the IP header */
  11007. iph->tot_len = htons((u16)(mss + hdr_len));
  11008. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  11009. TXD_FLAG_CPU_POST_DMA);
  11010. if (tg3_flag(tp, HW_TSO_1) ||
  11011. tg3_flag(tp, HW_TSO_2) ||
  11012. tg3_flag(tp, HW_TSO_3)) {
  11013. struct tcphdr *th;
  11014. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  11015. th = (struct tcphdr *)&tx_data[val];
  11016. th->check = 0;
  11017. } else
  11018. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  11019. if (tg3_flag(tp, HW_TSO_3)) {
  11020. mss |= (hdr_len & 0xc) << 12;
  11021. if (hdr_len & 0x10)
  11022. base_flags |= 0x00000010;
  11023. base_flags |= (hdr_len & 0x3e0) << 5;
  11024. } else if (tg3_flag(tp, HW_TSO_2))
  11025. mss |= hdr_len << 9;
  11026. else if (tg3_flag(tp, HW_TSO_1) ||
  11027. tg3_asic_rev(tp) == ASIC_REV_5705) {
  11028. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  11029. } else {
  11030. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  11031. }
  11032. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  11033. } else {
  11034. num_pkts = 1;
  11035. data_off = ETH_HLEN;
  11036. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  11037. tx_len > VLAN_ETH_FRAME_LEN)
  11038. base_flags |= TXD_FLAG_JMB_PKT;
  11039. }
  11040. for (i = data_off; i < tx_len; i++)
  11041. tx_data[i] = (u8) (i & 0xff);
  11042. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  11043. if (pci_dma_mapping_error(tp->pdev, map)) {
  11044. dev_kfree_skb(skb);
  11045. return -EIO;
  11046. }
  11047. val = tnapi->tx_prod;
  11048. tnapi->tx_buffers[val].skb = skb;
  11049. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  11050. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  11051. rnapi->coal_now);
  11052. udelay(10);
  11053. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  11054. budget = tg3_tx_avail(tnapi);
  11055. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  11056. base_flags | TXD_FLAG_END, mss, 0)) {
  11057. tnapi->tx_buffers[val].skb = NULL;
  11058. dev_kfree_skb(skb);
  11059. return -EIO;
  11060. }
  11061. tnapi->tx_prod++;
  11062. /* Sync BD data before updating mailbox */
  11063. wmb();
  11064. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  11065. tr32_mailbox(tnapi->prodmbox);
  11066. udelay(10);
  11067. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  11068. for (i = 0; i < 35; i++) {
  11069. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  11070. coal_now);
  11071. udelay(10);
  11072. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  11073. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  11074. if ((tx_idx == tnapi->tx_prod) &&
  11075. (rx_idx == (rx_start_idx + num_pkts)))
  11076. break;
  11077. }
  11078. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  11079. dev_kfree_skb(skb);
  11080. if (tx_idx != tnapi->tx_prod)
  11081. goto out;
  11082. if (rx_idx != rx_start_idx + num_pkts)
  11083. goto out;
  11084. val = data_off;
  11085. while (rx_idx != rx_start_idx) {
  11086. desc = &rnapi->rx_rcb[rx_start_idx++];
  11087. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  11088. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  11089. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  11090. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  11091. goto out;
  11092. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  11093. - ETH_FCS_LEN;
  11094. if (!tso_loopback) {
  11095. if (rx_len != tx_len)
  11096. goto out;
  11097. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  11098. if (opaque_key != RXD_OPAQUE_RING_STD)
  11099. goto out;
  11100. } else {
  11101. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  11102. goto out;
  11103. }
  11104. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  11105. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  11106. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  11107. goto out;
  11108. }
  11109. if (opaque_key == RXD_OPAQUE_RING_STD) {
  11110. rx_data = tpr->rx_std_buffers[desc_idx].data;
  11111. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  11112. mapping);
  11113. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  11114. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  11115. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  11116. mapping);
  11117. } else
  11118. goto out;
  11119. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  11120. PCI_DMA_FROMDEVICE);
  11121. rx_data += TG3_RX_OFFSET(tp);
  11122. for (i = data_off; i < rx_len; i++, val++) {
  11123. if (*(rx_data + i) != (u8) (val & 0xff))
  11124. goto out;
  11125. }
  11126. }
  11127. err = 0;
  11128. /* tg3_free_rings will unmap and free the rx_data */
  11129. out:
  11130. return err;
  11131. }
  11132. #define TG3_STD_LOOPBACK_FAILED 1
  11133. #define TG3_JMB_LOOPBACK_FAILED 2
  11134. #define TG3_TSO_LOOPBACK_FAILED 4
  11135. #define TG3_LOOPBACK_FAILED \
  11136. (TG3_STD_LOOPBACK_FAILED | \
  11137. TG3_JMB_LOOPBACK_FAILED | \
  11138. TG3_TSO_LOOPBACK_FAILED)
  11139. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  11140. {
  11141. int err = -EIO;
  11142. u32 eee_cap;
  11143. u32 jmb_pkt_sz = 9000;
  11144. if (tp->dma_limit)
  11145. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  11146. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  11147. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  11148. if (!netif_running(tp->dev)) {
  11149. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11150. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11151. if (do_extlpbk)
  11152. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11153. goto done;
  11154. }
  11155. err = tg3_reset_hw(tp, true);
  11156. if (err) {
  11157. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11158. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11159. if (do_extlpbk)
  11160. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11161. goto done;
  11162. }
  11163. if (tg3_flag(tp, ENABLE_RSS)) {
  11164. int i;
  11165. /* Reroute all rx packets to the 1st queue */
  11166. for (i = MAC_RSS_INDIR_TBL_0;
  11167. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  11168. tw32(i, 0x0);
  11169. }
  11170. /* HW errata - mac loopback fails in some cases on 5780.
  11171. * Normal traffic and PHY loopback are not affected by
  11172. * errata. Also, the MAC loopback test is deprecated for
  11173. * all newer ASIC revisions.
  11174. */
  11175. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  11176. !tg3_flag(tp, CPMU_PRESENT)) {
  11177. tg3_mac_loopback(tp, true);
  11178. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11179. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11180. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11181. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11182. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11183. tg3_mac_loopback(tp, false);
  11184. }
  11185. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  11186. !tg3_flag(tp, USE_PHYLIB)) {
  11187. int i;
  11188. tg3_phy_lpbk_set(tp, 0, false);
  11189. /* Wait for link */
  11190. for (i = 0; i < 100; i++) {
  11191. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  11192. break;
  11193. mdelay(1);
  11194. }
  11195. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11196. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11197. if (tg3_flag(tp, TSO_CAPABLE) &&
  11198. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11199. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  11200. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11201. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11202. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11203. if (do_extlpbk) {
  11204. tg3_phy_lpbk_set(tp, 0, true);
  11205. /* All link indications report up, but the hardware
  11206. * isn't really ready for about 20 msec. Double it
  11207. * to be sure.
  11208. */
  11209. mdelay(40);
  11210. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11211. data[TG3_EXT_LOOPB_TEST] |=
  11212. TG3_STD_LOOPBACK_FAILED;
  11213. if (tg3_flag(tp, TSO_CAPABLE) &&
  11214. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11215. data[TG3_EXT_LOOPB_TEST] |=
  11216. TG3_TSO_LOOPBACK_FAILED;
  11217. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11218. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11219. data[TG3_EXT_LOOPB_TEST] |=
  11220. TG3_JMB_LOOPBACK_FAILED;
  11221. }
  11222. /* Re-enable gphy autopowerdown. */
  11223. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  11224. tg3_phy_toggle_apd(tp, true);
  11225. }
  11226. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  11227. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  11228. done:
  11229. tp->phy_flags |= eee_cap;
  11230. return err;
  11231. }
  11232. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  11233. u64 *data)
  11234. {
  11235. struct tg3 *tp = netdev_priv(dev);
  11236. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  11237. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  11238. if (tg3_power_up(tp)) {
  11239. etest->flags |= ETH_TEST_FL_FAILED;
  11240. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  11241. return;
  11242. }
  11243. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  11244. }
  11245. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  11246. if (tg3_test_nvram(tp) != 0) {
  11247. etest->flags |= ETH_TEST_FL_FAILED;
  11248. data[TG3_NVRAM_TEST] = 1;
  11249. }
  11250. if (!doextlpbk && tg3_test_link(tp)) {
  11251. etest->flags |= ETH_TEST_FL_FAILED;
  11252. data[TG3_LINK_TEST] = 1;
  11253. }
  11254. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  11255. int err, err2 = 0, irq_sync = 0;
  11256. if (netif_running(dev)) {
  11257. tg3_phy_stop(tp);
  11258. tg3_netif_stop(tp);
  11259. irq_sync = 1;
  11260. }
  11261. tg3_full_lock(tp, irq_sync);
  11262. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  11263. err = tg3_nvram_lock(tp);
  11264. tg3_halt_cpu(tp, RX_CPU_BASE);
  11265. if (!tg3_flag(tp, 5705_PLUS))
  11266. tg3_halt_cpu(tp, TX_CPU_BASE);
  11267. if (!err)
  11268. tg3_nvram_unlock(tp);
  11269. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  11270. tg3_phy_reset(tp);
  11271. if (tg3_test_registers(tp) != 0) {
  11272. etest->flags |= ETH_TEST_FL_FAILED;
  11273. data[TG3_REGISTER_TEST] = 1;
  11274. }
  11275. if (tg3_test_memory(tp) != 0) {
  11276. etest->flags |= ETH_TEST_FL_FAILED;
  11277. data[TG3_MEMORY_TEST] = 1;
  11278. }
  11279. if (doextlpbk)
  11280. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  11281. if (tg3_test_loopback(tp, data, doextlpbk))
  11282. etest->flags |= ETH_TEST_FL_FAILED;
  11283. tg3_full_unlock(tp);
  11284. if (tg3_test_interrupt(tp) != 0) {
  11285. etest->flags |= ETH_TEST_FL_FAILED;
  11286. data[TG3_INTERRUPT_TEST] = 1;
  11287. }
  11288. tg3_full_lock(tp, 0);
  11289. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11290. if (netif_running(dev)) {
  11291. tg3_flag_set(tp, INIT_COMPLETE);
  11292. err2 = tg3_restart_hw(tp, true);
  11293. if (!err2)
  11294. tg3_netif_start(tp);
  11295. }
  11296. tg3_full_unlock(tp);
  11297. if (irq_sync && !err2)
  11298. tg3_phy_start(tp);
  11299. }
  11300. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  11301. tg3_power_down_prepare(tp);
  11302. }
  11303. static int tg3_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
  11304. {
  11305. struct tg3 *tp = netdev_priv(dev);
  11306. struct hwtstamp_config stmpconf;
  11307. if (!tg3_flag(tp, PTP_CAPABLE))
  11308. return -EOPNOTSUPP;
  11309. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  11310. return -EFAULT;
  11311. if (stmpconf.flags)
  11312. return -EINVAL;
  11313. if (stmpconf.tx_type != HWTSTAMP_TX_ON &&
  11314. stmpconf.tx_type != HWTSTAMP_TX_OFF)
  11315. return -ERANGE;
  11316. switch (stmpconf.rx_filter) {
  11317. case HWTSTAMP_FILTER_NONE:
  11318. tp->rxptpctl = 0;
  11319. break;
  11320. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  11321. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11322. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  11323. break;
  11324. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  11325. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11326. TG3_RX_PTP_CTL_SYNC_EVNT;
  11327. break;
  11328. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  11329. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11330. TG3_RX_PTP_CTL_DELAY_REQ;
  11331. break;
  11332. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  11333. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11334. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11335. break;
  11336. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  11337. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11338. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11339. break;
  11340. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  11341. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11342. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11343. break;
  11344. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  11345. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11346. TG3_RX_PTP_CTL_SYNC_EVNT;
  11347. break;
  11348. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  11349. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11350. TG3_RX_PTP_CTL_SYNC_EVNT;
  11351. break;
  11352. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  11353. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11354. TG3_RX_PTP_CTL_SYNC_EVNT;
  11355. break;
  11356. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  11357. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11358. TG3_RX_PTP_CTL_DELAY_REQ;
  11359. break;
  11360. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  11361. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11362. TG3_RX_PTP_CTL_DELAY_REQ;
  11363. break;
  11364. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  11365. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11366. TG3_RX_PTP_CTL_DELAY_REQ;
  11367. break;
  11368. default:
  11369. return -ERANGE;
  11370. }
  11371. if (netif_running(dev) && tp->rxptpctl)
  11372. tw32(TG3_RX_PTP_CTL,
  11373. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  11374. if (stmpconf.tx_type == HWTSTAMP_TX_ON)
  11375. tg3_flag_set(tp, TX_TSTAMP_EN);
  11376. else
  11377. tg3_flag_clear(tp, TX_TSTAMP_EN);
  11378. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11379. -EFAULT : 0;
  11380. }
  11381. static int tg3_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
  11382. {
  11383. struct tg3 *tp = netdev_priv(dev);
  11384. struct hwtstamp_config stmpconf;
  11385. if (!tg3_flag(tp, PTP_CAPABLE))
  11386. return -EOPNOTSUPP;
  11387. stmpconf.flags = 0;
  11388. stmpconf.tx_type = (tg3_flag(tp, TX_TSTAMP_EN) ?
  11389. HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF);
  11390. switch (tp->rxptpctl) {
  11391. case 0:
  11392. stmpconf.rx_filter = HWTSTAMP_FILTER_NONE;
  11393. break;
  11394. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_ALL_V1_EVENTS:
  11395. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
  11396. break;
  11397. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11398. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
  11399. break;
  11400. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11401. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
  11402. break;
  11403. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11404. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
  11405. break;
  11406. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11407. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
  11408. break;
  11409. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11410. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
  11411. break;
  11412. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11413. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
  11414. break;
  11415. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11416. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_SYNC;
  11417. break;
  11418. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11419. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
  11420. break;
  11421. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11422. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
  11423. break;
  11424. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11425. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ;
  11426. break;
  11427. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11428. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
  11429. break;
  11430. default:
  11431. WARN_ON_ONCE(1);
  11432. return -ERANGE;
  11433. }
  11434. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11435. -EFAULT : 0;
  11436. }
  11437. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  11438. {
  11439. struct mii_ioctl_data *data = if_mii(ifr);
  11440. struct tg3 *tp = netdev_priv(dev);
  11441. int err;
  11442. if (tg3_flag(tp, USE_PHYLIB)) {
  11443. struct phy_device *phydev;
  11444. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  11445. return -EAGAIN;
  11446. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  11447. return phy_mii_ioctl(phydev, ifr, cmd);
  11448. }
  11449. switch (cmd) {
  11450. case SIOCGMIIPHY:
  11451. data->phy_id = tp->phy_addr;
  11452. /* fallthru */
  11453. case SIOCGMIIREG: {
  11454. u32 mii_regval;
  11455. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11456. break; /* We have no PHY */
  11457. if (!netif_running(dev))
  11458. return -EAGAIN;
  11459. spin_lock_bh(&tp->lock);
  11460. err = __tg3_readphy(tp, data->phy_id & 0x1f,
  11461. data->reg_num & 0x1f, &mii_regval);
  11462. spin_unlock_bh(&tp->lock);
  11463. data->val_out = mii_regval;
  11464. return err;
  11465. }
  11466. case SIOCSMIIREG:
  11467. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11468. break; /* We have no PHY */
  11469. if (!netif_running(dev))
  11470. return -EAGAIN;
  11471. spin_lock_bh(&tp->lock);
  11472. err = __tg3_writephy(tp, data->phy_id & 0x1f,
  11473. data->reg_num & 0x1f, data->val_in);
  11474. spin_unlock_bh(&tp->lock);
  11475. return err;
  11476. case SIOCSHWTSTAMP:
  11477. return tg3_hwtstamp_set(dev, ifr);
  11478. case SIOCGHWTSTAMP:
  11479. return tg3_hwtstamp_get(dev, ifr);
  11480. default:
  11481. /* do nothing */
  11482. break;
  11483. }
  11484. return -EOPNOTSUPP;
  11485. }
  11486. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11487. {
  11488. struct tg3 *tp = netdev_priv(dev);
  11489. memcpy(ec, &tp->coal, sizeof(*ec));
  11490. return 0;
  11491. }
  11492. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11493. {
  11494. struct tg3 *tp = netdev_priv(dev);
  11495. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  11496. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  11497. if (!tg3_flag(tp, 5705_PLUS)) {
  11498. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  11499. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  11500. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  11501. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  11502. }
  11503. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  11504. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  11505. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  11506. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  11507. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  11508. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  11509. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  11510. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  11511. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  11512. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  11513. return -EINVAL;
  11514. /* No rx interrupts will be generated if both are zero */
  11515. if ((ec->rx_coalesce_usecs == 0) &&
  11516. (ec->rx_max_coalesced_frames == 0))
  11517. return -EINVAL;
  11518. /* No tx interrupts will be generated if both are zero */
  11519. if ((ec->tx_coalesce_usecs == 0) &&
  11520. (ec->tx_max_coalesced_frames == 0))
  11521. return -EINVAL;
  11522. /* Only copy relevant parameters, ignore all others. */
  11523. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  11524. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  11525. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  11526. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  11527. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  11528. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  11529. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  11530. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  11531. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  11532. if (netif_running(dev)) {
  11533. tg3_full_lock(tp, 0);
  11534. __tg3_set_coalesce(tp, &tp->coal);
  11535. tg3_full_unlock(tp);
  11536. }
  11537. return 0;
  11538. }
  11539. static int tg3_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  11540. {
  11541. struct tg3 *tp = netdev_priv(dev);
  11542. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11543. netdev_warn(tp->dev, "Board does not support EEE!\n");
  11544. return -EOPNOTSUPP;
  11545. }
  11546. if (edata->advertised != tp->eee.advertised) {
  11547. netdev_warn(tp->dev,
  11548. "Direct manipulation of EEE advertisement is not supported\n");
  11549. return -EINVAL;
  11550. }
  11551. if (edata->tx_lpi_timer > TG3_CPMU_DBTMR1_LNKIDLE_MAX) {
  11552. netdev_warn(tp->dev,
  11553. "Maximal Tx Lpi timer supported is %#x(u)\n",
  11554. TG3_CPMU_DBTMR1_LNKIDLE_MAX);
  11555. return -EINVAL;
  11556. }
  11557. tp->eee = *edata;
  11558. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  11559. tg3_warn_mgmt_link_flap(tp);
  11560. if (netif_running(tp->dev)) {
  11561. tg3_full_lock(tp, 0);
  11562. tg3_setup_eee(tp);
  11563. tg3_phy_reset(tp);
  11564. tg3_full_unlock(tp);
  11565. }
  11566. return 0;
  11567. }
  11568. static int tg3_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  11569. {
  11570. struct tg3 *tp = netdev_priv(dev);
  11571. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11572. netdev_warn(tp->dev,
  11573. "Board does not support EEE!\n");
  11574. return -EOPNOTSUPP;
  11575. }
  11576. *edata = tp->eee;
  11577. return 0;
  11578. }
  11579. static const struct ethtool_ops tg3_ethtool_ops = {
  11580. .get_settings = tg3_get_settings,
  11581. .set_settings = tg3_set_settings,
  11582. .get_drvinfo = tg3_get_drvinfo,
  11583. .get_regs_len = tg3_get_regs_len,
  11584. .get_regs = tg3_get_regs,
  11585. .get_wol = tg3_get_wol,
  11586. .set_wol = tg3_set_wol,
  11587. .get_msglevel = tg3_get_msglevel,
  11588. .set_msglevel = tg3_set_msglevel,
  11589. .nway_reset = tg3_nway_reset,
  11590. .get_link = ethtool_op_get_link,
  11591. .get_eeprom_len = tg3_get_eeprom_len,
  11592. .get_eeprom = tg3_get_eeprom,
  11593. .set_eeprom = tg3_set_eeprom,
  11594. .get_ringparam = tg3_get_ringparam,
  11595. .set_ringparam = tg3_set_ringparam,
  11596. .get_pauseparam = tg3_get_pauseparam,
  11597. .set_pauseparam = tg3_set_pauseparam,
  11598. .self_test = tg3_self_test,
  11599. .get_strings = tg3_get_strings,
  11600. .set_phys_id = tg3_set_phys_id,
  11601. .get_ethtool_stats = tg3_get_ethtool_stats,
  11602. .get_coalesce = tg3_get_coalesce,
  11603. .set_coalesce = tg3_set_coalesce,
  11604. .get_sset_count = tg3_get_sset_count,
  11605. .get_rxnfc = tg3_get_rxnfc,
  11606. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  11607. .get_rxfh = tg3_get_rxfh,
  11608. .set_rxfh = tg3_set_rxfh,
  11609. .get_channels = tg3_get_channels,
  11610. .set_channels = tg3_set_channels,
  11611. .get_ts_info = tg3_get_ts_info,
  11612. .get_eee = tg3_get_eee,
  11613. .set_eee = tg3_set_eee,
  11614. };
  11615. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  11616. struct rtnl_link_stats64 *stats)
  11617. {
  11618. struct tg3 *tp = netdev_priv(dev);
  11619. spin_lock_bh(&tp->lock);
  11620. if (!tp->hw_stats) {
  11621. *stats = tp->net_stats_prev;
  11622. spin_unlock_bh(&tp->lock);
  11623. return stats;
  11624. }
  11625. tg3_get_nstats(tp, stats);
  11626. spin_unlock_bh(&tp->lock);
  11627. return stats;
  11628. }
  11629. static void tg3_set_rx_mode(struct net_device *dev)
  11630. {
  11631. struct tg3 *tp = netdev_priv(dev);
  11632. if (!netif_running(dev))
  11633. return;
  11634. tg3_full_lock(tp, 0);
  11635. __tg3_set_rx_mode(dev);
  11636. tg3_full_unlock(tp);
  11637. }
  11638. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  11639. int new_mtu)
  11640. {
  11641. dev->mtu = new_mtu;
  11642. if (new_mtu > ETH_DATA_LEN) {
  11643. if (tg3_flag(tp, 5780_CLASS)) {
  11644. netdev_update_features(dev);
  11645. tg3_flag_clear(tp, TSO_CAPABLE);
  11646. } else {
  11647. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11648. }
  11649. } else {
  11650. if (tg3_flag(tp, 5780_CLASS)) {
  11651. tg3_flag_set(tp, TSO_CAPABLE);
  11652. netdev_update_features(dev);
  11653. }
  11654. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  11655. }
  11656. }
  11657. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  11658. {
  11659. struct tg3 *tp = netdev_priv(dev);
  11660. int err;
  11661. bool reset_phy = false;
  11662. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  11663. return -EINVAL;
  11664. if (!netif_running(dev)) {
  11665. /* We'll just catch it later when the
  11666. * device is up'd.
  11667. */
  11668. tg3_set_mtu(dev, tp, new_mtu);
  11669. return 0;
  11670. }
  11671. tg3_phy_stop(tp);
  11672. tg3_netif_stop(tp);
  11673. tg3_set_mtu(dev, tp, new_mtu);
  11674. tg3_full_lock(tp, 1);
  11675. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11676. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  11677. * breaks all requests to 256 bytes.
  11678. */
  11679. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  11680. reset_phy = true;
  11681. err = tg3_restart_hw(tp, reset_phy);
  11682. if (!err)
  11683. tg3_netif_start(tp);
  11684. tg3_full_unlock(tp);
  11685. if (!err)
  11686. tg3_phy_start(tp);
  11687. return err;
  11688. }
  11689. static const struct net_device_ops tg3_netdev_ops = {
  11690. .ndo_open = tg3_open,
  11691. .ndo_stop = tg3_close,
  11692. .ndo_start_xmit = tg3_start_xmit,
  11693. .ndo_get_stats64 = tg3_get_stats64,
  11694. .ndo_validate_addr = eth_validate_addr,
  11695. .ndo_set_rx_mode = tg3_set_rx_mode,
  11696. .ndo_set_mac_address = tg3_set_mac_addr,
  11697. .ndo_do_ioctl = tg3_ioctl,
  11698. .ndo_tx_timeout = tg3_tx_timeout,
  11699. .ndo_change_mtu = tg3_change_mtu,
  11700. .ndo_fix_features = tg3_fix_features,
  11701. .ndo_set_features = tg3_set_features,
  11702. #ifdef CONFIG_NET_POLL_CONTROLLER
  11703. .ndo_poll_controller = tg3_poll_controller,
  11704. #endif
  11705. };
  11706. static void tg3_get_eeprom_size(struct tg3 *tp)
  11707. {
  11708. u32 cursize, val, magic;
  11709. tp->nvram_size = EEPROM_CHIP_SIZE;
  11710. if (tg3_nvram_read(tp, 0, &magic) != 0)
  11711. return;
  11712. if ((magic != TG3_EEPROM_MAGIC) &&
  11713. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  11714. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  11715. return;
  11716. /*
  11717. * Size the chip by reading offsets at increasing powers of two.
  11718. * When we encounter our validation signature, we know the addressing
  11719. * has wrapped around, and thus have our chip size.
  11720. */
  11721. cursize = 0x10;
  11722. while (cursize < tp->nvram_size) {
  11723. if (tg3_nvram_read(tp, cursize, &val) != 0)
  11724. return;
  11725. if (val == magic)
  11726. break;
  11727. cursize <<= 1;
  11728. }
  11729. tp->nvram_size = cursize;
  11730. }
  11731. static void tg3_get_nvram_size(struct tg3 *tp)
  11732. {
  11733. u32 val;
  11734. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  11735. return;
  11736. /* Selfboot format */
  11737. if (val != TG3_EEPROM_MAGIC) {
  11738. tg3_get_eeprom_size(tp);
  11739. return;
  11740. }
  11741. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  11742. if (val != 0) {
  11743. /* This is confusing. We want to operate on the
  11744. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  11745. * call will read from NVRAM and byteswap the data
  11746. * according to the byteswapping settings for all
  11747. * other register accesses. This ensures the data we
  11748. * want will always reside in the lower 16-bits.
  11749. * However, the data in NVRAM is in LE format, which
  11750. * means the data from the NVRAM read will always be
  11751. * opposite the endianness of the CPU. The 16-bit
  11752. * byteswap then brings the data to CPU endianness.
  11753. */
  11754. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  11755. return;
  11756. }
  11757. }
  11758. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11759. }
  11760. static void tg3_get_nvram_info(struct tg3 *tp)
  11761. {
  11762. u32 nvcfg1;
  11763. nvcfg1 = tr32(NVRAM_CFG1);
  11764. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  11765. tg3_flag_set(tp, FLASH);
  11766. } else {
  11767. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11768. tw32(NVRAM_CFG1, nvcfg1);
  11769. }
  11770. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  11771. tg3_flag(tp, 5780_CLASS)) {
  11772. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  11773. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  11774. tp->nvram_jedecnum = JEDEC_ATMEL;
  11775. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11776. tg3_flag_set(tp, NVRAM_BUFFERED);
  11777. break;
  11778. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  11779. tp->nvram_jedecnum = JEDEC_ATMEL;
  11780. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  11781. break;
  11782. case FLASH_VENDOR_ATMEL_EEPROM:
  11783. tp->nvram_jedecnum = JEDEC_ATMEL;
  11784. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11785. tg3_flag_set(tp, NVRAM_BUFFERED);
  11786. break;
  11787. case FLASH_VENDOR_ST:
  11788. tp->nvram_jedecnum = JEDEC_ST;
  11789. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  11790. tg3_flag_set(tp, NVRAM_BUFFERED);
  11791. break;
  11792. case FLASH_VENDOR_SAIFUN:
  11793. tp->nvram_jedecnum = JEDEC_SAIFUN;
  11794. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  11795. break;
  11796. case FLASH_VENDOR_SST_SMALL:
  11797. case FLASH_VENDOR_SST_LARGE:
  11798. tp->nvram_jedecnum = JEDEC_SST;
  11799. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  11800. break;
  11801. }
  11802. } else {
  11803. tp->nvram_jedecnum = JEDEC_ATMEL;
  11804. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11805. tg3_flag_set(tp, NVRAM_BUFFERED);
  11806. }
  11807. }
  11808. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  11809. {
  11810. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  11811. case FLASH_5752PAGE_SIZE_256:
  11812. tp->nvram_pagesize = 256;
  11813. break;
  11814. case FLASH_5752PAGE_SIZE_512:
  11815. tp->nvram_pagesize = 512;
  11816. break;
  11817. case FLASH_5752PAGE_SIZE_1K:
  11818. tp->nvram_pagesize = 1024;
  11819. break;
  11820. case FLASH_5752PAGE_SIZE_2K:
  11821. tp->nvram_pagesize = 2048;
  11822. break;
  11823. case FLASH_5752PAGE_SIZE_4K:
  11824. tp->nvram_pagesize = 4096;
  11825. break;
  11826. case FLASH_5752PAGE_SIZE_264:
  11827. tp->nvram_pagesize = 264;
  11828. break;
  11829. case FLASH_5752PAGE_SIZE_528:
  11830. tp->nvram_pagesize = 528;
  11831. break;
  11832. }
  11833. }
  11834. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11835. {
  11836. u32 nvcfg1;
  11837. nvcfg1 = tr32(NVRAM_CFG1);
  11838. /* NVRAM protection for TPM */
  11839. if (nvcfg1 & (1 << 27))
  11840. tg3_flag_set(tp, PROTECTED_NVRAM);
  11841. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11842. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11843. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11844. tp->nvram_jedecnum = JEDEC_ATMEL;
  11845. tg3_flag_set(tp, NVRAM_BUFFERED);
  11846. break;
  11847. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11848. tp->nvram_jedecnum = JEDEC_ATMEL;
  11849. tg3_flag_set(tp, NVRAM_BUFFERED);
  11850. tg3_flag_set(tp, FLASH);
  11851. break;
  11852. case FLASH_5752VENDOR_ST_M45PE10:
  11853. case FLASH_5752VENDOR_ST_M45PE20:
  11854. case FLASH_5752VENDOR_ST_M45PE40:
  11855. tp->nvram_jedecnum = JEDEC_ST;
  11856. tg3_flag_set(tp, NVRAM_BUFFERED);
  11857. tg3_flag_set(tp, FLASH);
  11858. break;
  11859. }
  11860. if (tg3_flag(tp, FLASH)) {
  11861. tg3_nvram_get_pagesize(tp, nvcfg1);
  11862. } else {
  11863. /* For eeprom, set pagesize to maximum eeprom size */
  11864. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11865. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11866. tw32(NVRAM_CFG1, nvcfg1);
  11867. }
  11868. }
  11869. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11870. {
  11871. u32 nvcfg1, protect = 0;
  11872. nvcfg1 = tr32(NVRAM_CFG1);
  11873. /* NVRAM protection for TPM */
  11874. if (nvcfg1 & (1 << 27)) {
  11875. tg3_flag_set(tp, PROTECTED_NVRAM);
  11876. protect = 1;
  11877. }
  11878. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11879. switch (nvcfg1) {
  11880. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11881. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11882. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11883. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11884. tp->nvram_jedecnum = JEDEC_ATMEL;
  11885. tg3_flag_set(tp, NVRAM_BUFFERED);
  11886. tg3_flag_set(tp, FLASH);
  11887. tp->nvram_pagesize = 264;
  11888. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11889. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11890. tp->nvram_size = (protect ? 0x3e200 :
  11891. TG3_NVRAM_SIZE_512KB);
  11892. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11893. tp->nvram_size = (protect ? 0x1f200 :
  11894. TG3_NVRAM_SIZE_256KB);
  11895. else
  11896. tp->nvram_size = (protect ? 0x1f200 :
  11897. TG3_NVRAM_SIZE_128KB);
  11898. break;
  11899. case FLASH_5752VENDOR_ST_M45PE10:
  11900. case FLASH_5752VENDOR_ST_M45PE20:
  11901. case FLASH_5752VENDOR_ST_M45PE40:
  11902. tp->nvram_jedecnum = JEDEC_ST;
  11903. tg3_flag_set(tp, NVRAM_BUFFERED);
  11904. tg3_flag_set(tp, FLASH);
  11905. tp->nvram_pagesize = 256;
  11906. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11907. tp->nvram_size = (protect ?
  11908. TG3_NVRAM_SIZE_64KB :
  11909. TG3_NVRAM_SIZE_128KB);
  11910. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11911. tp->nvram_size = (protect ?
  11912. TG3_NVRAM_SIZE_64KB :
  11913. TG3_NVRAM_SIZE_256KB);
  11914. else
  11915. tp->nvram_size = (protect ?
  11916. TG3_NVRAM_SIZE_128KB :
  11917. TG3_NVRAM_SIZE_512KB);
  11918. break;
  11919. }
  11920. }
  11921. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11922. {
  11923. u32 nvcfg1;
  11924. nvcfg1 = tr32(NVRAM_CFG1);
  11925. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11926. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11927. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11928. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11929. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11930. tp->nvram_jedecnum = JEDEC_ATMEL;
  11931. tg3_flag_set(tp, NVRAM_BUFFERED);
  11932. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11933. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11934. tw32(NVRAM_CFG1, nvcfg1);
  11935. break;
  11936. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11937. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11938. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11939. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11940. tp->nvram_jedecnum = JEDEC_ATMEL;
  11941. tg3_flag_set(tp, NVRAM_BUFFERED);
  11942. tg3_flag_set(tp, FLASH);
  11943. tp->nvram_pagesize = 264;
  11944. break;
  11945. case FLASH_5752VENDOR_ST_M45PE10:
  11946. case FLASH_5752VENDOR_ST_M45PE20:
  11947. case FLASH_5752VENDOR_ST_M45PE40:
  11948. tp->nvram_jedecnum = JEDEC_ST;
  11949. tg3_flag_set(tp, NVRAM_BUFFERED);
  11950. tg3_flag_set(tp, FLASH);
  11951. tp->nvram_pagesize = 256;
  11952. break;
  11953. }
  11954. }
  11955. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11956. {
  11957. u32 nvcfg1, protect = 0;
  11958. nvcfg1 = tr32(NVRAM_CFG1);
  11959. /* NVRAM protection for TPM */
  11960. if (nvcfg1 & (1 << 27)) {
  11961. tg3_flag_set(tp, PROTECTED_NVRAM);
  11962. protect = 1;
  11963. }
  11964. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11965. switch (nvcfg1) {
  11966. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11967. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11968. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11969. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11970. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11971. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11972. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11973. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11974. tp->nvram_jedecnum = JEDEC_ATMEL;
  11975. tg3_flag_set(tp, NVRAM_BUFFERED);
  11976. tg3_flag_set(tp, FLASH);
  11977. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11978. tp->nvram_pagesize = 256;
  11979. break;
  11980. case FLASH_5761VENDOR_ST_A_M45PE20:
  11981. case FLASH_5761VENDOR_ST_A_M45PE40:
  11982. case FLASH_5761VENDOR_ST_A_M45PE80:
  11983. case FLASH_5761VENDOR_ST_A_M45PE16:
  11984. case FLASH_5761VENDOR_ST_M_M45PE20:
  11985. case FLASH_5761VENDOR_ST_M_M45PE40:
  11986. case FLASH_5761VENDOR_ST_M_M45PE80:
  11987. case FLASH_5761VENDOR_ST_M_M45PE16:
  11988. tp->nvram_jedecnum = JEDEC_ST;
  11989. tg3_flag_set(tp, NVRAM_BUFFERED);
  11990. tg3_flag_set(tp, FLASH);
  11991. tp->nvram_pagesize = 256;
  11992. break;
  11993. }
  11994. if (protect) {
  11995. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  11996. } else {
  11997. switch (nvcfg1) {
  11998. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11999. case FLASH_5761VENDOR_ATMEL_MDB161D:
  12000. case FLASH_5761VENDOR_ST_A_M45PE16:
  12001. case FLASH_5761VENDOR_ST_M_M45PE16:
  12002. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  12003. break;
  12004. case FLASH_5761VENDOR_ATMEL_ADB081D:
  12005. case FLASH_5761VENDOR_ATMEL_MDB081D:
  12006. case FLASH_5761VENDOR_ST_A_M45PE80:
  12007. case FLASH_5761VENDOR_ST_M_M45PE80:
  12008. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12009. break;
  12010. case FLASH_5761VENDOR_ATMEL_ADB041D:
  12011. case FLASH_5761VENDOR_ATMEL_MDB041D:
  12012. case FLASH_5761VENDOR_ST_A_M45PE40:
  12013. case FLASH_5761VENDOR_ST_M_M45PE40:
  12014. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12015. break;
  12016. case FLASH_5761VENDOR_ATMEL_ADB021D:
  12017. case FLASH_5761VENDOR_ATMEL_MDB021D:
  12018. case FLASH_5761VENDOR_ST_A_M45PE20:
  12019. case FLASH_5761VENDOR_ST_M_M45PE20:
  12020. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12021. break;
  12022. }
  12023. }
  12024. }
  12025. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  12026. {
  12027. tp->nvram_jedecnum = JEDEC_ATMEL;
  12028. tg3_flag_set(tp, NVRAM_BUFFERED);
  12029. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12030. }
  12031. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  12032. {
  12033. u32 nvcfg1;
  12034. nvcfg1 = tr32(NVRAM_CFG1);
  12035. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12036. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  12037. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  12038. tp->nvram_jedecnum = JEDEC_ATMEL;
  12039. tg3_flag_set(tp, NVRAM_BUFFERED);
  12040. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12041. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12042. tw32(NVRAM_CFG1, nvcfg1);
  12043. return;
  12044. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  12045. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  12046. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  12047. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  12048. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  12049. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  12050. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  12051. tp->nvram_jedecnum = JEDEC_ATMEL;
  12052. tg3_flag_set(tp, NVRAM_BUFFERED);
  12053. tg3_flag_set(tp, FLASH);
  12054. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12055. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  12056. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  12057. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  12058. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12059. break;
  12060. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  12061. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  12062. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12063. break;
  12064. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  12065. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  12066. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12067. break;
  12068. }
  12069. break;
  12070. case FLASH_5752VENDOR_ST_M45PE10:
  12071. case FLASH_5752VENDOR_ST_M45PE20:
  12072. case FLASH_5752VENDOR_ST_M45PE40:
  12073. tp->nvram_jedecnum = JEDEC_ST;
  12074. tg3_flag_set(tp, NVRAM_BUFFERED);
  12075. tg3_flag_set(tp, FLASH);
  12076. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12077. case FLASH_5752VENDOR_ST_M45PE10:
  12078. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12079. break;
  12080. case FLASH_5752VENDOR_ST_M45PE20:
  12081. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12082. break;
  12083. case FLASH_5752VENDOR_ST_M45PE40:
  12084. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12085. break;
  12086. }
  12087. break;
  12088. default:
  12089. tg3_flag_set(tp, NO_NVRAM);
  12090. return;
  12091. }
  12092. tg3_nvram_get_pagesize(tp, nvcfg1);
  12093. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12094. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12095. }
  12096. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  12097. {
  12098. u32 nvcfg1;
  12099. nvcfg1 = tr32(NVRAM_CFG1);
  12100. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12101. case FLASH_5717VENDOR_ATMEL_EEPROM:
  12102. case FLASH_5717VENDOR_MICRO_EEPROM:
  12103. tp->nvram_jedecnum = JEDEC_ATMEL;
  12104. tg3_flag_set(tp, NVRAM_BUFFERED);
  12105. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12106. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12107. tw32(NVRAM_CFG1, nvcfg1);
  12108. return;
  12109. case FLASH_5717VENDOR_ATMEL_MDB011D:
  12110. case FLASH_5717VENDOR_ATMEL_ADB011B:
  12111. case FLASH_5717VENDOR_ATMEL_ADB011D:
  12112. case FLASH_5717VENDOR_ATMEL_MDB021D:
  12113. case FLASH_5717VENDOR_ATMEL_ADB021B:
  12114. case FLASH_5717VENDOR_ATMEL_ADB021D:
  12115. case FLASH_5717VENDOR_ATMEL_45USPT:
  12116. tp->nvram_jedecnum = JEDEC_ATMEL;
  12117. tg3_flag_set(tp, NVRAM_BUFFERED);
  12118. tg3_flag_set(tp, FLASH);
  12119. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12120. case FLASH_5717VENDOR_ATMEL_MDB021D:
  12121. /* Detect size with tg3_nvram_get_size() */
  12122. break;
  12123. case FLASH_5717VENDOR_ATMEL_ADB021B:
  12124. case FLASH_5717VENDOR_ATMEL_ADB021D:
  12125. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12126. break;
  12127. default:
  12128. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12129. break;
  12130. }
  12131. break;
  12132. case FLASH_5717VENDOR_ST_M_M25PE10:
  12133. case FLASH_5717VENDOR_ST_A_M25PE10:
  12134. case FLASH_5717VENDOR_ST_M_M45PE10:
  12135. case FLASH_5717VENDOR_ST_A_M45PE10:
  12136. case FLASH_5717VENDOR_ST_M_M25PE20:
  12137. case FLASH_5717VENDOR_ST_A_M25PE20:
  12138. case FLASH_5717VENDOR_ST_M_M45PE20:
  12139. case FLASH_5717VENDOR_ST_A_M45PE20:
  12140. case FLASH_5717VENDOR_ST_25USPT:
  12141. case FLASH_5717VENDOR_ST_45USPT:
  12142. tp->nvram_jedecnum = JEDEC_ST;
  12143. tg3_flag_set(tp, NVRAM_BUFFERED);
  12144. tg3_flag_set(tp, FLASH);
  12145. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12146. case FLASH_5717VENDOR_ST_M_M25PE20:
  12147. case FLASH_5717VENDOR_ST_M_M45PE20:
  12148. /* Detect size with tg3_nvram_get_size() */
  12149. break;
  12150. case FLASH_5717VENDOR_ST_A_M25PE20:
  12151. case FLASH_5717VENDOR_ST_A_M45PE20:
  12152. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12153. break;
  12154. default:
  12155. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12156. break;
  12157. }
  12158. break;
  12159. default:
  12160. tg3_flag_set(tp, NO_NVRAM);
  12161. return;
  12162. }
  12163. tg3_nvram_get_pagesize(tp, nvcfg1);
  12164. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12165. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12166. }
  12167. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  12168. {
  12169. u32 nvcfg1, nvmpinstrp;
  12170. nvcfg1 = tr32(NVRAM_CFG1);
  12171. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  12172. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  12173. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  12174. tg3_flag_set(tp, NO_NVRAM);
  12175. return;
  12176. }
  12177. switch (nvmpinstrp) {
  12178. case FLASH_5762_EEPROM_HD:
  12179. nvmpinstrp = FLASH_5720_EEPROM_HD;
  12180. break;
  12181. case FLASH_5762_EEPROM_LD:
  12182. nvmpinstrp = FLASH_5720_EEPROM_LD;
  12183. break;
  12184. case FLASH_5720VENDOR_M_ST_M45PE20:
  12185. /* This pinstrap supports multiple sizes, so force it
  12186. * to read the actual size from location 0xf0.
  12187. */
  12188. nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
  12189. break;
  12190. }
  12191. }
  12192. switch (nvmpinstrp) {
  12193. case FLASH_5720_EEPROM_HD:
  12194. case FLASH_5720_EEPROM_LD:
  12195. tp->nvram_jedecnum = JEDEC_ATMEL;
  12196. tg3_flag_set(tp, NVRAM_BUFFERED);
  12197. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12198. tw32(NVRAM_CFG1, nvcfg1);
  12199. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  12200. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12201. else
  12202. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  12203. return;
  12204. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  12205. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  12206. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  12207. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12208. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12209. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12210. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12211. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12212. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12213. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12214. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12215. case FLASH_5720VENDOR_ATMEL_45USPT:
  12216. tp->nvram_jedecnum = JEDEC_ATMEL;
  12217. tg3_flag_set(tp, NVRAM_BUFFERED);
  12218. tg3_flag_set(tp, FLASH);
  12219. switch (nvmpinstrp) {
  12220. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12221. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12222. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12223. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12224. break;
  12225. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12226. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12227. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12228. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12229. break;
  12230. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12231. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12232. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12233. break;
  12234. default:
  12235. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12236. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12237. break;
  12238. }
  12239. break;
  12240. case FLASH_5720VENDOR_M_ST_M25PE10:
  12241. case FLASH_5720VENDOR_M_ST_M45PE10:
  12242. case FLASH_5720VENDOR_A_ST_M25PE10:
  12243. case FLASH_5720VENDOR_A_ST_M45PE10:
  12244. case FLASH_5720VENDOR_M_ST_M25PE20:
  12245. case FLASH_5720VENDOR_M_ST_M45PE20:
  12246. case FLASH_5720VENDOR_A_ST_M25PE20:
  12247. case FLASH_5720VENDOR_A_ST_M45PE20:
  12248. case FLASH_5720VENDOR_M_ST_M25PE40:
  12249. case FLASH_5720VENDOR_M_ST_M45PE40:
  12250. case FLASH_5720VENDOR_A_ST_M25PE40:
  12251. case FLASH_5720VENDOR_A_ST_M45PE40:
  12252. case FLASH_5720VENDOR_M_ST_M25PE80:
  12253. case FLASH_5720VENDOR_M_ST_M45PE80:
  12254. case FLASH_5720VENDOR_A_ST_M25PE80:
  12255. case FLASH_5720VENDOR_A_ST_M45PE80:
  12256. case FLASH_5720VENDOR_ST_25USPT:
  12257. case FLASH_5720VENDOR_ST_45USPT:
  12258. tp->nvram_jedecnum = JEDEC_ST;
  12259. tg3_flag_set(tp, NVRAM_BUFFERED);
  12260. tg3_flag_set(tp, FLASH);
  12261. switch (nvmpinstrp) {
  12262. case FLASH_5720VENDOR_M_ST_M25PE20:
  12263. case FLASH_5720VENDOR_M_ST_M45PE20:
  12264. case FLASH_5720VENDOR_A_ST_M25PE20:
  12265. case FLASH_5720VENDOR_A_ST_M45PE20:
  12266. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12267. break;
  12268. case FLASH_5720VENDOR_M_ST_M25PE40:
  12269. case FLASH_5720VENDOR_M_ST_M45PE40:
  12270. case FLASH_5720VENDOR_A_ST_M25PE40:
  12271. case FLASH_5720VENDOR_A_ST_M45PE40:
  12272. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12273. break;
  12274. case FLASH_5720VENDOR_M_ST_M25PE80:
  12275. case FLASH_5720VENDOR_M_ST_M45PE80:
  12276. case FLASH_5720VENDOR_A_ST_M25PE80:
  12277. case FLASH_5720VENDOR_A_ST_M45PE80:
  12278. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12279. break;
  12280. default:
  12281. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12282. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12283. break;
  12284. }
  12285. break;
  12286. default:
  12287. tg3_flag_set(tp, NO_NVRAM);
  12288. return;
  12289. }
  12290. tg3_nvram_get_pagesize(tp, nvcfg1);
  12291. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12292. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12293. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  12294. u32 val;
  12295. if (tg3_nvram_read(tp, 0, &val))
  12296. return;
  12297. if (val != TG3_EEPROM_MAGIC &&
  12298. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  12299. tg3_flag_set(tp, NO_NVRAM);
  12300. }
  12301. }
  12302. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  12303. static void tg3_nvram_init(struct tg3 *tp)
  12304. {
  12305. if (tg3_flag(tp, IS_SSB_CORE)) {
  12306. /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
  12307. tg3_flag_clear(tp, NVRAM);
  12308. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12309. tg3_flag_set(tp, NO_NVRAM);
  12310. return;
  12311. }
  12312. tw32_f(GRC_EEPROM_ADDR,
  12313. (EEPROM_ADDR_FSM_RESET |
  12314. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  12315. EEPROM_ADDR_CLKPERD_SHIFT)));
  12316. msleep(1);
  12317. /* Enable seeprom accesses. */
  12318. tw32_f(GRC_LOCAL_CTRL,
  12319. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  12320. udelay(100);
  12321. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12322. tg3_asic_rev(tp) != ASIC_REV_5701) {
  12323. tg3_flag_set(tp, NVRAM);
  12324. if (tg3_nvram_lock(tp)) {
  12325. netdev_warn(tp->dev,
  12326. "Cannot get nvram lock, %s failed\n",
  12327. __func__);
  12328. return;
  12329. }
  12330. tg3_enable_nvram_access(tp);
  12331. tp->nvram_size = 0;
  12332. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  12333. tg3_get_5752_nvram_info(tp);
  12334. else if (tg3_asic_rev(tp) == ASIC_REV_5755)
  12335. tg3_get_5755_nvram_info(tp);
  12336. else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
  12337. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12338. tg3_asic_rev(tp) == ASIC_REV_5785)
  12339. tg3_get_5787_nvram_info(tp);
  12340. else if (tg3_asic_rev(tp) == ASIC_REV_5761)
  12341. tg3_get_5761_nvram_info(tp);
  12342. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  12343. tg3_get_5906_nvram_info(tp);
  12344. else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12345. tg3_flag(tp, 57765_CLASS))
  12346. tg3_get_57780_nvram_info(tp);
  12347. else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12348. tg3_asic_rev(tp) == ASIC_REV_5719)
  12349. tg3_get_5717_nvram_info(tp);
  12350. else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12351. tg3_asic_rev(tp) == ASIC_REV_5762)
  12352. tg3_get_5720_nvram_info(tp);
  12353. else
  12354. tg3_get_nvram_info(tp);
  12355. if (tp->nvram_size == 0)
  12356. tg3_get_nvram_size(tp);
  12357. tg3_disable_nvram_access(tp);
  12358. tg3_nvram_unlock(tp);
  12359. } else {
  12360. tg3_flag_clear(tp, NVRAM);
  12361. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12362. tg3_get_eeprom_size(tp);
  12363. }
  12364. }
  12365. struct subsys_tbl_ent {
  12366. u16 subsys_vendor, subsys_devid;
  12367. u32 phy_id;
  12368. };
  12369. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  12370. /* Broadcom boards. */
  12371. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12372. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  12373. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12374. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  12375. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12376. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  12377. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12378. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  12379. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12380. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  12381. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12382. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  12383. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12384. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  12385. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12386. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  12387. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12388. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  12389. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12390. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  12391. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12392. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  12393. /* 3com boards. */
  12394. { TG3PCI_SUBVENDOR_ID_3COM,
  12395. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  12396. { TG3PCI_SUBVENDOR_ID_3COM,
  12397. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  12398. { TG3PCI_SUBVENDOR_ID_3COM,
  12399. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  12400. { TG3PCI_SUBVENDOR_ID_3COM,
  12401. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  12402. { TG3PCI_SUBVENDOR_ID_3COM,
  12403. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  12404. /* DELL boards. */
  12405. { TG3PCI_SUBVENDOR_ID_DELL,
  12406. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  12407. { TG3PCI_SUBVENDOR_ID_DELL,
  12408. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  12409. { TG3PCI_SUBVENDOR_ID_DELL,
  12410. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  12411. { TG3PCI_SUBVENDOR_ID_DELL,
  12412. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  12413. /* Compaq boards. */
  12414. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12415. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  12416. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12417. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  12418. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12419. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  12420. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12421. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  12422. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12423. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  12424. /* IBM boards. */
  12425. { TG3PCI_SUBVENDOR_ID_IBM,
  12426. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  12427. };
  12428. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  12429. {
  12430. int i;
  12431. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  12432. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  12433. tp->pdev->subsystem_vendor) &&
  12434. (subsys_id_to_phy_id[i].subsys_devid ==
  12435. tp->pdev->subsystem_device))
  12436. return &subsys_id_to_phy_id[i];
  12437. }
  12438. return NULL;
  12439. }
  12440. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  12441. {
  12442. u32 val;
  12443. tp->phy_id = TG3_PHY_ID_INVALID;
  12444. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12445. /* Assume an onboard device and WOL capable by default. */
  12446. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12447. tg3_flag_set(tp, WOL_CAP);
  12448. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12449. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  12450. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12451. tg3_flag_set(tp, IS_NIC);
  12452. }
  12453. val = tr32(VCPU_CFGSHDW);
  12454. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  12455. tg3_flag_set(tp, ASPM_WORKAROUND);
  12456. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  12457. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  12458. tg3_flag_set(tp, WOL_ENABLE);
  12459. device_set_wakeup_enable(&tp->pdev->dev, true);
  12460. }
  12461. goto done;
  12462. }
  12463. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  12464. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  12465. u32 nic_cfg, led_cfg;
  12466. u32 cfg2 = 0, cfg4 = 0, cfg5 = 0;
  12467. u32 nic_phy_id, ver, eeprom_phy_id;
  12468. int eeprom_phy_serdes = 0;
  12469. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  12470. tp->nic_sram_data_cfg = nic_cfg;
  12471. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  12472. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  12473. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12474. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  12475. tg3_asic_rev(tp) != ASIC_REV_5703 &&
  12476. (ver > 0) && (ver < 0x100))
  12477. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  12478. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  12479. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  12480. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12481. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12482. tg3_asic_rev(tp) == ASIC_REV_5720)
  12483. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_5, &cfg5);
  12484. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  12485. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  12486. eeprom_phy_serdes = 1;
  12487. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  12488. if (nic_phy_id != 0) {
  12489. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  12490. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  12491. eeprom_phy_id = (id1 >> 16) << 10;
  12492. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  12493. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  12494. } else
  12495. eeprom_phy_id = 0;
  12496. tp->phy_id = eeprom_phy_id;
  12497. if (eeprom_phy_serdes) {
  12498. if (!tg3_flag(tp, 5705_PLUS))
  12499. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12500. else
  12501. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  12502. }
  12503. if (tg3_flag(tp, 5750_PLUS))
  12504. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  12505. SHASTA_EXT_LED_MODE_MASK);
  12506. else
  12507. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  12508. switch (led_cfg) {
  12509. default:
  12510. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  12511. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12512. break;
  12513. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  12514. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12515. break;
  12516. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  12517. tp->led_ctrl = LED_CTRL_MODE_MAC;
  12518. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  12519. * read on some older 5700/5701 bootcode.
  12520. */
  12521. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12522. tg3_asic_rev(tp) == ASIC_REV_5701)
  12523. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12524. break;
  12525. case SHASTA_EXT_LED_SHARED:
  12526. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  12527. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  12528. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
  12529. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12530. LED_CTRL_MODE_PHY_2);
  12531. if (tg3_flag(tp, 5717_PLUS) ||
  12532. tg3_asic_rev(tp) == ASIC_REV_5762)
  12533. tp->led_ctrl |= LED_CTRL_BLINK_RATE_OVERRIDE |
  12534. LED_CTRL_BLINK_RATE_MASK;
  12535. break;
  12536. case SHASTA_EXT_LED_MAC:
  12537. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  12538. break;
  12539. case SHASTA_EXT_LED_COMBO:
  12540. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  12541. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
  12542. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12543. LED_CTRL_MODE_PHY_2);
  12544. break;
  12545. }
  12546. if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12547. tg3_asic_rev(tp) == ASIC_REV_5701) &&
  12548. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  12549. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12550. if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
  12551. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12552. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  12553. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12554. if ((tp->pdev->subsystem_vendor ==
  12555. PCI_VENDOR_ID_ARIMA) &&
  12556. (tp->pdev->subsystem_device == 0x205a ||
  12557. tp->pdev->subsystem_device == 0x2063))
  12558. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12559. } else {
  12560. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12561. tg3_flag_set(tp, IS_NIC);
  12562. }
  12563. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  12564. tg3_flag_set(tp, ENABLE_ASF);
  12565. if (tg3_flag(tp, 5750_PLUS))
  12566. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  12567. }
  12568. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  12569. tg3_flag(tp, 5750_PLUS))
  12570. tg3_flag_set(tp, ENABLE_APE);
  12571. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  12572. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  12573. tg3_flag_clear(tp, WOL_CAP);
  12574. if (tg3_flag(tp, WOL_CAP) &&
  12575. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  12576. tg3_flag_set(tp, WOL_ENABLE);
  12577. device_set_wakeup_enable(&tp->pdev->dev, true);
  12578. }
  12579. if (cfg2 & (1 << 17))
  12580. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  12581. /* serdes signal pre-emphasis in register 0x590 set by */
  12582. /* bootcode if bit 18 is set */
  12583. if (cfg2 & (1 << 18))
  12584. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  12585. if ((tg3_flag(tp, 57765_PLUS) ||
  12586. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  12587. tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
  12588. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  12589. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  12590. if (tg3_flag(tp, PCI_EXPRESS)) {
  12591. u32 cfg3;
  12592. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  12593. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  12594. !tg3_flag(tp, 57765_PLUS) &&
  12595. (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
  12596. tg3_flag_set(tp, ASPM_WORKAROUND);
  12597. if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
  12598. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  12599. if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
  12600. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  12601. }
  12602. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  12603. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  12604. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  12605. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  12606. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  12607. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  12608. if (cfg5 & NIC_SRAM_DISABLE_1G_HALF_ADV)
  12609. tp->phy_flags |= TG3_PHYFLG_DISABLE_1G_HD_ADV;
  12610. }
  12611. done:
  12612. if (tg3_flag(tp, WOL_CAP))
  12613. device_set_wakeup_enable(&tp->pdev->dev,
  12614. tg3_flag(tp, WOL_ENABLE));
  12615. else
  12616. device_set_wakeup_capable(&tp->pdev->dev, false);
  12617. }
  12618. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  12619. {
  12620. int i, err;
  12621. u32 val2, off = offset * 8;
  12622. err = tg3_nvram_lock(tp);
  12623. if (err)
  12624. return err;
  12625. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  12626. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  12627. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  12628. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  12629. udelay(10);
  12630. for (i = 0; i < 100; i++) {
  12631. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  12632. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  12633. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  12634. break;
  12635. }
  12636. udelay(10);
  12637. }
  12638. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  12639. tg3_nvram_unlock(tp);
  12640. if (val2 & APE_OTP_STATUS_CMD_DONE)
  12641. return 0;
  12642. return -EBUSY;
  12643. }
  12644. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  12645. {
  12646. int i;
  12647. u32 val;
  12648. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  12649. tw32(OTP_CTRL, cmd);
  12650. /* Wait for up to 1 ms for command to execute. */
  12651. for (i = 0; i < 100; i++) {
  12652. val = tr32(OTP_STATUS);
  12653. if (val & OTP_STATUS_CMD_DONE)
  12654. break;
  12655. udelay(10);
  12656. }
  12657. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  12658. }
  12659. /* Read the gphy configuration from the OTP region of the chip. The gphy
  12660. * configuration is a 32-bit value that straddles the alignment boundary.
  12661. * We do two 32-bit reads and then shift and merge the results.
  12662. */
  12663. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  12664. {
  12665. u32 bhalf_otp, thalf_otp;
  12666. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  12667. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  12668. return 0;
  12669. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  12670. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12671. return 0;
  12672. thalf_otp = tr32(OTP_READ_DATA);
  12673. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  12674. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12675. return 0;
  12676. bhalf_otp = tr32(OTP_READ_DATA);
  12677. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  12678. }
  12679. static void tg3_phy_init_link_config(struct tg3 *tp)
  12680. {
  12681. u32 adv = ADVERTISED_Autoneg;
  12682. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  12683. if (!(tp->phy_flags & TG3_PHYFLG_DISABLE_1G_HD_ADV))
  12684. adv |= ADVERTISED_1000baseT_Half;
  12685. adv |= ADVERTISED_1000baseT_Full;
  12686. }
  12687. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12688. adv |= ADVERTISED_100baseT_Half |
  12689. ADVERTISED_100baseT_Full |
  12690. ADVERTISED_10baseT_Half |
  12691. ADVERTISED_10baseT_Full |
  12692. ADVERTISED_TP;
  12693. else
  12694. adv |= ADVERTISED_FIBRE;
  12695. tp->link_config.advertising = adv;
  12696. tp->link_config.speed = SPEED_UNKNOWN;
  12697. tp->link_config.duplex = DUPLEX_UNKNOWN;
  12698. tp->link_config.autoneg = AUTONEG_ENABLE;
  12699. tp->link_config.active_speed = SPEED_UNKNOWN;
  12700. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  12701. tp->old_link = -1;
  12702. }
  12703. static int tg3_phy_probe(struct tg3 *tp)
  12704. {
  12705. u32 hw_phy_id_1, hw_phy_id_2;
  12706. u32 hw_phy_id, hw_phy_id_masked;
  12707. int err;
  12708. /* flow control autonegotiation is default behavior */
  12709. tg3_flag_set(tp, PAUSE_AUTONEG);
  12710. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12711. if (tg3_flag(tp, ENABLE_APE)) {
  12712. switch (tp->pci_fn) {
  12713. case 0:
  12714. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  12715. break;
  12716. case 1:
  12717. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  12718. break;
  12719. case 2:
  12720. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  12721. break;
  12722. case 3:
  12723. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  12724. break;
  12725. }
  12726. }
  12727. if (!tg3_flag(tp, ENABLE_ASF) &&
  12728. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12729. !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12730. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  12731. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  12732. if (tg3_flag(tp, USE_PHYLIB))
  12733. return tg3_phy_init(tp);
  12734. /* Reading the PHY ID register can conflict with ASF
  12735. * firmware access to the PHY hardware.
  12736. */
  12737. err = 0;
  12738. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  12739. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  12740. } else {
  12741. /* Now read the physical PHY_ID from the chip and verify
  12742. * that it is sane. If it doesn't look good, we fall back
  12743. * to either the hard-coded table based PHY_ID and failing
  12744. * that the value found in the eeprom area.
  12745. */
  12746. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  12747. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  12748. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  12749. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  12750. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  12751. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  12752. }
  12753. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  12754. tp->phy_id = hw_phy_id;
  12755. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  12756. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12757. else
  12758. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  12759. } else {
  12760. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  12761. /* Do nothing, phy ID already set up in
  12762. * tg3_get_eeprom_hw_cfg().
  12763. */
  12764. } else {
  12765. struct subsys_tbl_ent *p;
  12766. /* No eeprom signature? Try the hardcoded
  12767. * subsys device table.
  12768. */
  12769. p = tg3_lookup_by_subsys(tp);
  12770. if (p) {
  12771. tp->phy_id = p->phy_id;
  12772. } else if (!tg3_flag(tp, IS_SSB_CORE)) {
  12773. /* For now we saw the IDs 0xbc050cd0,
  12774. * 0xbc050f80 and 0xbc050c30 on devices
  12775. * connected to an BCM4785 and there are
  12776. * probably more. Just assume that the phy is
  12777. * supported when it is connected to a SSB core
  12778. * for now.
  12779. */
  12780. return -ENODEV;
  12781. }
  12782. if (!tp->phy_id ||
  12783. tp->phy_id == TG3_PHY_ID_BCM8002)
  12784. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12785. }
  12786. }
  12787. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12788. (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12789. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12790. tg3_asic_rev(tp) == ASIC_REV_57766 ||
  12791. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  12792. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  12793. tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
  12794. (tg3_asic_rev(tp) == ASIC_REV_57765 &&
  12795. tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
  12796. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  12797. tp->eee.supported = SUPPORTED_100baseT_Full |
  12798. SUPPORTED_1000baseT_Full;
  12799. tp->eee.advertised = ADVERTISED_100baseT_Full |
  12800. ADVERTISED_1000baseT_Full;
  12801. tp->eee.eee_enabled = 1;
  12802. tp->eee.tx_lpi_enabled = 1;
  12803. tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
  12804. }
  12805. tg3_phy_init_link_config(tp);
  12806. if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  12807. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12808. !tg3_flag(tp, ENABLE_APE) &&
  12809. !tg3_flag(tp, ENABLE_ASF)) {
  12810. u32 bmsr, dummy;
  12811. tg3_readphy(tp, MII_BMSR, &bmsr);
  12812. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  12813. (bmsr & BMSR_LSTATUS))
  12814. goto skip_phy_reset;
  12815. err = tg3_phy_reset(tp);
  12816. if (err)
  12817. return err;
  12818. tg3_phy_set_wirespeed(tp);
  12819. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  12820. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  12821. tp->link_config.flowctrl);
  12822. tg3_writephy(tp, MII_BMCR,
  12823. BMCR_ANENABLE | BMCR_ANRESTART);
  12824. }
  12825. }
  12826. skip_phy_reset:
  12827. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  12828. err = tg3_init_5401phy_dsp(tp);
  12829. if (err)
  12830. return err;
  12831. err = tg3_init_5401phy_dsp(tp);
  12832. }
  12833. return err;
  12834. }
  12835. static void tg3_read_vpd(struct tg3 *tp)
  12836. {
  12837. u8 *vpd_data;
  12838. unsigned int block_end, rosize, len;
  12839. u32 vpdlen;
  12840. int j, i = 0;
  12841. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  12842. if (!vpd_data)
  12843. goto out_no_vpd;
  12844. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  12845. if (i < 0)
  12846. goto out_not_found;
  12847. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  12848. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  12849. i += PCI_VPD_LRDT_TAG_SIZE;
  12850. if (block_end > vpdlen)
  12851. goto out_not_found;
  12852. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12853. PCI_VPD_RO_KEYWORD_MFR_ID);
  12854. if (j > 0) {
  12855. len = pci_vpd_info_field_size(&vpd_data[j]);
  12856. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12857. if (j + len > block_end || len != 4 ||
  12858. memcmp(&vpd_data[j], "1028", 4))
  12859. goto partno;
  12860. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12861. PCI_VPD_RO_KEYWORD_VENDOR0);
  12862. if (j < 0)
  12863. goto partno;
  12864. len = pci_vpd_info_field_size(&vpd_data[j]);
  12865. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12866. if (j + len > block_end)
  12867. goto partno;
  12868. if (len >= sizeof(tp->fw_ver))
  12869. len = sizeof(tp->fw_ver) - 1;
  12870. memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
  12871. snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
  12872. &vpd_data[j]);
  12873. }
  12874. partno:
  12875. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12876. PCI_VPD_RO_KEYWORD_PARTNO);
  12877. if (i < 0)
  12878. goto out_not_found;
  12879. len = pci_vpd_info_field_size(&vpd_data[i]);
  12880. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  12881. if (len > TG3_BPN_SIZE ||
  12882. (len + i) > vpdlen)
  12883. goto out_not_found;
  12884. memcpy(tp->board_part_number, &vpd_data[i], len);
  12885. out_not_found:
  12886. kfree(vpd_data);
  12887. if (tp->board_part_number[0])
  12888. return;
  12889. out_no_vpd:
  12890. if (tg3_asic_rev(tp) == ASIC_REV_5717) {
  12891. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12892. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12893. strcpy(tp->board_part_number, "BCM5717");
  12894. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12895. strcpy(tp->board_part_number, "BCM5718");
  12896. else
  12897. goto nomatch;
  12898. } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  12899. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12900. strcpy(tp->board_part_number, "BCM57780");
  12901. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12902. strcpy(tp->board_part_number, "BCM57760");
  12903. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12904. strcpy(tp->board_part_number, "BCM57790");
  12905. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12906. strcpy(tp->board_part_number, "BCM57788");
  12907. else
  12908. goto nomatch;
  12909. } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
  12910. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12911. strcpy(tp->board_part_number, "BCM57761");
  12912. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12913. strcpy(tp->board_part_number, "BCM57765");
  12914. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12915. strcpy(tp->board_part_number, "BCM57781");
  12916. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12917. strcpy(tp->board_part_number, "BCM57785");
  12918. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12919. strcpy(tp->board_part_number, "BCM57791");
  12920. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12921. strcpy(tp->board_part_number, "BCM57795");
  12922. else
  12923. goto nomatch;
  12924. } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  12925. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12926. strcpy(tp->board_part_number, "BCM57762");
  12927. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12928. strcpy(tp->board_part_number, "BCM57766");
  12929. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12930. strcpy(tp->board_part_number, "BCM57782");
  12931. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12932. strcpy(tp->board_part_number, "BCM57786");
  12933. else
  12934. goto nomatch;
  12935. } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12936. strcpy(tp->board_part_number, "BCM95906");
  12937. } else {
  12938. nomatch:
  12939. strcpy(tp->board_part_number, "none");
  12940. }
  12941. }
  12942. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  12943. {
  12944. u32 val;
  12945. if (tg3_nvram_read(tp, offset, &val) ||
  12946. (val & 0xfc000000) != 0x0c000000 ||
  12947. tg3_nvram_read(tp, offset + 4, &val) ||
  12948. val != 0)
  12949. return 0;
  12950. return 1;
  12951. }
  12952. static void tg3_read_bc_ver(struct tg3 *tp)
  12953. {
  12954. u32 val, offset, start, ver_offset;
  12955. int i, dst_off;
  12956. bool newver = false;
  12957. if (tg3_nvram_read(tp, 0xc, &offset) ||
  12958. tg3_nvram_read(tp, 0x4, &start))
  12959. return;
  12960. offset = tg3_nvram_logical_addr(tp, offset);
  12961. if (tg3_nvram_read(tp, offset, &val))
  12962. return;
  12963. if ((val & 0xfc000000) == 0x0c000000) {
  12964. if (tg3_nvram_read(tp, offset + 4, &val))
  12965. return;
  12966. if (val == 0)
  12967. newver = true;
  12968. }
  12969. dst_off = strlen(tp->fw_ver);
  12970. if (newver) {
  12971. if (TG3_VER_SIZE - dst_off < 16 ||
  12972. tg3_nvram_read(tp, offset + 8, &ver_offset))
  12973. return;
  12974. offset = offset + ver_offset - start;
  12975. for (i = 0; i < 16; i += 4) {
  12976. __be32 v;
  12977. if (tg3_nvram_read_be32(tp, offset + i, &v))
  12978. return;
  12979. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  12980. }
  12981. } else {
  12982. u32 major, minor;
  12983. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  12984. return;
  12985. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  12986. TG3_NVM_BCVER_MAJSFT;
  12987. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  12988. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  12989. "v%d.%02d", major, minor);
  12990. }
  12991. }
  12992. static void tg3_read_hwsb_ver(struct tg3 *tp)
  12993. {
  12994. u32 val, major, minor;
  12995. /* Use native endian representation */
  12996. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  12997. return;
  12998. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  12999. TG3_NVM_HWSB_CFG1_MAJSFT;
  13000. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  13001. TG3_NVM_HWSB_CFG1_MINSFT;
  13002. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  13003. }
  13004. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  13005. {
  13006. u32 offset, major, minor, build;
  13007. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  13008. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  13009. return;
  13010. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  13011. case TG3_EEPROM_SB_REVISION_0:
  13012. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  13013. break;
  13014. case TG3_EEPROM_SB_REVISION_2:
  13015. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  13016. break;
  13017. case TG3_EEPROM_SB_REVISION_3:
  13018. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  13019. break;
  13020. case TG3_EEPROM_SB_REVISION_4:
  13021. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  13022. break;
  13023. case TG3_EEPROM_SB_REVISION_5:
  13024. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  13025. break;
  13026. case TG3_EEPROM_SB_REVISION_6:
  13027. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  13028. break;
  13029. default:
  13030. return;
  13031. }
  13032. if (tg3_nvram_read(tp, offset, &val))
  13033. return;
  13034. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  13035. TG3_EEPROM_SB_EDH_BLD_SHFT;
  13036. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  13037. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  13038. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  13039. if (minor > 99 || build > 26)
  13040. return;
  13041. offset = strlen(tp->fw_ver);
  13042. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  13043. " v%d.%02d", major, minor);
  13044. if (build > 0) {
  13045. offset = strlen(tp->fw_ver);
  13046. if (offset < TG3_VER_SIZE - 1)
  13047. tp->fw_ver[offset] = 'a' + build - 1;
  13048. }
  13049. }
  13050. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  13051. {
  13052. u32 val, offset, start;
  13053. int i, vlen;
  13054. for (offset = TG3_NVM_DIR_START;
  13055. offset < TG3_NVM_DIR_END;
  13056. offset += TG3_NVM_DIRENT_SIZE) {
  13057. if (tg3_nvram_read(tp, offset, &val))
  13058. return;
  13059. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  13060. break;
  13061. }
  13062. if (offset == TG3_NVM_DIR_END)
  13063. return;
  13064. if (!tg3_flag(tp, 5705_PLUS))
  13065. start = 0x08000000;
  13066. else if (tg3_nvram_read(tp, offset - 4, &start))
  13067. return;
  13068. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  13069. !tg3_fw_img_is_valid(tp, offset) ||
  13070. tg3_nvram_read(tp, offset + 8, &val))
  13071. return;
  13072. offset += val - start;
  13073. vlen = strlen(tp->fw_ver);
  13074. tp->fw_ver[vlen++] = ',';
  13075. tp->fw_ver[vlen++] = ' ';
  13076. for (i = 0; i < 4; i++) {
  13077. __be32 v;
  13078. if (tg3_nvram_read_be32(tp, offset, &v))
  13079. return;
  13080. offset += sizeof(v);
  13081. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  13082. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  13083. break;
  13084. }
  13085. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  13086. vlen += sizeof(v);
  13087. }
  13088. }
  13089. static void tg3_probe_ncsi(struct tg3 *tp)
  13090. {
  13091. u32 apedata;
  13092. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  13093. if (apedata != APE_SEG_SIG_MAGIC)
  13094. return;
  13095. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  13096. if (!(apedata & APE_FW_STATUS_READY))
  13097. return;
  13098. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  13099. tg3_flag_set(tp, APE_HAS_NCSI);
  13100. }
  13101. static void tg3_read_dash_ver(struct tg3 *tp)
  13102. {
  13103. int vlen;
  13104. u32 apedata;
  13105. char *fwtype;
  13106. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  13107. if (tg3_flag(tp, APE_HAS_NCSI))
  13108. fwtype = "NCSI";
  13109. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  13110. fwtype = "SMASH";
  13111. else
  13112. fwtype = "DASH";
  13113. vlen = strlen(tp->fw_ver);
  13114. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  13115. fwtype,
  13116. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  13117. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  13118. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  13119. (apedata & APE_FW_VERSION_BLDMSK));
  13120. }
  13121. static void tg3_read_otp_ver(struct tg3 *tp)
  13122. {
  13123. u32 val, val2;
  13124. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  13125. return;
  13126. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  13127. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  13128. TG3_OTP_MAGIC0_VALID(val)) {
  13129. u64 val64 = (u64) val << 32 | val2;
  13130. u32 ver = 0;
  13131. int i, vlen;
  13132. for (i = 0; i < 7; i++) {
  13133. if ((val64 & 0xff) == 0)
  13134. break;
  13135. ver = val64 & 0xff;
  13136. val64 >>= 8;
  13137. }
  13138. vlen = strlen(tp->fw_ver);
  13139. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  13140. }
  13141. }
  13142. static void tg3_read_fw_ver(struct tg3 *tp)
  13143. {
  13144. u32 val;
  13145. bool vpd_vers = false;
  13146. if (tp->fw_ver[0] != 0)
  13147. vpd_vers = true;
  13148. if (tg3_flag(tp, NO_NVRAM)) {
  13149. strcat(tp->fw_ver, "sb");
  13150. tg3_read_otp_ver(tp);
  13151. return;
  13152. }
  13153. if (tg3_nvram_read(tp, 0, &val))
  13154. return;
  13155. if (val == TG3_EEPROM_MAGIC)
  13156. tg3_read_bc_ver(tp);
  13157. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  13158. tg3_read_sb_ver(tp, val);
  13159. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  13160. tg3_read_hwsb_ver(tp);
  13161. if (tg3_flag(tp, ENABLE_ASF)) {
  13162. if (tg3_flag(tp, ENABLE_APE)) {
  13163. tg3_probe_ncsi(tp);
  13164. if (!vpd_vers)
  13165. tg3_read_dash_ver(tp);
  13166. } else if (!vpd_vers) {
  13167. tg3_read_mgmtfw_ver(tp);
  13168. }
  13169. }
  13170. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  13171. }
  13172. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  13173. {
  13174. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  13175. return TG3_RX_RET_MAX_SIZE_5717;
  13176. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  13177. return TG3_RX_RET_MAX_SIZE_5700;
  13178. else
  13179. return TG3_RX_RET_MAX_SIZE_5705;
  13180. }
  13181. static const struct pci_device_id tg3_write_reorder_chipsets[] = {
  13182. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  13183. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  13184. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  13185. { },
  13186. };
  13187. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  13188. {
  13189. struct pci_dev *peer;
  13190. unsigned int func, devnr = tp->pdev->devfn & ~7;
  13191. for (func = 0; func < 8; func++) {
  13192. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  13193. if (peer && peer != tp->pdev)
  13194. break;
  13195. pci_dev_put(peer);
  13196. }
  13197. /* 5704 can be configured in single-port mode, set peer to
  13198. * tp->pdev in that case.
  13199. */
  13200. if (!peer) {
  13201. peer = tp->pdev;
  13202. return peer;
  13203. }
  13204. /*
  13205. * We don't need to keep the refcount elevated; there's no way
  13206. * to remove one half of this device without removing the other
  13207. */
  13208. pci_dev_put(peer);
  13209. return peer;
  13210. }
  13211. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  13212. {
  13213. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  13214. if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
  13215. u32 reg;
  13216. /* All devices that use the alternate
  13217. * ASIC REV location have a CPMU.
  13218. */
  13219. tg3_flag_set(tp, CPMU_PRESENT);
  13220. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13221. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13222. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13223. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13224. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  13225. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
  13226. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
  13227. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  13228. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  13229. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
  13230. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787)
  13231. reg = TG3PCI_GEN2_PRODID_ASICREV;
  13232. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  13233. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  13234. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  13235. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  13236. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  13237. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  13238. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  13239. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  13240. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  13241. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  13242. reg = TG3PCI_GEN15_PRODID_ASICREV;
  13243. else
  13244. reg = TG3PCI_PRODID_ASICREV;
  13245. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  13246. }
  13247. /* Wrong chip ID in 5752 A0. This code can be removed later
  13248. * as A0 is not in production.
  13249. */
  13250. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
  13251. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  13252. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
  13253. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  13254. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13255. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13256. tg3_asic_rev(tp) == ASIC_REV_5720)
  13257. tg3_flag_set(tp, 5717_PLUS);
  13258. if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
  13259. tg3_asic_rev(tp) == ASIC_REV_57766)
  13260. tg3_flag_set(tp, 57765_CLASS);
  13261. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  13262. tg3_asic_rev(tp) == ASIC_REV_5762)
  13263. tg3_flag_set(tp, 57765_PLUS);
  13264. /* Intentionally exclude ASIC_REV_5906 */
  13265. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13266. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13267. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13268. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13269. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13270. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13271. tg3_flag(tp, 57765_PLUS))
  13272. tg3_flag_set(tp, 5755_PLUS);
  13273. if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
  13274. tg3_asic_rev(tp) == ASIC_REV_5714)
  13275. tg3_flag_set(tp, 5780_CLASS);
  13276. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13277. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13278. tg3_asic_rev(tp) == ASIC_REV_5906 ||
  13279. tg3_flag(tp, 5755_PLUS) ||
  13280. tg3_flag(tp, 5780_CLASS))
  13281. tg3_flag_set(tp, 5750_PLUS);
  13282. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  13283. tg3_flag(tp, 5750_PLUS))
  13284. tg3_flag_set(tp, 5705_PLUS);
  13285. }
  13286. static bool tg3_10_100_only_device(struct tg3 *tp,
  13287. const struct pci_device_id *ent)
  13288. {
  13289. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  13290. if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13291. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  13292. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  13293. return true;
  13294. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  13295. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  13296. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  13297. return true;
  13298. } else {
  13299. return true;
  13300. }
  13301. }
  13302. return false;
  13303. }
  13304. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  13305. {
  13306. u32 misc_ctrl_reg;
  13307. u32 pci_state_reg, grc_misc_cfg;
  13308. u32 val;
  13309. u16 pci_cmd;
  13310. int err;
  13311. /* Force memory write invalidate off. If we leave it on,
  13312. * then on 5700_BX chips we have to enable a workaround.
  13313. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  13314. * to match the cacheline size. The Broadcom driver have this
  13315. * workaround but turns MWI off all the times so never uses
  13316. * it. This seems to suggest that the workaround is insufficient.
  13317. */
  13318. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13319. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  13320. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13321. /* Important! -- Make sure register accesses are byteswapped
  13322. * correctly. Also, for those chips that require it, make
  13323. * sure that indirect register accesses are enabled before
  13324. * the first operation.
  13325. */
  13326. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13327. &misc_ctrl_reg);
  13328. tp->misc_host_ctrl |= (misc_ctrl_reg &
  13329. MISC_HOST_CTRL_CHIPREV);
  13330. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13331. tp->misc_host_ctrl);
  13332. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  13333. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  13334. * we need to disable memory and use config. cycles
  13335. * only to access all registers. The 5702/03 chips
  13336. * can mistakenly decode the special cycles from the
  13337. * ICH chipsets as memory write cycles, causing corruption
  13338. * of register and memory space. Only certain ICH bridges
  13339. * will drive special cycles with non-zero data during the
  13340. * address phase which can fall within the 5703's address
  13341. * range. This is not an ICH bug as the PCI spec allows
  13342. * non-zero address during special cycles. However, only
  13343. * these ICH bridges are known to drive non-zero addresses
  13344. * during special cycles.
  13345. *
  13346. * Since special cycles do not cross PCI bridges, we only
  13347. * enable this workaround if the 5703 is on the secondary
  13348. * bus of these ICH bridges.
  13349. */
  13350. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
  13351. (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
  13352. static struct tg3_dev_id {
  13353. u32 vendor;
  13354. u32 device;
  13355. u32 rev;
  13356. } ich_chipsets[] = {
  13357. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  13358. PCI_ANY_ID },
  13359. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  13360. PCI_ANY_ID },
  13361. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  13362. 0xa },
  13363. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  13364. PCI_ANY_ID },
  13365. { },
  13366. };
  13367. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  13368. struct pci_dev *bridge = NULL;
  13369. while (pci_id->vendor != 0) {
  13370. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  13371. bridge);
  13372. if (!bridge) {
  13373. pci_id++;
  13374. continue;
  13375. }
  13376. if (pci_id->rev != PCI_ANY_ID) {
  13377. if (bridge->revision > pci_id->rev)
  13378. continue;
  13379. }
  13380. if (bridge->subordinate &&
  13381. (bridge->subordinate->number ==
  13382. tp->pdev->bus->number)) {
  13383. tg3_flag_set(tp, ICH_WORKAROUND);
  13384. pci_dev_put(bridge);
  13385. break;
  13386. }
  13387. }
  13388. }
  13389. if (tg3_asic_rev(tp) == ASIC_REV_5701) {
  13390. static struct tg3_dev_id {
  13391. u32 vendor;
  13392. u32 device;
  13393. } bridge_chipsets[] = {
  13394. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  13395. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  13396. { },
  13397. };
  13398. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  13399. struct pci_dev *bridge = NULL;
  13400. while (pci_id->vendor != 0) {
  13401. bridge = pci_get_device(pci_id->vendor,
  13402. pci_id->device,
  13403. bridge);
  13404. if (!bridge) {
  13405. pci_id++;
  13406. continue;
  13407. }
  13408. if (bridge->subordinate &&
  13409. (bridge->subordinate->number <=
  13410. tp->pdev->bus->number) &&
  13411. (bridge->subordinate->busn_res.end >=
  13412. tp->pdev->bus->number)) {
  13413. tg3_flag_set(tp, 5701_DMA_BUG);
  13414. pci_dev_put(bridge);
  13415. break;
  13416. }
  13417. }
  13418. }
  13419. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  13420. * DMA addresses > 40-bit. This bridge may have other additional
  13421. * 57xx devices behind it in some 4-port NIC designs for example.
  13422. * Any tg3 device found behind the bridge will also need the 40-bit
  13423. * DMA workaround.
  13424. */
  13425. if (tg3_flag(tp, 5780_CLASS)) {
  13426. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13427. tp->msi_cap = tp->pdev->msi_cap;
  13428. } else {
  13429. struct pci_dev *bridge = NULL;
  13430. do {
  13431. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  13432. PCI_DEVICE_ID_SERVERWORKS_EPB,
  13433. bridge);
  13434. if (bridge && bridge->subordinate &&
  13435. (bridge->subordinate->number <=
  13436. tp->pdev->bus->number) &&
  13437. (bridge->subordinate->busn_res.end >=
  13438. tp->pdev->bus->number)) {
  13439. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13440. pci_dev_put(bridge);
  13441. break;
  13442. }
  13443. } while (bridge);
  13444. }
  13445. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13446. tg3_asic_rev(tp) == ASIC_REV_5714)
  13447. tp->pdev_peer = tg3_find_peer(tp);
  13448. /* Determine TSO capabilities */
  13449. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
  13450. ; /* Do nothing. HW bug. */
  13451. else if (tg3_flag(tp, 57765_PLUS))
  13452. tg3_flag_set(tp, HW_TSO_3);
  13453. else if (tg3_flag(tp, 5755_PLUS) ||
  13454. tg3_asic_rev(tp) == ASIC_REV_5906)
  13455. tg3_flag_set(tp, HW_TSO_2);
  13456. else if (tg3_flag(tp, 5750_PLUS)) {
  13457. tg3_flag_set(tp, HW_TSO_1);
  13458. tg3_flag_set(tp, TSO_BUG);
  13459. if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
  13460. tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
  13461. tg3_flag_clear(tp, TSO_BUG);
  13462. } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13463. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13464. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  13465. tg3_flag_set(tp, FW_TSO);
  13466. tg3_flag_set(tp, TSO_BUG);
  13467. if (tg3_asic_rev(tp) == ASIC_REV_5705)
  13468. tp->fw_needed = FIRMWARE_TG3TSO5;
  13469. else
  13470. tp->fw_needed = FIRMWARE_TG3TSO;
  13471. }
  13472. /* Selectively allow TSO based on operating conditions */
  13473. if (tg3_flag(tp, HW_TSO_1) ||
  13474. tg3_flag(tp, HW_TSO_2) ||
  13475. tg3_flag(tp, HW_TSO_3) ||
  13476. tg3_flag(tp, FW_TSO)) {
  13477. /* For firmware TSO, assume ASF is disabled.
  13478. * We'll disable TSO later if we discover ASF
  13479. * is enabled in tg3_get_eeprom_hw_cfg().
  13480. */
  13481. tg3_flag_set(tp, TSO_CAPABLE);
  13482. } else {
  13483. tg3_flag_clear(tp, TSO_CAPABLE);
  13484. tg3_flag_clear(tp, TSO_BUG);
  13485. tp->fw_needed = NULL;
  13486. }
  13487. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
  13488. tp->fw_needed = FIRMWARE_TG3;
  13489. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  13490. tp->fw_needed = FIRMWARE_TG357766;
  13491. tp->irq_max = 1;
  13492. if (tg3_flag(tp, 5750_PLUS)) {
  13493. tg3_flag_set(tp, SUPPORT_MSI);
  13494. if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
  13495. tg3_chip_rev(tp) == CHIPREV_5750_BX ||
  13496. (tg3_asic_rev(tp) == ASIC_REV_5714 &&
  13497. tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
  13498. tp->pdev_peer == tp->pdev))
  13499. tg3_flag_clear(tp, SUPPORT_MSI);
  13500. if (tg3_flag(tp, 5755_PLUS) ||
  13501. tg3_asic_rev(tp) == ASIC_REV_5906) {
  13502. tg3_flag_set(tp, 1SHOT_MSI);
  13503. }
  13504. if (tg3_flag(tp, 57765_PLUS)) {
  13505. tg3_flag_set(tp, SUPPORT_MSIX);
  13506. tp->irq_max = TG3_IRQ_MAX_VECS;
  13507. }
  13508. }
  13509. tp->txq_max = 1;
  13510. tp->rxq_max = 1;
  13511. if (tp->irq_max > 1) {
  13512. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  13513. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  13514. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13515. tg3_asic_rev(tp) == ASIC_REV_5720)
  13516. tp->txq_max = tp->irq_max - 1;
  13517. }
  13518. if (tg3_flag(tp, 5755_PLUS) ||
  13519. tg3_asic_rev(tp) == ASIC_REV_5906)
  13520. tg3_flag_set(tp, SHORT_DMA_BUG);
  13521. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  13522. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  13523. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13524. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13525. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13526. tg3_asic_rev(tp) == ASIC_REV_5762)
  13527. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  13528. if (tg3_flag(tp, 57765_PLUS) &&
  13529. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
  13530. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  13531. if (!tg3_flag(tp, 5705_PLUS) ||
  13532. tg3_flag(tp, 5780_CLASS) ||
  13533. tg3_flag(tp, USE_JUMBO_BDFLAG))
  13534. tg3_flag_set(tp, JUMBO_CAPABLE);
  13535. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13536. &pci_state_reg);
  13537. if (pci_is_pcie(tp->pdev)) {
  13538. u16 lnkctl;
  13539. tg3_flag_set(tp, PCI_EXPRESS);
  13540. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  13541. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  13542. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13543. tg3_flag_clear(tp, HW_TSO_2);
  13544. tg3_flag_clear(tp, TSO_CAPABLE);
  13545. }
  13546. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13547. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13548. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
  13549. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
  13550. tg3_flag_set(tp, CLKREQ_BUG);
  13551. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
  13552. tg3_flag_set(tp, L1PLLPD_EN);
  13553. }
  13554. } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  13555. /* BCM5785 devices are effectively PCIe devices, and should
  13556. * follow PCIe codepaths, but do not have a PCIe capabilities
  13557. * section.
  13558. */
  13559. tg3_flag_set(tp, PCI_EXPRESS);
  13560. } else if (!tg3_flag(tp, 5705_PLUS) ||
  13561. tg3_flag(tp, 5780_CLASS)) {
  13562. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  13563. if (!tp->pcix_cap) {
  13564. dev_err(&tp->pdev->dev,
  13565. "Cannot find PCI-X capability, aborting\n");
  13566. return -EIO;
  13567. }
  13568. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  13569. tg3_flag_set(tp, PCIX_MODE);
  13570. }
  13571. /* If we have an AMD 762 or VIA K8T800 chipset, write
  13572. * reordering to the mailbox registers done by the host
  13573. * controller can cause major troubles. We read back from
  13574. * every mailbox register write to force the writes to be
  13575. * posted to the chip in order.
  13576. */
  13577. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  13578. !tg3_flag(tp, PCI_EXPRESS))
  13579. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  13580. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  13581. &tp->pci_cacheline_sz);
  13582. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13583. &tp->pci_lat_timer);
  13584. if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13585. tp->pci_lat_timer < 64) {
  13586. tp->pci_lat_timer = 64;
  13587. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13588. tp->pci_lat_timer);
  13589. }
  13590. /* Important! -- It is critical that the PCI-X hw workaround
  13591. * situation is decided before the first MMIO register access.
  13592. */
  13593. if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
  13594. /* 5700 BX chips need to have their TX producer index
  13595. * mailboxes written twice to workaround a bug.
  13596. */
  13597. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  13598. /* If we are in PCI-X mode, enable register write workaround.
  13599. *
  13600. * The workaround is to use indirect register accesses
  13601. * for all chip writes not to mailbox registers.
  13602. */
  13603. if (tg3_flag(tp, PCIX_MODE)) {
  13604. u32 pm_reg;
  13605. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13606. /* The chip can have it's power management PCI config
  13607. * space registers clobbered due to this bug.
  13608. * So explicitly force the chip into D0 here.
  13609. */
  13610. pci_read_config_dword(tp->pdev,
  13611. tp->pdev->pm_cap + PCI_PM_CTRL,
  13612. &pm_reg);
  13613. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  13614. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  13615. pci_write_config_dword(tp->pdev,
  13616. tp->pdev->pm_cap + PCI_PM_CTRL,
  13617. pm_reg);
  13618. /* Also, force SERR#/PERR# in PCI command. */
  13619. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13620. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  13621. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13622. }
  13623. }
  13624. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  13625. tg3_flag_set(tp, PCI_HIGH_SPEED);
  13626. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  13627. tg3_flag_set(tp, PCI_32BIT);
  13628. /* Chip-specific fixup from Broadcom driver */
  13629. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
  13630. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  13631. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  13632. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  13633. }
  13634. /* Default fast path register access methods */
  13635. tp->read32 = tg3_read32;
  13636. tp->write32 = tg3_write32;
  13637. tp->read32_mbox = tg3_read32;
  13638. tp->write32_mbox = tg3_write32;
  13639. tp->write32_tx_mbox = tg3_write32;
  13640. tp->write32_rx_mbox = tg3_write32;
  13641. /* Various workaround register access methods */
  13642. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  13643. tp->write32 = tg3_write_indirect_reg32;
  13644. else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
  13645. (tg3_flag(tp, PCI_EXPRESS) &&
  13646. tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
  13647. /*
  13648. * Back to back register writes can cause problems on these
  13649. * chips, the workaround is to read back all reg writes
  13650. * except those to mailbox regs.
  13651. *
  13652. * See tg3_write_indirect_reg32().
  13653. */
  13654. tp->write32 = tg3_write_flush_reg32;
  13655. }
  13656. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  13657. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  13658. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  13659. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13660. }
  13661. if (tg3_flag(tp, ICH_WORKAROUND)) {
  13662. tp->read32 = tg3_read_indirect_reg32;
  13663. tp->write32 = tg3_write_indirect_reg32;
  13664. tp->read32_mbox = tg3_read_indirect_mbox;
  13665. tp->write32_mbox = tg3_write_indirect_mbox;
  13666. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  13667. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  13668. iounmap(tp->regs);
  13669. tp->regs = NULL;
  13670. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13671. pci_cmd &= ~PCI_COMMAND_MEMORY;
  13672. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13673. }
  13674. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13675. tp->read32_mbox = tg3_read32_mbox_5906;
  13676. tp->write32_mbox = tg3_write32_mbox_5906;
  13677. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  13678. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  13679. }
  13680. if (tp->write32 == tg3_write_indirect_reg32 ||
  13681. (tg3_flag(tp, PCIX_MODE) &&
  13682. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13683. tg3_asic_rev(tp) == ASIC_REV_5701)))
  13684. tg3_flag_set(tp, SRAM_USE_CONFIG);
  13685. /* The memory arbiter has to be enabled in order for SRAM accesses
  13686. * to succeed. Normally on powerup the tg3 chip firmware will make
  13687. * sure it is enabled, but other entities such as system netboot
  13688. * code might disable it.
  13689. */
  13690. val = tr32(MEMARB_MODE);
  13691. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  13692. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  13693. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13694. tg3_flag(tp, 5780_CLASS)) {
  13695. if (tg3_flag(tp, PCIX_MODE)) {
  13696. pci_read_config_dword(tp->pdev,
  13697. tp->pcix_cap + PCI_X_STATUS,
  13698. &val);
  13699. tp->pci_fn = val & 0x7;
  13700. }
  13701. } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13702. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13703. tg3_asic_rev(tp) == ASIC_REV_5720) {
  13704. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  13705. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  13706. val = tr32(TG3_CPMU_STATUS);
  13707. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  13708. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  13709. else
  13710. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  13711. TG3_CPMU_STATUS_FSHFT_5719;
  13712. }
  13713. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  13714. tp->write32_tx_mbox = tg3_write_flush_reg32;
  13715. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13716. }
  13717. /* Get eeprom hw config before calling tg3_set_power_state().
  13718. * In particular, the TG3_FLAG_IS_NIC flag must be
  13719. * determined before calling tg3_set_power_state() so that
  13720. * we know whether or not to switch out of Vaux power.
  13721. * When the flag is set, it means that GPIO1 is used for eeprom
  13722. * write protect and also implies that it is a LOM where GPIOs
  13723. * are not used to switch power.
  13724. */
  13725. tg3_get_eeprom_hw_cfg(tp);
  13726. if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
  13727. tg3_flag_clear(tp, TSO_CAPABLE);
  13728. tg3_flag_clear(tp, TSO_BUG);
  13729. tp->fw_needed = NULL;
  13730. }
  13731. if (tg3_flag(tp, ENABLE_APE)) {
  13732. /* Allow reads and writes to the
  13733. * APE register and memory space.
  13734. */
  13735. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  13736. PCISTATE_ALLOW_APE_SHMEM_WR |
  13737. PCISTATE_ALLOW_APE_PSPACE_WR;
  13738. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13739. pci_state_reg);
  13740. tg3_ape_lock_init(tp);
  13741. }
  13742. /* Set up tp->grc_local_ctrl before calling
  13743. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  13744. * will bring 5700's external PHY out of reset.
  13745. * It is also used as eeprom write protect on LOMs.
  13746. */
  13747. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  13748. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13749. tg3_flag(tp, EEPROM_WRITE_PROT))
  13750. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  13751. GRC_LCLCTRL_GPIO_OUTPUT1);
  13752. /* Unused GPIO3 must be driven as output on 5752 because there
  13753. * are no pull-up resistors on unused GPIO pins.
  13754. */
  13755. else if (tg3_asic_rev(tp) == ASIC_REV_5752)
  13756. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  13757. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13758. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13759. tg3_flag(tp, 57765_CLASS))
  13760. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13761. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13762. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  13763. /* Turn off the debug UART. */
  13764. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13765. if (tg3_flag(tp, IS_NIC))
  13766. /* Keep VMain power. */
  13767. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  13768. GRC_LCLCTRL_GPIO_OUTPUT0;
  13769. }
  13770. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  13771. tp->grc_local_ctrl |=
  13772. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  13773. /* Switch out of Vaux if it is a NIC */
  13774. tg3_pwrsrc_switch_to_vmain(tp);
  13775. /* Derive initial jumbo mode from MTU assigned in
  13776. * ether_setup() via the alloc_etherdev() call
  13777. */
  13778. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  13779. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  13780. /* Determine WakeOnLan speed to use. */
  13781. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13782. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13783. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13784. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
  13785. tg3_flag_clear(tp, WOL_SPEED_100MB);
  13786. } else {
  13787. tg3_flag_set(tp, WOL_SPEED_100MB);
  13788. }
  13789. if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13790. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  13791. /* A few boards don't want Ethernet@WireSpeed phy feature */
  13792. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13793. (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13794. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
  13795. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
  13796. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  13797. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  13798. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  13799. if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
  13800. tg3_chip_rev(tp) == CHIPREV_5704_AX)
  13801. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  13802. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
  13803. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  13804. if (tg3_flag(tp, 5705_PLUS) &&
  13805. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  13806. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  13807. tg3_asic_rev(tp) != ASIC_REV_57780 &&
  13808. !tg3_flag(tp, 57765_PLUS)) {
  13809. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13810. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13811. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13812. tg3_asic_rev(tp) == ASIC_REV_5761) {
  13813. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  13814. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  13815. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  13816. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  13817. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  13818. } else
  13819. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  13820. }
  13821. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13822. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  13823. tp->phy_otp = tg3_read_otp_phycfg(tp);
  13824. if (tp->phy_otp == 0)
  13825. tp->phy_otp = TG3_OTP_DEFAULT;
  13826. }
  13827. if (tg3_flag(tp, CPMU_PRESENT))
  13828. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  13829. else
  13830. tp->mi_mode = MAC_MI_MODE_BASE;
  13831. tp->coalesce_mode = 0;
  13832. if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
  13833. tg3_chip_rev(tp) != CHIPREV_5700_BX)
  13834. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  13835. /* Set these bits to enable statistics workaround. */
  13836. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13837. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  13838. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  13839. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
  13840. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  13841. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  13842. }
  13843. if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13844. tg3_asic_rev(tp) == ASIC_REV_57780)
  13845. tg3_flag_set(tp, USE_PHYLIB);
  13846. err = tg3_mdio_init(tp);
  13847. if (err)
  13848. return err;
  13849. /* Initialize data/descriptor byte/word swapping. */
  13850. val = tr32(GRC_MODE);
  13851. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13852. tg3_asic_rev(tp) == ASIC_REV_5762)
  13853. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  13854. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  13855. GRC_MODE_B2HRX_ENABLE |
  13856. GRC_MODE_HTX2B_ENABLE |
  13857. GRC_MODE_HOST_STACKUP);
  13858. else
  13859. val &= GRC_MODE_HOST_STACKUP;
  13860. tw32(GRC_MODE, val | tp->grc_mode);
  13861. tg3_switch_clocks(tp);
  13862. /* Clear this out for sanity. */
  13863. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13864. /* Clear TG3PCI_REG_BASE_ADDR to prevent hangs. */
  13865. tw32(TG3PCI_REG_BASE_ADDR, 0);
  13866. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13867. &pci_state_reg);
  13868. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  13869. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  13870. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13871. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13872. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
  13873. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
  13874. void __iomem *sram_base;
  13875. /* Write some dummy words into the SRAM status block
  13876. * area, see if it reads back correctly. If the return
  13877. * value is bad, force enable the PCIX workaround.
  13878. */
  13879. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  13880. writel(0x00000000, sram_base);
  13881. writel(0x00000000, sram_base + 4);
  13882. writel(0xffffffff, sram_base + 4);
  13883. if (readl(sram_base) != 0x00000000)
  13884. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13885. }
  13886. }
  13887. udelay(50);
  13888. tg3_nvram_init(tp);
  13889. /* If the device has an NVRAM, no need to load patch firmware */
  13890. if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
  13891. !tg3_flag(tp, NO_NVRAM))
  13892. tp->fw_needed = NULL;
  13893. grc_misc_cfg = tr32(GRC_MISC_CFG);
  13894. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  13895. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13896. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  13897. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  13898. tg3_flag_set(tp, IS_5788);
  13899. if (!tg3_flag(tp, IS_5788) &&
  13900. tg3_asic_rev(tp) != ASIC_REV_5700)
  13901. tg3_flag_set(tp, TAGGED_STATUS);
  13902. if (tg3_flag(tp, TAGGED_STATUS)) {
  13903. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  13904. HOSTCC_MODE_CLRTICK_TXBD);
  13905. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  13906. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13907. tp->misc_host_ctrl);
  13908. }
  13909. /* Preserve the APE MAC_MODE bits */
  13910. if (tg3_flag(tp, ENABLE_APE))
  13911. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13912. else
  13913. tp->mac_mode = 0;
  13914. if (tg3_10_100_only_device(tp, ent))
  13915. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13916. err = tg3_phy_probe(tp);
  13917. if (err) {
  13918. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13919. /* ... but do not return immediately ... */
  13920. tg3_mdio_fini(tp);
  13921. }
  13922. tg3_read_vpd(tp);
  13923. tg3_read_fw_ver(tp);
  13924. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13925. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13926. } else {
  13927. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13928. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13929. else
  13930. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13931. }
  13932. /* 5700 {AX,BX} chips have a broken status block link
  13933. * change bit implementation, so we must use the
  13934. * status register in those cases.
  13935. */
  13936. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13937. tg3_flag_set(tp, USE_LINKCHG_REG);
  13938. else
  13939. tg3_flag_clear(tp, USE_LINKCHG_REG);
  13940. /* The led_ctrl is set during tg3_phy_probe, here we might
  13941. * have to force the link status polling mechanism based
  13942. * upon subsystem IDs.
  13943. */
  13944. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  13945. tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13946. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  13947. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13948. tg3_flag_set(tp, USE_LINKCHG_REG);
  13949. }
  13950. /* For all SERDES we poll the MAC status register. */
  13951. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  13952. tg3_flag_set(tp, POLL_SERDES);
  13953. else
  13954. tg3_flag_clear(tp, POLL_SERDES);
  13955. if (tg3_flag(tp, ENABLE_APE) && tg3_flag(tp, ENABLE_ASF))
  13956. tg3_flag_set(tp, POLL_CPMU_LINK);
  13957. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  13958. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  13959. if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13960. tg3_flag(tp, PCIX_MODE)) {
  13961. tp->rx_offset = NET_SKB_PAD;
  13962. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  13963. tp->rx_copy_thresh = ~(u16)0;
  13964. #endif
  13965. }
  13966. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  13967. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  13968. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  13969. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  13970. /* Increment the rx prod index on the rx std ring by at most
  13971. * 8 for these chips to workaround hw errata.
  13972. */
  13973. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13974. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13975. tg3_asic_rev(tp) == ASIC_REV_5755)
  13976. tp->rx_std_max_post = 8;
  13977. if (tg3_flag(tp, ASPM_WORKAROUND))
  13978. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  13979. PCIE_PWR_MGMT_L1_THRESH_MSK;
  13980. return err;
  13981. }
  13982. #ifdef CONFIG_SPARC
  13983. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  13984. {
  13985. struct net_device *dev = tp->dev;
  13986. struct pci_dev *pdev = tp->pdev;
  13987. struct device_node *dp = pci_device_to_OF_node(pdev);
  13988. const unsigned char *addr;
  13989. int len;
  13990. addr = of_get_property(dp, "local-mac-address", &len);
  13991. if (addr && len == ETH_ALEN) {
  13992. memcpy(dev->dev_addr, addr, ETH_ALEN);
  13993. return 0;
  13994. }
  13995. return -ENODEV;
  13996. }
  13997. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  13998. {
  13999. struct net_device *dev = tp->dev;
  14000. memcpy(dev->dev_addr, idprom->id_ethaddr, ETH_ALEN);
  14001. return 0;
  14002. }
  14003. #endif
  14004. static int tg3_get_device_address(struct tg3 *tp)
  14005. {
  14006. struct net_device *dev = tp->dev;
  14007. u32 hi, lo, mac_offset;
  14008. int addr_ok = 0;
  14009. int err;
  14010. #ifdef CONFIG_SPARC
  14011. if (!tg3_get_macaddr_sparc(tp))
  14012. return 0;
  14013. #endif
  14014. if (tg3_flag(tp, IS_SSB_CORE)) {
  14015. err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
  14016. if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
  14017. return 0;
  14018. }
  14019. mac_offset = 0x7c;
  14020. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  14021. tg3_flag(tp, 5780_CLASS)) {
  14022. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  14023. mac_offset = 0xcc;
  14024. if (tg3_nvram_lock(tp))
  14025. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  14026. else
  14027. tg3_nvram_unlock(tp);
  14028. } else if (tg3_flag(tp, 5717_PLUS)) {
  14029. if (tp->pci_fn & 1)
  14030. mac_offset = 0xcc;
  14031. if (tp->pci_fn > 1)
  14032. mac_offset += 0x18c;
  14033. } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  14034. mac_offset = 0x10;
  14035. /* First try to get it from MAC address mailbox. */
  14036. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  14037. if ((hi >> 16) == 0x484b) {
  14038. dev->dev_addr[0] = (hi >> 8) & 0xff;
  14039. dev->dev_addr[1] = (hi >> 0) & 0xff;
  14040. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  14041. dev->dev_addr[2] = (lo >> 24) & 0xff;
  14042. dev->dev_addr[3] = (lo >> 16) & 0xff;
  14043. dev->dev_addr[4] = (lo >> 8) & 0xff;
  14044. dev->dev_addr[5] = (lo >> 0) & 0xff;
  14045. /* Some old bootcode may report a 0 MAC address in SRAM */
  14046. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  14047. }
  14048. if (!addr_ok) {
  14049. /* Next, try NVRAM. */
  14050. if (!tg3_flag(tp, NO_NVRAM) &&
  14051. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  14052. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  14053. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  14054. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  14055. }
  14056. /* Finally just fetch it out of the MAC control regs. */
  14057. else {
  14058. hi = tr32(MAC_ADDR_0_HIGH);
  14059. lo = tr32(MAC_ADDR_0_LOW);
  14060. dev->dev_addr[5] = lo & 0xff;
  14061. dev->dev_addr[4] = (lo >> 8) & 0xff;
  14062. dev->dev_addr[3] = (lo >> 16) & 0xff;
  14063. dev->dev_addr[2] = (lo >> 24) & 0xff;
  14064. dev->dev_addr[1] = hi & 0xff;
  14065. dev->dev_addr[0] = (hi >> 8) & 0xff;
  14066. }
  14067. }
  14068. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  14069. #ifdef CONFIG_SPARC
  14070. if (!tg3_get_default_macaddr_sparc(tp))
  14071. return 0;
  14072. #endif
  14073. return -EINVAL;
  14074. }
  14075. return 0;
  14076. }
  14077. #define BOUNDARY_SINGLE_CACHELINE 1
  14078. #define BOUNDARY_MULTI_CACHELINE 2
  14079. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  14080. {
  14081. int cacheline_size;
  14082. u8 byte;
  14083. int goal;
  14084. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  14085. if (byte == 0)
  14086. cacheline_size = 1024;
  14087. else
  14088. cacheline_size = (int) byte * 4;
  14089. /* On 5703 and later chips, the boundary bits have no
  14090. * effect.
  14091. */
  14092. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  14093. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  14094. !tg3_flag(tp, PCI_EXPRESS))
  14095. goto out;
  14096. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  14097. goal = BOUNDARY_MULTI_CACHELINE;
  14098. #else
  14099. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  14100. goal = BOUNDARY_SINGLE_CACHELINE;
  14101. #else
  14102. goal = 0;
  14103. #endif
  14104. #endif
  14105. if (tg3_flag(tp, 57765_PLUS)) {
  14106. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  14107. goto out;
  14108. }
  14109. if (!goal)
  14110. goto out;
  14111. /* PCI controllers on most RISC systems tend to disconnect
  14112. * when a device tries to burst across a cache-line boundary.
  14113. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  14114. *
  14115. * Unfortunately, for PCI-E there are only limited
  14116. * write-side controls for this, and thus for reads
  14117. * we will still get the disconnects. We'll also waste
  14118. * these PCI cycles for both read and write for chips
  14119. * other than 5700 and 5701 which do not implement the
  14120. * boundary bits.
  14121. */
  14122. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  14123. switch (cacheline_size) {
  14124. case 16:
  14125. case 32:
  14126. case 64:
  14127. case 128:
  14128. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14129. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  14130. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  14131. } else {
  14132. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  14133. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  14134. }
  14135. break;
  14136. case 256:
  14137. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  14138. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  14139. break;
  14140. default:
  14141. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  14142. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  14143. break;
  14144. }
  14145. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  14146. switch (cacheline_size) {
  14147. case 16:
  14148. case 32:
  14149. case 64:
  14150. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14151. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  14152. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  14153. break;
  14154. }
  14155. /* fallthrough */
  14156. case 128:
  14157. default:
  14158. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  14159. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  14160. break;
  14161. }
  14162. } else {
  14163. switch (cacheline_size) {
  14164. case 16:
  14165. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14166. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  14167. DMA_RWCTRL_WRITE_BNDRY_16);
  14168. break;
  14169. }
  14170. /* fallthrough */
  14171. case 32:
  14172. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14173. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  14174. DMA_RWCTRL_WRITE_BNDRY_32);
  14175. break;
  14176. }
  14177. /* fallthrough */
  14178. case 64:
  14179. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14180. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  14181. DMA_RWCTRL_WRITE_BNDRY_64);
  14182. break;
  14183. }
  14184. /* fallthrough */
  14185. case 128:
  14186. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14187. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  14188. DMA_RWCTRL_WRITE_BNDRY_128);
  14189. break;
  14190. }
  14191. /* fallthrough */
  14192. case 256:
  14193. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  14194. DMA_RWCTRL_WRITE_BNDRY_256);
  14195. break;
  14196. case 512:
  14197. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  14198. DMA_RWCTRL_WRITE_BNDRY_512);
  14199. break;
  14200. case 1024:
  14201. default:
  14202. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  14203. DMA_RWCTRL_WRITE_BNDRY_1024);
  14204. break;
  14205. }
  14206. }
  14207. out:
  14208. return val;
  14209. }
  14210. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  14211. int size, bool to_device)
  14212. {
  14213. struct tg3_internal_buffer_desc test_desc;
  14214. u32 sram_dma_descs;
  14215. int i, ret;
  14216. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  14217. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  14218. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  14219. tw32(RDMAC_STATUS, 0);
  14220. tw32(WDMAC_STATUS, 0);
  14221. tw32(BUFMGR_MODE, 0);
  14222. tw32(FTQ_RESET, 0);
  14223. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  14224. test_desc.addr_lo = buf_dma & 0xffffffff;
  14225. test_desc.nic_mbuf = 0x00002100;
  14226. test_desc.len = size;
  14227. /*
  14228. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  14229. * the *second* time the tg3 driver was getting loaded after an
  14230. * initial scan.
  14231. *
  14232. * Broadcom tells me:
  14233. * ...the DMA engine is connected to the GRC block and a DMA
  14234. * reset may affect the GRC block in some unpredictable way...
  14235. * The behavior of resets to individual blocks has not been tested.
  14236. *
  14237. * Broadcom noted the GRC reset will also reset all sub-components.
  14238. */
  14239. if (to_device) {
  14240. test_desc.cqid_sqid = (13 << 8) | 2;
  14241. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  14242. udelay(40);
  14243. } else {
  14244. test_desc.cqid_sqid = (16 << 8) | 7;
  14245. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  14246. udelay(40);
  14247. }
  14248. test_desc.flags = 0x00000005;
  14249. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  14250. u32 val;
  14251. val = *(((u32 *)&test_desc) + i);
  14252. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  14253. sram_dma_descs + (i * sizeof(u32)));
  14254. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  14255. }
  14256. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  14257. if (to_device)
  14258. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  14259. else
  14260. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  14261. ret = -ENODEV;
  14262. for (i = 0; i < 40; i++) {
  14263. u32 val;
  14264. if (to_device)
  14265. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  14266. else
  14267. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  14268. if ((val & 0xffff) == sram_dma_descs) {
  14269. ret = 0;
  14270. break;
  14271. }
  14272. udelay(100);
  14273. }
  14274. return ret;
  14275. }
  14276. #define TEST_BUFFER_SIZE 0x2000
  14277. static const struct pci_device_id tg3_dma_wait_state_chipsets[] = {
  14278. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  14279. { },
  14280. };
  14281. static int tg3_test_dma(struct tg3 *tp)
  14282. {
  14283. dma_addr_t buf_dma;
  14284. u32 *buf, saved_dma_rwctrl;
  14285. int ret = 0;
  14286. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  14287. &buf_dma, GFP_KERNEL);
  14288. if (!buf) {
  14289. ret = -ENOMEM;
  14290. goto out_nofree;
  14291. }
  14292. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  14293. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  14294. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  14295. if (tg3_flag(tp, 57765_PLUS))
  14296. goto out;
  14297. if (tg3_flag(tp, PCI_EXPRESS)) {
  14298. /* DMA read watermark not used on PCIE */
  14299. tp->dma_rwctrl |= 0x00180000;
  14300. } else if (!tg3_flag(tp, PCIX_MODE)) {
  14301. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  14302. tg3_asic_rev(tp) == ASIC_REV_5750)
  14303. tp->dma_rwctrl |= 0x003f0000;
  14304. else
  14305. tp->dma_rwctrl |= 0x003f000f;
  14306. } else {
  14307. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14308. tg3_asic_rev(tp) == ASIC_REV_5704) {
  14309. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  14310. u32 read_water = 0x7;
  14311. /* If the 5704 is behind the EPB bridge, we can
  14312. * do the less restrictive ONE_DMA workaround for
  14313. * better performance.
  14314. */
  14315. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  14316. tg3_asic_rev(tp) == ASIC_REV_5704)
  14317. tp->dma_rwctrl |= 0x8000;
  14318. else if (ccval == 0x6 || ccval == 0x7)
  14319. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14320. if (tg3_asic_rev(tp) == ASIC_REV_5703)
  14321. read_water = 4;
  14322. /* Set bit 23 to enable PCIX hw bug fix */
  14323. tp->dma_rwctrl |=
  14324. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  14325. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  14326. (1 << 23);
  14327. } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
  14328. /* 5780 always in PCIX mode */
  14329. tp->dma_rwctrl |= 0x00144000;
  14330. } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  14331. /* 5714 always in PCIX mode */
  14332. tp->dma_rwctrl |= 0x00148000;
  14333. } else {
  14334. tp->dma_rwctrl |= 0x001b000f;
  14335. }
  14336. }
  14337. if (tg3_flag(tp, ONE_DMA_AT_ONCE))
  14338. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14339. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14340. tg3_asic_rev(tp) == ASIC_REV_5704)
  14341. tp->dma_rwctrl &= 0xfffffff0;
  14342. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  14343. tg3_asic_rev(tp) == ASIC_REV_5701) {
  14344. /* Remove this if it causes problems for some boards. */
  14345. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  14346. /* On 5700/5701 chips, we need to set this bit.
  14347. * Otherwise the chip will issue cacheline transactions
  14348. * to streamable DMA memory with not all the byte
  14349. * enables turned on. This is an error on several
  14350. * RISC PCI controllers, in particular sparc64.
  14351. *
  14352. * On 5703/5704 chips, this bit has been reassigned
  14353. * a different meaning. In particular, it is used
  14354. * on those chips to enable a PCI-X workaround.
  14355. */
  14356. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  14357. }
  14358. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14359. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  14360. tg3_asic_rev(tp) != ASIC_REV_5701)
  14361. goto out;
  14362. /* It is best to perform DMA test with maximum write burst size
  14363. * to expose the 5700/5701 write DMA bug.
  14364. */
  14365. saved_dma_rwctrl = tp->dma_rwctrl;
  14366. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14367. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14368. while (1) {
  14369. u32 *p = buf, i;
  14370. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  14371. p[i] = i;
  14372. /* Send the buffer to the chip. */
  14373. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
  14374. if (ret) {
  14375. dev_err(&tp->pdev->dev,
  14376. "%s: Buffer write failed. err = %d\n",
  14377. __func__, ret);
  14378. break;
  14379. }
  14380. /* Now read it back. */
  14381. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
  14382. if (ret) {
  14383. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  14384. "err = %d\n", __func__, ret);
  14385. break;
  14386. }
  14387. /* Verify it. */
  14388. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  14389. if (p[i] == i)
  14390. continue;
  14391. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14392. DMA_RWCTRL_WRITE_BNDRY_16) {
  14393. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14394. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14395. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14396. break;
  14397. } else {
  14398. dev_err(&tp->pdev->dev,
  14399. "%s: Buffer corrupted on read back! "
  14400. "(%d != %d)\n", __func__, p[i], i);
  14401. ret = -ENODEV;
  14402. goto out;
  14403. }
  14404. }
  14405. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  14406. /* Success. */
  14407. ret = 0;
  14408. break;
  14409. }
  14410. }
  14411. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14412. DMA_RWCTRL_WRITE_BNDRY_16) {
  14413. /* DMA test passed without adjusting DMA boundary,
  14414. * now look for chipsets that are known to expose the
  14415. * DMA bug without failing the test.
  14416. */
  14417. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  14418. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14419. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14420. } else {
  14421. /* Safe to use the calculated DMA boundary. */
  14422. tp->dma_rwctrl = saved_dma_rwctrl;
  14423. }
  14424. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14425. }
  14426. out:
  14427. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  14428. out_nofree:
  14429. return ret;
  14430. }
  14431. static void tg3_init_bufmgr_config(struct tg3 *tp)
  14432. {
  14433. if (tg3_flag(tp, 57765_PLUS)) {
  14434. tp->bufmgr_config.mbuf_read_dma_low_water =
  14435. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14436. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14437. DEFAULT_MB_MACRX_LOW_WATER_57765;
  14438. tp->bufmgr_config.mbuf_high_water =
  14439. DEFAULT_MB_HIGH_WATER_57765;
  14440. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14441. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14442. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14443. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  14444. tp->bufmgr_config.mbuf_high_water_jumbo =
  14445. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  14446. } else if (tg3_flag(tp, 5705_PLUS)) {
  14447. tp->bufmgr_config.mbuf_read_dma_low_water =
  14448. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14449. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14450. DEFAULT_MB_MACRX_LOW_WATER_5705;
  14451. tp->bufmgr_config.mbuf_high_water =
  14452. DEFAULT_MB_HIGH_WATER_5705;
  14453. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  14454. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14455. DEFAULT_MB_MACRX_LOW_WATER_5906;
  14456. tp->bufmgr_config.mbuf_high_water =
  14457. DEFAULT_MB_HIGH_WATER_5906;
  14458. }
  14459. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14460. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  14461. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14462. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  14463. tp->bufmgr_config.mbuf_high_water_jumbo =
  14464. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  14465. } else {
  14466. tp->bufmgr_config.mbuf_read_dma_low_water =
  14467. DEFAULT_MB_RDMA_LOW_WATER;
  14468. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14469. DEFAULT_MB_MACRX_LOW_WATER;
  14470. tp->bufmgr_config.mbuf_high_water =
  14471. DEFAULT_MB_HIGH_WATER;
  14472. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14473. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  14474. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14475. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  14476. tp->bufmgr_config.mbuf_high_water_jumbo =
  14477. DEFAULT_MB_HIGH_WATER_JUMBO;
  14478. }
  14479. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  14480. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  14481. }
  14482. static char *tg3_phy_string(struct tg3 *tp)
  14483. {
  14484. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  14485. case TG3_PHY_ID_BCM5400: return "5400";
  14486. case TG3_PHY_ID_BCM5401: return "5401";
  14487. case TG3_PHY_ID_BCM5411: return "5411";
  14488. case TG3_PHY_ID_BCM5701: return "5701";
  14489. case TG3_PHY_ID_BCM5703: return "5703";
  14490. case TG3_PHY_ID_BCM5704: return "5704";
  14491. case TG3_PHY_ID_BCM5705: return "5705";
  14492. case TG3_PHY_ID_BCM5750: return "5750";
  14493. case TG3_PHY_ID_BCM5752: return "5752";
  14494. case TG3_PHY_ID_BCM5714: return "5714";
  14495. case TG3_PHY_ID_BCM5780: return "5780";
  14496. case TG3_PHY_ID_BCM5755: return "5755";
  14497. case TG3_PHY_ID_BCM5787: return "5787";
  14498. case TG3_PHY_ID_BCM5784: return "5784";
  14499. case TG3_PHY_ID_BCM5756: return "5722/5756";
  14500. case TG3_PHY_ID_BCM5906: return "5906";
  14501. case TG3_PHY_ID_BCM5761: return "5761";
  14502. case TG3_PHY_ID_BCM5718C: return "5718C";
  14503. case TG3_PHY_ID_BCM5718S: return "5718S";
  14504. case TG3_PHY_ID_BCM57765: return "57765";
  14505. case TG3_PHY_ID_BCM5719C: return "5719C";
  14506. case TG3_PHY_ID_BCM5720C: return "5720C";
  14507. case TG3_PHY_ID_BCM5762: return "5762C";
  14508. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  14509. case 0: return "serdes";
  14510. default: return "unknown";
  14511. }
  14512. }
  14513. static char *tg3_bus_string(struct tg3 *tp, char *str)
  14514. {
  14515. if (tg3_flag(tp, PCI_EXPRESS)) {
  14516. strcpy(str, "PCI Express");
  14517. return str;
  14518. } else if (tg3_flag(tp, PCIX_MODE)) {
  14519. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  14520. strcpy(str, "PCIX:");
  14521. if ((clock_ctrl == 7) ||
  14522. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  14523. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  14524. strcat(str, "133MHz");
  14525. else if (clock_ctrl == 0)
  14526. strcat(str, "33MHz");
  14527. else if (clock_ctrl == 2)
  14528. strcat(str, "50MHz");
  14529. else if (clock_ctrl == 4)
  14530. strcat(str, "66MHz");
  14531. else if (clock_ctrl == 6)
  14532. strcat(str, "100MHz");
  14533. } else {
  14534. strcpy(str, "PCI:");
  14535. if (tg3_flag(tp, PCI_HIGH_SPEED))
  14536. strcat(str, "66MHz");
  14537. else
  14538. strcat(str, "33MHz");
  14539. }
  14540. if (tg3_flag(tp, PCI_32BIT))
  14541. strcat(str, ":32-bit");
  14542. else
  14543. strcat(str, ":64-bit");
  14544. return str;
  14545. }
  14546. static void tg3_init_coal(struct tg3 *tp)
  14547. {
  14548. struct ethtool_coalesce *ec = &tp->coal;
  14549. memset(ec, 0, sizeof(*ec));
  14550. ec->cmd = ETHTOOL_GCOALESCE;
  14551. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  14552. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  14553. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  14554. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  14555. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  14556. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  14557. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  14558. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  14559. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  14560. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  14561. HOSTCC_MODE_CLRTICK_TXBD)) {
  14562. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  14563. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  14564. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  14565. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  14566. }
  14567. if (tg3_flag(tp, 5705_PLUS)) {
  14568. ec->rx_coalesce_usecs_irq = 0;
  14569. ec->tx_coalesce_usecs_irq = 0;
  14570. ec->stats_block_coalesce_usecs = 0;
  14571. }
  14572. }
  14573. static int tg3_init_one(struct pci_dev *pdev,
  14574. const struct pci_device_id *ent)
  14575. {
  14576. struct net_device *dev;
  14577. struct tg3 *tp;
  14578. int i, err;
  14579. u32 sndmbx, rcvmbx, intmbx;
  14580. char str[40];
  14581. u64 dma_mask, persist_dma_mask;
  14582. netdev_features_t features = 0;
  14583. printk_once(KERN_INFO "%s\n", version);
  14584. err = pci_enable_device(pdev);
  14585. if (err) {
  14586. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  14587. return err;
  14588. }
  14589. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  14590. if (err) {
  14591. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  14592. goto err_out_disable_pdev;
  14593. }
  14594. pci_set_master(pdev);
  14595. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  14596. if (!dev) {
  14597. err = -ENOMEM;
  14598. goto err_out_free_res;
  14599. }
  14600. SET_NETDEV_DEV(dev, &pdev->dev);
  14601. tp = netdev_priv(dev);
  14602. tp->pdev = pdev;
  14603. tp->dev = dev;
  14604. tp->rx_mode = TG3_DEF_RX_MODE;
  14605. tp->tx_mode = TG3_DEF_TX_MODE;
  14606. tp->irq_sync = 1;
  14607. tp->pcierr_recovery = false;
  14608. if (tg3_debug > 0)
  14609. tp->msg_enable = tg3_debug;
  14610. else
  14611. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  14612. if (pdev_is_ssb_gige_core(pdev)) {
  14613. tg3_flag_set(tp, IS_SSB_CORE);
  14614. if (ssb_gige_must_flush_posted_writes(pdev))
  14615. tg3_flag_set(tp, FLUSH_POSTED_WRITES);
  14616. if (ssb_gige_one_dma_at_once(pdev))
  14617. tg3_flag_set(tp, ONE_DMA_AT_ONCE);
  14618. if (ssb_gige_have_roboswitch(pdev)) {
  14619. tg3_flag_set(tp, USE_PHYLIB);
  14620. tg3_flag_set(tp, ROBOSWITCH);
  14621. }
  14622. if (ssb_gige_is_rgmii(pdev))
  14623. tg3_flag_set(tp, RGMII_MODE);
  14624. }
  14625. /* The word/byte swap controls here control register access byte
  14626. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  14627. * setting below.
  14628. */
  14629. tp->misc_host_ctrl =
  14630. MISC_HOST_CTRL_MASK_PCI_INT |
  14631. MISC_HOST_CTRL_WORD_SWAP |
  14632. MISC_HOST_CTRL_INDIR_ACCESS |
  14633. MISC_HOST_CTRL_PCISTATE_RW;
  14634. /* The NONFRM (non-frame) byte/word swap controls take effect
  14635. * on descriptor entries, anything which isn't packet data.
  14636. *
  14637. * The StrongARM chips on the board (one for tx, one for rx)
  14638. * are running in big-endian mode.
  14639. */
  14640. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  14641. GRC_MODE_WSWAP_NONFRM_DATA);
  14642. #ifdef __BIG_ENDIAN
  14643. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  14644. #endif
  14645. spin_lock_init(&tp->lock);
  14646. spin_lock_init(&tp->indirect_lock);
  14647. INIT_WORK(&tp->reset_task, tg3_reset_task);
  14648. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  14649. if (!tp->regs) {
  14650. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  14651. err = -ENOMEM;
  14652. goto err_out_free_dev;
  14653. }
  14654. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  14655. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  14656. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  14657. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  14658. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  14659. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  14660. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  14661. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  14662. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  14663. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
  14664. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
  14665. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  14666. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  14667. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
  14668. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787) {
  14669. tg3_flag_set(tp, ENABLE_APE);
  14670. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  14671. if (!tp->aperegs) {
  14672. dev_err(&pdev->dev,
  14673. "Cannot map APE registers, aborting\n");
  14674. err = -ENOMEM;
  14675. goto err_out_iounmap;
  14676. }
  14677. }
  14678. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  14679. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  14680. dev->ethtool_ops = &tg3_ethtool_ops;
  14681. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  14682. dev->netdev_ops = &tg3_netdev_ops;
  14683. dev->irq = pdev->irq;
  14684. err = tg3_get_invariants(tp, ent);
  14685. if (err) {
  14686. dev_err(&pdev->dev,
  14687. "Problem fetching invariants of chip, aborting\n");
  14688. goto err_out_apeunmap;
  14689. }
  14690. /* The EPB bridge inside 5714, 5715, and 5780 and any
  14691. * device behind the EPB cannot support DMA addresses > 40-bit.
  14692. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  14693. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  14694. * do DMA address check in tg3_start_xmit().
  14695. */
  14696. if (tg3_flag(tp, IS_5788))
  14697. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  14698. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  14699. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  14700. #ifdef CONFIG_HIGHMEM
  14701. dma_mask = DMA_BIT_MASK(64);
  14702. #endif
  14703. } else
  14704. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  14705. /* Configure DMA attributes. */
  14706. if (dma_mask > DMA_BIT_MASK(32)) {
  14707. err = pci_set_dma_mask(pdev, dma_mask);
  14708. if (!err) {
  14709. features |= NETIF_F_HIGHDMA;
  14710. err = pci_set_consistent_dma_mask(pdev,
  14711. persist_dma_mask);
  14712. if (err < 0) {
  14713. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  14714. "DMA for consistent allocations\n");
  14715. goto err_out_apeunmap;
  14716. }
  14717. }
  14718. }
  14719. if (err || dma_mask == DMA_BIT_MASK(32)) {
  14720. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  14721. if (err) {
  14722. dev_err(&pdev->dev,
  14723. "No usable DMA configuration, aborting\n");
  14724. goto err_out_apeunmap;
  14725. }
  14726. }
  14727. tg3_init_bufmgr_config(tp);
  14728. /* 5700 B0 chips do not support checksumming correctly due
  14729. * to hardware bugs.
  14730. */
  14731. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
  14732. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  14733. if (tg3_flag(tp, 5755_PLUS))
  14734. features |= NETIF_F_IPV6_CSUM;
  14735. }
  14736. /* TSO is on by default on chips that support hardware TSO.
  14737. * Firmware TSO on older chips gives lower performance, so it
  14738. * is off by default, but can be enabled using ethtool.
  14739. */
  14740. if ((tg3_flag(tp, HW_TSO_1) ||
  14741. tg3_flag(tp, HW_TSO_2) ||
  14742. tg3_flag(tp, HW_TSO_3)) &&
  14743. (features & NETIF_F_IP_CSUM))
  14744. features |= NETIF_F_TSO;
  14745. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  14746. if (features & NETIF_F_IPV6_CSUM)
  14747. features |= NETIF_F_TSO6;
  14748. if (tg3_flag(tp, HW_TSO_3) ||
  14749. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  14750. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  14751. tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
  14752. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  14753. tg3_asic_rev(tp) == ASIC_REV_57780)
  14754. features |= NETIF_F_TSO_ECN;
  14755. }
  14756. dev->features |= features | NETIF_F_HW_VLAN_CTAG_TX |
  14757. NETIF_F_HW_VLAN_CTAG_RX;
  14758. dev->vlan_features |= features;
  14759. /*
  14760. * Add loopback capability only for a subset of devices that support
  14761. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  14762. * loopback for the remaining devices.
  14763. */
  14764. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  14765. !tg3_flag(tp, CPMU_PRESENT))
  14766. /* Add the loopback capability */
  14767. features |= NETIF_F_LOOPBACK;
  14768. dev->hw_features |= features;
  14769. dev->priv_flags |= IFF_UNICAST_FLT;
  14770. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
  14771. !tg3_flag(tp, TSO_CAPABLE) &&
  14772. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  14773. tg3_flag_set(tp, MAX_RXPEND_64);
  14774. tp->rx_pending = 63;
  14775. }
  14776. err = tg3_get_device_address(tp);
  14777. if (err) {
  14778. dev_err(&pdev->dev,
  14779. "Could not obtain valid ethernet address, aborting\n");
  14780. goto err_out_apeunmap;
  14781. }
  14782. /*
  14783. * Reset chip in case UNDI or EFI driver did not shutdown
  14784. * DMA self test will enable WDMAC and we'll see (spurious)
  14785. * pending DMA on the PCI bus at that point.
  14786. */
  14787. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  14788. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  14789. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  14790. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14791. }
  14792. err = tg3_test_dma(tp);
  14793. if (err) {
  14794. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  14795. goto err_out_apeunmap;
  14796. }
  14797. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  14798. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  14799. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  14800. for (i = 0; i < tp->irq_max; i++) {
  14801. struct tg3_napi *tnapi = &tp->napi[i];
  14802. tnapi->tp = tp;
  14803. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  14804. tnapi->int_mbox = intmbx;
  14805. if (i <= 4)
  14806. intmbx += 0x8;
  14807. else
  14808. intmbx += 0x4;
  14809. tnapi->consmbox = rcvmbx;
  14810. tnapi->prodmbox = sndmbx;
  14811. if (i)
  14812. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  14813. else
  14814. tnapi->coal_now = HOSTCC_MODE_NOW;
  14815. if (!tg3_flag(tp, SUPPORT_MSIX))
  14816. break;
  14817. /*
  14818. * If we support MSIX, we'll be using RSS. If we're using
  14819. * RSS, the first vector only handles link interrupts and the
  14820. * remaining vectors handle rx and tx interrupts. Reuse the
  14821. * mailbox values for the next iteration. The values we setup
  14822. * above are still useful for the single vectored mode.
  14823. */
  14824. if (!i)
  14825. continue;
  14826. rcvmbx += 0x8;
  14827. if (sndmbx & 0x4)
  14828. sndmbx -= 0x4;
  14829. else
  14830. sndmbx += 0xc;
  14831. }
  14832. tg3_init_coal(tp);
  14833. pci_set_drvdata(pdev, dev);
  14834. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  14835. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  14836. tg3_asic_rev(tp) == ASIC_REV_5762)
  14837. tg3_flag_set(tp, PTP_CAPABLE);
  14838. tg3_timer_init(tp);
  14839. tg3_carrier_off(tp);
  14840. err = register_netdev(dev);
  14841. if (err) {
  14842. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  14843. goto err_out_apeunmap;
  14844. }
  14845. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  14846. tp->board_part_number,
  14847. tg3_chip_rev_id(tp),
  14848. tg3_bus_string(tp, str),
  14849. dev->dev_addr);
  14850. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  14851. struct phy_device *phydev;
  14852. phydev = tp->mdio_bus->phy_map[tp->phy_addr];
  14853. netdev_info(dev,
  14854. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  14855. phydev->drv->name, dev_name(&phydev->dev));
  14856. } else {
  14857. char *ethtype;
  14858. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  14859. ethtype = "10/100Base-TX";
  14860. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  14861. ethtype = "1000Base-SX";
  14862. else
  14863. ethtype = "10/100/1000Base-T";
  14864. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  14865. "(WireSpeed[%d], EEE[%d])\n",
  14866. tg3_phy_string(tp), ethtype,
  14867. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  14868. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  14869. }
  14870. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  14871. (dev->features & NETIF_F_RXCSUM) != 0,
  14872. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  14873. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  14874. tg3_flag(tp, ENABLE_ASF) != 0,
  14875. tg3_flag(tp, TSO_CAPABLE) != 0);
  14876. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  14877. tp->dma_rwctrl,
  14878. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  14879. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  14880. pci_save_state(pdev);
  14881. return 0;
  14882. err_out_apeunmap:
  14883. if (tp->aperegs) {
  14884. iounmap(tp->aperegs);
  14885. tp->aperegs = NULL;
  14886. }
  14887. err_out_iounmap:
  14888. if (tp->regs) {
  14889. iounmap(tp->regs);
  14890. tp->regs = NULL;
  14891. }
  14892. err_out_free_dev:
  14893. free_netdev(dev);
  14894. err_out_free_res:
  14895. pci_release_regions(pdev);
  14896. err_out_disable_pdev:
  14897. if (pci_is_enabled(pdev))
  14898. pci_disable_device(pdev);
  14899. return err;
  14900. }
  14901. static void tg3_remove_one(struct pci_dev *pdev)
  14902. {
  14903. struct net_device *dev = pci_get_drvdata(pdev);
  14904. if (dev) {
  14905. struct tg3 *tp = netdev_priv(dev);
  14906. release_firmware(tp->fw);
  14907. tg3_reset_task_cancel(tp);
  14908. if (tg3_flag(tp, USE_PHYLIB)) {
  14909. tg3_phy_fini(tp);
  14910. tg3_mdio_fini(tp);
  14911. }
  14912. unregister_netdev(dev);
  14913. if (tp->aperegs) {
  14914. iounmap(tp->aperegs);
  14915. tp->aperegs = NULL;
  14916. }
  14917. if (tp->regs) {
  14918. iounmap(tp->regs);
  14919. tp->regs = NULL;
  14920. }
  14921. free_netdev(dev);
  14922. pci_release_regions(pdev);
  14923. pci_disable_device(pdev);
  14924. }
  14925. }
  14926. #ifdef CONFIG_PM_SLEEP
  14927. static int tg3_suspend(struct device *device)
  14928. {
  14929. struct pci_dev *pdev = to_pci_dev(device);
  14930. struct net_device *dev = pci_get_drvdata(pdev);
  14931. struct tg3 *tp = netdev_priv(dev);
  14932. int err = 0;
  14933. rtnl_lock();
  14934. if (!netif_running(dev))
  14935. goto unlock;
  14936. tg3_reset_task_cancel(tp);
  14937. tg3_phy_stop(tp);
  14938. tg3_netif_stop(tp);
  14939. tg3_timer_stop(tp);
  14940. tg3_full_lock(tp, 1);
  14941. tg3_disable_ints(tp);
  14942. tg3_full_unlock(tp);
  14943. netif_device_detach(dev);
  14944. tg3_full_lock(tp, 0);
  14945. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14946. tg3_flag_clear(tp, INIT_COMPLETE);
  14947. tg3_full_unlock(tp);
  14948. err = tg3_power_down_prepare(tp);
  14949. if (err) {
  14950. int err2;
  14951. tg3_full_lock(tp, 0);
  14952. tg3_flag_set(tp, INIT_COMPLETE);
  14953. err2 = tg3_restart_hw(tp, true);
  14954. if (err2)
  14955. goto out;
  14956. tg3_timer_start(tp);
  14957. netif_device_attach(dev);
  14958. tg3_netif_start(tp);
  14959. out:
  14960. tg3_full_unlock(tp);
  14961. if (!err2)
  14962. tg3_phy_start(tp);
  14963. }
  14964. unlock:
  14965. rtnl_unlock();
  14966. return err;
  14967. }
  14968. static int tg3_resume(struct device *device)
  14969. {
  14970. struct pci_dev *pdev = to_pci_dev(device);
  14971. struct net_device *dev = pci_get_drvdata(pdev);
  14972. struct tg3 *tp = netdev_priv(dev);
  14973. int err = 0;
  14974. rtnl_lock();
  14975. if (!netif_running(dev))
  14976. goto unlock;
  14977. netif_device_attach(dev);
  14978. tg3_full_lock(tp, 0);
  14979. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  14980. tg3_flag_set(tp, INIT_COMPLETE);
  14981. err = tg3_restart_hw(tp,
  14982. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
  14983. if (err)
  14984. goto out;
  14985. tg3_timer_start(tp);
  14986. tg3_netif_start(tp);
  14987. out:
  14988. tg3_full_unlock(tp);
  14989. if (!err)
  14990. tg3_phy_start(tp);
  14991. unlock:
  14992. rtnl_unlock();
  14993. return err;
  14994. }
  14995. #endif /* CONFIG_PM_SLEEP */
  14996. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  14997. static void tg3_shutdown(struct pci_dev *pdev)
  14998. {
  14999. struct net_device *dev = pci_get_drvdata(pdev);
  15000. struct tg3 *tp = netdev_priv(dev);
  15001. rtnl_lock();
  15002. netif_device_detach(dev);
  15003. if (netif_running(dev))
  15004. dev_close(dev);
  15005. if (system_state == SYSTEM_POWER_OFF)
  15006. tg3_power_down(tp);
  15007. rtnl_unlock();
  15008. }
  15009. /**
  15010. * tg3_io_error_detected - called when PCI error is detected
  15011. * @pdev: Pointer to PCI device
  15012. * @state: The current pci connection state
  15013. *
  15014. * This function is called after a PCI bus error affecting
  15015. * this device has been detected.
  15016. */
  15017. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  15018. pci_channel_state_t state)
  15019. {
  15020. struct net_device *netdev = pci_get_drvdata(pdev);
  15021. struct tg3 *tp = netdev_priv(netdev);
  15022. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  15023. netdev_info(netdev, "PCI I/O error detected\n");
  15024. rtnl_lock();
  15025. tp->pcierr_recovery = true;
  15026. /* We probably don't have netdev yet */
  15027. if (!netdev || !netif_running(netdev))
  15028. goto done;
  15029. tg3_phy_stop(tp);
  15030. tg3_netif_stop(tp);
  15031. tg3_timer_stop(tp);
  15032. /* Want to make sure that the reset task doesn't run */
  15033. tg3_reset_task_cancel(tp);
  15034. netif_device_detach(netdev);
  15035. /* Clean up software state, even if MMIO is blocked */
  15036. tg3_full_lock(tp, 0);
  15037. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  15038. tg3_full_unlock(tp);
  15039. done:
  15040. if (state == pci_channel_io_perm_failure) {
  15041. if (netdev) {
  15042. tg3_napi_enable(tp);
  15043. dev_close(netdev);
  15044. }
  15045. err = PCI_ERS_RESULT_DISCONNECT;
  15046. } else {
  15047. pci_disable_device(pdev);
  15048. }
  15049. rtnl_unlock();
  15050. return err;
  15051. }
  15052. /**
  15053. * tg3_io_slot_reset - called after the pci bus has been reset.
  15054. * @pdev: Pointer to PCI device
  15055. *
  15056. * Restart the card from scratch, as if from a cold-boot.
  15057. * At this point, the card has exprienced a hard reset,
  15058. * followed by fixups by BIOS, and has its config space
  15059. * set up identically to what it was at cold boot.
  15060. */
  15061. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  15062. {
  15063. struct net_device *netdev = pci_get_drvdata(pdev);
  15064. struct tg3 *tp = netdev_priv(netdev);
  15065. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  15066. int err;
  15067. rtnl_lock();
  15068. if (pci_enable_device(pdev)) {
  15069. dev_err(&pdev->dev,
  15070. "Cannot re-enable PCI device after reset.\n");
  15071. goto done;
  15072. }
  15073. pci_set_master(pdev);
  15074. pci_restore_state(pdev);
  15075. pci_save_state(pdev);
  15076. if (!netdev || !netif_running(netdev)) {
  15077. rc = PCI_ERS_RESULT_RECOVERED;
  15078. goto done;
  15079. }
  15080. err = tg3_power_up(tp);
  15081. if (err)
  15082. goto done;
  15083. rc = PCI_ERS_RESULT_RECOVERED;
  15084. done:
  15085. if (rc != PCI_ERS_RESULT_RECOVERED && netdev && netif_running(netdev)) {
  15086. tg3_napi_enable(tp);
  15087. dev_close(netdev);
  15088. }
  15089. rtnl_unlock();
  15090. return rc;
  15091. }
  15092. /**
  15093. * tg3_io_resume - called when traffic can start flowing again.
  15094. * @pdev: Pointer to PCI device
  15095. *
  15096. * This callback is called when the error recovery driver tells
  15097. * us that its OK to resume normal operation.
  15098. */
  15099. static void tg3_io_resume(struct pci_dev *pdev)
  15100. {
  15101. struct net_device *netdev = pci_get_drvdata(pdev);
  15102. struct tg3 *tp = netdev_priv(netdev);
  15103. int err;
  15104. rtnl_lock();
  15105. if (!netif_running(netdev))
  15106. goto done;
  15107. tg3_full_lock(tp, 0);
  15108. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  15109. tg3_flag_set(tp, INIT_COMPLETE);
  15110. err = tg3_restart_hw(tp, true);
  15111. if (err) {
  15112. tg3_full_unlock(tp);
  15113. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  15114. goto done;
  15115. }
  15116. netif_device_attach(netdev);
  15117. tg3_timer_start(tp);
  15118. tg3_netif_start(tp);
  15119. tg3_full_unlock(tp);
  15120. tg3_phy_start(tp);
  15121. done:
  15122. tp->pcierr_recovery = false;
  15123. rtnl_unlock();
  15124. }
  15125. static const struct pci_error_handlers tg3_err_handler = {
  15126. .error_detected = tg3_io_error_detected,
  15127. .slot_reset = tg3_io_slot_reset,
  15128. .resume = tg3_io_resume
  15129. };
  15130. static struct pci_driver tg3_driver = {
  15131. .name = DRV_MODULE_NAME,
  15132. .id_table = tg3_pci_tbl,
  15133. .probe = tg3_init_one,
  15134. .remove = tg3_remove_one,
  15135. .err_handler = &tg3_err_handler,
  15136. .driver.pm = &tg3_pm_ops,
  15137. .shutdown = tg3_shutdown,
  15138. };
  15139. module_pci_driver(tg3_driver);