bcmgenet.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748
  1. /*
  2. * Broadcom GENET (Gigabit Ethernet) controller driver
  3. *
  4. * Copyright (c) 2014 Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #define pr_fmt(fmt) "bcmgenet: " fmt
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/sched.h>
  14. #include <linux/types.h>
  15. #include <linux/fcntl.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/string.h>
  18. #include <linux/if_ether.h>
  19. #include <linux/init.h>
  20. #include <linux/errno.h>
  21. #include <linux/delay.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/pm.h>
  25. #include <linux/clk.h>
  26. #include <linux/of.h>
  27. #include <linux/of_address.h>
  28. #include <linux/of_irq.h>
  29. #include <linux/of_net.h>
  30. #include <linux/of_platform.h>
  31. #include <net/arp.h>
  32. #include <linux/mii.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/inetdevice.h>
  36. #include <linux/etherdevice.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/in.h>
  39. #include <linux/ip.h>
  40. #include <linux/ipv6.h>
  41. #include <linux/phy.h>
  42. #include <asm/unaligned.h>
  43. #include "bcmgenet.h"
  44. /* Maximum number of hardware queues, downsized if needed */
  45. #define GENET_MAX_MQ_CNT 4
  46. /* Default highest priority queue for multi queue support */
  47. #define GENET_Q0_PRIORITY 0
  48. #define GENET_DEFAULT_BD_CNT \
  49. (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->bds_cnt)
  50. #define RX_BUF_LENGTH 2048
  51. #define SKB_ALIGNMENT 32
  52. /* Tx/Rx DMA register offset, skip 256 descriptors */
  53. #define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
  54. #define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
  55. #define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
  56. TOTAL_DESC * DMA_DESC_SIZE)
  57. #define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
  58. TOTAL_DESC * DMA_DESC_SIZE)
  59. static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
  60. void __iomem *d, u32 value)
  61. {
  62. __raw_writel(value, d + DMA_DESC_LENGTH_STATUS);
  63. }
  64. static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
  65. void __iomem *d)
  66. {
  67. return __raw_readl(d + DMA_DESC_LENGTH_STATUS);
  68. }
  69. static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
  70. void __iomem *d,
  71. dma_addr_t addr)
  72. {
  73. __raw_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
  74. /* Register writes to GISB bus can take couple hundred nanoseconds
  75. * and are done for each packet, save these expensive writes unless
  76. * the platform is explicitly configured for 64-bits/LPAE.
  77. */
  78. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  79. if (priv->hw_params->flags & GENET_HAS_40BITS)
  80. __raw_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
  81. #endif
  82. }
  83. /* Combined address + length/status setter */
  84. static inline void dmadesc_set(struct bcmgenet_priv *priv,
  85. void __iomem *d, dma_addr_t addr, u32 val)
  86. {
  87. dmadesc_set_length_status(priv, d, val);
  88. dmadesc_set_addr(priv, d, addr);
  89. }
  90. static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
  91. void __iomem *d)
  92. {
  93. dma_addr_t addr;
  94. addr = __raw_readl(d + DMA_DESC_ADDRESS_LO);
  95. /* Register writes to GISB bus can take couple hundred nanoseconds
  96. * and are done for each packet, save these expensive writes unless
  97. * the platform is explicitly configured for 64-bits/LPAE.
  98. */
  99. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  100. if (priv->hw_params->flags & GENET_HAS_40BITS)
  101. addr |= (u64)__raw_readl(d + DMA_DESC_ADDRESS_HI) << 32;
  102. #endif
  103. return addr;
  104. }
  105. #define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
  106. #define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
  107. NETIF_MSG_LINK)
  108. static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
  109. {
  110. if (GENET_IS_V1(priv))
  111. return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
  112. else
  113. return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
  114. }
  115. static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
  116. {
  117. if (GENET_IS_V1(priv))
  118. bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
  119. else
  120. bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
  121. }
  122. /* These macros are defined to deal with register map change
  123. * between GENET1.1 and GENET2. Only those currently being used
  124. * by driver are defined.
  125. */
  126. static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
  127. {
  128. if (GENET_IS_V1(priv))
  129. return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
  130. else
  131. return __raw_readl(priv->base +
  132. priv->hw_params->tbuf_offset + TBUF_CTRL);
  133. }
  134. static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
  135. {
  136. if (GENET_IS_V1(priv))
  137. bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
  138. else
  139. __raw_writel(val, priv->base +
  140. priv->hw_params->tbuf_offset + TBUF_CTRL);
  141. }
  142. static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
  143. {
  144. if (GENET_IS_V1(priv))
  145. return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
  146. else
  147. return __raw_readl(priv->base +
  148. priv->hw_params->tbuf_offset + TBUF_BP_MC);
  149. }
  150. static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
  151. {
  152. if (GENET_IS_V1(priv))
  153. bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
  154. else
  155. __raw_writel(val, priv->base +
  156. priv->hw_params->tbuf_offset + TBUF_BP_MC);
  157. }
  158. /* RX/TX DMA register accessors */
  159. enum dma_reg {
  160. DMA_RING_CFG = 0,
  161. DMA_CTRL,
  162. DMA_STATUS,
  163. DMA_SCB_BURST_SIZE,
  164. DMA_ARB_CTRL,
  165. DMA_PRIORITY_0,
  166. DMA_PRIORITY_1,
  167. DMA_PRIORITY_2,
  168. };
  169. static const u8 bcmgenet_dma_regs_v3plus[] = {
  170. [DMA_RING_CFG] = 0x00,
  171. [DMA_CTRL] = 0x04,
  172. [DMA_STATUS] = 0x08,
  173. [DMA_SCB_BURST_SIZE] = 0x0C,
  174. [DMA_ARB_CTRL] = 0x2C,
  175. [DMA_PRIORITY_0] = 0x30,
  176. [DMA_PRIORITY_1] = 0x34,
  177. [DMA_PRIORITY_2] = 0x38,
  178. };
  179. static const u8 bcmgenet_dma_regs_v2[] = {
  180. [DMA_RING_CFG] = 0x00,
  181. [DMA_CTRL] = 0x04,
  182. [DMA_STATUS] = 0x08,
  183. [DMA_SCB_BURST_SIZE] = 0x0C,
  184. [DMA_ARB_CTRL] = 0x30,
  185. [DMA_PRIORITY_0] = 0x34,
  186. [DMA_PRIORITY_1] = 0x38,
  187. [DMA_PRIORITY_2] = 0x3C,
  188. };
  189. static const u8 bcmgenet_dma_regs_v1[] = {
  190. [DMA_CTRL] = 0x00,
  191. [DMA_STATUS] = 0x04,
  192. [DMA_SCB_BURST_SIZE] = 0x0C,
  193. [DMA_ARB_CTRL] = 0x30,
  194. [DMA_PRIORITY_0] = 0x34,
  195. [DMA_PRIORITY_1] = 0x38,
  196. [DMA_PRIORITY_2] = 0x3C,
  197. };
  198. /* Set at runtime once bcmgenet version is known */
  199. static const u8 *bcmgenet_dma_regs;
  200. static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
  201. {
  202. return netdev_priv(dev_get_drvdata(dev));
  203. }
  204. static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
  205. enum dma_reg r)
  206. {
  207. return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
  208. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  209. }
  210. static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
  211. u32 val, enum dma_reg r)
  212. {
  213. __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
  214. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  215. }
  216. static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
  217. enum dma_reg r)
  218. {
  219. return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
  220. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  221. }
  222. static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
  223. u32 val, enum dma_reg r)
  224. {
  225. __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
  226. DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
  227. }
  228. /* RDMA/TDMA ring registers and accessors
  229. * we merge the common fields and just prefix with T/D the registers
  230. * having different meaning depending on the direction
  231. */
  232. enum dma_ring_reg {
  233. TDMA_READ_PTR = 0,
  234. RDMA_WRITE_PTR = TDMA_READ_PTR,
  235. TDMA_READ_PTR_HI,
  236. RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
  237. TDMA_CONS_INDEX,
  238. RDMA_PROD_INDEX = TDMA_CONS_INDEX,
  239. TDMA_PROD_INDEX,
  240. RDMA_CONS_INDEX = TDMA_PROD_INDEX,
  241. DMA_RING_BUF_SIZE,
  242. DMA_START_ADDR,
  243. DMA_START_ADDR_HI,
  244. DMA_END_ADDR,
  245. DMA_END_ADDR_HI,
  246. DMA_MBUF_DONE_THRESH,
  247. TDMA_FLOW_PERIOD,
  248. RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
  249. TDMA_WRITE_PTR,
  250. RDMA_READ_PTR = TDMA_WRITE_PTR,
  251. TDMA_WRITE_PTR_HI,
  252. RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
  253. };
  254. /* GENET v4 supports 40-bits pointer addressing
  255. * for obvious reasons the LO and HI word parts
  256. * are contiguous, but this offsets the other
  257. * registers.
  258. */
  259. static const u8 genet_dma_ring_regs_v4[] = {
  260. [TDMA_READ_PTR] = 0x00,
  261. [TDMA_READ_PTR_HI] = 0x04,
  262. [TDMA_CONS_INDEX] = 0x08,
  263. [TDMA_PROD_INDEX] = 0x0C,
  264. [DMA_RING_BUF_SIZE] = 0x10,
  265. [DMA_START_ADDR] = 0x14,
  266. [DMA_START_ADDR_HI] = 0x18,
  267. [DMA_END_ADDR] = 0x1C,
  268. [DMA_END_ADDR_HI] = 0x20,
  269. [DMA_MBUF_DONE_THRESH] = 0x24,
  270. [TDMA_FLOW_PERIOD] = 0x28,
  271. [TDMA_WRITE_PTR] = 0x2C,
  272. [TDMA_WRITE_PTR_HI] = 0x30,
  273. };
  274. static const u8 genet_dma_ring_regs_v123[] = {
  275. [TDMA_READ_PTR] = 0x00,
  276. [TDMA_CONS_INDEX] = 0x04,
  277. [TDMA_PROD_INDEX] = 0x08,
  278. [DMA_RING_BUF_SIZE] = 0x0C,
  279. [DMA_START_ADDR] = 0x10,
  280. [DMA_END_ADDR] = 0x14,
  281. [DMA_MBUF_DONE_THRESH] = 0x18,
  282. [TDMA_FLOW_PERIOD] = 0x1C,
  283. [TDMA_WRITE_PTR] = 0x20,
  284. };
  285. /* Set at runtime once GENET version is known */
  286. static const u8 *genet_dma_ring_regs;
  287. static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
  288. unsigned int ring,
  289. enum dma_ring_reg r)
  290. {
  291. return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
  292. (DMA_RING_SIZE * ring) +
  293. genet_dma_ring_regs[r]);
  294. }
  295. static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
  296. unsigned int ring, u32 val,
  297. enum dma_ring_reg r)
  298. {
  299. __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
  300. (DMA_RING_SIZE * ring) +
  301. genet_dma_ring_regs[r]);
  302. }
  303. static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
  304. unsigned int ring,
  305. enum dma_ring_reg r)
  306. {
  307. return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
  308. (DMA_RING_SIZE * ring) +
  309. genet_dma_ring_regs[r]);
  310. }
  311. static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
  312. unsigned int ring, u32 val,
  313. enum dma_ring_reg r)
  314. {
  315. __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
  316. (DMA_RING_SIZE * ring) +
  317. genet_dma_ring_regs[r]);
  318. }
  319. static int bcmgenet_get_settings(struct net_device *dev,
  320. struct ethtool_cmd *cmd)
  321. {
  322. struct bcmgenet_priv *priv = netdev_priv(dev);
  323. if (!netif_running(dev))
  324. return -EINVAL;
  325. if (!priv->phydev)
  326. return -ENODEV;
  327. return phy_ethtool_gset(priv->phydev, cmd);
  328. }
  329. static int bcmgenet_set_settings(struct net_device *dev,
  330. struct ethtool_cmd *cmd)
  331. {
  332. struct bcmgenet_priv *priv = netdev_priv(dev);
  333. if (!netif_running(dev))
  334. return -EINVAL;
  335. if (!priv->phydev)
  336. return -ENODEV;
  337. return phy_ethtool_sset(priv->phydev, cmd);
  338. }
  339. static int bcmgenet_set_rx_csum(struct net_device *dev,
  340. netdev_features_t wanted)
  341. {
  342. struct bcmgenet_priv *priv = netdev_priv(dev);
  343. u32 rbuf_chk_ctrl;
  344. bool rx_csum_en;
  345. rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
  346. rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
  347. /* enable rx checksumming */
  348. if (rx_csum_en)
  349. rbuf_chk_ctrl |= RBUF_RXCHK_EN;
  350. else
  351. rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
  352. priv->desc_rxchk_en = rx_csum_en;
  353. /* If UniMAC forwards CRC, we need to skip over it to get
  354. * a valid CHK bit to be set in the per-packet status word
  355. */
  356. if (rx_csum_en && priv->crc_fwd_en)
  357. rbuf_chk_ctrl |= RBUF_SKIP_FCS;
  358. else
  359. rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
  360. bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
  361. return 0;
  362. }
  363. static int bcmgenet_set_tx_csum(struct net_device *dev,
  364. netdev_features_t wanted)
  365. {
  366. struct bcmgenet_priv *priv = netdev_priv(dev);
  367. bool desc_64b_en;
  368. u32 tbuf_ctrl, rbuf_ctrl;
  369. tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
  370. rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
  371. desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
  372. /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
  373. if (desc_64b_en) {
  374. tbuf_ctrl |= RBUF_64B_EN;
  375. rbuf_ctrl |= RBUF_64B_EN;
  376. } else {
  377. tbuf_ctrl &= ~RBUF_64B_EN;
  378. rbuf_ctrl &= ~RBUF_64B_EN;
  379. }
  380. priv->desc_64b_en = desc_64b_en;
  381. bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
  382. bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
  383. return 0;
  384. }
  385. static int bcmgenet_set_features(struct net_device *dev,
  386. netdev_features_t features)
  387. {
  388. netdev_features_t changed = features ^ dev->features;
  389. netdev_features_t wanted = dev->wanted_features;
  390. int ret = 0;
  391. if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
  392. ret = bcmgenet_set_tx_csum(dev, wanted);
  393. if (changed & (NETIF_F_RXCSUM))
  394. ret = bcmgenet_set_rx_csum(dev, wanted);
  395. return ret;
  396. }
  397. static u32 bcmgenet_get_msglevel(struct net_device *dev)
  398. {
  399. struct bcmgenet_priv *priv = netdev_priv(dev);
  400. return priv->msg_enable;
  401. }
  402. static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
  403. {
  404. struct bcmgenet_priv *priv = netdev_priv(dev);
  405. priv->msg_enable = level;
  406. }
  407. /* standard ethtool support functions. */
  408. enum bcmgenet_stat_type {
  409. BCMGENET_STAT_NETDEV = -1,
  410. BCMGENET_STAT_MIB_RX,
  411. BCMGENET_STAT_MIB_TX,
  412. BCMGENET_STAT_RUNT,
  413. BCMGENET_STAT_MISC,
  414. };
  415. struct bcmgenet_stats {
  416. char stat_string[ETH_GSTRING_LEN];
  417. int stat_sizeof;
  418. int stat_offset;
  419. enum bcmgenet_stat_type type;
  420. /* reg offset from UMAC base for misc counters */
  421. u16 reg_offset;
  422. };
  423. #define STAT_NETDEV(m) { \
  424. .stat_string = __stringify(m), \
  425. .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
  426. .stat_offset = offsetof(struct net_device_stats, m), \
  427. .type = BCMGENET_STAT_NETDEV, \
  428. }
  429. #define STAT_GENET_MIB(str, m, _type) { \
  430. .stat_string = str, \
  431. .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
  432. .stat_offset = offsetof(struct bcmgenet_priv, m), \
  433. .type = _type, \
  434. }
  435. #define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
  436. #define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
  437. #define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
  438. #define STAT_GENET_MISC(str, m, offset) { \
  439. .stat_string = str, \
  440. .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
  441. .stat_offset = offsetof(struct bcmgenet_priv, m), \
  442. .type = BCMGENET_STAT_MISC, \
  443. .reg_offset = offset, \
  444. }
  445. /* There is a 0xC gap between the end of RX and beginning of TX stats and then
  446. * between the end of TX stats and the beginning of the RX RUNT
  447. */
  448. #define BCMGENET_STAT_OFFSET 0xc
  449. /* Hardware counters must be kept in sync because the order/offset
  450. * is important here (order in structure declaration = order in hardware)
  451. */
  452. static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
  453. /* general stats */
  454. STAT_NETDEV(rx_packets),
  455. STAT_NETDEV(tx_packets),
  456. STAT_NETDEV(rx_bytes),
  457. STAT_NETDEV(tx_bytes),
  458. STAT_NETDEV(rx_errors),
  459. STAT_NETDEV(tx_errors),
  460. STAT_NETDEV(rx_dropped),
  461. STAT_NETDEV(tx_dropped),
  462. STAT_NETDEV(multicast),
  463. /* UniMAC RSV counters */
  464. STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
  465. STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
  466. STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
  467. STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
  468. STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
  469. STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
  470. STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
  471. STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
  472. STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
  473. STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
  474. STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
  475. STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
  476. STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
  477. STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
  478. STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
  479. STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
  480. STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
  481. STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
  482. STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
  483. STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
  484. STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
  485. STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
  486. STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
  487. STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
  488. STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
  489. STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
  490. STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
  491. STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
  492. STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
  493. /* UniMAC TSV counters */
  494. STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
  495. STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
  496. STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
  497. STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
  498. STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
  499. STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
  500. STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
  501. STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
  502. STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
  503. STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
  504. STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
  505. STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
  506. STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
  507. STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
  508. STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
  509. STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
  510. STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
  511. STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
  512. STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
  513. STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
  514. STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
  515. STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
  516. STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
  517. STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
  518. STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
  519. STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
  520. STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
  521. STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
  522. STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
  523. /* UniMAC RUNT counters */
  524. STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
  525. STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
  526. STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
  527. STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
  528. /* Misc UniMAC counters */
  529. STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
  530. UMAC_RBUF_OVFL_CNT),
  531. STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt, UMAC_RBUF_ERR_CNT),
  532. STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
  533. };
  534. #define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
  535. static void bcmgenet_get_drvinfo(struct net_device *dev,
  536. struct ethtool_drvinfo *info)
  537. {
  538. strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
  539. strlcpy(info->version, "v2.0", sizeof(info->version));
  540. info->n_stats = BCMGENET_STATS_LEN;
  541. }
  542. static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
  543. {
  544. switch (string_set) {
  545. case ETH_SS_STATS:
  546. return BCMGENET_STATS_LEN;
  547. default:
  548. return -EOPNOTSUPP;
  549. }
  550. }
  551. static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
  552. u8 *data)
  553. {
  554. int i;
  555. switch (stringset) {
  556. case ETH_SS_STATS:
  557. for (i = 0; i < BCMGENET_STATS_LEN; i++) {
  558. memcpy(data + i * ETH_GSTRING_LEN,
  559. bcmgenet_gstrings_stats[i].stat_string,
  560. ETH_GSTRING_LEN);
  561. }
  562. break;
  563. }
  564. }
  565. static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
  566. {
  567. int i, j = 0;
  568. for (i = 0; i < BCMGENET_STATS_LEN; i++) {
  569. const struct bcmgenet_stats *s;
  570. u8 offset = 0;
  571. u32 val = 0;
  572. char *p;
  573. s = &bcmgenet_gstrings_stats[i];
  574. switch (s->type) {
  575. case BCMGENET_STAT_NETDEV:
  576. continue;
  577. case BCMGENET_STAT_MIB_RX:
  578. case BCMGENET_STAT_MIB_TX:
  579. case BCMGENET_STAT_RUNT:
  580. if (s->type != BCMGENET_STAT_MIB_RX)
  581. offset = BCMGENET_STAT_OFFSET;
  582. val = bcmgenet_umac_readl(priv,
  583. UMAC_MIB_START + j + offset);
  584. break;
  585. case BCMGENET_STAT_MISC:
  586. val = bcmgenet_umac_readl(priv, s->reg_offset);
  587. /* clear if overflowed */
  588. if (val == ~0)
  589. bcmgenet_umac_writel(priv, 0, s->reg_offset);
  590. break;
  591. }
  592. j += s->stat_sizeof;
  593. p = (char *)priv + s->stat_offset;
  594. *(u32 *)p = val;
  595. }
  596. }
  597. static void bcmgenet_get_ethtool_stats(struct net_device *dev,
  598. struct ethtool_stats *stats,
  599. u64 *data)
  600. {
  601. struct bcmgenet_priv *priv = netdev_priv(dev);
  602. int i;
  603. if (netif_running(dev))
  604. bcmgenet_update_mib_counters(priv);
  605. for (i = 0; i < BCMGENET_STATS_LEN; i++) {
  606. const struct bcmgenet_stats *s;
  607. char *p;
  608. s = &bcmgenet_gstrings_stats[i];
  609. if (s->type == BCMGENET_STAT_NETDEV)
  610. p = (char *)&dev->stats;
  611. else
  612. p = (char *)priv;
  613. p += s->stat_offset;
  614. data[i] = *(u32 *)p;
  615. }
  616. }
  617. /* standard ethtool support functions. */
  618. static struct ethtool_ops bcmgenet_ethtool_ops = {
  619. .get_strings = bcmgenet_get_strings,
  620. .get_sset_count = bcmgenet_get_sset_count,
  621. .get_ethtool_stats = bcmgenet_get_ethtool_stats,
  622. .get_settings = bcmgenet_get_settings,
  623. .set_settings = bcmgenet_set_settings,
  624. .get_drvinfo = bcmgenet_get_drvinfo,
  625. .get_link = ethtool_op_get_link,
  626. .get_msglevel = bcmgenet_get_msglevel,
  627. .set_msglevel = bcmgenet_set_msglevel,
  628. .get_wol = bcmgenet_get_wol,
  629. .set_wol = bcmgenet_set_wol,
  630. };
  631. /* Power down the unimac, based on mode. */
  632. static void bcmgenet_power_down(struct bcmgenet_priv *priv,
  633. enum bcmgenet_power_mode mode)
  634. {
  635. u32 reg;
  636. switch (mode) {
  637. case GENET_POWER_CABLE_SENSE:
  638. phy_detach(priv->phydev);
  639. break;
  640. case GENET_POWER_WOL_MAGIC:
  641. bcmgenet_wol_power_down_cfg(priv, mode);
  642. break;
  643. case GENET_POWER_PASSIVE:
  644. /* Power down LED */
  645. if (priv->hw_params->flags & GENET_HAS_EXT) {
  646. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  647. reg |= (EXT_PWR_DOWN_PHY |
  648. EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
  649. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  650. }
  651. break;
  652. default:
  653. break;
  654. }
  655. }
  656. static void bcmgenet_power_up(struct bcmgenet_priv *priv,
  657. enum bcmgenet_power_mode mode)
  658. {
  659. u32 reg;
  660. if (!(priv->hw_params->flags & GENET_HAS_EXT))
  661. return;
  662. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  663. switch (mode) {
  664. case GENET_POWER_PASSIVE:
  665. reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_PHY |
  666. EXT_PWR_DOWN_BIAS);
  667. /* fallthrough */
  668. case GENET_POWER_CABLE_SENSE:
  669. /* enable APD */
  670. reg |= EXT_PWR_DN_EN_LD;
  671. break;
  672. case GENET_POWER_WOL_MAGIC:
  673. bcmgenet_wol_power_up_cfg(priv, mode);
  674. return;
  675. default:
  676. break;
  677. }
  678. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  679. if (mode == GENET_POWER_PASSIVE)
  680. bcmgenet_mii_reset(priv->dev);
  681. }
  682. /* ioctl handle special commands that are not present in ethtool. */
  683. static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  684. {
  685. struct bcmgenet_priv *priv = netdev_priv(dev);
  686. int val = 0;
  687. if (!netif_running(dev))
  688. return -EINVAL;
  689. switch (cmd) {
  690. case SIOCGMIIPHY:
  691. case SIOCGMIIREG:
  692. case SIOCSMIIREG:
  693. if (!priv->phydev)
  694. val = -ENODEV;
  695. else
  696. val = phy_mii_ioctl(priv->phydev, rq, cmd);
  697. break;
  698. default:
  699. val = -EINVAL;
  700. break;
  701. }
  702. return val;
  703. }
  704. static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
  705. struct bcmgenet_tx_ring *ring)
  706. {
  707. struct enet_cb *tx_cb_ptr;
  708. tx_cb_ptr = ring->cbs;
  709. tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
  710. tx_cb_ptr->bd_addr = priv->tx_bds + ring->write_ptr * DMA_DESC_SIZE;
  711. /* Advancing local write pointer */
  712. if (ring->write_ptr == ring->end_ptr)
  713. ring->write_ptr = ring->cb_ptr;
  714. else
  715. ring->write_ptr++;
  716. return tx_cb_ptr;
  717. }
  718. /* Simple helper to free a control block's resources */
  719. static void bcmgenet_free_cb(struct enet_cb *cb)
  720. {
  721. dev_kfree_skb_any(cb->skb);
  722. cb->skb = NULL;
  723. dma_unmap_addr_set(cb, dma_addr, 0);
  724. }
  725. static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_priv *priv,
  726. struct bcmgenet_tx_ring *ring)
  727. {
  728. bcmgenet_intrl2_0_writel(priv,
  729. UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE,
  730. INTRL2_CPU_MASK_SET);
  731. }
  732. static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_priv *priv,
  733. struct bcmgenet_tx_ring *ring)
  734. {
  735. bcmgenet_intrl2_0_writel(priv,
  736. UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE,
  737. INTRL2_CPU_MASK_CLEAR);
  738. }
  739. static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_priv *priv,
  740. struct bcmgenet_tx_ring *ring)
  741. {
  742. bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
  743. INTRL2_CPU_MASK_CLEAR);
  744. priv->int1_mask &= ~(1 << ring->index);
  745. }
  746. static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_priv *priv,
  747. struct bcmgenet_tx_ring *ring)
  748. {
  749. bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
  750. INTRL2_CPU_MASK_SET);
  751. priv->int1_mask |= (1 << ring->index);
  752. }
  753. /* Unlocked version of the reclaim routine */
  754. static void __bcmgenet_tx_reclaim(struct net_device *dev,
  755. struct bcmgenet_tx_ring *ring)
  756. {
  757. struct bcmgenet_priv *priv = netdev_priv(dev);
  758. int last_tx_cn, last_c_index, num_tx_bds;
  759. struct enet_cb *tx_cb_ptr;
  760. struct netdev_queue *txq;
  761. unsigned int bds_compl;
  762. unsigned int c_index;
  763. /* Compute how many buffers are transmitted since last xmit call */
  764. c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
  765. txq = netdev_get_tx_queue(dev, ring->queue);
  766. last_c_index = ring->c_index;
  767. num_tx_bds = ring->size;
  768. c_index &= (num_tx_bds - 1);
  769. if (c_index >= last_c_index)
  770. last_tx_cn = c_index - last_c_index;
  771. else
  772. last_tx_cn = num_tx_bds - last_c_index + c_index;
  773. netif_dbg(priv, tx_done, dev,
  774. "%s ring=%d index=%d last_tx_cn=%d last_index=%d\n",
  775. __func__, ring->index,
  776. c_index, last_tx_cn, last_c_index);
  777. /* Reclaim transmitted buffers */
  778. while (last_tx_cn-- > 0) {
  779. tx_cb_ptr = ring->cbs + last_c_index;
  780. bds_compl = 0;
  781. if (tx_cb_ptr->skb) {
  782. bds_compl = skb_shinfo(tx_cb_ptr->skb)->nr_frags + 1;
  783. dev->stats.tx_bytes += tx_cb_ptr->skb->len;
  784. dma_unmap_single(&dev->dev,
  785. dma_unmap_addr(tx_cb_ptr, dma_addr),
  786. tx_cb_ptr->skb->len,
  787. DMA_TO_DEVICE);
  788. bcmgenet_free_cb(tx_cb_ptr);
  789. } else if (dma_unmap_addr(tx_cb_ptr, dma_addr)) {
  790. dev->stats.tx_bytes +=
  791. dma_unmap_len(tx_cb_ptr, dma_len);
  792. dma_unmap_page(&dev->dev,
  793. dma_unmap_addr(tx_cb_ptr, dma_addr),
  794. dma_unmap_len(tx_cb_ptr, dma_len),
  795. DMA_TO_DEVICE);
  796. dma_unmap_addr_set(tx_cb_ptr, dma_addr, 0);
  797. }
  798. dev->stats.tx_packets++;
  799. ring->free_bds += bds_compl;
  800. last_c_index++;
  801. last_c_index &= (num_tx_bds - 1);
  802. }
  803. if (ring->free_bds > (MAX_SKB_FRAGS + 1))
  804. ring->int_disable(priv, ring);
  805. if (netif_tx_queue_stopped(txq))
  806. netif_tx_wake_queue(txq);
  807. ring->c_index = c_index;
  808. }
  809. static void bcmgenet_tx_reclaim(struct net_device *dev,
  810. struct bcmgenet_tx_ring *ring)
  811. {
  812. unsigned long flags;
  813. spin_lock_irqsave(&ring->lock, flags);
  814. __bcmgenet_tx_reclaim(dev, ring);
  815. spin_unlock_irqrestore(&ring->lock, flags);
  816. }
  817. static void bcmgenet_tx_reclaim_all(struct net_device *dev)
  818. {
  819. struct bcmgenet_priv *priv = netdev_priv(dev);
  820. int i;
  821. if (netif_is_multiqueue(dev)) {
  822. for (i = 0; i < priv->hw_params->tx_queues; i++)
  823. bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
  824. }
  825. bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
  826. }
  827. /* Transmits a single SKB (either head of a fragment or a single SKB)
  828. * caller must hold priv->lock
  829. */
  830. static int bcmgenet_xmit_single(struct net_device *dev,
  831. struct sk_buff *skb,
  832. u16 dma_desc_flags,
  833. struct bcmgenet_tx_ring *ring)
  834. {
  835. struct bcmgenet_priv *priv = netdev_priv(dev);
  836. struct device *kdev = &priv->pdev->dev;
  837. struct enet_cb *tx_cb_ptr;
  838. unsigned int skb_len;
  839. dma_addr_t mapping;
  840. u32 length_status;
  841. int ret;
  842. tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
  843. if (unlikely(!tx_cb_ptr))
  844. BUG();
  845. tx_cb_ptr->skb = skb;
  846. skb_len = skb_headlen(skb) < ETH_ZLEN ? ETH_ZLEN : skb_headlen(skb);
  847. mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
  848. ret = dma_mapping_error(kdev, mapping);
  849. if (ret) {
  850. netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
  851. dev_kfree_skb(skb);
  852. return ret;
  853. }
  854. dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
  855. dma_unmap_len_set(tx_cb_ptr, dma_len, skb->len);
  856. length_status = (skb_len << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
  857. (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT) |
  858. DMA_TX_APPEND_CRC;
  859. if (skb->ip_summed == CHECKSUM_PARTIAL)
  860. length_status |= DMA_TX_DO_CSUM;
  861. dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, length_status);
  862. /* Decrement total BD count and advance our write pointer */
  863. ring->free_bds -= 1;
  864. ring->prod_index += 1;
  865. ring->prod_index &= DMA_P_INDEX_MASK;
  866. return 0;
  867. }
  868. /* Transmit a SKB fragment */
  869. static int bcmgenet_xmit_frag(struct net_device *dev,
  870. skb_frag_t *frag,
  871. u16 dma_desc_flags,
  872. struct bcmgenet_tx_ring *ring)
  873. {
  874. struct bcmgenet_priv *priv = netdev_priv(dev);
  875. struct device *kdev = &priv->pdev->dev;
  876. struct enet_cb *tx_cb_ptr;
  877. dma_addr_t mapping;
  878. int ret;
  879. tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
  880. if (unlikely(!tx_cb_ptr))
  881. BUG();
  882. tx_cb_ptr->skb = NULL;
  883. mapping = skb_frag_dma_map(kdev, frag, 0,
  884. skb_frag_size(frag), DMA_TO_DEVICE);
  885. ret = dma_mapping_error(kdev, mapping);
  886. if (ret) {
  887. netif_err(priv, tx_err, dev, "%s: Tx DMA map failed\n",
  888. __func__);
  889. return ret;
  890. }
  891. dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
  892. dma_unmap_len_set(tx_cb_ptr, dma_len, frag->size);
  893. dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping,
  894. (frag->size << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
  895. (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT));
  896. ring->free_bds -= 1;
  897. ring->prod_index += 1;
  898. ring->prod_index &= DMA_P_INDEX_MASK;
  899. return 0;
  900. }
  901. /* Reallocate the SKB to put enough headroom in front of it and insert
  902. * the transmit checksum offsets in the descriptors
  903. */
  904. static struct sk_buff *bcmgenet_put_tx_csum(struct net_device *dev,
  905. struct sk_buff *skb)
  906. {
  907. struct status_64 *status = NULL;
  908. struct sk_buff *new_skb;
  909. u16 offset;
  910. u8 ip_proto;
  911. u16 ip_ver;
  912. u32 tx_csum_info;
  913. if (unlikely(skb_headroom(skb) < sizeof(*status))) {
  914. /* If 64 byte status block enabled, must make sure skb has
  915. * enough headroom for us to insert 64B status block.
  916. */
  917. new_skb = skb_realloc_headroom(skb, sizeof(*status));
  918. dev_kfree_skb(skb);
  919. if (!new_skb) {
  920. dev->stats.tx_errors++;
  921. dev->stats.tx_dropped++;
  922. return NULL;
  923. }
  924. skb = new_skb;
  925. }
  926. skb_push(skb, sizeof(*status));
  927. status = (struct status_64 *)skb->data;
  928. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  929. ip_ver = htons(skb->protocol);
  930. switch (ip_ver) {
  931. case ETH_P_IP:
  932. ip_proto = ip_hdr(skb)->protocol;
  933. break;
  934. case ETH_P_IPV6:
  935. ip_proto = ipv6_hdr(skb)->nexthdr;
  936. break;
  937. default:
  938. return skb;
  939. }
  940. offset = skb_checksum_start_offset(skb) - sizeof(*status);
  941. tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
  942. (offset + skb->csum_offset);
  943. /* Set the length valid bit for TCP and UDP and just set
  944. * the special UDP flag for IPv4, else just set to 0.
  945. */
  946. if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
  947. tx_csum_info |= STATUS_TX_CSUM_LV;
  948. if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
  949. tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
  950. } else {
  951. tx_csum_info = 0;
  952. }
  953. status->tx_csum_info = tx_csum_info;
  954. }
  955. return skb;
  956. }
  957. static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
  958. {
  959. struct bcmgenet_priv *priv = netdev_priv(dev);
  960. struct bcmgenet_tx_ring *ring = NULL;
  961. struct netdev_queue *txq;
  962. unsigned long flags = 0;
  963. int nr_frags, index;
  964. u16 dma_desc_flags;
  965. int ret;
  966. int i;
  967. index = skb_get_queue_mapping(skb);
  968. /* Mapping strategy:
  969. * queue_mapping = 0, unclassified, packet xmited through ring16
  970. * queue_mapping = 1, goes to ring 0. (highest priority queue
  971. * queue_mapping = 2, goes to ring 1.
  972. * queue_mapping = 3, goes to ring 2.
  973. * queue_mapping = 4, goes to ring 3.
  974. */
  975. if (index == 0)
  976. index = DESC_INDEX;
  977. else
  978. index -= 1;
  979. nr_frags = skb_shinfo(skb)->nr_frags;
  980. ring = &priv->tx_rings[index];
  981. txq = netdev_get_tx_queue(dev, ring->queue);
  982. spin_lock_irqsave(&ring->lock, flags);
  983. if (ring->free_bds <= nr_frags + 1) {
  984. netif_tx_stop_queue(txq);
  985. netdev_err(dev, "%s: tx ring %d full when queue %d awake\n",
  986. __func__, index, ring->queue);
  987. ret = NETDEV_TX_BUSY;
  988. goto out;
  989. }
  990. if (skb_padto(skb, ETH_ZLEN)) {
  991. ret = NETDEV_TX_OK;
  992. goto out;
  993. }
  994. /* set the SKB transmit checksum */
  995. if (priv->desc_64b_en) {
  996. skb = bcmgenet_put_tx_csum(dev, skb);
  997. if (!skb) {
  998. ret = NETDEV_TX_OK;
  999. goto out;
  1000. }
  1001. }
  1002. dma_desc_flags = DMA_SOP;
  1003. if (nr_frags == 0)
  1004. dma_desc_flags |= DMA_EOP;
  1005. /* Transmit single SKB or head of fragment list */
  1006. ret = bcmgenet_xmit_single(dev, skb, dma_desc_flags, ring);
  1007. if (ret) {
  1008. ret = NETDEV_TX_OK;
  1009. goto out;
  1010. }
  1011. /* xmit fragment */
  1012. for (i = 0; i < nr_frags; i++) {
  1013. ret = bcmgenet_xmit_frag(dev,
  1014. &skb_shinfo(skb)->frags[i],
  1015. (i == nr_frags - 1) ? DMA_EOP : 0,
  1016. ring);
  1017. if (ret) {
  1018. ret = NETDEV_TX_OK;
  1019. goto out;
  1020. }
  1021. }
  1022. skb_tx_timestamp(skb);
  1023. /* we kept a software copy of how much we should advance the TDMA
  1024. * producer index, now write it down to the hardware
  1025. */
  1026. bcmgenet_tdma_ring_writel(priv, ring->index,
  1027. ring->prod_index, TDMA_PROD_INDEX);
  1028. if (ring->free_bds <= (MAX_SKB_FRAGS + 1)) {
  1029. netif_tx_stop_queue(txq);
  1030. ring->int_enable(priv, ring);
  1031. }
  1032. out:
  1033. spin_unlock_irqrestore(&ring->lock, flags);
  1034. return ret;
  1035. }
  1036. static int bcmgenet_rx_refill(struct bcmgenet_priv *priv, struct enet_cb *cb)
  1037. {
  1038. struct device *kdev = &priv->pdev->dev;
  1039. struct sk_buff *skb;
  1040. dma_addr_t mapping;
  1041. int ret;
  1042. skb = netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT);
  1043. if (!skb)
  1044. return -ENOMEM;
  1045. /* a caller did not release this control block */
  1046. WARN_ON(cb->skb != NULL);
  1047. cb->skb = skb;
  1048. mapping = dma_map_single(kdev, skb->data,
  1049. priv->rx_buf_len, DMA_FROM_DEVICE);
  1050. ret = dma_mapping_error(kdev, mapping);
  1051. if (ret) {
  1052. bcmgenet_free_cb(cb);
  1053. netif_err(priv, rx_err, priv->dev,
  1054. "%s DMA map failed\n", __func__);
  1055. return ret;
  1056. }
  1057. dma_unmap_addr_set(cb, dma_addr, mapping);
  1058. /* assign packet, prepare descriptor, and advance pointer */
  1059. dmadesc_set_addr(priv, priv->rx_bd_assign_ptr, mapping);
  1060. /* turn on the newly assigned BD for DMA to use */
  1061. priv->rx_bd_assign_index++;
  1062. priv->rx_bd_assign_index &= (priv->num_rx_bds - 1);
  1063. priv->rx_bd_assign_ptr = priv->rx_bds +
  1064. (priv->rx_bd_assign_index * DMA_DESC_SIZE);
  1065. return 0;
  1066. }
  1067. /* bcmgenet_desc_rx - descriptor based rx process.
  1068. * this could be called from bottom half, or from NAPI polling method.
  1069. */
  1070. static unsigned int bcmgenet_desc_rx(struct bcmgenet_priv *priv,
  1071. unsigned int budget)
  1072. {
  1073. struct net_device *dev = priv->dev;
  1074. struct enet_cb *cb;
  1075. struct sk_buff *skb;
  1076. u32 dma_length_status;
  1077. unsigned long dma_flag;
  1078. int len, err;
  1079. unsigned int rxpktprocessed = 0, rxpkttoprocess;
  1080. unsigned int p_index;
  1081. unsigned int chksum_ok = 0;
  1082. p_index = bcmgenet_rdma_ring_readl(priv, DESC_INDEX, RDMA_PROD_INDEX);
  1083. p_index &= DMA_P_INDEX_MASK;
  1084. if (p_index < priv->rx_c_index)
  1085. rxpkttoprocess = (DMA_C_INDEX_MASK + 1) -
  1086. priv->rx_c_index + p_index;
  1087. else
  1088. rxpkttoprocess = p_index - priv->rx_c_index;
  1089. netif_dbg(priv, rx_status, dev,
  1090. "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
  1091. while ((rxpktprocessed < rxpkttoprocess) &&
  1092. (rxpktprocessed < budget)) {
  1093. cb = &priv->rx_cbs[priv->rx_read_ptr];
  1094. skb = cb->skb;
  1095. /* We do not have a backing SKB, so we do not have a
  1096. * corresponding DMA mapping for this incoming packet since
  1097. * bcmgenet_rx_refill always either has both skb and mapping or
  1098. * none.
  1099. */
  1100. if (unlikely(!skb)) {
  1101. dev->stats.rx_dropped++;
  1102. dev->stats.rx_errors++;
  1103. goto refill;
  1104. }
  1105. /* Unmap the packet contents such that we can use the
  1106. * RSV from the 64 bytes descriptor when enabled and save
  1107. * a 32-bits register read
  1108. */
  1109. dma_unmap_single(&dev->dev, dma_unmap_addr(cb, dma_addr),
  1110. priv->rx_buf_len, DMA_FROM_DEVICE);
  1111. if (!priv->desc_64b_en) {
  1112. dma_length_status =
  1113. dmadesc_get_length_status(priv,
  1114. priv->rx_bds +
  1115. (priv->rx_read_ptr *
  1116. DMA_DESC_SIZE));
  1117. } else {
  1118. struct status_64 *status;
  1119. status = (struct status_64 *)skb->data;
  1120. dma_length_status = status->length_status;
  1121. }
  1122. /* DMA flags and length are still valid no matter how
  1123. * we got the Receive Status Vector (64B RSB or register)
  1124. */
  1125. dma_flag = dma_length_status & 0xffff;
  1126. len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
  1127. netif_dbg(priv, rx_status, dev,
  1128. "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
  1129. __func__, p_index, priv->rx_c_index,
  1130. priv->rx_read_ptr, dma_length_status);
  1131. if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
  1132. netif_err(priv, rx_status, dev,
  1133. "dropping fragmented packet!\n");
  1134. dev->stats.rx_dropped++;
  1135. dev->stats.rx_errors++;
  1136. dev_kfree_skb_any(cb->skb);
  1137. cb->skb = NULL;
  1138. goto refill;
  1139. }
  1140. /* report errors */
  1141. if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
  1142. DMA_RX_OV |
  1143. DMA_RX_NO |
  1144. DMA_RX_LG |
  1145. DMA_RX_RXER))) {
  1146. netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
  1147. (unsigned int)dma_flag);
  1148. if (dma_flag & DMA_RX_CRC_ERROR)
  1149. dev->stats.rx_crc_errors++;
  1150. if (dma_flag & DMA_RX_OV)
  1151. dev->stats.rx_over_errors++;
  1152. if (dma_flag & DMA_RX_NO)
  1153. dev->stats.rx_frame_errors++;
  1154. if (dma_flag & DMA_RX_LG)
  1155. dev->stats.rx_length_errors++;
  1156. dev->stats.rx_dropped++;
  1157. dev->stats.rx_errors++;
  1158. /* discard the packet and advance consumer index.*/
  1159. dev_kfree_skb_any(cb->skb);
  1160. cb->skb = NULL;
  1161. goto refill;
  1162. } /* error packet */
  1163. chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
  1164. priv->desc_rxchk_en;
  1165. skb_put(skb, len);
  1166. if (priv->desc_64b_en) {
  1167. skb_pull(skb, 64);
  1168. len -= 64;
  1169. }
  1170. if (likely(chksum_ok))
  1171. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1172. /* remove hardware 2bytes added for IP alignment */
  1173. skb_pull(skb, 2);
  1174. len -= 2;
  1175. if (priv->crc_fwd_en) {
  1176. skb_trim(skb, len - ETH_FCS_LEN);
  1177. len -= ETH_FCS_LEN;
  1178. }
  1179. /*Finish setting up the received SKB and send it to the kernel*/
  1180. skb->protocol = eth_type_trans(skb, priv->dev);
  1181. dev->stats.rx_packets++;
  1182. dev->stats.rx_bytes += len;
  1183. if (dma_flag & DMA_RX_MULT)
  1184. dev->stats.multicast++;
  1185. /* Notify kernel */
  1186. napi_gro_receive(&priv->napi, skb);
  1187. cb->skb = NULL;
  1188. netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
  1189. /* refill RX path on the current control block */
  1190. refill:
  1191. err = bcmgenet_rx_refill(priv, cb);
  1192. if (err)
  1193. netif_err(priv, rx_err, dev, "Rx refill failed\n");
  1194. rxpktprocessed++;
  1195. priv->rx_read_ptr++;
  1196. priv->rx_read_ptr &= (priv->num_rx_bds - 1);
  1197. }
  1198. return rxpktprocessed;
  1199. }
  1200. /* Assign skb to RX DMA descriptor. */
  1201. static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv)
  1202. {
  1203. struct enet_cb *cb;
  1204. int ret = 0;
  1205. int i;
  1206. netif_dbg(priv, hw, priv->dev, "%s:\n", __func__);
  1207. /* loop here for each buffer needing assign */
  1208. for (i = 0; i < priv->num_rx_bds; i++) {
  1209. cb = &priv->rx_cbs[priv->rx_bd_assign_index];
  1210. if (cb->skb)
  1211. continue;
  1212. ret = bcmgenet_rx_refill(priv, cb);
  1213. if (ret)
  1214. break;
  1215. }
  1216. return ret;
  1217. }
  1218. static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
  1219. {
  1220. struct enet_cb *cb;
  1221. int i;
  1222. for (i = 0; i < priv->num_rx_bds; i++) {
  1223. cb = &priv->rx_cbs[i];
  1224. if (dma_unmap_addr(cb, dma_addr)) {
  1225. dma_unmap_single(&priv->dev->dev,
  1226. dma_unmap_addr(cb, dma_addr),
  1227. priv->rx_buf_len, DMA_FROM_DEVICE);
  1228. dma_unmap_addr_set(cb, dma_addr, 0);
  1229. }
  1230. if (cb->skb)
  1231. bcmgenet_free_cb(cb);
  1232. }
  1233. }
  1234. static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
  1235. {
  1236. u32 reg;
  1237. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1238. if (enable)
  1239. reg |= mask;
  1240. else
  1241. reg &= ~mask;
  1242. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1243. /* UniMAC stops on a packet boundary, wait for a full-size packet
  1244. * to be processed
  1245. */
  1246. if (enable == 0)
  1247. usleep_range(1000, 2000);
  1248. }
  1249. static int reset_umac(struct bcmgenet_priv *priv)
  1250. {
  1251. struct device *kdev = &priv->pdev->dev;
  1252. unsigned int timeout = 0;
  1253. u32 reg;
  1254. /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
  1255. bcmgenet_rbuf_ctrl_set(priv, 0);
  1256. udelay(10);
  1257. /* disable MAC while updating its registers */
  1258. bcmgenet_umac_writel(priv, 0, UMAC_CMD);
  1259. /* issue soft reset, wait for it to complete */
  1260. bcmgenet_umac_writel(priv, CMD_SW_RESET, UMAC_CMD);
  1261. while (timeout++ < 1000) {
  1262. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1263. if (!(reg & CMD_SW_RESET))
  1264. return 0;
  1265. udelay(1);
  1266. }
  1267. if (timeout == 1000) {
  1268. dev_err(kdev,
  1269. "timeout waiting for MAC to come out of reset\n");
  1270. return -ETIMEDOUT;
  1271. }
  1272. return 0;
  1273. }
  1274. static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
  1275. {
  1276. /* Mask all interrupts.*/
  1277. bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
  1278. bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
  1279. bcmgenet_intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1280. bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
  1281. bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
  1282. bcmgenet_intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1283. }
  1284. static int init_umac(struct bcmgenet_priv *priv)
  1285. {
  1286. struct device *kdev = &priv->pdev->dev;
  1287. int ret;
  1288. u32 reg, cpu_mask_clear;
  1289. dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
  1290. ret = reset_umac(priv);
  1291. if (ret)
  1292. return ret;
  1293. bcmgenet_umac_writel(priv, 0, UMAC_CMD);
  1294. /* clear tx/rx counter */
  1295. bcmgenet_umac_writel(priv,
  1296. MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
  1297. UMAC_MIB_CTRL);
  1298. bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
  1299. bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1300. /* init rx registers, enable ip header optimization */
  1301. reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
  1302. reg |= RBUF_ALIGN_2B;
  1303. bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
  1304. if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
  1305. bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
  1306. bcmgenet_intr_disable(priv);
  1307. cpu_mask_clear = UMAC_IRQ_RXDMA_BDONE;
  1308. dev_dbg(kdev, "%s:Enabling RXDMA_BDONE interrupt\n", __func__);
  1309. /* Monitor cable plug/unplugged event for internal PHY */
  1310. if (phy_is_internal(priv->phydev)) {
  1311. cpu_mask_clear |= (UMAC_IRQ_LINK_DOWN | UMAC_IRQ_LINK_UP);
  1312. } else if (priv->ext_phy) {
  1313. cpu_mask_clear |= (UMAC_IRQ_LINK_DOWN | UMAC_IRQ_LINK_UP);
  1314. } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
  1315. reg = bcmgenet_bp_mc_get(priv);
  1316. reg |= BIT(priv->hw_params->bp_in_en_shift);
  1317. /* bp_mask: back pressure mask */
  1318. if (netif_is_multiqueue(priv->dev))
  1319. reg |= priv->hw_params->bp_in_mask;
  1320. else
  1321. reg &= ~priv->hw_params->bp_in_mask;
  1322. bcmgenet_bp_mc_set(priv, reg);
  1323. }
  1324. /* Enable MDIO interrupts on GENET v3+ */
  1325. if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
  1326. cpu_mask_clear |= UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR;
  1327. bcmgenet_intrl2_0_writel(priv, cpu_mask_clear, INTRL2_CPU_MASK_CLEAR);
  1328. /* Enable rx/tx engine.*/
  1329. dev_dbg(kdev, "done init umac\n");
  1330. return 0;
  1331. }
  1332. /* Initialize all house-keeping variables for a TX ring, along
  1333. * with corresponding hardware registers
  1334. */
  1335. static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
  1336. unsigned int index, unsigned int size,
  1337. unsigned int write_ptr, unsigned int end_ptr)
  1338. {
  1339. struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
  1340. u32 words_per_bd = WORDS_PER_BD(priv);
  1341. u32 flow_period_val = 0;
  1342. unsigned int first_bd;
  1343. spin_lock_init(&ring->lock);
  1344. ring->index = index;
  1345. if (index == DESC_INDEX) {
  1346. ring->queue = 0;
  1347. ring->int_enable = bcmgenet_tx_ring16_int_enable;
  1348. ring->int_disable = bcmgenet_tx_ring16_int_disable;
  1349. } else {
  1350. ring->queue = index + 1;
  1351. ring->int_enable = bcmgenet_tx_ring_int_enable;
  1352. ring->int_disable = bcmgenet_tx_ring_int_disable;
  1353. }
  1354. ring->cbs = priv->tx_cbs + write_ptr;
  1355. ring->size = size;
  1356. ring->c_index = 0;
  1357. ring->free_bds = size;
  1358. ring->write_ptr = write_ptr;
  1359. ring->cb_ptr = write_ptr;
  1360. ring->end_ptr = end_ptr - 1;
  1361. ring->prod_index = 0;
  1362. /* Set flow period for ring != 16 */
  1363. if (index != DESC_INDEX)
  1364. flow_period_val = ENET_MAX_MTU_SIZE << 16;
  1365. bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
  1366. bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
  1367. bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
  1368. /* Disable rate control for now */
  1369. bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
  1370. TDMA_FLOW_PERIOD);
  1371. /* Unclassified traffic goes to ring 16 */
  1372. bcmgenet_tdma_ring_writel(priv, index,
  1373. ((size << DMA_RING_SIZE_SHIFT) |
  1374. RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
  1375. first_bd = write_ptr;
  1376. /* Set start and end address, read and write pointers */
  1377. bcmgenet_tdma_ring_writel(priv, index, first_bd * words_per_bd,
  1378. DMA_START_ADDR);
  1379. bcmgenet_tdma_ring_writel(priv, index, first_bd * words_per_bd,
  1380. TDMA_READ_PTR);
  1381. bcmgenet_tdma_ring_writel(priv, index, first_bd,
  1382. TDMA_WRITE_PTR);
  1383. bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
  1384. DMA_END_ADDR);
  1385. }
  1386. /* Initialize a RDMA ring */
  1387. static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
  1388. unsigned int index, unsigned int size)
  1389. {
  1390. u32 words_per_bd = WORDS_PER_BD(priv);
  1391. int ret;
  1392. priv->num_rx_bds = TOTAL_DESC;
  1393. priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
  1394. priv->rx_bd_assign_ptr = priv->rx_bds;
  1395. priv->rx_bd_assign_index = 0;
  1396. priv->rx_c_index = 0;
  1397. priv->rx_read_ptr = 0;
  1398. priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
  1399. GFP_KERNEL);
  1400. if (!priv->rx_cbs)
  1401. return -ENOMEM;
  1402. ret = bcmgenet_alloc_rx_buffers(priv);
  1403. if (ret) {
  1404. kfree(priv->rx_cbs);
  1405. return ret;
  1406. }
  1407. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_WRITE_PTR);
  1408. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
  1409. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
  1410. bcmgenet_rdma_ring_writel(priv, index,
  1411. ((size << DMA_RING_SIZE_SHIFT) |
  1412. RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
  1413. bcmgenet_rdma_ring_writel(priv, index, 0, DMA_START_ADDR);
  1414. bcmgenet_rdma_ring_writel(priv, index,
  1415. words_per_bd * size - 1, DMA_END_ADDR);
  1416. bcmgenet_rdma_ring_writel(priv, index,
  1417. (DMA_FC_THRESH_LO <<
  1418. DMA_XOFF_THRESHOLD_SHIFT) |
  1419. DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
  1420. bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_READ_PTR);
  1421. return ret;
  1422. }
  1423. /* init multi xmit queues, only available for GENET2+
  1424. * the queue is partitioned as follows:
  1425. *
  1426. * queue 0 - 3 is priority based, each one has 32 descriptors,
  1427. * with queue 0 being the highest priority queue.
  1428. *
  1429. * queue 16 is the default tx queue with GENET_DEFAULT_BD_CNT
  1430. * descriptors: 256 - (number of tx queues * bds per queues) = 128
  1431. * descriptors.
  1432. *
  1433. * The transmit control block pool is then partitioned as following:
  1434. * - tx_cbs[0...127] are for queue 16
  1435. * - tx_ring_cbs[0] points to tx_cbs[128..159]
  1436. * - tx_ring_cbs[1] points to tx_cbs[160..191]
  1437. * - tx_ring_cbs[2] points to tx_cbs[192..223]
  1438. * - tx_ring_cbs[3] points to tx_cbs[224..255]
  1439. */
  1440. static void bcmgenet_init_multiq(struct net_device *dev)
  1441. {
  1442. struct bcmgenet_priv *priv = netdev_priv(dev);
  1443. unsigned int i, dma_enable;
  1444. u32 reg, dma_ctrl, ring_cfg = 0;
  1445. u32 dma_priority[3] = {0, 0, 0};
  1446. if (!netif_is_multiqueue(dev)) {
  1447. netdev_warn(dev, "called with non multi queue aware HW\n");
  1448. return;
  1449. }
  1450. dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1451. dma_enable = dma_ctrl & DMA_EN;
  1452. dma_ctrl &= ~DMA_EN;
  1453. bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
  1454. /* Enable strict priority arbiter mode */
  1455. bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
  1456. for (i = 0; i < priv->hw_params->tx_queues; i++) {
  1457. /* first 64 tx_cbs are reserved for default tx queue
  1458. * (ring 16)
  1459. */
  1460. bcmgenet_init_tx_ring(priv, i, priv->hw_params->bds_cnt,
  1461. i * priv->hw_params->bds_cnt,
  1462. (i + 1) * priv->hw_params->bds_cnt);
  1463. /* Configure ring as descriptor ring and setup priority */
  1464. ring_cfg |= 1 << i;
  1465. dma_ctrl |= 1 << (i + DMA_RING_BUF_EN_SHIFT);
  1466. dma_priority[DMA_PRIO_REG_INDEX(i)] |=
  1467. ((GENET_Q0_PRIORITY + i) << DMA_PRIO_REG_SHIFT(i));
  1468. }
  1469. /* Set ring 16 priority and program the hardware registers */
  1470. dma_priority[DMA_PRIO_REG_INDEX(DESC_INDEX)] |=
  1471. ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) <<
  1472. DMA_PRIO_REG_SHIFT(DESC_INDEX));
  1473. bcmgenet_tdma_writel(priv, dma_priority[0], DMA_PRIORITY_0);
  1474. bcmgenet_tdma_writel(priv, dma_priority[1], DMA_PRIORITY_1);
  1475. bcmgenet_tdma_writel(priv, dma_priority[2], DMA_PRIORITY_2);
  1476. /* Enable rings */
  1477. reg = bcmgenet_tdma_readl(priv, DMA_RING_CFG);
  1478. reg |= ring_cfg;
  1479. bcmgenet_tdma_writel(priv, reg, DMA_RING_CFG);
  1480. /* Configure ring as descriptor ring and re-enable DMA if enabled */
  1481. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1482. reg |= dma_ctrl;
  1483. if (dma_enable)
  1484. reg |= DMA_EN;
  1485. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1486. }
  1487. static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
  1488. {
  1489. int ret = 0;
  1490. int timeout = 0;
  1491. u32 reg;
  1492. /* Disable TDMA to stop add more frames in TX DMA */
  1493. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1494. reg &= ~DMA_EN;
  1495. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1496. /* Check TDMA status register to confirm TDMA is disabled */
  1497. while (timeout++ < DMA_TIMEOUT_VAL) {
  1498. reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
  1499. if (reg & DMA_DISABLED)
  1500. break;
  1501. udelay(1);
  1502. }
  1503. if (timeout == DMA_TIMEOUT_VAL) {
  1504. netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
  1505. ret = -ETIMEDOUT;
  1506. }
  1507. /* Wait 10ms for packet drain in both tx and rx dma */
  1508. usleep_range(10000, 20000);
  1509. /* Disable RDMA */
  1510. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  1511. reg &= ~DMA_EN;
  1512. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  1513. timeout = 0;
  1514. /* Check RDMA status register to confirm RDMA is disabled */
  1515. while (timeout++ < DMA_TIMEOUT_VAL) {
  1516. reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
  1517. if (reg & DMA_DISABLED)
  1518. break;
  1519. udelay(1);
  1520. }
  1521. if (timeout == DMA_TIMEOUT_VAL) {
  1522. netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
  1523. ret = -ETIMEDOUT;
  1524. }
  1525. return ret;
  1526. }
  1527. static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
  1528. {
  1529. int i;
  1530. /* disable DMA */
  1531. bcmgenet_dma_teardown(priv);
  1532. for (i = 0; i < priv->num_tx_bds; i++) {
  1533. if (priv->tx_cbs[i].skb != NULL) {
  1534. dev_kfree_skb(priv->tx_cbs[i].skb);
  1535. priv->tx_cbs[i].skb = NULL;
  1536. }
  1537. }
  1538. bcmgenet_free_rx_buffers(priv);
  1539. kfree(priv->rx_cbs);
  1540. kfree(priv->tx_cbs);
  1541. }
  1542. /* init_edma: Initialize DMA control register */
  1543. static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
  1544. {
  1545. int ret;
  1546. netif_dbg(priv, hw, priv->dev, "bcmgenet: init_edma\n");
  1547. /* by default, enable ring 16 (descriptor based) */
  1548. ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, TOTAL_DESC);
  1549. if (ret) {
  1550. netdev_err(priv->dev, "failed to initialize RX ring\n");
  1551. return ret;
  1552. }
  1553. /* init rDma */
  1554. bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
  1555. /* Init tDma */
  1556. bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
  1557. /* Initialize common TX ring structures */
  1558. priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
  1559. priv->num_tx_bds = TOTAL_DESC;
  1560. priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
  1561. GFP_KERNEL);
  1562. if (!priv->tx_cbs) {
  1563. bcmgenet_fini_dma(priv);
  1564. return -ENOMEM;
  1565. }
  1566. /* initialize multi xmit queue */
  1567. bcmgenet_init_multiq(priv->dev);
  1568. /* initialize special ring 16 */
  1569. bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_DEFAULT_BD_CNT,
  1570. priv->hw_params->tx_queues *
  1571. priv->hw_params->bds_cnt,
  1572. TOTAL_DESC);
  1573. return 0;
  1574. }
  1575. /* NAPI polling method*/
  1576. static int bcmgenet_poll(struct napi_struct *napi, int budget)
  1577. {
  1578. struct bcmgenet_priv *priv = container_of(napi,
  1579. struct bcmgenet_priv, napi);
  1580. unsigned int work_done;
  1581. /* tx reclaim */
  1582. bcmgenet_tx_reclaim(priv->dev, &priv->tx_rings[DESC_INDEX]);
  1583. work_done = bcmgenet_desc_rx(priv, budget);
  1584. /* Advancing our consumer index*/
  1585. priv->rx_c_index += work_done;
  1586. priv->rx_c_index &= DMA_C_INDEX_MASK;
  1587. bcmgenet_rdma_ring_writel(priv, DESC_INDEX,
  1588. priv->rx_c_index, RDMA_CONS_INDEX);
  1589. if (work_done < budget) {
  1590. napi_complete(napi);
  1591. bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_BDONE,
  1592. INTRL2_CPU_MASK_CLEAR);
  1593. }
  1594. return work_done;
  1595. }
  1596. /* Interrupt bottom half */
  1597. static void bcmgenet_irq_task(struct work_struct *work)
  1598. {
  1599. struct bcmgenet_priv *priv = container_of(
  1600. work, struct bcmgenet_priv, bcmgenet_irq_work);
  1601. netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
  1602. if (priv->irq0_stat & UMAC_IRQ_MPD_R) {
  1603. priv->irq0_stat &= ~UMAC_IRQ_MPD_R;
  1604. netif_dbg(priv, wol, priv->dev,
  1605. "magic packet detected, waking up\n");
  1606. bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
  1607. }
  1608. /* Link UP/DOWN event */
  1609. if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
  1610. (priv->irq0_stat & (UMAC_IRQ_LINK_UP|UMAC_IRQ_LINK_DOWN))) {
  1611. phy_mac_interrupt(priv->phydev,
  1612. priv->irq0_stat & UMAC_IRQ_LINK_UP);
  1613. priv->irq0_stat &= ~(UMAC_IRQ_LINK_UP|UMAC_IRQ_LINK_DOWN);
  1614. }
  1615. }
  1616. /* bcmgenet_isr1: interrupt handler for ring buffer. */
  1617. static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
  1618. {
  1619. struct bcmgenet_priv *priv = dev_id;
  1620. unsigned int index;
  1621. /* Save irq status for bottom-half processing. */
  1622. priv->irq1_stat =
  1623. bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
  1624. ~priv->int1_mask;
  1625. /* clear interrupts */
  1626. bcmgenet_intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  1627. netif_dbg(priv, intr, priv->dev,
  1628. "%s: IRQ=0x%x\n", __func__, priv->irq1_stat);
  1629. /* Check the MBDONE interrupts.
  1630. * packet is done, reclaim descriptors
  1631. */
  1632. if (priv->irq1_stat & 0x0000ffff) {
  1633. index = 0;
  1634. for (index = 0; index < 16; index++) {
  1635. if (priv->irq1_stat & (1 << index))
  1636. bcmgenet_tx_reclaim(priv->dev,
  1637. &priv->tx_rings[index]);
  1638. }
  1639. }
  1640. return IRQ_HANDLED;
  1641. }
  1642. /* bcmgenet_isr0: Handle various interrupts. */
  1643. static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
  1644. {
  1645. struct bcmgenet_priv *priv = dev_id;
  1646. /* Save irq status for bottom-half processing. */
  1647. priv->irq0_stat =
  1648. bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
  1649. ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
  1650. /* clear interrupts */
  1651. bcmgenet_intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  1652. netif_dbg(priv, intr, priv->dev,
  1653. "IRQ=0x%x\n", priv->irq0_stat);
  1654. if (priv->irq0_stat & (UMAC_IRQ_RXDMA_BDONE | UMAC_IRQ_RXDMA_PDONE)) {
  1655. /* We use NAPI(software interrupt throttling, if
  1656. * Rx Descriptor throttling is not used.
  1657. * Disable interrupt, will be enabled in the poll method.
  1658. */
  1659. if (likely(napi_schedule_prep(&priv->napi))) {
  1660. bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_BDONE,
  1661. INTRL2_CPU_MASK_SET);
  1662. __napi_schedule(&priv->napi);
  1663. }
  1664. }
  1665. if (priv->irq0_stat &
  1666. (UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE)) {
  1667. /* Tx reclaim */
  1668. bcmgenet_tx_reclaim(priv->dev, &priv->tx_rings[DESC_INDEX]);
  1669. }
  1670. if (priv->irq0_stat & (UMAC_IRQ_PHY_DET_R |
  1671. UMAC_IRQ_PHY_DET_F |
  1672. UMAC_IRQ_LINK_UP |
  1673. UMAC_IRQ_LINK_DOWN |
  1674. UMAC_IRQ_HFB_SM |
  1675. UMAC_IRQ_HFB_MM |
  1676. UMAC_IRQ_MPD_R)) {
  1677. /* all other interested interrupts handled in bottom half */
  1678. schedule_work(&priv->bcmgenet_irq_work);
  1679. }
  1680. if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
  1681. priv->irq0_stat & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
  1682. priv->irq0_stat &= ~(UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
  1683. wake_up(&priv->wq);
  1684. }
  1685. return IRQ_HANDLED;
  1686. }
  1687. static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
  1688. {
  1689. struct bcmgenet_priv *priv = dev_id;
  1690. pm_wakeup_event(&priv->pdev->dev, 0);
  1691. return IRQ_HANDLED;
  1692. }
  1693. static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
  1694. {
  1695. u32 reg;
  1696. reg = bcmgenet_rbuf_ctrl_get(priv);
  1697. reg |= BIT(1);
  1698. bcmgenet_rbuf_ctrl_set(priv, reg);
  1699. udelay(10);
  1700. reg &= ~BIT(1);
  1701. bcmgenet_rbuf_ctrl_set(priv, reg);
  1702. udelay(10);
  1703. }
  1704. static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
  1705. unsigned char *addr)
  1706. {
  1707. bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
  1708. (addr[2] << 8) | addr[3], UMAC_MAC0);
  1709. bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
  1710. }
  1711. /* Returns a reusable dma control register value */
  1712. static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
  1713. {
  1714. u32 reg;
  1715. u32 dma_ctrl;
  1716. /* disable DMA */
  1717. dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
  1718. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1719. reg &= ~dma_ctrl;
  1720. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1721. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  1722. reg &= ~dma_ctrl;
  1723. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  1724. bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
  1725. udelay(10);
  1726. bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
  1727. return dma_ctrl;
  1728. }
  1729. static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
  1730. {
  1731. u32 reg;
  1732. reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
  1733. reg |= dma_ctrl;
  1734. bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
  1735. reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
  1736. reg |= dma_ctrl;
  1737. bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
  1738. }
  1739. static void bcmgenet_netif_start(struct net_device *dev)
  1740. {
  1741. struct bcmgenet_priv *priv = netdev_priv(dev);
  1742. /* Start the network engine */
  1743. napi_enable(&priv->napi);
  1744. umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
  1745. if (phy_is_internal(priv->phydev))
  1746. bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
  1747. netif_tx_start_all_queues(dev);
  1748. phy_start(priv->phydev);
  1749. }
  1750. static int bcmgenet_open(struct net_device *dev)
  1751. {
  1752. struct bcmgenet_priv *priv = netdev_priv(dev);
  1753. unsigned long dma_ctrl;
  1754. u32 reg;
  1755. int ret;
  1756. netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
  1757. /* Turn on the clock */
  1758. if (!IS_ERR(priv->clk))
  1759. clk_prepare_enable(priv->clk);
  1760. /* take MAC out of reset */
  1761. bcmgenet_umac_reset(priv);
  1762. ret = init_umac(priv);
  1763. if (ret)
  1764. goto err_clk_disable;
  1765. /* disable ethernet MAC while updating its registers */
  1766. umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
  1767. /* Make sure we reflect the value of CRC_CMD_FWD */
  1768. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1769. priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
  1770. bcmgenet_set_hw_addr(priv, dev->dev_addr);
  1771. if (phy_is_internal(priv->phydev)) {
  1772. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  1773. reg |= EXT_ENERGY_DET_MASK;
  1774. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  1775. }
  1776. /* Disable RX/TX DMA and flush TX queues */
  1777. dma_ctrl = bcmgenet_dma_disable(priv);
  1778. /* Reinitialize TDMA and RDMA and SW housekeeping */
  1779. ret = bcmgenet_init_dma(priv);
  1780. if (ret) {
  1781. netdev_err(dev, "failed to initialize DMA\n");
  1782. goto err_fini_dma;
  1783. }
  1784. /* Always enable ring 16 - descriptor ring */
  1785. bcmgenet_enable_dma(priv, dma_ctrl);
  1786. ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
  1787. dev->name, priv);
  1788. if (ret < 0) {
  1789. netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
  1790. goto err_fini_dma;
  1791. }
  1792. ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
  1793. dev->name, priv);
  1794. if (ret < 0) {
  1795. netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
  1796. goto err_irq0;
  1797. }
  1798. bcmgenet_netif_start(dev);
  1799. return 0;
  1800. err_irq0:
  1801. free_irq(priv->irq0, dev);
  1802. err_fini_dma:
  1803. bcmgenet_fini_dma(priv);
  1804. err_clk_disable:
  1805. if (!IS_ERR(priv->clk))
  1806. clk_disable_unprepare(priv->clk);
  1807. return ret;
  1808. }
  1809. static void bcmgenet_netif_stop(struct net_device *dev)
  1810. {
  1811. struct bcmgenet_priv *priv = netdev_priv(dev);
  1812. netif_tx_stop_all_queues(dev);
  1813. napi_disable(&priv->napi);
  1814. phy_stop(priv->phydev);
  1815. bcmgenet_intr_disable(priv);
  1816. /* Wait for pending work items to complete. Since interrupts are
  1817. * disabled no new work will be scheduled.
  1818. */
  1819. cancel_work_sync(&priv->bcmgenet_irq_work);
  1820. priv->old_link = -1;
  1821. priv->old_speed = -1;
  1822. priv->old_duplex = -1;
  1823. priv->old_pause = -1;
  1824. }
  1825. static int bcmgenet_close(struct net_device *dev)
  1826. {
  1827. struct bcmgenet_priv *priv = netdev_priv(dev);
  1828. int ret;
  1829. netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
  1830. bcmgenet_netif_stop(dev);
  1831. /* Disable MAC receive */
  1832. umac_enable_set(priv, CMD_RX_EN, false);
  1833. ret = bcmgenet_dma_teardown(priv);
  1834. if (ret)
  1835. return ret;
  1836. /* Disable MAC transmit. TX DMA disabled have to done before this */
  1837. umac_enable_set(priv, CMD_TX_EN, false);
  1838. /* tx reclaim */
  1839. bcmgenet_tx_reclaim_all(dev);
  1840. bcmgenet_fini_dma(priv);
  1841. free_irq(priv->irq0, priv);
  1842. free_irq(priv->irq1, priv);
  1843. if (phy_is_internal(priv->phydev))
  1844. bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
  1845. if (!IS_ERR(priv->clk))
  1846. clk_disable_unprepare(priv->clk);
  1847. return 0;
  1848. }
  1849. static void bcmgenet_timeout(struct net_device *dev)
  1850. {
  1851. struct bcmgenet_priv *priv = netdev_priv(dev);
  1852. netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
  1853. dev->trans_start = jiffies;
  1854. dev->stats.tx_errors++;
  1855. netif_tx_wake_all_queues(dev);
  1856. }
  1857. #define MAX_MC_COUNT 16
  1858. static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
  1859. unsigned char *addr,
  1860. int *i,
  1861. int *mc)
  1862. {
  1863. u32 reg;
  1864. bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
  1865. UMAC_MDF_ADDR + (*i * 4));
  1866. bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
  1867. addr[4] << 8 | addr[5],
  1868. UMAC_MDF_ADDR + ((*i + 1) * 4));
  1869. reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
  1870. reg |= (1 << (MAX_MC_COUNT - *mc));
  1871. bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
  1872. *i += 2;
  1873. (*mc)++;
  1874. }
  1875. static void bcmgenet_set_rx_mode(struct net_device *dev)
  1876. {
  1877. struct bcmgenet_priv *priv = netdev_priv(dev);
  1878. struct netdev_hw_addr *ha;
  1879. int i, mc;
  1880. u32 reg;
  1881. netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
  1882. /* Promiscuous mode */
  1883. reg = bcmgenet_umac_readl(priv, UMAC_CMD);
  1884. if (dev->flags & IFF_PROMISC) {
  1885. reg |= CMD_PROMISC;
  1886. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1887. bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
  1888. return;
  1889. } else {
  1890. reg &= ~CMD_PROMISC;
  1891. bcmgenet_umac_writel(priv, reg, UMAC_CMD);
  1892. }
  1893. /* UniMac doesn't support ALLMULTI */
  1894. if (dev->flags & IFF_ALLMULTI) {
  1895. netdev_warn(dev, "ALLMULTI is not supported\n");
  1896. return;
  1897. }
  1898. /* update MDF filter */
  1899. i = 0;
  1900. mc = 0;
  1901. /* Broadcast */
  1902. bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
  1903. /* my own address.*/
  1904. bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
  1905. /* Unicast list*/
  1906. if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
  1907. return;
  1908. if (!netdev_uc_empty(dev))
  1909. netdev_for_each_uc_addr(ha, dev)
  1910. bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
  1911. /* Multicast */
  1912. if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
  1913. return;
  1914. netdev_for_each_mc_addr(ha, dev)
  1915. bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
  1916. }
  1917. /* Set the hardware MAC address. */
  1918. static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
  1919. {
  1920. struct sockaddr *addr = p;
  1921. /* Setting the MAC address at the hardware level is not possible
  1922. * without disabling the UniMAC RX/TX enable bits.
  1923. */
  1924. if (netif_running(dev))
  1925. return -EBUSY;
  1926. ether_addr_copy(dev->dev_addr, addr->sa_data);
  1927. return 0;
  1928. }
  1929. static const struct net_device_ops bcmgenet_netdev_ops = {
  1930. .ndo_open = bcmgenet_open,
  1931. .ndo_stop = bcmgenet_close,
  1932. .ndo_start_xmit = bcmgenet_xmit,
  1933. .ndo_tx_timeout = bcmgenet_timeout,
  1934. .ndo_set_rx_mode = bcmgenet_set_rx_mode,
  1935. .ndo_set_mac_address = bcmgenet_set_mac_addr,
  1936. .ndo_do_ioctl = bcmgenet_ioctl,
  1937. .ndo_set_features = bcmgenet_set_features,
  1938. };
  1939. /* Array of GENET hardware parameters/characteristics */
  1940. static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
  1941. [GENET_V1] = {
  1942. .tx_queues = 0,
  1943. .rx_queues = 0,
  1944. .bds_cnt = 0,
  1945. .bp_in_en_shift = 16,
  1946. .bp_in_mask = 0xffff,
  1947. .hfb_filter_cnt = 16,
  1948. .qtag_mask = 0x1F,
  1949. .hfb_offset = 0x1000,
  1950. .rdma_offset = 0x2000,
  1951. .tdma_offset = 0x3000,
  1952. .words_per_bd = 2,
  1953. },
  1954. [GENET_V2] = {
  1955. .tx_queues = 4,
  1956. .rx_queues = 4,
  1957. .bds_cnt = 32,
  1958. .bp_in_en_shift = 16,
  1959. .bp_in_mask = 0xffff,
  1960. .hfb_filter_cnt = 16,
  1961. .qtag_mask = 0x1F,
  1962. .tbuf_offset = 0x0600,
  1963. .hfb_offset = 0x1000,
  1964. .hfb_reg_offset = 0x2000,
  1965. .rdma_offset = 0x3000,
  1966. .tdma_offset = 0x4000,
  1967. .words_per_bd = 2,
  1968. .flags = GENET_HAS_EXT,
  1969. },
  1970. [GENET_V3] = {
  1971. .tx_queues = 4,
  1972. .rx_queues = 4,
  1973. .bds_cnt = 32,
  1974. .bp_in_en_shift = 17,
  1975. .bp_in_mask = 0x1ffff,
  1976. .hfb_filter_cnt = 48,
  1977. .qtag_mask = 0x3F,
  1978. .tbuf_offset = 0x0600,
  1979. .hfb_offset = 0x8000,
  1980. .hfb_reg_offset = 0xfc00,
  1981. .rdma_offset = 0x10000,
  1982. .tdma_offset = 0x11000,
  1983. .words_per_bd = 2,
  1984. .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR,
  1985. },
  1986. [GENET_V4] = {
  1987. .tx_queues = 4,
  1988. .rx_queues = 4,
  1989. .bds_cnt = 32,
  1990. .bp_in_en_shift = 17,
  1991. .bp_in_mask = 0x1ffff,
  1992. .hfb_filter_cnt = 48,
  1993. .qtag_mask = 0x3F,
  1994. .tbuf_offset = 0x0600,
  1995. .hfb_offset = 0x8000,
  1996. .hfb_reg_offset = 0xfc00,
  1997. .rdma_offset = 0x2000,
  1998. .tdma_offset = 0x4000,
  1999. .words_per_bd = 3,
  2000. .flags = GENET_HAS_40BITS | GENET_HAS_EXT | GENET_HAS_MDIO_INTR,
  2001. },
  2002. };
  2003. /* Infer hardware parameters from the detected GENET version */
  2004. static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
  2005. {
  2006. struct bcmgenet_hw_params *params;
  2007. u32 reg;
  2008. u8 major;
  2009. if (GENET_IS_V4(priv)) {
  2010. bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
  2011. genet_dma_ring_regs = genet_dma_ring_regs_v4;
  2012. priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
  2013. priv->version = GENET_V4;
  2014. } else if (GENET_IS_V3(priv)) {
  2015. bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
  2016. genet_dma_ring_regs = genet_dma_ring_regs_v123;
  2017. priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
  2018. priv->version = GENET_V3;
  2019. } else if (GENET_IS_V2(priv)) {
  2020. bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
  2021. genet_dma_ring_regs = genet_dma_ring_regs_v123;
  2022. priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
  2023. priv->version = GENET_V2;
  2024. } else if (GENET_IS_V1(priv)) {
  2025. bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
  2026. genet_dma_ring_regs = genet_dma_ring_regs_v123;
  2027. priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
  2028. priv->version = GENET_V1;
  2029. }
  2030. /* enum genet_version starts at 1 */
  2031. priv->hw_params = &bcmgenet_hw_params[priv->version];
  2032. params = priv->hw_params;
  2033. /* Read GENET HW version */
  2034. reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
  2035. major = (reg >> 24 & 0x0f);
  2036. if (major == 5)
  2037. major = 4;
  2038. else if (major == 0)
  2039. major = 1;
  2040. if (major != priv->version) {
  2041. dev_err(&priv->pdev->dev,
  2042. "GENET version mismatch, got: %d, configured for: %d\n",
  2043. major, priv->version);
  2044. }
  2045. /* Print the GENET core version */
  2046. dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
  2047. major, (reg >> 16) & 0x0f, reg & 0xffff);
  2048. /* Store the integrated PHY revision for the MDIO probing function
  2049. * to pass this information to the PHY driver. The PHY driver expects
  2050. * to find the PHY major revision in bits 15:8 while the GENET register
  2051. * stores that information in bits 7:0, account for that.
  2052. */
  2053. priv->gphy_rev = (reg & 0xffff) << 8;
  2054. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  2055. if (!(params->flags & GENET_HAS_40BITS))
  2056. pr_warn("GENET does not support 40-bits PA\n");
  2057. #endif
  2058. pr_debug("Configuration for version: %d\n"
  2059. "TXq: %1d, RXq: %1d, BDs: %1d\n"
  2060. "BP << en: %2d, BP msk: 0x%05x\n"
  2061. "HFB count: %2d, QTAQ msk: 0x%05x\n"
  2062. "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
  2063. "RDMA: 0x%05x, TDMA: 0x%05x\n"
  2064. "Words/BD: %d\n",
  2065. priv->version,
  2066. params->tx_queues, params->rx_queues, params->bds_cnt,
  2067. params->bp_in_en_shift, params->bp_in_mask,
  2068. params->hfb_filter_cnt, params->qtag_mask,
  2069. params->tbuf_offset, params->hfb_offset,
  2070. params->hfb_reg_offset,
  2071. params->rdma_offset, params->tdma_offset,
  2072. params->words_per_bd);
  2073. }
  2074. static const struct of_device_id bcmgenet_match[] = {
  2075. { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
  2076. { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
  2077. { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
  2078. { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
  2079. { },
  2080. };
  2081. static int bcmgenet_probe(struct platform_device *pdev)
  2082. {
  2083. struct device_node *dn = pdev->dev.of_node;
  2084. const struct of_device_id *of_id;
  2085. struct bcmgenet_priv *priv;
  2086. struct net_device *dev;
  2087. const void *macaddr;
  2088. struct resource *r;
  2089. int err = -EIO;
  2090. /* Up to GENET_MAX_MQ_CNT + 1 TX queues and a single RX queue */
  2091. dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1, 1);
  2092. if (!dev) {
  2093. dev_err(&pdev->dev, "can't allocate net device\n");
  2094. return -ENOMEM;
  2095. }
  2096. of_id = of_match_node(bcmgenet_match, dn);
  2097. if (!of_id)
  2098. return -EINVAL;
  2099. priv = netdev_priv(dev);
  2100. priv->irq0 = platform_get_irq(pdev, 0);
  2101. priv->irq1 = platform_get_irq(pdev, 1);
  2102. priv->wol_irq = platform_get_irq(pdev, 2);
  2103. if (!priv->irq0 || !priv->irq1) {
  2104. dev_err(&pdev->dev, "can't find IRQs\n");
  2105. err = -EINVAL;
  2106. goto err;
  2107. }
  2108. macaddr = of_get_mac_address(dn);
  2109. if (!macaddr) {
  2110. dev_err(&pdev->dev, "can't find MAC address\n");
  2111. err = -EINVAL;
  2112. goto err;
  2113. }
  2114. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2115. priv->base = devm_ioremap_resource(&pdev->dev, r);
  2116. if (IS_ERR(priv->base)) {
  2117. err = PTR_ERR(priv->base);
  2118. goto err;
  2119. }
  2120. SET_NETDEV_DEV(dev, &pdev->dev);
  2121. dev_set_drvdata(&pdev->dev, dev);
  2122. ether_addr_copy(dev->dev_addr, macaddr);
  2123. dev->watchdog_timeo = 2 * HZ;
  2124. dev->ethtool_ops = &bcmgenet_ethtool_ops;
  2125. dev->netdev_ops = &bcmgenet_netdev_ops;
  2126. netif_napi_add(dev, &priv->napi, bcmgenet_poll, 64);
  2127. priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
  2128. /* Set hardware features */
  2129. dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
  2130. NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
  2131. /* Request the WOL interrupt and advertise suspend if available */
  2132. priv->wol_irq_disabled = true;
  2133. err = devm_request_irq(&pdev->dev, priv->wol_irq, bcmgenet_wol_isr, 0,
  2134. dev->name, priv);
  2135. if (!err)
  2136. device_set_wakeup_capable(&pdev->dev, 1);
  2137. /* Set the needed headroom to account for any possible
  2138. * features enabling/disabling at runtime
  2139. */
  2140. dev->needed_headroom += 64;
  2141. netdev_boot_setup_check(dev);
  2142. priv->dev = dev;
  2143. priv->pdev = pdev;
  2144. priv->version = (enum bcmgenet_version)of_id->data;
  2145. priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
  2146. if (IS_ERR(priv->clk))
  2147. dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
  2148. if (!IS_ERR(priv->clk))
  2149. clk_prepare_enable(priv->clk);
  2150. bcmgenet_set_hw_params(priv);
  2151. /* Mii wait queue */
  2152. init_waitqueue_head(&priv->wq);
  2153. /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
  2154. priv->rx_buf_len = RX_BUF_LENGTH;
  2155. INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
  2156. priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
  2157. if (IS_ERR(priv->clk_wol))
  2158. dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
  2159. err = reset_umac(priv);
  2160. if (err)
  2161. goto err_clk_disable;
  2162. err = bcmgenet_mii_init(dev);
  2163. if (err)
  2164. goto err_clk_disable;
  2165. /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
  2166. * just the ring 16 descriptor based TX
  2167. */
  2168. netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
  2169. netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
  2170. /* libphy will determine the link state */
  2171. netif_carrier_off(dev);
  2172. /* Turn off the main clock, WOL clock is handled separately */
  2173. if (!IS_ERR(priv->clk))
  2174. clk_disable_unprepare(priv->clk);
  2175. err = register_netdev(dev);
  2176. if (err)
  2177. goto err;
  2178. return err;
  2179. err_clk_disable:
  2180. if (!IS_ERR(priv->clk))
  2181. clk_disable_unprepare(priv->clk);
  2182. err:
  2183. free_netdev(dev);
  2184. return err;
  2185. }
  2186. static int bcmgenet_remove(struct platform_device *pdev)
  2187. {
  2188. struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
  2189. dev_set_drvdata(&pdev->dev, NULL);
  2190. unregister_netdev(priv->dev);
  2191. bcmgenet_mii_exit(priv->dev);
  2192. free_netdev(priv->dev);
  2193. return 0;
  2194. }
  2195. #ifdef CONFIG_PM_SLEEP
  2196. static int bcmgenet_suspend(struct device *d)
  2197. {
  2198. struct net_device *dev = dev_get_drvdata(d);
  2199. struct bcmgenet_priv *priv = netdev_priv(dev);
  2200. int ret;
  2201. if (!netif_running(dev))
  2202. return 0;
  2203. bcmgenet_netif_stop(dev);
  2204. phy_suspend(priv->phydev);
  2205. netif_device_detach(dev);
  2206. /* Disable MAC receive */
  2207. umac_enable_set(priv, CMD_RX_EN, false);
  2208. ret = bcmgenet_dma_teardown(priv);
  2209. if (ret)
  2210. return ret;
  2211. /* Disable MAC transmit. TX DMA disabled have to done before this */
  2212. umac_enable_set(priv, CMD_TX_EN, false);
  2213. /* tx reclaim */
  2214. bcmgenet_tx_reclaim_all(dev);
  2215. bcmgenet_fini_dma(priv);
  2216. /* Prepare the device for Wake-on-LAN and switch to the slow clock */
  2217. if (device_may_wakeup(d) && priv->wolopts) {
  2218. bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
  2219. clk_prepare_enable(priv->clk_wol);
  2220. }
  2221. /* Turn off the clocks */
  2222. clk_disable_unprepare(priv->clk);
  2223. return 0;
  2224. }
  2225. static int bcmgenet_resume(struct device *d)
  2226. {
  2227. struct net_device *dev = dev_get_drvdata(d);
  2228. struct bcmgenet_priv *priv = netdev_priv(dev);
  2229. unsigned long dma_ctrl;
  2230. int ret;
  2231. u32 reg;
  2232. if (!netif_running(dev))
  2233. return 0;
  2234. /* Turn on the clock */
  2235. ret = clk_prepare_enable(priv->clk);
  2236. if (ret)
  2237. return ret;
  2238. bcmgenet_umac_reset(priv);
  2239. ret = init_umac(priv);
  2240. if (ret)
  2241. goto out_clk_disable;
  2242. /* From WOL-enabled suspend, switch to regular clock */
  2243. if (priv->wolopts)
  2244. clk_disable_unprepare(priv->clk_wol);
  2245. phy_init_hw(priv->phydev);
  2246. /* Speed settings must be restored */
  2247. bcmgenet_mii_config(priv->dev);
  2248. /* disable ethernet MAC while updating its registers */
  2249. umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
  2250. bcmgenet_set_hw_addr(priv, dev->dev_addr);
  2251. if (phy_is_internal(priv->phydev)) {
  2252. reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
  2253. reg |= EXT_ENERGY_DET_MASK;
  2254. bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
  2255. }
  2256. if (priv->wolopts)
  2257. bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
  2258. /* Disable RX/TX DMA and flush TX queues */
  2259. dma_ctrl = bcmgenet_dma_disable(priv);
  2260. /* Reinitialize TDMA and RDMA and SW housekeeping */
  2261. ret = bcmgenet_init_dma(priv);
  2262. if (ret) {
  2263. netdev_err(dev, "failed to initialize DMA\n");
  2264. goto out_clk_disable;
  2265. }
  2266. /* Always enable ring 16 - descriptor ring */
  2267. bcmgenet_enable_dma(priv, dma_ctrl);
  2268. netif_device_attach(dev);
  2269. phy_resume(priv->phydev);
  2270. bcmgenet_netif_start(dev);
  2271. return 0;
  2272. out_clk_disable:
  2273. clk_disable_unprepare(priv->clk);
  2274. return ret;
  2275. }
  2276. #endif /* CONFIG_PM_SLEEP */
  2277. static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops, bcmgenet_suspend, bcmgenet_resume);
  2278. static struct platform_driver bcmgenet_driver = {
  2279. .probe = bcmgenet_probe,
  2280. .remove = bcmgenet_remove,
  2281. .driver = {
  2282. .name = "bcmgenet",
  2283. .owner = THIS_MODULE,
  2284. .of_match_table = bcmgenet_match,
  2285. .pm = &bcmgenet_pm_ops,
  2286. },
  2287. };
  2288. module_platform_driver(bcmgenet_driver);
  2289. MODULE_AUTHOR("Broadcom Corporation");
  2290. MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
  2291. MODULE_ALIAS("platform:bcmgenet");
  2292. MODULE_LICENSE("GPL");