bcmsysport.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966
  1. /*
  2. * Broadcom BCM7xxx System Port Ethernet MAC driver
  3. *
  4. * Copyright (C) 2014 Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  11. #include <linux/init.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/of.h>
  19. #include <linux/of_net.h>
  20. #include <linux/of_mdio.h>
  21. #include <linux/phy.h>
  22. #include <linux/phy_fixed.h>
  23. #include <net/ip.h>
  24. #include <net/ipv6.h>
  25. #include "bcmsysport.h"
  26. /* I/O accessors register helpers */
  27. #define BCM_SYSPORT_IO_MACRO(name, offset) \
  28. static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
  29. { \
  30. u32 reg = __raw_readl(priv->base + offset + off); \
  31. return reg; \
  32. } \
  33. static inline void name##_writel(struct bcm_sysport_priv *priv, \
  34. u32 val, u32 off) \
  35. { \
  36. __raw_writel(val, priv->base + offset + off); \
  37. } \
  38. BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
  39. BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
  40. BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
  41. BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
  42. BCM_SYSPORT_IO_MACRO(rdma, SYS_PORT_RDMA_OFFSET);
  43. BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
  44. BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
  45. BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
  46. BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
  47. BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
  48. /* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
  49. * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
  50. */
  51. #define BCM_SYSPORT_INTR_L2(which) \
  52. static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
  53. u32 mask) \
  54. { \
  55. intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
  56. priv->irq##which##_mask &= ~(mask); \
  57. } \
  58. static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
  59. u32 mask) \
  60. { \
  61. intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
  62. priv->irq##which##_mask |= (mask); \
  63. } \
  64. BCM_SYSPORT_INTR_L2(0)
  65. BCM_SYSPORT_INTR_L2(1)
  66. /* Register accesses to GISB/RBUS registers are expensive (few hundred
  67. * nanoseconds), so keep the check for 64-bits explicit here to save
  68. * one register write per-packet on 32-bits platforms.
  69. */
  70. static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
  71. void __iomem *d,
  72. dma_addr_t addr)
  73. {
  74. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  75. __raw_writel(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
  76. d + DESC_ADDR_HI_STATUS_LEN);
  77. #endif
  78. __raw_writel(lower_32_bits(addr), d + DESC_ADDR_LO);
  79. }
  80. static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
  81. struct dma_desc *desc,
  82. unsigned int port)
  83. {
  84. /* Ports are latched, so write upper address first */
  85. tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
  86. tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
  87. }
  88. /* Ethtool operations */
  89. static int bcm_sysport_set_settings(struct net_device *dev,
  90. struct ethtool_cmd *cmd)
  91. {
  92. struct bcm_sysport_priv *priv = netdev_priv(dev);
  93. if (!netif_running(dev))
  94. return -EINVAL;
  95. return phy_ethtool_sset(priv->phydev, cmd);
  96. }
  97. static int bcm_sysport_get_settings(struct net_device *dev,
  98. struct ethtool_cmd *cmd)
  99. {
  100. struct bcm_sysport_priv *priv = netdev_priv(dev);
  101. if (!netif_running(dev))
  102. return -EINVAL;
  103. return phy_ethtool_gset(priv->phydev, cmd);
  104. }
  105. static int bcm_sysport_set_rx_csum(struct net_device *dev,
  106. netdev_features_t wanted)
  107. {
  108. struct bcm_sysport_priv *priv = netdev_priv(dev);
  109. u32 reg;
  110. priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
  111. reg = rxchk_readl(priv, RXCHK_CONTROL);
  112. if (priv->rx_chk_en)
  113. reg |= RXCHK_EN;
  114. else
  115. reg &= ~RXCHK_EN;
  116. /* If UniMAC forwards CRC, we need to skip over it to get
  117. * a valid CHK bit to be set in the per-packet status word
  118. */
  119. if (priv->rx_chk_en && priv->crc_fwd)
  120. reg |= RXCHK_SKIP_FCS;
  121. else
  122. reg &= ~RXCHK_SKIP_FCS;
  123. /* If Broadcom tags are enabled (e.g: using a switch), make
  124. * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
  125. * tag after the Ethernet MAC Source Address.
  126. */
  127. if (netdev_uses_dsa(dev))
  128. reg |= RXCHK_BRCM_TAG_EN;
  129. else
  130. reg &= ~RXCHK_BRCM_TAG_EN;
  131. rxchk_writel(priv, reg, RXCHK_CONTROL);
  132. return 0;
  133. }
  134. static int bcm_sysport_set_tx_csum(struct net_device *dev,
  135. netdev_features_t wanted)
  136. {
  137. struct bcm_sysport_priv *priv = netdev_priv(dev);
  138. u32 reg;
  139. /* Hardware transmit checksum requires us to enable the Transmit status
  140. * block prepended to the packet contents
  141. */
  142. priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
  143. reg = tdma_readl(priv, TDMA_CONTROL);
  144. if (priv->tsb_en)
  145. reg |= TSB_EN;
  146. else
  147. reg &= ~TSB_EN;
  148. tdma_writel(priv, reg, TDMA_CONTROL);
  149. return 0;
  150. }
  151. static int bcm_sysport_set_features(struct net_device *dev,
  152. netdev_features_t features)
  153. {
  154. netdev_features_t changed = features ^ dev->features;
  155. netdev_features_t wanted = dev->wanted_features;
  156. int ret = 0;
  157. if (changed & NETIF_F_RXCSUM)
  158. ret = bcm_sysport_set_rx_csum(dev, wanted);
  159. if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
  160. ret = bcm_sysport_set_tx_csum(dev, wanted);
  161. return ret;
  162. }
  163. /* Hardware counters must be kept in sync because the order/offset
  164. * is important here (order in structure declaration = order in hardware)
  165. */
  166. static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
  167. /* general stats */
  168. STAT_NETDEV(rx_packets),
  169. STAT_NETDEV(tx_packets),
  170. STAT_NETDEV(rx_bytes),
  171. STAT_NETDEV(tx_bytes),
  172. STAT_NETDEV(rx_errors),
  173. STAT_NETDEV(tx_errors),
  174. STAT_NETDEV(rx_dropped),
  175. STAT_NETDEV(tx_dropped),
  176. STAT_NETDEV(multicast),
  177. /* UniMAC RSV counters */
  178. STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
  179. STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
  180. STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
  181. STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
  182. STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
  183. STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
  184. STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
  185. STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
  186. STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
  187. STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
  188. STAT_MIB_RX("rx_pkts", mib.rx.pkt),
  189. STAT_MIB_RX("rx_bytes", mib.rx.bytes),
  190. STAT_MIB_RX("rx_multicast", mib.rx.mca),
  191. STAT_MIB_RX("rx_broadcast", mib.rx.bca),
  192. STAT_MIB_RX("rx_fcs", mib.rx.fcs),
  193. STAT_MIB_RX("rx_control", mib.rx.cf),
  194. STAT_MIB_RX("rx_pause", mib.rx.pf),
  195. STAT_MIB_RX("rx_unknown", mib.rx.uo),
  196. STAT_MIB_RX("rx_align", mib.rx.aln),
  197. STAT_MIB_RX("rx_outrange", mib.rx.flr),
  198. STAT_MIB_RX("rx_code", mib.rx.cde),
  199. STAT_MIB_RX("rx_carrier", mib.rx.fcr),
  200. STAT_MIB_RX("rx_oversize", mib.rx.ovr),
  201. STAT_MIB_RX("rx_jabber", mib.rx.jbr),
  202. STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
  203. STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
  204. STAT_MIB_RX("rx_unicast", mib.rx.uc),
  205. STAT_MIB_RX("rx_ppp", mib.rx.ppp),
  206. STAT_MIB_RX("rx_crc", mib.rx.rcrc),
  207. /* UniMAC TSV counters */
  208. STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
  209. STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
  210. STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
  211. STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
  212. STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
  213. STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
  214. STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
  215. STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
  216. STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
  217. STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
  218. STAT_MIB_TX("tx_pkts", mib.tx.pkts),
  219. STAT_MIB_TX("tx_multicast", mib.tx.mca),
  220. STAT_MIB_TX("tx_broadcast", mib.tx.bca),
  221. STAT_MIB_TX("tx_pause", mib.tx.pf),
  222. STAT_MIB_TX("tx_control", mib.tx.cf),
  223. STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
  224. STAT_MIB_TX("tx_oversize", mib.tx.ovr),
  225. STAT_MIB_TX("tx_defer", mib.tx.drf),
  226. STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
  227. STAT_MIB_TX("tx_single_col", mib.tx.scl),
  228. STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
  229. STAT_MIB_TX("tx_late_col", mib.tx.lcl),
  230. STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
  231. STAT_MIB_TX("tx_frags", mib.tx.frg),
  232. STAT_MIB_TX("tx_total_col", mib.tx.ncl),
  233. STAT_MIB_TX("tx_jabber", mib.tx.jbr),
  234. STAT_MIB_TX("tx_bytes", mib.tx.bytes),
  235. STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
  236. STAT_MIB_TX("tx_unicast", mib.tx.uc),
  237. /* UniMAC RUNT counters */
  238. STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
  239. STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
  240. STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
  241. STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
  242. /* RXCHK misc statistics */
  243. STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
  244. STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
  245. RXCHK_OTHER_DISC_CNTR),
  246. /* RBUF misc statistics */
  247. STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
  248. STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
  249. };
  250. #define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
  251. static void bcm_sysport_get_drvinfo(struct net_device *dev,
  252. struct ethtool_drvinfo *info)
  253. {
  254. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  255. strlcpy(info->version, "0.1", sizeof(info->version));
  256. strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
  257. info->n_stats = BCM_SYSPORT_STATS_LEN;
  258. }
  259. static u32 bcm_sysport_get_msglvl(struct net_device *dev)
  260. {
  261. struct bcm_sysport_priv *priv = netdev_priv(dev);
  262. return priv->msg_enable;
  263. }
  264. static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
  265. {
  266. struct bcm_sysport_priv *priv = netdev_priv(dev);
  267. priv->msg_enable = enable;
  268. }
  269. static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
  270. {
  271. switch (string_set) {
  272. case ETH_SS_STATS:
  273. return BCM_SYSPORT_STATS_LEN;
  274. default:
  275. return -EOPNOTSUPP;
  276. }
  277. }
  278. static void bcm_sysport_get_strings(struct net_device *dev,
  279. u32 stringset, u8 *data)
  280. {
  281. int i;
  282. switch (stringset) {
  283. case ETH_SS_STATS:
  284. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  285. memcpy(data + i * ETH_GSTRING_LEN,
  286. bcm_sysport_gstrings_stats[i].stat_string,
  287. ETH_GSTRING_LEN);
  288. }
  289. break;
  290. default:
  291. break;
  292. }
  293. }
  294. static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
  295. {
  296. int i, j = 0;
  297. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  298. const struct bcm_sysport_stats *s;
  299. u8 offset = 0;
  300. u32 val = 0;
  301. char *p;
  302. s = &bcm_sysport_gstrings_stats[i];
  303. switch (s->type) {
  304. case BCM_SYSPORT_STAT_NETDEV:
  305. continue;
  306. case BCM_SYSPORT_STAT_MIB_RX:
  307. case BCM_SYSPORT_STAT_MIB_TX:
  308. case BCM_SYSPORT_STAT_RUNT:
  309. if (s->type != BCM_SYSPORT_STAT_MIB_RX)
  310. offset = UMAC_MIB_STAT_OFFSET;
  311. val = umac_readl(priv, UMAC_MIB_START + j + offset);
  312. break;
  313. case BCM_SYSPORT_STAT_RXCHK:
  314. val = rxchk_readl(priv, s->reg_offset);
  315. if (val == ~0)
  316. rxchk_writel(priv, 0, s->reg_offset);
  317. break;
  318. case BCM_SYSPORT_STAT_RBUF:
  319. val = rbuf_readl(priv, s->reg_offset);
  320. if (val == ~0)
  321. rbuf_writel(priv, 0, s->reg_offset);
  322. break;
  323. }
  324. j += s->stat_sizeof;
  325. p = (char *)priv + s->stat_offset;
  326. *(u32 *)p = val;
  327. }
  328. netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
  329. }
  330. static void bcm_sysport_get_stats(struct net_device *dev,
  331. struct ethtool_stats *stats, u64 *data)
  332. {
  333. struct bcm_sysport_priv *priv = netdev_priv(dev);
  334. int i;
  335. if (netif_running(dev))
  336. bcm_sysport_update_mib_counters(priv);
  337. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  338. const struct bcm_sysport_stats *s;
  339. char *p;
  340. s = &bcm_sysport_gstrings_stats[i];
  341. if (s->type == BCM_SYSPORT_STAT_NETDEV)
  342. p = (char *)&dev->stats;
  343. else
  344. p = (char *)priv;
  345. p += s->stat_offset;
  346. data[i] = *(u32 *)p;
  347. }
  348. }
  349. static void bcm_sysport_get_wol(struct net_device *dev,
  350. struct ethtool_wolinfo *wol)
  351. {
  352. struct bcm_sysport_priv *priv = netdev_priv(dev);
  353. u32 reg;
  354. wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  355. wol->wolopts = priv->wolopts;
  356. if (!(priv->wolopts & WAKE_MAGICSECURE))
  357. return;
  358. /* Return the programmed SecureOn password */
  359. reg = umac_readl(priv, UMAC_PSW_MS);
  360. put_unaligned_be16(reg, &wol->sopass[0]);
  361. reg = umac_readl(priv, UMAC_PSW_LS);
  362. put_unaligned_be32(reg, &wol->sopass[2]);
  363. }
  364. static int bcm_sysport_set_wol(struct net_device *dev,
  365. struct ethtool_wolinfo *wol)
  366. {
  367. struct bcm_sysport_priv *priv = netdev_priv(dev);
  368. struct device *kdev = &priv->pdev->dev;
  369. u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  370. if (!device_can_wakeup(kdev))
  371. return -ENOTSUPP;
  372. if (wol->wolopts & ~supported)
  373. return -EINVAL;
  374. /* Program the SecureOn password */
  375. if (wol->wolopts & WAKE_MAGICSECURE) {
  376. umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
  377. UMAC_PSW_MS);
  378. umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
  379. UMAC_PSW_LS);
  380. }
  381. /* Flag the device and relevant IRQ as wakeup capable */
  382. if (wol->wolopts) {
  383. device_set_wakeup_enable(kdev, 1);
  384. if (priv->wol_irq_disabled)
  385. enable_irq_wake(priv->wol_irq);
  386. priv->wol_irq_disabled = 0;
  387. } else {
  388. device_set_wakeup_enable(kdev, 0);
  389. /* Avoid unbalanced disable_irq_wake calls */
  390. if (!priv->wol_irq_disabled)
  391. disable_irq_wake(priv->wol_irq);
  392. priv->wol_irq_disabled = 1;
  393. }
  394. priv->wolopts = wol->wolopts;
  395. return 0;
  396. }
  397. static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
  398. {
  399. dev_kfree_skb_any(cb->skb);
  400. cb->skb = NULL;
  401. dma_unmap_addr_set(cb, dma_addr, 0);
  402. }
  403. static int bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
  404. struct bcm_sysport_cb *cb)
  405. {
  406. struct device *kdev = &priv->pdev->dev;
  407. struct net_device *ndev = priv->netdev;
  408. dma_addr_t mapping;
  409. int ret;
  410. cb->skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
  411. if (!cb->skb) {
  412. netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
  413. return -ENOMEM;
  414. }
  415. mapping = dma_map_single(kdev, cb->skb->data,
  416. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  417. ret = dma_mapping_error(kdev, mapping);
  418. if (ret) {
  419. bcm_sysport_free_cb(cb);
  420. netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
  421. return ret;
  422. }
  423. dma_unmap_addr_set(cb, dma_addr, mapping);
  424. dma_desc_set_addr(priv, priv->rx_bd_assign_ptr, mapping);
  425. priv->rx_bd_assign_index++;
  426. priv->rx_bd_assign_index &= (priv->num_rx_bds - 1);
  427. priv->rx_bd_assign_ptr = priv->rx_bds +
  428. (priv->rx_bd_assign_index * DESC_SIZE);
  429. netif_dbg(priv, rx_status, ndev, "RX refill\n");
  430. return 0;
  431. }
  432. static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
  433. {
  434. struct bcm_sysport_cb *cb;
  435. int ret = 0;
  436. unsigned int i;
  437. for (i = 0; i < priv->num_rx_bds; i++) {
  438. cb = &priv->rx_cbs[priv->rx_bd_assign_index];
  439. if (cb->skb)
  440. continue;
  441. ret = bcm_sysport_rx_refill(priv, cb);
  442. if (ret)
  443. break;
  444. }
  445. return ret;
  446. }
  447. /* Poll the hardware for up to budget packets to process */
  448. static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
  449. unsigned int budget)
  450. {
  451. struct device *kdev = &priv->pdev->dev;
  452. struct net_device *ndev = priv->netdev;
  453. unsigned int processed = 0, to_process;
  454. struct bcm_sysport_cb *cb;
  455. struct sk_buff *skb;
  456. unsigned int p_index;
  457. u16 len, status;
  458. struct bcm_rsb *rsb;
  459. /* Determine how much we should process since last call */
  460. p_index = rdma_readl(priv, RDMA_PROD_INDEX);
  461. p_index &= RDMA_PROD_INDEX_MASK;
  462. if (p_index < priv->rx_c_index)
  463. to_process = (RDMA_CONS_INDEX_MASK + 1) -
  464. priv->rx_c_index + p_index;
  465. else
  466. to_process = p_index - priv->rx_c_index;
  467. netif_dbg(priv, rx_status, ndev,
  468. "p_index=%d rx_c_index=%d to_process=%d\n",
  469. p_index, priv->rx_c_index, to_process);
  470. while ((processed < to_process) && (processed < budget)) {
  471. cb = &priv->rx_cbs[priv->rx_read_ptr];
  472. skb = cb->skb;
  473. processed++;
  474. priv->rx_read_ptr++;
  475. if (priv->rx_read_ptr == priv->num_rx_bds)
  476. priv->rx_read_ptr = 0;
  477. /* We do not have a backing SKB, so we do not a corresponding
  478. * DMA mapping for this incoming packet since
  479. * bcm_sysport_rx_refill always either has both skb and mapping
  480. * or none.
  481. */
  482. if (unlikely(!skb)) {
  483. netif_err(priv, rx_err, ndev, "out of memory!\n");
  484. ndev->stats.rx_dropped++;
  485. ndev->stats.rx_errors++;
  486. goto refill;
  487. }
  488. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  489. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  490. /* Extract the Receive Status Block prepended */
  491. rsb = (struct bcm_rsb *)skb->data;
  492. len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
  493. status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
  494. DESC_STATUS_MASK;
  495. netif_dbg(priv, rx_status, ndev,
  496. "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
  497. p_index, priv->rx_c_index, priv->rx_read_ptr,
  498. len, status);
  499. if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
  500. netif_err(priv, rx_status, ndev, "fragmented packet!\n");
  501. ndev->stats.rx_dropped++;
  502. ndev->stats.rx_errors++;
  503. bcm_sysport_free_cb(cb);
  504. goto refill;
  505. }
  506. if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
  507. netif_err(priv, rx_err, ndev, "error packet\n");
  508. if (status & RX_STATUS_OVFLOW)
  509. ndev->stats.rx_over_errors++;
  510. ndev->stats.rx_dropped++;
  511. ndev->stats.rx_errors++;
  512. bcm_sysport_free_cb(cb);
  513. goto refill;
  514. }
  515. skb_put(skb, len);
  516. /* Hardware validated our checksum */
  517. if (likely(status & DESC_L4_CSUM))
  518. skb->ip_summed = CHECKSUM_UNNECESSARY;
  519. /* Hardware pre-pends packets with 2bytes before Ethernet
  520. * header plus we have the Receive Status Block, strip off all
  521. * of this from the SKB.
  522. */
  523. skb_pull(skb, sizeof(*rsb) + 2);
  524. len -= (sizeof(*rsb) + 2);
  525. /* UniMAC may forward CRC */
  526. if (priv->crc_fwd) {
  527. skb_trim(skb, len - ETH_FCS_LEN);
  528. len -= ETH_FCS_LEN;
  529. }
  530. skb->protocol = eth_type_trans(skb, ndev);
  531. ndev->stats.rx_packets++;
  532. ndev->stats.rx_bytes += len;
  533. napi_gro_receive(&priv->napi, skb);
  534. refill:
  535. bcm_sysport_rx_refill(priv, cb);
  536. }
  537. return processed;
  538. }
  539. static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_priv *priv,
  540. struct bcm_sysport_cb *cb,
  541. unsigned int *bytes_compl,
  542. unsigned int *pkts_compl)
  543. {
  544. struct device *kdev = &priv->pdev->dev;
  545. struct net_device *ndev = priv->netdev;
  546. if (cb->skb) {
  547. ndev->stats.tx_bytes += cb->skb->len;
  548. *bytes_compl += cb->skb->len;
  549. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  550. dma_unmap_len(cb, dma_len),
  551. DMA_TO_DEVICE);
  552. ndev->stats.tx_packets++;
  553. (*pkts_compl)++;
  554. bcm_sysport_free_cb(cb);
  555. /* SKB fragment */
  556. } else if (dma_unmap_addr(cb, dma_addr)) {
  557. ndev->stats.tx_bytes += dma_unmap_len(cb, dma_len);
  558. dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
  559. dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
  560. dma_unmap_addr_set(cb, dma_addr, 0);
  561. }
  562. }
  563. /* Reclaim queued SKBs for transmission completion, lockless version */
  564. static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  565. struct bcm_sysport_tx_ring *ring)
  566. {
  567. struct net_device *ndev = priv->netdev;
  568. unsigned int c_index, last_c_index, last_tx_cn, num_tx_cbs;
  569. unsigned int pkts_compl = 0, bytes_compl = 0;
  570. struct bcm_sysport_cb *cb;
  571. struct netdev_queue *txq;
  572. u32 hw_ind;
  573. txq = netdev_get_tx_queue(ndev, ring->index);
  574. /* Compute how many descriptors have been processed since last call */
  575. hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
  576. c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
  577. ring->p_index = (hw_ind & RING_PROD_INDEX_MASK);
  578. last_c_index = ring->c_index;
  579. num_tx_cbs = ring->size;
  580. c_index &= (num_tx_cbs - 1);
  581. if (c_index >= last_c_index)
  582. last_tx_cn = c_index - last_c_index;
  583. else
  584. last_tx_cn = num_tx_cbs - last_c_index + c_index;
  585. netif_dbg(priv, tx_done, ndev,
  586. "ring=%d c_index=%d last_tx_cn=%d last_c_index=%d\n",
  587. ring->index, c_index, last_tx_cn, last_c_index);
  588. while (last_tx_cn-- > 0) {
  589. cb = ring->cbs + last_c_index;
  590. bcm_sysport_tx_reclaim_one(priv, cb, &bytes_compl, &pkts_compl);
  591. ring->desc_count++;
  592. last_c_index++;
  593. last_c_index &= (num_tx_cbs - 1);
  594. }
  595. ring->c_index = c_index;
  596. if (netif_tx_queue_stopped(txq) && pkts_compl)
  597. netif_tx_wake_queue(txq);
  598. netif_dbg(priv, tx_done, ndev,
  599. "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
  600. ring->index, ring->c_index, pkts_compl, bytes_compl);
  601. return pkts_compl;
  602. }
  603. /* Locked version of the per-ring TX reclaim routine */
  604. static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  605. struct bcm_sysport_tx_ring *ring)
  606. {
  607. unsigned int released;
  608. unsigned long flags;
  609. spin_lock_irqsave(&ring->lock, flags);
  610. released = __bcm_sysport_tx_reclaim(priv, ring);
  611. spin_unlock_irqrestore(&ring->lock, flags);
  612. return released;
  613. }
  614. static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
  615. {
  616. struct bcm_sysport_tx_ring *ring =
  617. container_of(napi, struct bcm_sysport_tx_ring, napi);
  618. unsigned int work_done = 0;
  619. work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
  620. if (work_done == 0) {
  621. napi_complete(napi);
  622. /* re-enable TX interrupt */
  623. intrl2_1_mask_clear(ring->priv, BIT(ring->index));
  624. }
  625. return 0;
  626. }
  627. static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
  628. {
  629. unsigned int q;
  630. for (q = 0; q < priv->netdev->num_tx_queues; q++)
  631. bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
  632. }
  633. static int bcm_sysport_poll(struct napi_struct *napi, int budget)
  634. {
  635. struct bcm_sysport_priv *priv =
  636. container_of(napi, struct bcm_sysport_priv, napi);
  637. unsigned int work_done = 0;
  638. work_done = bcm_sysport_desc_rx(priv, budget);
  639. priv->rx_c_index += work_done;
  640. priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
  641. rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
  642. if (work_done < budget) {
  643. napi_complete(napi);
  644. /* re-enable RX interrupts */
  645. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
  646. }
  647. return work_done;
  648. }
  649. static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
  650. {
  651. u32 reg;
  652. /* Stop monitoring MPD interrupt */
  653. intrl2_0_mask_set(priv, INTRL2_0_MPD);
  654. /* Clear the MagicPacket detection logic */
  655. reg = umac_readl(priv, UMAC_MPD_CTRL);
  656. reg &= ~MPD_EN;
  657. umac_writel(priv, reg, UMAC_MPD_CTRL);
  658. netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
  659. }
  660. /* RX and misc interrupt routine */
  661. static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
  662. {
  663. struct net_device *dev = dev_id;
  664. struct bcm_sysport_priv *priv = netdev_priv(dev);
  665. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  666. ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
  667. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  668. if (unlikely(priv->irq0_stat == 0)) {
  669. netdev_warn(priv->netdev, "spurious RX interrupt\n");
  670. return IRQ_NONE;
  671. }
  672. if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
  673. if (likely(napi_schedule_prep(&priv->napi))) {
  674. /* disable RX interrupts */
  675. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
  676. __napi_schedule(&priv->napi);
  677. }
  678. }
  679. /* TX ring is full, perform a full reclaim since we do not know
  680. * which one would trigger this interrupt
  681. */
  682. if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
  683. bcm_sysport_tx_reclaim_all(priv);
  684. if (priv->irq0_stat & INTRL2_0_MPD) {
  685. netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
  686. bcm_sysport_resume_from_wol(priv);
  687. }
  688. return IRQ_HANDLED;
  689. }
  690. /* TX interrupt service routine */
  691. static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
  692. {
  693. struct net_device *dev = dev_id;
  694. struct bcm_sysport_priv *priv = netdev_priv(dev);
  695. struct bcm_sysport_tx_ring *txr;
  696. unsigned int ring;
  697. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  698. ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
  699. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  700. if (unlikely(priv->irq1_stat == 0)) {
  701. netdev_warn(priv->netdev, "spurious TX interrupt\n");
  702. return IRQ_NONE;
  703. }
  704. for (ring = 0; ring < dev->num_tx_queues; ring++) {
  705. if (!(priv->irq1_stat & BIT(ring)))
  706. continue;
  707. txr = &priv->tx_rings[ring];
  708. if (likely(napi_schedule_prep(&txr->napi))) {
  709. intrl2_1_mask_set(priv, BIT(ring));
  710. __napi_schedule(&txr->napi);
  711. }
  712. }
  713. return IRQ_HANDLED;
  714. }
  715. static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
  716. {
  717. struct bcm_sysport_priv *priv = dev_id;
  718. pm_wakeup_event(&priv->pdev->dev, 0);
  719. return IRQ_HANDLED;
  720. }
  721. static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb,
  722. struct net_device *dev)
  723. {
  724. struct sk_buff *nskb;
  725. struct bcm_tsb *tsb;
  726. u32 csum_info;
  727. u8 ip_proto;
  728. u16 csum_start;
  729. u16 ip_ver;
  730. /* Re-allocate SKB if needed */
  731. if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
  732. nskb = skb_realloc_headroom(skb, sizeof(*tsb));
  733. dev_kfree_skb(skb);
  734. if (!nskb) {
  735. dev->stats.tx_errors++;
  736. dev->stats.tx_dropped++;
  737. return NULL;
  738. }
  739. skb = nskb;
  740. }
  741. tsb = (struct bcm_tsb *)skb_push(skb, sizeof(*tsb));
  742. /* Zero-out TSB by default */
  743. memset(tsb, 0, sizeof(*tsb));
  744. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  745. ip_ver = htons(skb->protocol);
  746. switch (ip_ver) {
  747. case ETH_P_IP:
  748. ip_proto = ip_hdr(skb)->protocol;
  749. break;
  750. case ETH_P_IPV6:
  751. ip_proto = ipv6_hdr(skb)->nexthdr;
  752. break;
  753. default:
  754. return skb;
  755. }
  756. /* Get the checksum offset and the L4 (transport) offset */
  757. csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
  758. csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
  759. csum_info |= (csum_start << L4_PTR_SHIFT);
  760. if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
  761. csum_info |= L4_LENGTH_VALID;
  762. if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
  763. csum_info |= L4_UDP;
  764. } else {
  765. csum_info = 0;
  766. }
  767. tsb->l4_ptr_dest_map = csum_info;
  768. }
  769. return skb;
  770. }
  771. static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
  772. struct net_device *dev)
  773. {
  774. struct bcm_sysport_priv *priv = netdev_priv(dev);
  775. struct device *kdev = &priv->pdev->dev;
  776. struct bcm_sysport_tx_ring *ring;
  777. struct bcm_sysport_cb *cb;
  778. struct netdev_queue *txq;
  779. struct dma_desc *desc;
  780. unsigned int skb_len;
  781. unsigned long flags;
  782. dma_addr_t mapping;
  783. u32 len_status;
  784. u16 queue;
  785. int ret;
  786. queue = skb_get_queue_mapping(skb);
  787. txq = netdev_get_tx_queue(dev, queue);
  788. ring = &priv->tx_rings[queue];
  789. /* lock against tx reclaim in BH context and TX ring full interrupt */
  790. spin_lock_irqsave(&ring->lock, flags);
  791. if (unlikely(ring->desc_count == 0)) {
  792. netif_tx_stop_queue(txq);
  793. netdev_err(dev, "queue %d awake and ring full!\n", queue);
  794. ret = NETDEV_TX_BUSY;
  795. goto out;
  796. }
  797. /* Insert TSB and checksum infos */
  798. if (priv->tsb_en) {
  799. skb = bcm_sysport_insert_tsb(skb, dev);
  800. if (!skb) {
  801. ret = NETDEV_TX_OK;
  802. goto out;
  803. }
  804. }
  805. /* The Ethernet switch we are interfaced with needs packets to be at
  806. * least 64 bytes (including FCS) otherwise they will be discarded when
  807. * they enter the switch port logic. When Broadcom tags are enabled, we
  808. * need to make sure that packets are at least 68 bytes
  809. * (including FCS and tag) because the length verification is done after
  810. * the Broadcom tag is stripped off the ingress packet.
  811. */
  812. if (skb_padto(skb, ETH_ZLEN + ENET_BRCM_TAG_LEN)) {
  813. ret = NETDEV_TX_OK;
  814. goto out;
  815. }
  816. skb_len = skb->len < ETH_ZLEN + ENET_BRCM_TAG_LEN ?
  817. ETH_ZLEN + ENET_BRCM_TAG_LEN : skb->len;
  818. mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
  819. if (dma_mapping_error(kdev, mapping)) {
  820. netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
  821. skb->data, skb_len);
  822. ret = NETDEV_TX_OK;
  823. goto out;
  824. }
  825. /* Remember the SKB for future freeing */
  826. cb = &ring->cbs[ring->curr_desc];
  827. cb->skb = skb;
  828. dma_unmap_addr_set(cb, dma_addr, mapping);
  829. dma_unmap_len_set(cb, dma_len, skb_len);
  830. /* Fetch a descriptor entry from our pool */
  831. desc = ring->desc_cpu;
  832. desc->addr_lo = lower_32_bits(mapping);
  833. len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
  834. len_status |= (skb_len << DESC_LEN_SHIFT);
  835. len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
  836. DESC_STATUS_SHIFT;
  837. if (skb->ip_summed == CHECKSUM_PARTIAL)
  838. len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
  839. ring->curr_desc++;
  840. if (ring->curr_desc == ring->size)
  841. ring->curr_desc = 0;
  842. ring->desc_count--;
  843. /* Ensure write completion of the descriptor status/length
  844. * in DRAM before the System Port WRITE_PORT register latches
  845. * the value
  846. */
  847. wmb();
  848. desc->addr_status_len = len_status;
  849. wmb();
  850. /* Write this descriptor address to the RING write port */
  851. tdma_port_write_desc_addr(priv, desc, ring->index);
  852. /* Check ring space and update SW control flow */
  853. if (ring->desc_count == 0)
  854. netif_tx_stop_queue(txq);
  855. netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
  856. ring->index, ring->desc_count, ring->curr_desc);
  857. ret = NETDEV_TX_OK;
  858. out:
  859. spin_unlock_irqrestore(&ring->lock, flags);
  860. return ret;
  861. }
  862. static void bcm_sysport_tx_timeout(struct net_device *dev)
  863. {
  864. netdev_warn(dev, "transmit timeout!\n");
  865. dev->trans_start = jiffies;
  866. dev->stats.tx_errors++;
  867. netif_tx_wake_all_queues(dev);
  868. }
  869. /* phylib adjust link callback */
  870. static void bcm_sysport_adj_link(struct net_device *dev)
  871. {
  872. struct bcm_sysport_priv *priv = netdev_priv(dev);
  873. struct phy_device *phydev = priv->phydev;
  874. unsigned int changed = 0;
  875. u32 cmd_bits = 0, reg;
  876. if (priv->old_link != phydev->link) {
  877. changed = 1;
  878. priv->old_link = phydev->link;
  879. }
  880. if (priv->old_duplex != phydev->duplex) {
  881. changed = 1;
  882. priv->old_duplex = phydev->duplex;
  883. }
  884. switch (phydev->speed) {
  885. case SPEED_2500:
  886. cmd_bits = CMD_SPEED_2500;
  887. break;
  888. case SPEED_1000:
  889. cmd_bits = CMD_SPEED_1000;
  890. break;
  891. case SPEED_100:
  892. cmd_bits = CMD_SPEED_100;
  893. break;
  894. case SPEED_10:
  895. cmd_bits = CMD_SPEED_10;
  896. break;
  897. default:
  898. break;
  899. }
  900. cmd_bits <<= CMD_SPEED_SHIFT;
  901. if (phydev->duplex == DUPLEX_HALF)
  902. cmd_bits |= CMD_HD_EN;
  903. if (priv->old_pause != phydev->pause) {
  904. changed = 1;
  905. priv->old_pause = phydev->pause;
  906. }
  907. if (!phydev->pause)
  908. cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
  909. if (!changed)
  910. return;
  911. if (phydev->link) {
  912. reg = umac_readl(priv, UMAC_CMD);
  913. reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
  914. CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
  915. CMD_TX_PAUSE_IGNORE);
  916. reg |= cmd_bits;
  917. umac_writel(priv, reg, UMAC_CMD);
  918. }
  919. phy_print_status(priv->phydev);
  920. }
  921. static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
  922. unsigned int index)
  923. {
  924. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  925. struct device *kdev = &priv->pdev->dev;
  926. size_t size;
  927. void *p;
  928. u32 reg;
  929. /* Simple descriptors partitioning for now */
  930. size = 256;
  931. /* We just need one DMA descriptor which is DMA-able, since writing to
  932. * the port will allocate a new descriptor in its internal linked-list
  933. */
  934. p = dma_zalloc_coherent(kdev, 1, &ring->desc_dma, GFP_KERNEL);
  935. if (!p) {
  936. netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
  937. return -ENOMEM;
  938. }
  939. ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
  940. if (!ring->cbs) {
  941. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  942. return -ENOMEM;
  943. }
  944. /* Initialize SW view of the ring */
  945. spin_lock_init(&ring->lock);
  946. ring->priv = priv;
  947. netif_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
  948. ring->index = index;
  949. ring->size = size;
  950. ring->alloc_size = ring->size;
  951. ring->desc_cpu = p;
  952. ring->desc_count = ring->size;
  953. ring->curr_desc = 0;
  954. /* Initialize HW ring */
  955. tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
  956. tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
  957. tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
  958. tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
  959. tdma_writel(priv, RING_IGNORE_STATUS, TDMA_DESC_RING_MAPPING(index));
  960. tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
  961. /* Program the number of descriptors as MAX_THRESHOLD and half of
  962. * its size for the hysteresis trigger
  963. */
  964. tdma_writel(priv, ring->size |
  965. 1 << RING_HYST_THRESH_SHIFT,
  966. TDMA_DESC_RING_MAX_HYST(index));
  967. /* Enable the ring queue in the arbiter */
  968. reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
  969. reg |= (1 << index);
  970. tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
  971. napi_enable(&ring->napi);
  972. netif_dbg(priv, hw, priv->netdev,
  973. "TDMA cfg, size=%d, desc_cpu=%p\n",
  974. ring->size, ring->desc_cpu);
  975. return 0;
  976. }
  977. static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
  978. unsigned int index)
  979. {
  980. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  981. struct device *kdev = &priv->pdev->dev;
  982. u32 reg;
  983. /* Caller should stop the TDMA engine */
  984. reg = tdma_readl(priv, TDMA_STATUS);
  985. if (!(reg & TDMA_DISABLED))
  986. netdev_warn(priv->netdev, "TDMA not stopped!\n");
  987. napi_disable(&ring->napi);
  988. netif_napi_del(&ring->napi);
  989. bcm_sysport_tx_reclaim(priv, ring);
  990. kfree(ring->cbs);
  991. ring->cbs = NULL;
  992. if (ring->desc_dma) {
  993. dma_free_coherent(kdev, 1, ring->desc_cpu, ring->desc_dma);
  994. ring->desc_dma = 0;
  995. }
  996. ring->size = 0;
  997. ring->alloc_size = 0;
  998. netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
  999. }
  1000. /* RDMA helper */
  1001. static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
  1002. unsigned int enable)
  1003. {
  1004. unsigned int timeout = 1000;
  1005. u32 reg;
  1006. reg = rdma_readl(priv, RDMA_CONTROL);
  1007. if (enable)
  1008. reg |= RDMA_EN;
  1009. else
  1010. reg &= ~RDMA_EN;
  1011. rdma_writel(priv, reg, RDMA_CONTROL);
  1012. /* Poll for RMDA disabling completion */
  1013. do {
  1014. reg = rdma_readl(priv, RDMA_STATUS);
  1015. if (!!(reg & RDMA_DISABLED) == !enable)
  1016. return 0;
  1017. usleep_range(1000, 2000);
  1018. } while (timeout-- > 0);
  1019. netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
  1020. return -ETIMEDOUT;
  1021. }
  1022. /* TDMA helper */
  1023. static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
  1024. unsigned int enable)
  1025. {
  1026. unsigned int timeout = 1000;
  1027. u32 reg;
  1028. reg = tdma_readl(priv, TDMA_CONTROL);
  1029. if (enable)
  1030. reg |= TDMA_EN;
  1031. else
  1032. reg &= ~TDMA_EN;
  1033. tdma_writel(priv, reg, TDMA_CONTROL);
  1034. /* Poll for TMDA disabling completion */
  1035. do {
  1036. reg = tdma_readl(priv, TDMA_STATUS);
  1037. if (!!(reg & TDMA_DISABLED) == !enable)
  1038. return 0;
  1039. usleep_range(1000, 2000);
  1040. } while (timeout-- > 0);
  1041. netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
  1042. return -ETIMEDOUT;
  1043. }
  1044. static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
  1045. {
  1046. u32 reg;
  1047. int ret;
  1048. /* Initialize SW view of the RX ring */
  1049. priv->num_rx_bds = NUM_RX_DESC;
  1050. priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
  1051. priv->rx_bd_assign_ptr = priv->rx_bds;
  1052. priv->rx_bd_assign_index = 0;
  1053. priv->rx_c_index = 0;
  1054. priv->rx_read_ptr = 0;
  1055. priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
  1056. GFP_KERNEL);
  1057. if (!priv->rx_cbs) {
  1058. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  1059. return -ENOMEM;
  1060. }
  1061. ret = bcm_sysport_alloc_rx_bufs(priv);
  1062. if (ret) {
  1063. netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
  1064. return ret;
  1065. }
  1066. /* Initialize HW, ensure RDMA is disabled */
  1067. reg = rdma_readl(priv, RDMA_STATUS);
  1068. if (!(reg & RDMA_DISABLED))
  1069. rdma_enable_set(priv, 0);
  1070. rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
  1071. rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
  1072. rdma_writel(priv, 0, RDMA_PROD_INDEX);
  1073. rdma_writel(priv, 0, RDMA_CONS_INDEX);
  1074. rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
  1075. RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
  1076. /* Operate the queue in ring mode */
  1077. rdma_writel(priv, 0, RDMA_START_ADDR_HI);
  1078. rdma_writel(priv, 0, RDMA_START_ADDR_LO);
  1079. rdma_writel(priv, 0, RDMA_END_ADDR_HI);
  1080. rdma_writel(priv, NUM_HW_RX_DESC_WORDS - 1, RDMA_END_ADDR_LO);
  1081. rdma_writel(priv, 1, RDMA_MBDONE_INTR);
  1082. netif_dbg(priv, hw, priv->netdev,
  1083. "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
  1084. priv->num_rx_bds, priv->rx_bds);
  1085. return 0;
  1086. }
  1087. static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
  1088. {
  1089. struct bcm_sysport_cb *cb;
  1090. unsigned int i;
  1091. u32 reg;
  1092. /* Caller should ensure RDMA is disabled */
  1093. reg = rdma_readl(priv, RDMA_STATUS);
  1094. if (!(reg & RDMA_DISABLED))
  1095. netdev_warn(priv->netdev, "RDMA not stopped!\n");
  1096. for (i = 0; i < priv->num_rx_bds; i++) {
  1097. cb = &priv->rx_cbs[i];
  1098. if (dma_unmap_addr(cb, dma_addr))
  1099. dma_unmap_single(&priv->pdev->dev,
  1100. dma_unmap_addr(cb, dma_addr),
  1101. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  1102. bcm_sysport_free_cb(cb);
  1103. }
  1104. kfree(priv->rx_cbs);
  1105. priv->rx_cbs = NULL;
  1106. netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
  1107. }
  1108. static void bcm_sysport_set_rx_mode(struct net_device *dev)
  1109. {
  1110. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1111. u32 reg;
  1112. reg = umac_readl(priv, UMAC_CMD);
  1113. if (dev->flags & IFF_PROMISC)
  1114. reg |= CMD_PROMISC;
  1115. else
  1116. reg &= ~CMD_PROMISC;
  1117. umac_writel(priv, reg, UMAC_CMD);
  1118. /* No support for ALLMULTI */
  1119. if (dev->flags & IFF_ALLMULTI)
  1120. return;
  1121. }
  1122. static inline void umac_enable_set(struct bcm_sysport_priv *priv,
  1123. u32 mask, unsigned int enable)
  1124. {
  1125. u32 reg;
  1126. reg = umac_readl(priv, UMAC_CMD);
  1127. if (enable)
  1128. reg |= mask;
  1129. else
  1130. reg &= ~mask;
  1131. umac_writel(priv, reg, UMAC_CMD);
  1132. /* UniMAC stops on a packet boundary, wait for a full-sized packet
  1133. * to be processed (1 msec).
  1134. */
  1135. if (enable == 0)
  1136. usleep_range(1000, 2000);
  1137. }
  1138. static inline void umac_reset(struct bcm_sysport_priv *priv)
  1139. {
  1140. u32 reg;
  1141. reg = umac_readl(priv, UMAC_CMD);
  1142. reg |= CMD_SW_RESET;
  1143. umac_writel(priv, reg, UMAC_CMD);
  1144. udelay(10);
  1145. reg = umac_readl(priv, UMAC_CMD);
  1146. reg &= ~CMD_SW_RESET;
  1147. umac_writel(priv, reg, UMAC_CMD);
  1148. }
  1149. static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
  1150. unsigned char *addr)
  1151. {
  1152. umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
  1153. (addr[2] << 8) | addr[3], UMAC_MAC0);
  1154. umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
  1155. }
  1156. static void topctrl_flush(struct bcm_sysport_priv *priv)
  1157. {
  1158. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1159. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1160. mdelay(1);
  1161. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1162. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1163. }
  1164. static void bcm_sysport_netif_start(struct net_device *dev)
  1165. {
  1166. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1167. /* Enable NAPI */
  1168. napi_enable(&priv->napi);
  1169. /* Enable RX interrupt and TX ring full interrupt */
  1170. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1171. phy_start(priv->phydev);
  1172. /* Enable TX interrupts for the 32 TXQs */
  1173. intrl2_1_mask_clear(priv, 0xffffffff);
  1174. /* Last call before we start the real business */
  1175. netif_tx_start_all_queues(dev);
  1176. }
  1177. static void rbuf_init(struct bcm_sysport_priv *priv)
  1178. {
  1179. u32 reg;
  1180. reg = rbuf_readl(priv, RBUF_CONTROL);
  1181. reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
  1182. rbuf_writel(priv, reg, RBUF_CONTROL);
  1183. }
  1184. static int bcm_sysport_open(struct net_device *dev)
  1185. {
  1186. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1187. unsigned int i;
  1188. int ret;
  1189. /* Reset UniMAC */
  1190. umac_reset(priv);
  1191. /* Flush TX and RX FIFOs at TOPCTRL level */
  1192. topctrl_flush(priv);
  1193. /* Disable the UniMAC RX/TX */
  1194. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
  1195. /* Enable RBUF 2bytes alignment and Receive Status Block */
  1196. rbuf_init(priv);
  1197. /* Set maximum frame length */
  1198. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1199. /* Set MAC address */
  1200. umac_set_hw_addr(priv, dev->dev_addr);
  1201. /* Read CRC forward */
  1202. priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
  1203. priv->phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
  1204. 0, priv->phy_interface);
  1205. if (!priv->phydev) {
  1206. netdev_err(dev, "could not attach to PHY\n");
  1207. return -ENODEV;
  1208. }
  1209. /* Reset house keeping link status */
  1210. priv->old_duplex = -1;
  1211. priv->old_link = -1;
  1212. priv->old_pause = -1;
  1213. /* mask all interrupts and request them */
  1214. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  1215. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1216. intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1217. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  1218. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1219. intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1220. ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
  1221. if (ret) {
  1222. netdev_err(dev, "failed to request RX interrupt\n");
  1223. goto out_phy_disconnect;
  1224. }
  1225. ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0, dev->name, dev);
  1226. if (ret) {
  1227. netdev_err(dev, "failed to request TX interrupt\n");
  1228. goto out_free_irq0;
  1229. }
  1230. /* Initialize both hardware and software ring */
  1231. for (i = 0; i < dev->num_tx_queues; i++) {
  1232. ret = bcm_sysport_init_tx_ring(priv, i);
  1233. if (ret) {
  1234. netdev_err(dev, "failed to initialize TX ring %d\n",
  1235. i);
  1236. goto out_free_tx_ring;
  1237. }
  1238. }
  1239. /* Initialize linked-list */
  1240. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1241. /* Initialize RX ring */
  1242. ret = bcm_sysport_init_rx_ring(priv);
  1243. if (ret) {
  1244. netdev_err(dev, "failed to initialize RX ring\n");
  1245. goto out_free_rx_ring;
  1246. }
  1247. /* Turn on RDMA */
  1248. ret = rdma_enable_set(priv, 1);
  1249. if (ret)
  1250. goto out_free_rx_ring;
  1251. /* Turn on TDMA */
  1252. ret = tdma_enable_set(priv, 1);
  1253. if (ret)
  1254. goto out_clear_rx_int;
  1255. /* Turn on UniMAC TX/RX */
  1256. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
  1257. bcm_sysport_netif_start(dev);
  1258. return 0;
  1259. out_clear_rx_int:
  1260. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1261. out_free_rx_ring:
  1262. bcm_sysport_fini_rx_ring(priv);
  1263. out_free_tx_ring:
  1264. for (i = 0; i < dev->num_tx_queues; i++)
  1265. bcm_sysport_fini_tx_ring(priv, i);
  1266. free_irq(priv->irq1, dev);
  1267. out_free_irq0:
  1268. free_irq(priv->irq0, dev);
  1269. out_phy_disconnect:
  1270. phy_disconnect(priv->phydev);
  1271. return ret;
  1272. }
  1273. static void bcm_sysport_netif_stop(struct net_device *dev)
  1274. {
  1275. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1276. /* stop all software from updating hardware */
  1277. netif_tx_stop_all_queues(dev);
  1278. napi_disable(&priv->napi);
  1279. phy_stop(priv->phydev);
  1280. /* mask all interrupts */
  1281. intrl2_0_mask_set(priv, 0xffffffff);
  1282. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1283. intrl2_1_mask_set(priv, 0xffffffff);
  1284. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1285. }
  1286. static int bcm_sysport_stop(struct net_device *dev)
  1287. {
  1288. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1289. unsigned int i;
  1290. int ret;
  1291. bcm_sysport_netif_stop(dev);
  1292. /* Disable UniMAC RX */
  1293. umac_enable_set(priv, CMD_RX_EN, 0);
  1294. ret = tdma_enable_set(priv, 0);
  1295. if (ret) {
  1296. netdev_err(dev, "timeout disabling RDMA\n");
  1297. return ret;
  1298. }
  1299. /* Wait for a maximum packet size to be drained */
  1300. usleep_range(2000, 3000);
  1301. ret = rdma_enable_set(priv, 0);
  1302. if (ret) {
  1303. netdev_err(dev, "timeout disabling TDMA\n");
  1304. return ret;
  1305. }
  1306. /* Disable UniMAC TX */
  1307. umac_enable_set(priv, CMD_TX_EN, 0);
  1308. /* Free RX/TX rings SW structures */
  1309. for (i = 0; i < dev->num_tx_queues; i++)
  1310. bcm_sysport_fini_tx_ring(priv, i);
  1311. bcm_sysport_fini_rx_ring(priv);
  1312. free_irq(priv->irq0, dev);
  1313. free_irq(priv->irq1, dev);
  1314. /* Disconnect from PHY */
  1315. phy_disconnect(priv->phydev);
  1316. return 0;
  1317. }
  1318. static struct ethtool_ops bcm_sysport_ethtool_ops = {
  1319. .get_settings = bcm_sysport_get_settings,
  1320. .set_settings = bcm_sysport_set_settings,
  1321. .get_drvinfo = bcm_sysport_get_drvinfo,
  1322. .get_msglevel = bcm_sysport_get_msglvl,
  1323. .set_msglevel = bcm_sysport_set_msglvl,
  1324. .get_link = ethtool_op_get_link,
  1325. .get_strings = bcm_sysport_get_strings,
  1326. .get_ethtool_stats = bcm_sysport_get_stats,
  1327. .get_sset_count = bcm_sysport_get_sset_count,
  1328. .get_wol = bcm_sysport_get_wol,
  1329. .set_wol = bcm_sysport_set_wol,
  1330. };
  1331. static const struct net_device_ops bcm_sysport_netdev_ops = {
  1332. .ndo_start_xmit = bcm_sysport_xmit,
  1333. .ndo_tx_timeout = bcm_sysport_tx_timeout,
  1334. .ndo_open = bcm_sysport_open,
  1335. .ndo_stop = bcm_sysport_stop,
  1336. .ndo_set_features = bcm_sysport_set_features,
  1337. .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
  1338. };
  1339. #define REV_FMT "v%2x.%02x"
  1340. static int bcm_sysport_probe(struct platform_device *pdev)
  1341. {
  1342. struct bcm_sysport_priv *priv;
  1343. struct device_node *dn;
  1344. struct net_device *dev;
  1345. const void *macaddr;
  1346. struct resource *r;
  1347. u32 txq, rxq;
  1348. int ret;
  1349. dn = pdev->dev.of_node;
  1350. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1351. /* Read the Transmit/Receive Queue properties */
  1352. if (of_property_read_u32(dn, "systemport,num-txq", &txq))
  1353. txq = TDMA_NUM_RINGS;
  1354. if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
  1355. rxq = 1;
  1356. dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
  1357. if (!dev)
  1358. return -ENOMEM;
  1359. /* Initialize private members */
  1360. priv = netdev_priv(dev);
  1361. priv->irq0 = platform_get_irq(pdev, 0);
  1362. priv->irq1 = platform_get_irq(pdev, 1);
  1363. priv->wol_irq = platform_get_irq(pdev, 2);
  1364. if (priv->irq0 <= 0 || priv->irq1 <= 0) {
  1365. dev_err(&pdev->dev, "invalid interrupts\n");
  1366. ret = -EINVAL;
  1367. goto err;
  1368. }
  1369. priv->base = devm_ioremap_resource(&pdev->dev, r);
  1370. if (IS_ERR(priv->base)) {
  1371. ret = PTR_ERR(priv->base);
  1372. goto err;
  1373. }
  1374. priv->netdev = dev;
  1375. priv->pdev = pdev;
  1376. priv->phy_interface = of_get_phy_mode(dn);
  1377. /* Default to GMII interface mode */
  1378. if (priv->phy_interface < 0)
  1379. priv->phy_interface = PHY_INTERFACE_MODE_GMII;
  1380. /* In the case of a fixed PHY, the DT node associated
  1381. * to the PHY is the Ethernet MAC DT node.
  1382. */
  1383. if (of_phy_is_fixed_link(dn)) {
  1384. ret = of_phy_register_fixed_link(dn);
  1385. if (ret) {
  1386. dev_err(&pdev->dev, "failed to register fixed PHY\n");
  1387. goto err;
  1388. }
  1389. priv->phy_dn = dn;
  1390. }
  1391. /* Initialize netdevice members */
  1392. macaddr = of_get_mac_address(dn);
  1393. if (!macaddr || !is_valid_ether_addr(macaddr)) {
  1394. dev_warn(&pdev->dev, "using random Ethernet MAC\n");
  1395. random_ether_addr(dev->dev_addr);
  1396. } else {
  1397. ether_addr_copy(dev->dev_addr, macaddr);
  1398. }
  1399. SET_NETDEV_DEV(dev, &pdev->dev);
  1400. dev_set_drvdata(&pdev->dev, dev);
  1401. dev->ethtool_ops = &bcm_sysport_ethtool_ops;
  1402. dev->netdev_ops = &bcm_sysport_netdev_ops;
  1403. netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
  1404. /* HW supported features, none enabled by default */
  1405. dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
  1406. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1407. /* Request the WOL interrupt and advertise suspend if available */
  1408. priv->wol_irq_disabled = 1;
  1409. ret = devm_request_irq(&pdev->dev, priv->wol_irq,
  1410. bcm_sysport_wol_isr, 0, dev->name, priv);
  1411. if (!ret)
  1412. device_set_wakeup_capable(&pdev->dev, 1);
  1413. /* Set the needed headroom once and for all */
  1414. BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
  1415. dev->needed_headroom += sizeof(struct bcm_tsb);
  1416. /* libphy will adjust the link state accordingly */
  1417. netif_carrier_off(dev);
  1418. ret = register_netdev(dev);
  1419. if (ret) {
  1420. dev_err(&pdev->dev, "failed to register net_device\n");
  1421. goto err;
  1422. }
  1423. priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
  1424. dev_info(&pdev->dev,
  1425. "Broadcom SYSTEMPORT" REV_FMT
  1426. " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
  1427. (priv->rev >> 8) & 0xff, priv->rev & 0xff,
  1428. priv->base, priv->irq0, priv->irq1, txq, rxq);
  1429. return 0;
  1430. err:
  1431. free_netdev(dev);
  1432. return ret;
  1433. }
  1434. static int bcm_sysport_remove(struct platform_device *pdev)
  1435. {
  1436. struct net_device *dev = dev_get_drvdata(&pdev->dev);
  1437. /* Not much to do, ndo_close has been called
  1438. * and we use managed allocations
  1439. */
  1440. unregister_netdev(dev);
  1441. free_netdev(dev);
  1442. dev_set_drvdata(&pdev->dev, NULL);
  1443. return 0;
  1444. }
  1445. #ifdef CONFIG_PM_SLEEP
  1446. static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
  1447. {
  1448. struct net_device *ndev = priv->netdev;
  1449. unsigned int timeout = 1000;
  1450. u32 reg;
  1451. /* Password has already been programmed */
  1452. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1453. reg |= MPD_EN;
  1454. reg &= ~PSW_EN;
  1455. if (priv->wolopts & WAKE_MAGICSECURE)
  1456. reg |= PSW_EN;
  1457. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1458. /* Make sure RBUF entered WoL mode as result */
  1459. do {
  1460. reg = rbuf_readl(priv, RBUF_STATUS);
  1461. if (reg & RBUF_WOL_MODE)
  1462. break;
  1463. udelay(10);
  1464. } while (timeout-- > 0);
  1465. /* Do not leave the UniMAC RBUF matching only MPD packets */
  1466. if (!timeout) {
  1467. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1468. reg &= ~MPD_EN;
  1469. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1470. netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
  1471. return -ETIMEDOUT;
  1472. }
  1473. /* UniMAC receive needs to be turned on */
  1474. umac_enable_set(priv, CMD_RX_EN, 1);
  1475. /* Enable the interrupt wake-up source */
  1476. intrl2_0_mask_clear(priv, INTRL2_0_MPD);
  1477. netif_dbg(priv, wol, ndev, "entered WOL mode\n");
  1478. return 0;
  1479. }
  1480. static int bcm_sysport_suspend(struct device *d)
  1481. {
  1482. struct net_device *dev = dev_get_drvdata(d);
  1483. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1484. unsigned int i;
  1485. int ret = 0;
  1486. u32 reg;
  1487. if (!netif_running(dev))
  1488. return 0;
  1489. bcm_sysport_netif_stop(dev);
  1490. phy_suspend(priv->phydev);
  1491. netif_device_detach(dev);
  1492. /* Disable UniMAC RX */
  1493. umac_enable_set(priv, CMD_RX_EN, 0);
  1494. ret = rdma_enable_set(priv, 0);
  1495. if (ret) {
  1496. netdev_err(dev, "RDMA timeout!\n");
  1497. return ret;
  1498. }
  1499. /* Disable RXCHK if enabled */
  1500. if (priv->rx_chk_en) {
  1501. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1502. reg &= ~RXCHK_EN;
  1503. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1504. }
  1505. /* Flush RX pipe */
  1506. if (!priv->wolopts)
  1507. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1508. ret = tdma_enable_set(priv, 0);
  1509. if (ret) {
  1510. netdev_err(dev, "TDMA timeout!\n");
  1511. return ret;
  1512. }
  1513. /* Wait for a packet boundary */
  1514. usleep_range(2000, 3000);
  1515. umac_enable_set(priv, CMD_TX_EN, 0);
  1516. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1517. /* Free RX/TX rings SW structures */
  1518. for (i = 0; i < dev->num_tx_queues; i++)
  1519. bcm_sysport_fini_tx_ring(priv, i);
  1520. bcm_sysport_fini_rx_ring(priv);
  1521. /* Get prepared for Wake-on-LAN */
  1522. if (device_may_wakeup(d) && priv->wolopts)
  1523. ret = bcm_sysport_suspend_to_wol(priv);
  1524. return ret;
  1525. }
  1526. static int bcm_sysport_resume(struct device *d)
  1527. {
  1528. struct net_device *dev = dev_get_drvdata(d);
  1529. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1530. unsigned int i;
  1531. u32 reg;
  1532. int ret;
  1533. if (!netif_running(dev))
  1534. return 0;
  1535. umac_reset(priv);
  1536. /* We may have been suspended and never received a WOL event that
  1537. * would turn off MPD detection, take care of that now
  1538. */
  1539. bcm_sysport_resume_from_wol(priv);
  1540. /* Initialize both hardware and software ring */
  1541. for (i = 0; i < dev->num_tx_queues; i++) {
  1542. ret = bcm_sysport_init_tx_ring(priv, i);
  1543. if (ret) {
  1544. netdev_err(dev, "failed to initialize TX ring %d\n",
  1545. i);
  1546. goto out_free_tx_rings;
  1547. }
  1548. }
  1549. /* Initialize linked-list */
  1550. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1551. /* Initialize RX ring */
  1552. ret = bcm_sysport_init_rx_ring(priv);
  1553. if (ret) {
  1554. netdev_err(dev, "failed to initialize RX ring\n");
  1555. goto out_free_rx_ring;
  1556. }
  1557. netif_device_attach(dev);
  1558. /* RX pipe enable */
  1559. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1560. ret = rdma_enable_set(priv, 1);
  1561. if (ret) {
  1562. netdev_err(dev, "failed to enable RDMA\n");
  1563. goto out_free_rx_ring;
  1564. }
  1565. /* Enable rxhck */
  1566. if (priv->rx_chk_en) {
  1567. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1568. reg |= RXCHK_EN;
  1569. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1570. }
  1571. rbuf_init(priv);
  1572. /* Set maximum frame length */
  1573. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1574. /* Set MAC address */
  1575. umac_set_hw_addr(priv, dev->dev_addr);
  1576. umac_enable_set(priv, CMD_RX_EN, 1);
  1577. /* TX pipe enable */
  1578. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1579. umac_enable_set(priv, CMD_TX_EN, 1);
  1580. ret = tdma_enable_set(priv, 1);
  1581. if (ret) {
  1582. netdev_err(dev, "TDMA timeout!\n");
  1583. goto out_free_rx_ring;
  1584. }
  1585. phy_resume(priv->phydev);
  1586. bcm_sysport_netif_start(dev);
  1587. return 0;
  1588. out_free_rx_ring:
  1589. bcm_sysport_fini_rx_ring(priv);
  1590. out_free_tx_rings:
  1591. for (i = 0; i < dev->num_tx_queues; i++)
  1592. bcm_sysport_fini_tx_ring(priv, i);
  1593. return ret;
  1594. }
  1595. #endif
  1596. static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
  1597. bcm_sysport_suspend, bcm_sysport_resume);
  1598. static const struct of_device_id bcm_sysport_of_match[] = {
  1599. { .compatible = "brcm,systemport-v1.00" },
  1600. { .compatible = "brcm,systemport" },
  1601. { /* sentinel */ }
  1602. };
  1603. static struct platform_driver bcm_sysport_driver = {
  1604. .probe = bcm_sysport_probe,
  1605. .remove = bcm_sysport_remove,
  1606. .driver = {
  1607. .name = "brcm-systemport",
  1608. .owner = THIS_MODULE,
  1609. .of_match_table = bcm_sysport_of_match,
  1610. .pm = &bcm_sysport_pm_ops,
  1611. },
  1612. };
  1613. module_platform_driver(bcm_sysport_driver);
  1614. MODULE_AUTHOR("Broadcom Corporation");
  1615. MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
  1616. MODULE_ALIAS("platform:brcm-systemport");
  1617. MODULE_LICENSE("GPL");