mv88e6171.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411
  1. /* net/dsa/mv88e6171.c - Marvell 88e6171 switch chip support
  2. * Copyright (c) 2008-2009 Marvell Semiconductor
  3. * Copyright (c) 2014 Claudio Leite <leitec@staticky.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/jiffies.h>
  12. #include <linux/list.h>
  13. #include <linux/module.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/phy.h>
  16. #include <net/dsa.h>
  17. #include "mv88e6xxx.h"
  18. static char *mv88e6171_probe(struct device *host_dev, int sw_addr)
  19. {
  20. struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev);
  21. int ret;
  22. if (bus == NULL)
  23. return NULL;
  24. ret = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), 0x03);
  25. if (ret >= 0) {
  26. if ((ret & 0xfff0) == 0x1710)
  27. return "Marvell 88E6171";
  28. }
  29. return NULL;
  30. }
  31. static int mv88e6171_switch_reset(struct dsa_switch *ds)
  32. {
  33. int i;
  34. int ret;
  35. unsigned long timeout;
  36. /* Set all ports to the disabled state. */
  37. for (i = 0; i < 8; i++) {
  38. ret = REG_READ(REG_PORT(i), 0x04);
  39. REG_WRITE(REG_PORT(i), 0x04, ret & 0xfffc);
  40. }
  41. /* Wait for transmit queues to drain. */
  42. usleep_range(2000, 4000);
  43. /* Reset the switch. */
  44. REG_WRITE(REG_GLOBAL, 0x04, 0xc400);
  45. /* Wait up to one second for reset to complete. */
  46. timeout = jiffies + 1 * HZ;
  47. while (time_before(jiffies, timeout)) {
  48. ret = REG_READ(REG_GLOBAL, 0x00);
  49. if ((ret & 0xc800) == 0xc800)
  50. break;
  51. usleep_range(1000, 2000);
  52. }
  53. if (time_after(jiffies, timeout))
  54. return -ETIMEDOUT;
  55. /* Enable ports not under DSA, e.g. WAN port */
  56. for (i = 0; i < 8; i++) {
  57. if (dsa_is_cpu_port(ds, i) || ds->phys_port_mask & (1 << i))
  58. continue;
  59. ret = REG_READ(REG_PORT(i), 0x04);
  60. REG_WRITE(REG_PORT(i), 0x04, ret | 0x03);
  61. }
  62. return 0;
  63. }
  64. static int mv88e6171_setup_global(struct dsa_switch *ds)
  65. {
  66. int ret;
  67. int i;
  68. /* Disable the PHY polling unit (since there won't be any
  69. * external PHYs to poll), don't discard packets with
  70. * excessive collisions, and mask all interrupt sources.
  71. */
  72. REG_WRITE(REG_GLOBAL, 0x04, 0x0000);
  73. /* Set the default address aging time to 5 minutes, and
  74. * enable address learn messages to be sent to all message
  75. * ports.
  76. */
  77. REG_WRITE(REG_GLOBAL, 0x0a, 0x0148);
  78. /* Configure the priority mapping registers. */
  79. ret = mv88e6xxx_config_prio(ds);
  80. if (ret < 0)
  81. return ret;
  82. /* Configure the upstream port, and configure the upstream
  83. * port as the port to which ingress and egress monitor frames
  84. * are to be sent.
  85. */
  86. if (REG_READ(REG_PORT(0), 0x03) == 0x1710)
  87. REG_WRITE(REG_GLOBAL, 0x1a, (dsa_upstream_port(ds) * 0x1111));
  88. else
  89. REG_WRITE(REG_GLOBAL, 0x1a, (dsa_upstream_port(ds) * 0x1110));
  90. /* Disable remote management for now, and set the switch's
  91. * DSA device number.
  92. */
  93. REG_WRITE(REG_GLOBAL, 0x1c, ds->index & 0x1f);
  94. /* Send all frames with destination addresses matching
  95. * 01:80:c2:00:00:2x to the CPU port.
  96. */
  97. REG_WRITE(REG_GLOBAL2, 0x02, 0xffff);
  98. /* Send all frames with destination addresses matching
  99. * 01:80:c2:00:00:0x to the CPU port.
  100. */
  101. REG_WRITE(REG_GLOBAL2, 0x03, 0xffff);
  102. /* Disable the loopback filter, disable flow control
  103. * messages, disable flood broadcast override, disable
  104. * removing of provider tags, disable ATU age violation
  105. * interrupts, disable tag flow control, force flow
  106. * control priority to the highest, and send all special
  107. * multicast frames to the CPU at the highest priority.
  108. */
  109. REG_WRITE(REG_GLOBAL2, 0x05, 0x00ff);
  110. /* Program the DSA routing table. */
  111. for (i = 0; i < 32; i++) {
  112. int nexthop;
  113. nexthop = 0x1f;
  114. if (i != ds->index && i < ds->dst->pd->nr_chips)
  115. nexthop = ds->pd->rtable[i] & 0x1f;
  116. REG_WRITE(REG_GLOBAL2, 0x06, 0x8000 | (i << 8) | nexthop);
  117. }
  118. /* Clear all trunk masks. */
  119. for (i = 0; i < 8; i++)
  120. REG_WRITE(REG_GLOBAL2, 0x07, 0x8000 | (i << 12) | 0xff);
  121. /* Clear all trunk mappings. */
  122. for (i = 0; i < 16; i++)
  123. REG_WRITE(REG_GLOBAL2, 0x08, 0x8000 | (i << 11));
  124. /* Disable ingress rate limiting by resetting all ingress
  125. * rate limit registers to their initial state.
  126. */
  127. for (i = 0; i < 6; i++)
  128. REG_WRITE(REG_GLOBAL2, 0x09, 0x9000 | (i << 8));
  129. /* Initialise cross-chip port VLAN table to reset defaults. */
  130. REG_WRITE(REG_GLOBAL2, 0x0b, 0x9000);
  131. /* Clear the priority override table. */
  132. for (i = 0; i < 16; i++)
  133. REG_WRITE(REG_GLOBAL2, 0x0f, 0x8000 | (i << 8));
  134. /* @@@ initialise AVB (22/23) watchdog (27) sdet (29) registers */
  135. return 0;
  136. }
  137. static int mv88e6171_setup_port(struct dsa_switch *ds, int p)
  138. {
  139. int addr = REG_PORT(p);
  140. u16 val;
  141. /* MAC Forcing register: don't force link, speed, duplex
  142. * or flow control state to any particular values on physical
  143. * ports, but force the CPU port and all DSA ports to 1000 Mb/s
  144. * full duplex.
  145. */
  146. val = REG_READ(addr, 0x01);
  147. if (dsa_is_cpu_port(ds, p) || ds->dsa_port_mask & (1 << p))
  148. REG_WRITE(addr, 0x01, val | 0x003e);
  149. else
  150. REG_WRITE(addr, 0x01, val | 0x0003);
  151. /* Do not limit the period of time that this port can be
  152. * paused for by the remote end or the period of time that
  153. * this port can pause the remote end.
  154. */
  155. REG_WRITE(addr, 0x02, 0x0000);
  156. /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
  157. * disable Header mode, enable IGMP/MLD snooping, disable VLAN
  158. * tunneling, determine priority by looking at 802.1p and IP
  159. * priority fields (IP prio has precedence), and set STP state
  160. * to Forwarding.
  161. *
  162. * If this is the CPU link, use DSA or EDSA tagging depending
  163. * on which tagging mode was configured.
  164. *
  165. * If this is a link to another switch, use DSA tagging mode.
  166. *
  167. * If this is the upstream port for this switch, enable
  168. * forwarding of unknown unicasts and multicasts.
  169. */
  170. val = 0x0433;
  171. if (dsa_is_cpu_port(ds, p)) {
  172. if (ds->dst->tag_protocol == DSA_TAG_PROTO_EDSA)
  173. val |= 0x3300;
  174. else
  175. val |= 0x0100;
  176. }
  177. if (ds->dsa_port_mask & (1 << p))
  178. val |= 0x0100;
  179. if (p == dsa_upstream_port(ds))
  180. val |= 0x000c;
  181. REG_WRITE(addr, 0x04, val);
  182. /* Port Control 1: disable trunking. Also, if this is the
  183. * CPU port, enable learn messages to be sent to this port.
  184. */
  185. REG_WRITE(addr, 0x05, dsa_is_cpu_port(ds, p) ? 0x8000 : 0x0000);
  186. /* Port based VLAN map: give each port its own address
  187. * database, allow the CPU port to talk to each of the 'real'
  188. * ports, and allow each of the 'real' ports to only talk to
  189. * the upstream port.
  190. */
  191. val = (p & 0xf) << 12;
  192. if (dsa_is_cpu_port(ds, p))
  193. val |= ds->phys_port_mask;
  194. else
  195. val |= 1 << dsa_upstream_port(ds);
  196. REG_WRITE(addr, 0x06, val);
  197. /* Default VLAN ID and priority: don't set a default VLAN
  198. * ID, and set the default packet priority to zero.
  199. */
  200. REG_WRITE(addr, 0x07, 0x0000);
  201. /* Port Control 2: don't force a good FCS, set the maximum
  202. * frame size to 10240 bytes, don't let the switch add or
  203. * strip 802.1q tags, don't discard tagged or untagged frames
  204. * on this port, do a destination address lookup on all
  205. * received packets as usual, disable ARP mirroring and don't
  206. * send a copy of all transmitted/received frames on this port
  207. * to the CPU.
  208. */
  209. REG_WRITE(addr, 0x08, 0x2080);
  210. /* Egress rate control: disable egress rate control. */
  211. REG_WRITE(addr, 0x09, 0x0001);
  212. /* Egress rate control 2: disable egress rate control. */
  213. REG_WRITE(addr, 0x0a, 0x0000);
  214. /* Port Association Vector: when learning source addresses
  215. * of packets, add the address to the address database using
  216. * a port bitmap that has only the bit for this port set and
  217. * the other bits clear.
  218. */
  219. REG_WRITE(addr, 0x0b, 1 << p);
  220. /* Port ATU control: disable limiting the number of address
  221. * database entries that this port is allowed to use.
  222. */
  223. REG_WRITE(addr, 0x0c, 0x0000);
  224. /* Priority Override: disable DA, SA and VTU priority override. */
  225. REG_WRITE(addr, 0x0d, 0x0000);
  226. /* Port Ethertype: use the Ethertype DSA Ethertype value. */
  227. REG_WRITE(addr, 0x0f, ETH_P_EDSA);
  228. /* Tag Remap: use an identity 802.1p prio -> switch prio
  229. * mapping.
  230. */
  231. REG_WRITE(addr, 0x18, 0x3210);
  232. /* Tag Remap 2: use an identity 802.1p prio -> switch prio
  233. * mapping.
  234. */
  235. REG_WRITE(addr, 0x19, 0x7654);
  236. return 0;
  237. }
  238. static int mv88e6171_setup(struct dsa_switch *ds)
  239. {
  240. struct mv88e6xxx_priv_state *ps = (void *)(ds + 1);
  241. int i;
  242. int ret;
  243. mutex_init(&ps->smi_mutex);
  244. mutex_init(&ps->stats_mutex);
  245. ret = mv88e6171_switch_reset(ds);
  246. if (ret < 0)
  247. return ret;
  248. /* @@@ initialise vtu and atu */
  249. ret = mv88e6171_setup_global(ds);
  250. if (ret < 0)
  251. return ret;
  252. for (i = 0; i < 8; i++) {
  253. if (!(dsa_is_cpu_port(ds, i) || ds->phys_port_mask & (1 << i)))
  254. continue;
  255. ret = mv88e6171_setup_port(ds, i);
  256. if (ret < 0)
  257. return ret;
  258. }
  259. return 0;
  260. }
  261. static int mv88e6171_port_to_phy_addr(int port)
  262. {
  263. if (port >= 0 && port <= 4)
  264. return port;
  265. return -1;
  266. }
  267. static int
  268. mv88e6171_phy_read(struct dsa_switch *ds, int port, int regnum)
  269. {
  270. int addr = mv88e6171_port_to_phy_addr(port);
  271. return mv88e6xxx_phy_read(ds, addr, regnum);
  272. }
  273. static int
  274. mv88e6171_phy_write(struct dsa_switch *ds,
  275. int port, int regnum, u16 val)
  276. {
  277. int addr = mv88e6171_port_to_phy_addr(port);
  278. return mv88e6xxx_phy_write(ds, addr, regnum, val);
  279. }
  280. static struct mv88e6xxx_hw_stat mv88e6171_hw_stats[] = {
  281. { "in_good_octets", 8, 0x00, },
  282. { "in_bad_octets", 4, 0x02, },
  283. { "in_unicast", 4, 0x04, },
  284. { "in_broadcasts", 4, 0x06, },
  285. { "in_multicasts", 4, 0x07, },
  286. { "in_pause", 4, 0x16, },
  287. { "in_undersize", 4, 0x18, },
  288. { "in_fragments", 4, 0x19, },
  289. { "in_oversize", 4, 0x1a, },
  290. { "in_jabber", 4, 0x1b, },
  291. { "in_rx_error", 4, 0x1c, },
  292. { "in_fcs_error", 4, 0x1d, },
  293. { "out_octets", 8, 0x0e, },
  294. { "out_unicast", 4, 0x10, },
  295. { "out_broadcasts", 4, 0x13, },
  296. { "out_multicasts", 4, 0x12, },
  297. { "out_pause", 4, 0x15, },
  298. { "excessive", 4, 0x11, },
  299. { "collisions", 4, 0x1e, },
  300. { "deferred", 4, 0x05, },
  301. { "single", 4, 0x14, },
  302. { "multiple", 4, 0x17, },
  303. { "out_fcs_error", 4, 0x03, },
  304. { "late", 4, 0x1f, },
  305. { "hist_64bytes", 4, 0x08, },
  306. { "hist_65_127bytes", 4, 0x09, },
  307. { "hist_128_255bytes", 4, 0x0a, },
  308. { "hist_256_511bytes", 4, 0x0b, },
  309. { "hist_512_1023bytes", 4, 0x0c, },
  310. { "hist_1024_max_bytes", 4, 0x0d, },
  311. };
  312. static void
  313. mv88e6171_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
  314. {
  315. mv88e6xxx_get_strings(ds, ARRAY_SIZE(mv88e6171_hw_stats),
  316. mv88e6171_hw_stats, port, data);
  317. }
  318. static void
  319. mv88e6171_get_ethtool_stats(struct dsa_switch *ds,
  320. int port, uint64_t *data)
  321. {
  322. mv88e6xxx_get_ethtool_stats(ds, ARRAY_SIZE(mv88e6171_hw_stats),
  323. mv88e6171_hw_stats, port, data);
  324. }
  325. static int mv88e6171_get_sset_count(struct dsa_switch *ds)
  326. {
  327. return ARRAY_SIZE(mv88e6171_hw_stats);
  328. }
  329. struct dsa_switch_driver mv88e6171_switch_driver = {
  330. .tag_protocol = DSA_TAG_PROTO_EDSA,
  331. .priv_size = sizeof(struct mv88e6xxx_priv_state),
  332. .probe = mv88e6171_probe,
  333. .setup = mv88e6171_setup,
  334. .set_addr = mv88e6xxx_set_addr_indirect,
  335. .phy_read = mv88e6171_phy_read,
  336. .phy_write = mv88e6171_phy_write,
  337. .poll_link = mv88e6xxx_poll_link,
  338. .get_strings = mv88e6171_get_strings,
  339. .get_ethtool_stats = mv88e6171_get_ethtool_stats,
  340. .get_sset_count = mv88e6171_get_sset_count,
  341. };
  342. MODULE_ALIAS("platform:mv88e6171");