bcm_sf2.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887
  1. /*
  2. * Broadcom Starfighter 2 DSA switch driver
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/list.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/of.h>
  17. #include <linux/phy.h>
  18. #include <linux/phy_fixed.h>
  19. #include <linux/mii.h>
  20. #include <linux/of.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_address.h>
  23. #include <net/dsa.h>
  24. #include <linux/ethtool.h>
  25. #include "bcm_sf2.h"
  26. #include "bcm_sf2_regs.h"
  27. /* String, offset, and register size in bytes if different from 4 bytes */
  28. static const struct bcm_sf2_hw_stats bcm_sf2_mib[] = {
  29. { "TxOctets", 0x000, 8 },
  30. { "TxDropPkts", 0x020 },
  31. { "TxQPKTQ0", 0x030 },
  32. { "TxBroadcastPkts", 0x040 },
  33. { "TxMulticastPkts", 0x050 },
  34. { "TxUnicastPKts", 0x060 },
  35. { "TxCollisions", 0x070 },
  36. { "TxSingleCollision", 0x080 },
  37. { "TxMultipleCollision", 0x090 },
  38. { "TxDeferredCollision", 0x0a0 },
  39. { "TxLateCollision", 0x0b0 },
  40. { "TxExcessiveCollision", 0x0c0 },
  41. { "TxFrameInDisc", 0x0d0 },
  42. { "TxPausePkts", 0x0e0 },
  43. { "TxQPKTQ1", 0x0f0 },
  44. { "TxQPKTQ2", 0x100 },
  45. { "TxQPKTQ3", 0x110 },
  46. { "TxQPKTQ4", 0x120 },
  47. { "TxQPKTQ5", 0x130 },
  48. { "RxOctets", 0x140, 8 },
  49. { "RxUndersizePkts", 0x160 },
  50. { "RxPausePkts", 0x170 },
  51. { "RxPkts64Octets", 0x180 },
  52. { "RxPkts65to127Octets", 0x190 },
  53. { "RxPkts128to255Octets", 0x1a0 },
  54. { "RxPkts256to511Octets", 0x1b0 },
  55. { "RxPkts512to1023Octets", 0x1c0 },
  56. { "RxPkts1024toMaxPktsOctets", 0x1d0 },
  57. { "RxOversizePkts", 0x1e0 },
  58. { "RxJabbers", 0x1f0 },
  59. { "RxAlignmentErrors", 0x200 },
  60. { "RxFCSErrors", 0x210 },
  61. { "RxGoodOctets", 0x220, 8 },
  62. { "RxDropPkts", 0x240 },
  63. { "RxUnicastPkts", 0x250 },
  64. { "RxMulticastPkts", 0x260 },
  65. { "RxBroadcastPkts", 0x270 },
  66. { "RxSAChanges", 0x280 },
  67. { "RxFragments", 0x290 },
  68. { "RxJumboPkt", 0x2a0 },
  69. { "RxSymblErr", 0x2b0 },
  70. { "InRangeErrCount", 0x2c0 },
  71. { "OutRangeErrCount", 0x2d0 },
  72. { "EEELpiEvent", 0x2e0 },
  73. { "EEELpiDuration", 0x2f0 },
  74. { "RxDiscard", 0x300, 8 },
  75. { "TxQPKTQ6", 0x320 },
  76. { "TxQPKTQ7", 0x330 },
  77. { "TxPkts64Octets", 0x340 },
  78. { "TxPkts65to127Octets", 0x350 },
  79. { "TxPkts128to255Octets", 0x360 },
  80. { "TxPkts256to511Ocets", 0x370 },
  81. { "TxPkts512to1023Ocets", 0x380 },
  82. { "TxPkts1024toMaxPktOcets", 0x390 },
  83. };
  84. #define BCM_SF2_STATS_SIZE ARRAY_SIZE(bcm_sf2_mib)
  85. static void bcm_sf2_sw_get_strings(struct dsa_switch *ds,
  86. int port, uint8_t *data)
  87. {
  88. unsigned int i;
  89. for (i = 0; i < BCM_SF2_STATS_SIZE; i++)
  90. memcpy(data + i * ETH_GSTRING_LEN,
  91. bcm_sf2_mib[i].string, ETH_GSTRING_LEN);
  92. }
  93. static void bcm_sf2_sw_get_ethtool_stats(struct dsa_switch *ds,
  94. int port, uint64_t *data)
  95. {
  96. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  97. const struct bcm_sf2_hw_stats *s;
  98. unsigned int i;
  99. u64 val = 0;
  100. u32 offset;
  101. mutex_lock(&priv->stats_mutex);
  102. /* Now fetch the per-port counters */
  103. for (i = 0; i < BCM_SF2_STATS_SIZE; i++) {
  104. s = &bcm_sf2_mib[i];
  105. /* Do a latched 64-bit read if needed */
  106. offset = s->reg + CORE_P_MIB_OFFSET(port);
  107. if (s->sizeof_stat == 8)
  108. val = core_readq(priv, offset);
  109. else
  110. val = core_readl(priv, offset);
  111. data[i] = (u64)val;
  112. }
  113. mutex_unlock(&priv->stats_mutex);
  114. }
  115. static int bcm_sf2_sw_get_sset_count(struct dsa_switch *ds)
  116. {
  117. return BCM_SF2_STATS_SIZE;
  118. }
  119. static char *bcm_sf2_sw_probe(struct device *host_dev, int sw_addr)
  120. {
  121. return "Broadcom Starfighter 2";
  122. }
  123. static void bcm_sf2_imp_vlan_setup(struct dsa_switch *ds, int cpu_port)
  124. {
  125. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  126. unsigned int i;
  127. u32 reg;
  128. /* Enable the IMP Port to be in the same VLAN as the other ports
  129. * on a per-port basis such that we only have Port i and IMP in
  130. * the same VLAN.
  131. */
  132. for (i = 0; i < priv->hw_params.num_ports; i++) {
  133. if (!((1 << i) & ds->phys_port_mask))
  134. continue;
  135. reg = core_readl(priv, CORE_PORT_VLAN_CTL_PORT(i));
  136. reg |= (1 << cpu_port);
  137. core_writel(priv, reg, CORE_PORT_VLAN_CTL_PORT(i));
  138. }
  139. }
  140. static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
  141. {
  142. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  143. u32 reg, val;
  144. /* Enable the port memories */
  145. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  146. reg &= ~P_TXQ_PSM_VDD(port);
  147. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  148. /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
  149. reg = core_readl(priv, CORE_IMP_CTL);
  150. reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
  151. reg &= ~(RX_DIS | TX_DIS);
  152. core_writel(priv, reg, CORE_IMP_CTL);
  153. /* Enable forwarding */
  154. core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
  155. /* Enable IMP port in dumb mode */
  156. reg = core_readl(priv, CORE_SWITCH_CTRL);
  157. reg |= MII_DUMB_FWDG_EN;
  158. core_writel(priv, reg, CORE_SWITCH_CTRL);
  159. /* Resolve which bit controls the Broadcom tag */
  160. switch (port) {
  161. case 8:
  162. val = BRCM_HDR_EN_P8;
  163. break;
  164. case 7:
  165. val = BRCM_HDR_EN_P7;
  166. break;
  167. case 5:
  168. val = BRCM_HDR_EN_P5;
  169. break;
  170. default:
  171. val = 0;
  172. break;
  173. }
  174. /* Enable Broadcom tags for IMP port */
  175. reg = core_readl(priv, CORE_BRCM_HDR_CTRL);
  176. reg |= val;
  177. core_writel(priv, reg, CORE_BRCM_HDR_CTRL);
  178. /* Enable reception Broadcom tag for CPU TX (switch RX) to
  179. * allow us to tag outgoing frames
  180. */
  181. reg = core_readl(priv, CORE_BRCM_HDR_RX_DIS);
  182. reg &= ~(1 << port);
  183. core_writel(priv, reg, CORE_BRCM_HDR_RX_DIS);
  184. /* Enable transmission of Broadcom tags from the switch (CPU RX) to
  185. * allow delivering frames to the per-port net_devices
  186. */
  187. reg = core_readl(priv, CORE_BRCM_HDR_TX_DIS);
  188. reg &= ~(1 << port);
  189. core_writel(priv, reg, CORE_BRCM_HDR_TX_DIS);
  190. /* Force link status for IMP port */
  191. reg = core_readl(priv, CORE_STS_OVERRIDE_IMP);
  192. reg |= (MII_SW_OR | LINK_STS);
  193. core_writel(priv, reg, CORE_STS_OVERRIDE_IMP);
  194. }
  195. static void bcm_sf2_eee_enable_set(struct dsa_switch *ds, int port, bool enable)
  196. {
  197. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  198. u32 reg;
  199. reg = core_readl(priv, CORE_EEE_EN_CTRL);
  200. if (enable)
  201. reg |= 1 << port;
  202. else
  203. reg &= ~(1 << port);
  204. core_writel(priv, reg, CORE_EEE_EN_CTRL);
  205. }
  206. static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
  207. struct phy_device *phy)
  208. {
  209. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  210. s8 cpu_port = ds->dst[ds->index].cpu_port;
  211. u32 reg;
  212. /* Clear the memory power down */
  213. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  214. reg &= ~P_TXQ_PSM_VDD(port);
  215. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  216. /* Clear the Rx and Tx disable bits and set to no spanning tree */
  217. core_writel(priv, 0, CORE_G_PCTL_PORT(port));
  218. /* Enable port 7 interrupts to get notified */
  219. if (port == 7)
  220. intrl2_1_mask_clear(priv, P_IRQ_MASK(P7_IRQ_OFF));
  221. /* Set this port, and only this one to be in the default VLAN */
  222. reg = core_readl(priv, CORE_PORT_VLAN_CTL_PORT(port));
  223. reg &= ~PORT_VLAN_CTRL_MASK;
  224. reg |= (1 << port);
  225. core_writel(priv, reg, CORE_PORT_VLAN_CTL_PORT(port));
  226. bcm_sf2_imp_vlan_setup(ds, cpu_port);
  227. /* If EEE was enabled, restore it */
  228. if (priv->port_sts[port].eee.eee_enabled)
  229. bcm_sf2_eee_enable_set(ds, port, true);
  230. return 0;
  231. }
  232. static void bcm_sf2_port_disable(struct dsa_switch *ds, int port,
  233. struct phy_device *phy)
  234. {
  235. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  236. u32 off, reg;
  237. if (priv->wol_ports_mask & (1 << port))
  238. return;
  239. if (port == 7) {
  240. intrl2_1_mask_set(priv, P_IRQ_MASK(P7_IRQ_OFF));
  241. intrl2_1_writel(priv, P_IRQ_MASK(P7_IRQ_OFF), INTRL2_CPU_CLEAR);
  242. }
  243. if (dsa_is_cpu_port(ds, port))
  244. off = CORE_IMP_CTL;
  245. else
  246. off = CORE_G_PCTL_PORT(port);
  247. reg = core_readl(priv, off);
  248. reg |= RX_DIS | TX_DIS;
  249. core_writel(priv, reg, off);
  250. /* Power down the port memory */
  251. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  252. reg |= P_TXQ_PSM_VDD(port);
  253. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  254. }
  255. /* Returns 0 if EEE was not enabled, or 1 otherwise
  256. */
  257. static int bcm_sf2_eee_init(struct dsa_switch *ds, int port,
  258. struct phy_device *phy)
  259. {
  260. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  261. struct ethtool_eee *p = &priv->port_sts[port].eee;
  262. int ret;
  263. p->supported = (SUPPORTED_1000baseT_Full | SUPPORTED_100baseT_Full);
  264. ret = phy_init_eee(phy, 0);
  265. if (ret)
  266. return 0;
  267. bcm_sf2_eee_enable_set(ds, port, true);
  268. return 1;
  269. }
  270. static int bcm_sf2_sw_get_eee(struct dsa_switch *ds, int port,
  271. struct ethtool_eee *e)
  272. {
  273. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  274. struct ethtool_eee *p = &priv->port_sts[port].eee;
  275. u32 reg;
  276. reg = core_readl(priv, CORE_EEE_LPI_INDICATE);
  277. e->eee_enabled = p->eee_enabled;
  278. e->eee_active = !!(reg & (1 << port));
  279. return 0;
  280. }
  281. static int bcm_sf2_sw_set_eee(struct dsa_switch *ds, int port,
  282. struct phy_device *phydev,
  283. struct ethtool_eee *e)
  284. {
  285. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  286. struct ethtool_eee *p = &priv->port_sts[port].eee;
  287. p->eee_enabled = e->eee_enabled;
  288. if (!p->eee_enabled) {
  289. bcm_sf2_eee_enable_set(ds, port, false);
  290. } else {
  291. p->eee_enabled = bcm_sf2_eee_init(ds, port, phydev);
  292. if (!p->eee_enabled)
  293. return -EOPNOTSUPP;
  294. }
  295. return 0;
  296. }
  297. static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
  298. {
  299. struct bcm_sf2_priv *priv = dev_id;
  300. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  301. ~priv->irq0_mask;
  302. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  303. return IRQ_HANDLED;
  304. }
  305. static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
  306. {
  307. struct bcm_sf2_priv *priv = dev_id;
  308. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  309. ~priv->irq1_mask;
  310. intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  311. if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF))
  312. priv->port_sts[7].link = 1;
  313. if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF))
  314. priv->port_sts[7].link = 0;
  315. return IRQ_HANDLED;
  316. }
  317. static int bcm_sf2_sw_setup(struct dsa_switch *ds)
  318. {
  319. const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
  320. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  321. struct device_node *dn;
  322. void __iomem **base;
  323. unsigned int port;
  324. unsigned int i;
  325. u32 reg, rev;
  326. int ret;
  327. spin_lock_init(&priv->indir_lock);
  328. mutex_init(&priv->stats_mutex);
  329. /* All the interesting properties are at the parent device_node
  330. * level
  331. */
  332. dn = ds->pd->of_node->parent;
  333. priv->irq0 = irq_of_parse_and_map(dn, 0);
  334. priv->irq1 = irq_of_parse_and_map(dn, 1);
  335. base = &priv->core;
  336. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  337. *base = of_iomap(dn, i);
  338. if (*base == NULL) {
  339. pr_err("unable to find register: %s\n", reg_names[i]);
  340. return -ENODEV;
  341. }
  342. base++;
  343. }
  344. /* Disable all interrupts and request them */
  345. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  346. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  347. intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  348. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  349. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  350. intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  351. ret = request_irq(priv->irq0, bcm_sf2_switch_0_isr, 0,
  352. "switch_0", priv);
  353. if (ret < 0) {
  354. pr_err("failed to request switch_0 IRQ\n");
  355. goto out_unmap;
  356. }
  357. ret = request_irq(priv->irq1, bcm_sf2_switch_1_isr, 0,
  358. "switch_1", priv);
  359. if (ret < 0) {
  360. pr_err("failed to request switch_1 IRQ\n");
  361. goto out_free_irq0;
  362. }
  363. /* Reset the MIB counters */
  364. reg = core_readl(priv, CORE_GMNCFGCFG);
  365. reg |= RST_MIB_CNT;
  366. core_writel(priv, reg, CORE_GMNCFGCFG);
  367. reg &= ~RST_MIB_CNT;
  368. core_writel(priv, reg, CORE_GMNCFGCFG);
  369. /* Get the maximum number of ports for this switch */
  370. priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
  371. if (priv->hw_params.num_ports > DSA_MAX_PORTS)
  372. priv->hw_params.num_ports = DSA_MAX_PORTS;
  373. /* Assume a single GPHY setup if we can't read that property */
  374. if (of_property_read_u32(dn, "brcm,num-gphy",
  375. &priv->hw_params.num_gphy))
  376. priv->hw_params.num_gphy = 1;
  377. /* Enable all valid ports and disable those unused */
  378. for (port = 0; port < priv->hw_params.num_ports; port++) {
  379. /* IMP port receives special treatment */
  380. if ((1 << port) & ds->phys_port_mask)
  381. bcm_sf2_port_setup(ds, port, NULL);
  382. else if (dsa_is_cpu_port(ds, port))
  383. bcm_sf2_imp_setup(ds, port);
  384. else
  385. bcm_sf2_port_disable(ds, port, NULL);
  386. }
  387. /* Include the pseudo-PHY address and the broadcast PHY address to
  388. * divert reads towards our workaround
  389. */
  390. ds->phys_mii_mask |= ((1 << 30) | (1 << 0));
  391. rev = reg_readl(priv, REG_SWITCH_REVISION);
  392. priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
  393. SWITCH_TOP_REV_MASK;
  394. priv->hw_params.core_rev = (rev & SF2_REV_MASK);
  395. rev = reg_readl(priv, REG_PHY_REVISION);
  396. priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
  397. pr_info("Starfighter 2 top: %x.%02x, core: %x.%02x base: 0x%p, IRQs: %d, %d\n",
  398. priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
  399. priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
  400. priv->core, priv->irq0, priv->irq1);
  401. return 0;
  402. out_free_irq0:
  403. free_irq(priv->irq0, priv);
  404. out_unmap:
  405. base = &priv->core;
  406. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  407. iounmap(*base);
  408. base++;
  409. }
  410. return ret;
  411. }
  412. static int bcm_sf2_sw_set_addr(struct dsa_switch *ds, u8 *addr)
  413. {
  414. return 0;
  415. }
  416. static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
  417. {
  418. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  419. /* The BCM7xxx PHY driver expects to find the integrated PHY revision
  420. * in bits 15:8 and the patch level in bits 7:0 which is exactly what
  421. * the REG_PHY_REVISION register layout is.
  422. */
  423. return priv->hw_params.gphy_rev;
  424. }
  425. static int bcm_sf2_sw_indir_rw(struct dsa_switch *ds, int op, int addr,
  426. int regnum, u16 val)
  427. {
  428. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  429. int ret = 0;
  430. u32 reg;
  431. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  432. reg |= MDIO_MASTER_SEL;
  433. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  434. /* Page << 8 | offset */
  435. reg = 0x70;
  436. reg <<= 2;
  437. core_writel(priv, addr, reg);
  438. /* Page << 8 | offset */
  439. reg = 0x80 << 8 | regnum << 1;
  440. reg <<= 2;
  441. if (op)
  442. ret = core_readl(priv, reg);
  443. else
  444. core_writel(priv, val, reg);
  445. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  446. reg &= ~MDIO_MASTER_SEL;
  447. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  448. return ret & 0xffff;
  449. }
  450. static int bcm_sf2_sw_phy_read(struct dsa_switch *ds, int addr, int regnum)
  451. {
  452. /* Intercept reads from the MDIO broadcast address or Broadcom
  453. * pseudo-PHY address
  454. */
  455. switch (addr) {
  456. case 0:
  457. case 30:
  458. return bcm_sf2_sw_indir_rw(ds, 1, addr, regnum, 0);
  459. default:
  460. return 0xffff;
  461. }
  462. }
  463. static int bcm_sf2_sw_phy_write(struct dsa_switch *ds, int addr, int regnum,
  464. u16 val)
  465. {
  466. /* Intercept writes to the MDIO broadcast address or Broadcom
  467. * pseudo-PHY address
  468. */
  469. switch (addr) {
  470. case 0:
  471. case 30:
  472. bcm_sf2_sw_indir_rw(ds, 0, addr, regnum, val);
  473. break;
  474. }
  475. return 0;
  476. }
  477. static void bcm_sf2_sw_adjust_link(struct dsa_switch *ds, int port,
  478. struct phy_device *phydev)
  479. {
  480. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  481. u32 id_mode_dis = 0, port_mode;
  482. const char *str = NULL;
  483. u32 reg;
  484. switch (phydev->interface) {
  485. case PHY_INTERFACE_MODE_RGMII:
  486. str = "RGMII (no delay)";
  487. id_mode_dis = 1;
  488. case PHY_INTERFACE_MODE_RGMII_TXID:
  489. if (!str)
  490. str = "RGMII (TX delay)";
  491. port_mode = EXT_GPHY;
  492. break;
  493. case PHY_INTERFACE_MODE_MII:
  494. str = "MII";
  495. port_mode = EXT_EPHY;
  496. break;
  497. case PHY_INTERFACE_MODE_REVMII:
  498. str = "Reverse MII";
  499. port_mode = EXT_REVMII;
  500. break;
  501. default:
  502. /* All other PHYs: internal and MoCA */
  503. goto force_link;
  504. }
  505. /* If the link is down, just disable the interface to conserve power */
  506. if (!phydev->link) {
  507. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  508. reg &= ~RGMII_MODE_EN;
  509. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  510. goto force_link;
  511. }
  512. /* Clear id_mode_dis bit, and the existing port mode, but
  513. * make sure we enable the RGMII block for data to pass
  514. */
  515. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  516. reg &= ~ID_MODE_DIS;
  517. reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
  518. reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
  519. reg |= port_mode | RGMII_MODE_EN;
  520. if (id_mode_dis)
  521. reg |= ID_MODE_DIS;
  522. if (phydev->pause) {
  523. if (phydev->asym_pause)
  524. reg |= TX_PAUSE_EN;
  525. reg |= RX_PAUSE_EN;
  526. }
  527. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  528. pr_info("Port %d configured for %s\n", port, str);
  529. force_link:
  530. /* Force link settings detected from the PHY */
  531. reg = SW_OVERRIDE;
  532. switch (phydev->speed) {
  533. case SPEED_1000:
  534. reg |= SPDSTS_1000 << SPEED_SHIFT;
  535. break;
  536. case SPEED_100:
  537. reg |= SPDSTS_100 << SPEED_SHIFT;
  538. break;
  539. }
  540. if (phydev->link)
  541. reg |= LINK_STS;
  542. if (phydev->duplex == DUPLEX_FULL)
  543. reg |= DUPLX_MODE;
  544. core_writel(priv, reg, CORE_STS_OVERRIDE_GMIIP_PORT(port));
  545. }
  546. static void bcm_sf2_sw_fixed_link_update(struct dsa_switch *ds, int port,
  547. struct fixed_phy_status *status)
  548. {
  549. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  550. u32 link, duplex, pause, speed;
  551. u32 reg;
  552. link = core_readl(priv, CORE_LNKSTS);
  553. duplex = core_readl(priv, CORE_DUPSTS);
  554. pause = core_readl(priv, CORE_PAUSESTS);
  555. speed = core_readl(priv, CORE_SPDSTS);
  556. speed >>= (port * SPDSTS_SHIFT);
  557. speed &= SPDSTS_MASK;
  558. status->link = 0;
  559. /* Port 7 is special as we do not get link status from CORE_LNKSTS,
  560. * which means that we need to force the link at the port override
  561. * level to get the data to flow. We do use what the interrupt handler
  562. * did determine before.
  563. */
  564. if (port == 7) {
  565. status->link = priv->port_sts[port].link;
  566. reg = core_readl(priv, CORE_STS_OVERRIDE_GMIIP_PORT(7));
  567. reg |= SW_OVERRIDE;
  568. if (status->link)
  569. reg |= LINK_STS;
  570. else
  571. reg &= ~LINK_STS;
  572. core_writel(priv, reg, CORE_STS_OVERRIDE_GMIIP_PORT(7));
  573. status->duplex = 1;
  574. } else {
  575. status->link = !!(link & (1 << port));
  576. status->duplex = !!(duplex & (1 << port));
  577. }
  578. switch (speed) {
  579. case SPDSTS_10:
  580. status->speed = SPEED_10;
  581. break;
  582. case SPDSTS_100:
  583. status->speed = SPEED_100;
  584. break;
  585. case SPDSTS_1000:
  586. status->speed = SPEED_1000;
  587. break;
  588. }
  589. if ((pause & (1 << port)) &&
  590. (pause & (1 << (port + PAUSESTS_TX_PAUSE_SHIFT)))) {
  591. status->asym_pause = 1;
  592. status->pause = 1;
  593. }
  594. if (pause & (1 << port))
  595. status->pause = 1;
  596. }
  597. static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
  598. {
  599. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  600. unsigned int port;
  601. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  602. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  603. intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  604. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  605. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  606. intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  607. /* Disable all ports physically present including the IMP
  608. * port, the other ones have already been disabled during
  609. * bcm_sf2_sw_setup
  610. */
  611. for (port = 0; port < DSA_MAX_PORTS; port++) {
  612. if ((1 << port) & ds->phys_port_mask ||
  613. dsa_is_cpu_port(ds, port))
  614. bcm_sf2_port_disable(ds, port, NULL);
  615. }
  616. return 0;
  617. }
  618. static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
  619. {
  620. unsigned int timeout = 1000;
  621. u32 reg;
  622. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  623. reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
  624. core_writel(priv, reg, CORE_WATCHDOG_CTRL);
  625. do {
  626. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  627. if (!(reg & SOFTWARE_RESET))
  628. break;
  629. usleep_range(1000, 2000);
  630. } while (timeout-- > 0);
  631. if (timeout == 0)
  632. return -ETIMEDOUT;
  633. return 0;
  634. }
  635. static int bcm_sf2_sw_resume(struct dsa_switch *ds)
  636. {
  637. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  638. unsigned int port;
  639. u32 reg;
  640. int ret;
  641. ret = bcm_sf2_sw_rst(priv);
  642. if (ret) {
  643. pr_err("%s: failed to software reset switch\n", __func__);
  644. return ret;
  645. }
  646. /* Reinitialize the single GPHY */
  647. if (priv->hw_params.num_gphy == 1) {
  648. reg = reg_readl(priv, REG_SPHY_CNTRL);
  649. reg |= PHY_RESET;
  650. reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS);
  651. reg_writel(priv, reg, REG_SPHY_CNTRL);
  652. udelay(21);
  653. reg = reg_readl(priv, REG_SPHY_CNTRL);
  654. reg &= ~PHY_RESET;
  655. reg_writel(priv, reg, REG_SPHY_CNTRL);
  656. }
  657. for (port = 0; port < DSA_MAX_PORTS; port++) {
  658. if ((1 << port) & ds->phys_port_mask)
  659. bcm_sf2_port_setup(ds, port, NULL);
  660. else if (dsa_is_cpu_port(ds, port))
  661. bcm_sf2_imp_setup(ds, port);
  662. }
  663. return 0;
  664. }
  665. static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
  666. struct ethtool_wolinfo *wol)
  667. {
  668. struct net_device *p = ds->dst[ds->index].master_netdev;
  669. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  670. struct ethtool_wolinfo pwol;
  671. /* Get the parent device WoL settings */
  672. p->ethtool_ops->get_wol(p, &pwol);
  673. /* Advertise the parent device supported settings */
  674. wol->supported = pwol.supported;
  675. memset(&wol->sopass, 0, sizeof(wol->sopass));
  676. if (pwol.wolopts & WAKE_MAGICSECURE)
  677. memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
  678. if (priv->wol_ports_mask & (1 << port))
  679. wol->wolopts = pwol.wolopts;
  680. else
  681. wol->wolopts = 0;
  682. }
  683. static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
  684. struct ethtool_wolinfo *wol)
  685. {
  686. struct net_device *p = ds->dst[ds->index].master_netdev;
  687. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  688. s8 cpu_port = ds->dst[ds->index].cpu_port;
  689. struct ethtool_wolinfo pwol;
  690. p->ethtool_ops->get_wol(p, &pwol);
  691. if (wol->wolopts & ~pwol.supported)
  692. return -EINVAL;
  693. if (wol->wolopts)
  694. priv->wol_ports_mask |= (1 << port);
  695. else
  696. priv->wol_ports_mask &= ~(1 << port);
  697. /* If we have at least one port enabled, make sure the CPU port
  698. * is also enabled. If the CPU port is the last one enabled, we disable
  699. * it since this configuration does not make sense.
  700. */
  701. if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
  702. priv->wol_ports_mask |= (1 << cpu_port);
  703. else
  704. priv->wol_ports_mask &= ~(1 << cpu_port);
  705. return p->ethtool_ops->set_wol(p, wol);
  706. }
  707. static struct dsa_switch_driver bcm_sf2_switch_driver = {
  708. .tag_protocol = DSA_TAG_PROTO_BRCM,
  709. .priv_size = sizeof(struct bcm_sf2_priv),
  710. .probe = bcm_sf2_sw_probe,
  711. .setup = bcm_sf2_sw_setup,
  712. .set_addr = bcm_sf2_sw_set_addr,
  713. .get_phy_flags = bcm_sf2_sw_get_phy_flags,
  714. .phy_read = bcm_sf2_sw_phy_read,
  715. .phy_write = bcm_sf2_sw_phy_write,
  716. .get_strings = bcm_sf2_sw_get_strings,
  717. .get_ethtool_stats = bcm_sf2_sw_get_ethtool_stats,
  718. .get_sset_count = bcm_sf2_sw_get_sset_count,
  719. .adjust_link = bcm_sf2_sw_adjust_link,
  720. .fixed_link_update = bcm_sf2_sw_fixed_link_update,
  721. .suspend = bcm_sf2_sw_suspend,
  722. .resume = bcm_sf2_sw_resume,
  723. .get_wol = bcm_sf2_sw_get_wol,
  724. .set_wol = bcm_sf2_sw_set_wol,
  725. .port_enable = bcm_sf2_port_setup,
  726. .port_disable = bcm_sf2_port_disable,
  727. .get_eee = bcm_sf2_sw_get_eee,
  728. .set_eee = bcm_sf2_sw_set_eee,
  729. };
  730. static int __init bcm_sf2_init(void)
  731. {
  732. register_switch_driver(&bcm_sf2_switch_driver);
  733. return 0;
  734. }
  735. module_init(bcm_sf2_init);
  736. static void __exit bcm_sf2_exit(void)
  737. {
  738. unregister_switch_driver(&bcm_sf2_switch_driver);
  739. }
  740. module_exit(bcm_sf2_exit);
  741. MODULE_AUTHOR("Broadcom Corporation");
  742. MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
  743. MODULE_LICENSE("GPL");
  744. MODULE_ALIAS("platform:brcm-sf2");