rtsx_pci_sdmmc.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434
  1. /* Realtek PCI-Express SD/MMC Card Interface driver
  2. *
  3. * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2, or (at your option) any
  8. * later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * Author:
  19. * Wei WANG <wei_wang@realsil.com.cn>
  20. */
  21. #include <linux/module.h>
  22. #include <linux/slab.h>
  23. #include <linux/highmem.h>
  24. #include <linux/delay.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/workqueue.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/mmc.h>
  29. #include <linux/mmc/sd.h>
  30. #include <linux/mmc/card.h>
  31. #include <linux/mfd/rtsx_pci.h>
  32. #include <asm/unaligned.h>
  33. struct realtek_pci_sdmmc {
  34. struct platform_device *pdev;
  35. struct rtsx_pcr *pcr;
  36. struct mmc_host *mmc;
  37. struct mmc_request *mrq;
  38. struct workqueue_struct *workq;
  39. #define SDMMC_WORKQ_NAME "rtsx_pci_sdmmc_workq"
  40. struct work_struct work;
  41. struct mutex host_mutex;
  42. u8 ssc_depth;
  43. unsigned int clock;
  44. bool vpclk;
  45. bool double_clk;
  46. bool eject;
  47. bool initial_mode;
  48. int power_state;
  49. #define SDMMC_POWER_ON 1
  50. #define SDMMC_POWER_OFF 0
  51. unsigned int sg_count;
  52. s32 cookie;
  53. unsigned int cookie_sg_count;
  54. bool using_cookie;
  55. };
  56. static inline struct device *sdmmc_dev(struct realtek_pci_sdmmc *host)
  57. {
  58. return &(host->pdev->dev);
  59. }
  60. static inline void sd_clear_error(struct realtek_pci_sdmmc *host)
  61. {
  62. rtsx_pci_write_register(host->pcr, CARD_STOP,
  63. SD_STOP | SD_CLR_ERR, SD_STOP | SD_CLR_ERR);
  64. }
  65. #ifdef DEBUG
  66. static void sd_print_debug_regs(struct realtek_pci_sdmmc *host)
  67. {
  68. struct rtsx_pcr *pcr = host->pcr;
  69. u16 i;
  70. u8 *ptr;
  71. /* Print SD host internal registers */
  72. rtsx_pci_init_cmd(pcr);
  73. for (i = 0xFDA0; i <= 0xFDAE; i++)
  74. rtsx_pci_add_cmd(pcr, READ_REG_CMD, i, 0, 0);
  75. for (i = 0xFD52; i <= 0xFD69; i++)
  76. rtsx_pci_add_cmd(pcr, READ_REG_CMD, i, 0, 0);
  77. rtsx_pci_send_cmd(pcr, 100);
  78. ptr = rtsx_pci_get_cmd_data(pcr);
  79. for (i = 0xFDA0; i <= 0xFDAE; i++)
  80. dev_dbg(sdmmc_dev(host), "0x%04X: 0x%02x\n", i, *(ptr++));
  81. for (i = 0xFD52; i <= 0xFD69; i++)
  82. dev_dbg(sdmmc_dev(host), "0x%04X: 0x%02x\n", i, *(ptr++));
  83. }
  84. #else
  85. #define sd_print_debug_regs(host)
  86. #endif /* DEBUG */
  87. /*
  88. * sd_pre_dma_transfer - do dma_map_sg() or using cookie
  89. *
  90. * @pre: if called in pre_req()
  91. * return:
  92. * 0 - do dma_map_sg()
  93. * 1 - using cookie
  94. */
  95. static int sd_pre_dma_transfer(struct realtek_pci_sdmmc *host,
  96. struct mmc_data *data, bool pre)
  97. {
  98. struct rtsx_pcr *pcr = host->pcr;
  99. int read = data->flags & MMC_DATA_READ;
  100. int count = 0;
  101. int using_cookie = 0;
  102. if (!pre && data->host_cookie && data->host_cookie != host->cookie) {
  103. dev_err(sdmmc_dev(host),
  104. "error: data->host_cookie = %d, host->cookie = %d\n",
  105. data->host_cookie, host->cookie);
  106. data->host_cookie = 0;
  107. }
  108. if (pre || data->host_cookie != host->cookie) {
  109. count = rtsx_pci_dma_map_sg(pcr, data->sg, data->sg_len, read);
  110. } else {
  111. count = host->cookie_sg_count;
  112. using_cookie = 1;
  113. }
  114. if (pre) {
  115. host->cookie_sg_count = count;
  116. if (++host->cookie < 0)
  117. host->cookie = 1;
  118. data->host_cookie = host->cookie;
  119. } else {
  120. host->sg_count = count;
  121. }
  122. return using_cookie;
  123. }
  124. static void sdmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
  125. bool is_first_req)
  126. {
  127. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  128. struct mmc_data *data = mrq->data;
  129. if (data->host_cookie) {
  130. dev_err(sdmmc_dev(host),
  131. "error: reset data->host_cookie = %d\n",
  132. data->host_cookie);
  133. data->host_cookie = 0;
  134. }
  135. sd_pre_dma_transfer(host, data, true);
  136. dev_dbg(sdmmc_dev(host), "pre dma sg: %d\n", host->cookie_sg_count);
  137. }
  138. static void sdmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  139. int err)
  140. {
  141. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  142. struct rtsx_pcr *pcr = host->pcr;
  143. struct mmc_data *data = mrq->data;
  144. int read = data->flags & MMC_DATA_READ;
  145. rtsx_pci_dma_unmap_sg(pcr, data->sg, data->sg_len, read);
  146. data->host_cookie = 0;
  147. }
  148. static int sd_read_data(struct realtek_pci_sdmmc *host, u8 *cmd, u16 byte_cnt,
  149. u8 *buf, int buf_len, int timeout)
  150. {
  151. struct rtsx_pcr *pcr = host->pcr;
  152. int err, i;
  153. u8 trans_mode;
  154. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD%d\n", __func__, cmd[0] - 0x40);
  155. if (!buf)
  156. buf_len = 0;
  157. if ((cmd[0] & 0x3F) == MMC_SEND_TUNING_BLOCK)
  158. trans_mode = SD_TM_AUTO_TUNING;
  159. else
  160. trans_mode = SD_TM_NORMAL_READ;
  161. rtsx_pci_init_cmd(pcr);
  162. for (i = 0; i < 5; i++)
  163. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0 + i, 0xFF, cmd[i]);
  164. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, (u8)byte_cnt);
  165. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H,
  166. 0xFF, (u8)(byte_cnt >> 8));
  167. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, 1);
  168. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, 0);
  169. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  170. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  171. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  172. if (trans_mode != SD_TM_AUTO_TUNING)
  173. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  174. CARD_DATA_SOURCE, 0x01, PINGPONG_BUFFER);
  175. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  176. 0xFF, trans_mode | SD_TRANSFER_START);
  177. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  178. SD_TRANSFER_END, SD_TRANSFER_END);
  179. err = rtsx_pci_send_cmd(pcr, timeout);
  180. if (err < 0) {
  181. sd_print_debug_regs(host);
  182. dev_dbg(sdmmc_dev(host),
  183. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  184. return err;
  185. }
  186. if (buf && buf_len) {
  187. err = rtsx_pci_read_ppbuf(pcr, buf, buf_len);
  188. if (err < 0) {
  189. dev_dbg(sdmmc_dev(host),
  190. "rtsx_pci_read_ppbuf fail (err = %d)\n", err);
  191. return err;
  192. }
  193. }
  194. return 0;
  195. }
  196. static int sd_write_data(struct realtek_pci_sdmmc *host, u8 *cmd, u16 byte_cnt,
  197. u8 *buf, int buf_len, int timeout)
  198. {
  199. struct rtsx_pcr *pcr = host->pcr;
  200. int err, i;
  201. u8 trans_mode;
  202. if (!buf)
  203. buf_len = 0;
  204. if (buf && buf_len) {
  205. err = rtsx_pci_write_ppbuf(pcr, buf, buf_len);
  206. if (err < 0) {
  207. dev_dbg(sdmmc_dev(host),
  208. "rtsx_pci_write_ppbuf fail (err = %d)\n", err);
  209. return err;
  210. }
  211. }
  212. trans_mode = cmd ? SD_TM_AUTO_WRITE_2 : SD_TM_AUTO_WRITE_3;
  213. rtsx_pci_init_cmd(pcr);
  214. if (cmd) {
  215. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d\n", __func__,
  216. cmd[0] - 0x40);
  217. for (i = 0; i < 5; i++)
  218. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  219. SD_CMD0 + i, 0xFF, cmd[i]);
  220. }
  221. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, (u8)byte_cnt);
  222. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H,
  223. 0xFF, (u8)(byte_cnt >> 8));
  224. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, 1);
  225. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, 0);
  226. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  227. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  228. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  229. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  230. trans_mode | SD_TRANSFER_START);
  231. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  232. SD_TRANSFER_END, SD_TRANSFER_END);
  233. err = rtsx_pci_send_cmd(pcr, timeout);
  234. if (err < 0) {
  235. sd_print_debug_regs(host);
  236. dev_dbg(sdmmc_dev(host),
  237. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  238. return err;
  239. }
  240. return 0;
  241. }
  242. static void sd_send_cmd_get_rsp(struct realtek_pci_sdmmc *host,
  243. struct mmc_command *cmd)
  244. {
  245. struct rtsx_pcr *pcr = host->pcr;
  246. u8 cmd_idx = (u8)cmd->opcode;
  247. u32 arg = cmd->arg;
  248. int err = 0;
  249. int timeout = 100;
  250. int i;
  251. u8 *ptr;
  252. int stat_idx = 0;
  253. u8 rsp_type;
  254. int rsp_len = 5;
  255. bool clock_toggled = false;
  256. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  257. __func__, cmd_idx, arg);
  258. /* Response type:
  259. * R0
  260. * R1, R5, R6, R7
  261. * R1b
  262. * R2
  263. * R3, R4
  264. */
  265. switch (mmc_resp_type(cmd)) {
  266. case MMC_RSP_NONE:
  267. rsp_type = SD_RSP_TYPE_R0;
  268. rsp_len = 0;
  269. break;
  270. case MMC_RSP_R1:
  271. rsp_type = SD_RSP_TYPE_R1;
  272. break;
  273. case MMC_RSP_R1 & ~MMC_RSP_CRC:
  274. rsp_type = SD_RSP_TYPE_R1 | SD_NO_CHECK_CRC7;
  275. break;
  276. case MMC_RSP_R1B:
  277. rsp_type = SD_RSP_TYPE_R1b;
  278. break;
  279. case MMC_RSP_R2:
  280. rsp_type = SD_RSP_TYPE_R2;
  281. rsp_len = 16;
  282. break;
  283. case MMC_RSP_R3:
  284. rsp_type = SD_RSP_TYPE_R3;
  285. break;
  286. default:
  287. dev_dbg(sdmmc_dev(host), "cmd->flag is not valid\n");
  288. err = -EINVAL;
  289. goto out;
  290. }
  291. if (rsp_type == SD_RSP_TYPE_R1b)
  292. timeout = 3000;
  293. if (cmd->opcode == SD_SWITCH_VOLTAGE) {
  294. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  295. 0xFF, SD_CLK_TOGGLE_EN);
  296. if (err < 0)
  297. goto out;
  298. clock_toggled = true;
  299. }
  300. rtsx_pci_init_cmd(pcr);
  301. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0, 0xFF, 0x40 | cmd_idx);
  302. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD1, 0xFF, (u8)(arg >> 24));
  303. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD2, 0xFF, (u8)(arg >> 16));
  304. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD3, 0xFF, (u8)(arg >> 8));
  305. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD4, 0xFF, (u8)arg);
  306. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, rsp_type);
  307. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  308. 0x01, PINGPONG_BUFFER);
  309. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  310. 0xFF, SD_TM_CMD_RSP | SD_TRANSFER_START);
  311. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  312. SD_TRANSFER_END | SD_STAT_IDLE,
  313. SD_TRANSFER_END | SD_STAT_IDLE);
  314. if (rsp_type == SD_RSP_TYPE_R2) {
  315. /* Read data from ping-pong buffer */
  316. for (i = PPBUF_BASE2; i < PPBUF_BASE2 + 16; i++)
  317. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  318. stat_idx = 16;
  319. } else if (rsp_type != SD_RSP_TYPE_R0) {
  320. /* Read data from SD_CMDx registers */
  321. for (i = SD_CMD0; i <= SD_CMD4; i++)
  322. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  323. stat_idx = 5;
  324. }
  325. rtsx_pci_add_cmd(pcr, READ_REG_CMD, SD_STAT1, 0, 0);
  326. err = rtsx_pci_send_cmd(pcr, timeout);
  327. if (err < 0) {
  328. sd_print_debug_regs(host);
  329. sd_clear_error(host);
  330. dev_dbg(sdmmc_dev(host),
  331. "rtsx_pci_send_cmd error (err = %d)\n", err);
  332. goto out;
  333. }
  334. if (rsp_type == SD_RSP_TYPE_R0) {
  335. err = 0;
  336. goto out;
  337. }
  338. /* Eliminate returned value of CHECK_REG_CMD */
  339. ptr = rtsx_pci_get_cmd_data(pcr) + 1;
  340. /* Check (Start,Transmission) bit of Response */
  341. if ((ptr[0] & 0xC0) != 0) {
  342. err = -EILSEQ;
  343. dev_dbg(sdmmc_dev(host), "Invalid response bit\n");
  344. goto out;
  345. }
  346. /* Check CRC7 */
  347. if (!(rsp_type & SD_NO_CHECK_CRC7)) {
  348. if (ptr[stat_idx] & SD_CRC7_ERR) {
  349. err = -EILSEQ;
  350. dev_dbg(sdmmc_dev(host), "CRC7 error\n");
  351. goto out;
  352. }
  353. }
  354. if (rsp_type == SD_RSP_TYPE_R2) {
  355. /*
  356. * The controller offloads the last byte {CRC-7, end bit 1'b1}
  357. * of response type R2. Assign dummy CRC, 0, and end bit to the
  358. * byte(ptr[16], goes into the LSB of resp[3] later).
  359. */
  360. ptr[16] = 1;
  361. for (i = 0; i < 4; i++) {
  362. cmd->resp[i] = get_unaligned_be32(ptr + 1 + i * 4);
  363. dev_dbg(sdmmc_dev(host), "cmd->resp[%d] = 0x%08x\n",
  364. i, cmd->resp[i]);
  365. }
  366. } else {
  367. cmd->resp[0] = get_unaligned_be32(ptr + 1);
  368. dev_dbg(sdmmc_dev(host), "cmd->resp[0] = 0x%08x\n",
  369. cmd->resp[0]);
  370. }
  371. out:
  372. cmd->error = err;
  373. if (err && clock_toggled)
  374. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  375. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  376. }
  377. static int sd_rw_multi(struct realtek_pci_sdmmc *host, struct mmc_request *mrq)
  378. {
  379. struct rtsx_pcr *pcr = host->pcr;
  380. struct mmc_host *mmc = host->mmc;
  381. struct mmc_card *card = mmc->card;
  382. struct mmc_data *data = mrq->data;
  383. int uhs = mmc_card_uhs(card);
  384. int read = (data->flags & MMC_DATA_READ) ? 1 : 0;
  385. u8 cfg2, trans_mode;
  386. int err;
  387. size_t data_len = data->blksz * data->blocks;
  388. if (read) {
  389. cfg2 = SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  390. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_0;
  391. trans_mode = SD_TM_AUTO_READ_3;
  392. } else {
  393. cfg2 = SD_NO_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  394. SD_NO_WAIT_BUSY_END | SD_NO_CHECK_CRC7 | SD_RSP_LEN_0;
  395. trans_mode = SD_TM_AUTO_WRITE_3;
  396. }
  397. if (!uhs)
  398. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  399. rtsx_pci_init_cmd(pcr);
  400. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, 0x00);
  401. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H, 0xFF, 0x02);
  402. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L,
  403. 0xFF, (u8)data->blocks);
  404. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H,
  405. 0xFF, (u8)(data->blocks >> 8));
  406. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  407. DMA_DONE_INT, DMA_DONE_INT);
  408. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  409. 0xFF, (u8)(data_len >> 24));
  410. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  411. 0xFF, (u8)(data_len >> 16));
  412. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  413. 0xFF, (u8)(data_len >> 8));
  414. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  415. if (read) {
  416. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  417. 0x03 | DMA_PACK_SIZE_MASK,
  418. DMA_DIR_FROM_CARD | DMA_EN | DMA_512);
  419. } else {
  420. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  421. 0x03 | DMA_PACK_SIZE_MASK,
  422. DMA_DIR_TO_CARD | DMA_EN | DMA_512);
  423. }
  424. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  425. 0x01, RING_BUFFER);
  426. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2);
  427. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  428. trans_mode | SD_TRANSFER_START);
  429. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  430. SD_TRANSFER_END, SD_TRANSFER_END);
  431. rtsx_pci_send_cmd_no_wait(pcr);
  432. err = rtsx_pci_dma_transfer(pcr, data->sg, host->sg_count, read, 10000);
  433. if (err < 0) {
  434. sd_clear_error(host);
  435. return err;
  436. }
  437. return 0;
  438. }
  439. static inline void sd_enable_initial_mode(struct realtek_pci_sdmmc *host)
  440. {
  441. rtsx_pci_write_register(host->pcr, SD_CFG1,
  442. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_128);
  443. }
  444. static inline void sd_disable_initial_mode(struct realtek_pci_sdmmc *host)
  445. {
  446. rtsx_pci_write_register(host->pcr, SD_CFG1,
  447. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_0);
  448. }
  449. static void sd_normal_rw(struct realtek_pci_sdmmc *host,
  450. struct mmc_request *mrq)
  451. {
  452. struct mmc_command *cmd = mrq->cmd;
  453. struct mmc_data *data = mrq->data;
  454. u8 _cmd[5], *buf;
  455. _cmd[0] = 0x40 | (u8)cmd->opcode;
  456. put_unaligned_be32(cmd->arg, (u32 *)(&_cmd[1]));
  457. buf = kzalloc(data->blksz, GFP_NOIO);
  458. if (!buf) {
  459. cmd->error = -ENOMEM;
  460. return;
  461. }
  462. if (data->flags & MMC_DATA_READ) {
  463. if (host->initial_mode)
  464. sd_disable_initial_mode(host);
  465. cmd->error = sd_read_data(host, _cmd, (u16)data->blksz, buf,
  466. data->blksz, 200);
  467. if (host->initial_mode)
  468. sd_enable_initial_mode(host);
  469. sg_copy_from_buffer(data->sg, data->sg_len, buf, data->blksz);
  470. } else {
  471. sg_copy_to_buffer(data->sg, data->sg_len, buf, data->blksz);
  472. cmd->error = sd_write_data(host, _cmd, (u16)data->blksz, buf,
  473. data->blksz, 200);
  474. }
  475. kfree(buf);
  476. }
  477. static int sd_change_phase(struct realtek_pci_sdmmc *host,
  478. u8 sample_point, bool rx)
  479. {
  480. struct rtsx_pcr *pcr = host->pcr;
  481. int err;
  482. dev_dbg(sdmmc_dev(host), "%s(%s): sample_point = %d\n",
  483. __func__, rx ? "RX" : "TX", sample_point);
  484. rtsx_pci_init_cmd(pcr);
  485. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, CHANGE_CLK);
  486. if (rx)
  487. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  488. SD_VPRX_CTL, 0x1F, sample_point);
  489. else
  490. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  491. SD_VPTX_CTL, 0x1F, sample_point);
  492. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL, PHASE_NOT_RESET, 0);
  493. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
  494. PHASE_NOT_RESET, PHASE_NOT_RESET);
  495. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, 0);
  496. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
  497. err = rtsx_pci_send_cmd(pcr, 100);
  498. if (err < 0)
  499. return err;
  500. return 0;
  501. }
  502. static inline u32 test_phase_bit(u32 phase_map, unsigned int bit)
  503. {
  504. bit %= RTSX_PHASE_MAX;
  505. return phase_map & (1 << bit);
  506. }
  507. static int sd_get_phase_len(u32 phase_map, unsigned int start_bit)
  508. {
  509. int i;
  510. for (i = 0; i < RTSX_PHASE_MAX; i++) {
  511. if (test_phase_bit(phase_map, start_bit + i) == 0)
  512. return i;
  513. }
  514. return RTSX_PHASE_MAX;
  515. }
  516. static u8 sd_search_final_phase(struct realtek_pci_sdmmc *host, u32 phase_map)
  517. {
  518. int start = 0, len = 0;
  519. int start_final = 0, len_final = 0;
  520. u8 final_phase = 0xFF;
  521. if (phase_map == 0) {
  522. dev_err(sdmmc_dev(host), "phase error: [map:%x]\n", phase_map);
  523. return final_phase;
  524. }
  525. while (start < RTSX_PHASE_MAX) {
  526. len = sd_get_phase_len(phase_map, start);
  527. if (len_final < len) {
  528. start_final = start;
  529. len_final = len;
  530. }
  531. start += len ? len : 1;
  532. }
  533. final_phase = (start_final + len_final / 2) % RTSX_PHASE_MAX;
  534. dev_dbg(sdmmc_dev(host), "phase: [map:%x] [maxlen:%d] [final:%d]\n",
  535. phase_map, len_final, final_phase);
  536. return final_phase;
  537. }
  538. static void sd_wait_data_idle(struct realtek_pci_sdmmc *host)
  539. {
  540. int err, i;
  541. u8 val = 0;
  542. for (i = 0; i < 100; i++) {
  543. err = rtsx_pci_read_register(host->pcr, SD_DATA_STATE, &val);
  544. if (val & SD_DATA_IDLE)
  545. return;
  546. udelay(100);
  547. }
  548. }
  549. static int sd_tuning_rx_cmd(struct realtek_pci_sdmmc *host,
  550. u8 opcode, u8 sample_point)
  551. {
  552. int err;
  553. u8 cmd[5] = {0};
  554. err = sd_change_phase(host, sample_point, true);
  555. if (err < 0)
  556. return err;
  557. cmd[0] = 0x40 | opcode;
  558. err = sd_read_data(host, cmd, 0x40, NULL, 0, 100);
  559. if (err < 0) {
  560. /* Wait till SD DATA IDLE */
  561. sd_wait_data_idle(host);
  562. sd_clear_error(host);
  563. return err;
  564. }
  565. return 0;
  566. }
  567. static int sd_tuning_phase(struct realtek_pci_sdmmc *host,
  568. u8 opcode, u32 *phase_map)
  569. {
  570. int err, i;
  571. u32 raw_phase_map = 0;
  572. for (i = 0; i < RTSX_PHASE_MAX; i++) {
  573. err = sd_tuning_rx_cmd(host, opcode, (u8)i);
  574. if (err == 0)
  575. raw_phase_map |= 1 << i;
  576. }
  577. if (phase_map)
  578. *phase_map = raw_phase_map;
  579. return 0;
  580. }
  581. static int sd_tuning_rx(struct realtek_pci_sdmmc *host, u8 opcode)
  582. {
  583. int err, i;
  584. u32 raw_phase_map[RX_TUNING_CNT] = {0}, phase_map;
  585. u8 final_phase;
  586. for (i = 0; i < RX_TUNING_CNT; i++) {
  587. err = sd_tuning_phase(host, opcode, &(raw_phase_map[i]));
  588. if (err < 0)
  589. return err;
  590. if (raw_phase_map[i] == 0)
  591. break;
  592. }
  593. phase_map = 0xFFFFFFFF;
  594. for (i = 0; i < RX_TUNING_CNT; i++) {
  595. dev_dbg(sdmmc_dev(host), "RX raw_phase_map[%d] = 0x%08x\n",
  596. i, raw_phase_map[i]);
  597. phase_map &= raw_phase_map[i];
  598. }
  599. dev_dbg(sdmmc_dev(host), "RX phase_map = 0x%08x\n", phase_map);
  600. if (phase_map) {
  601. final_phase = sd_search_final_phase(host, phase_map);
  602. if (final_phase == 0xFF)
  603. return -EINVAL;
  604. err = sd_change_phase(host, final_phase, true);
  605. if (err < 0)
  606. return err;
  607. } else {
  608. return -EINVAL;
  609. }
  610. return 0;
  611. }
  612. static inline int sd_rw_cmd(struct mmc_command *cmd)
  613. {
  614. return mmc_op_multi(cmd->opcode) ||
  615. (cmd->opcode == MMC_READ_SINGLE_BLOCK) ||
  616. (cmd->opcode == MMC_WRITE_BLOCK);
  617. }
  618. static void sd_request(struct work_struct *work)
  619. {
  620. struct realtek_pci_sdmmc *host = container_of(work,
  621. struct realtek_pci_sdmmc, work);
  622. struct rtsx_pcr *pcr = host->pcr;
  623. struct mmc_host *mmc = host->mmc;
  624. struct mmc_request *mrq = host->mrq;
  625. struct mmc_command *cmd = mrq->cmd;
  626. struct mmc_data *data = mrq->data;
  627. unsigned int data_size = 0;
  628. int err;
  629. if (host->eject) {
  630. cmd->error = -ENOMEDIUM;
  631. goto finish;
  632. }
  633. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  634. if (err) {
  635. cmd->error = err;
  636. goto finish;
  637. }
  638. mutex_lock(&pcr->pcr_mutex);
  639. rtsx_pci_start_run(pcr);
  640. rtsx_pci_switch_clock(pcr, host->clock, host->ssc_depth,
  641. host->initial_mode, host->double_clk, host->vpclk);
  642. rtsx_pci_write_register(pcr, CARD_SELECT, 0x07, SD_MOD_SEL);
  643. rtsx_pci_write_register(pcr, CARD_SHARE_MODE,
  644. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  645. mutex_lock(&host->host_mutex);
  646. host->mrq = mrq;
  647. mutex_unlock(&host->host_mutex);
  648. if (mrq->data)
  649. data_size = data->blocks * data->blksz;
  650. if (!data_size || sd_rw_cmd(cmd)) {
  651. sd_send_cmd_get_rsp(host, cmd);
  652. if (!cmd->error && data_size) {
  653. sd_rw_multi(host, mrq);
  654. if (!host->using_cookie)
  655. sdmmc_post_req(host->mmc, host->mrq, 0);
  656. if (mmc_op_multi(cmd->opcode) && mrq->stop)
  657. sd_send_cmd_get_rsp(host, mrq->stop);
  658. }
  659. } else {
  660. sd_normal_rw(host, mrq);
  661. }
  662. if (mrq->data) {
  663. if (cmd->error || data->error)
  664. data->bytes_xfered = 0;
  665. else
  666. data->bytes_xfered = data->blocks * data->blksz;
  667. }
  668. mutex_unlock(&pcr->pcr_mutex);
  669. finish:
  670. if (cmd->error)
  671. dev_dbg(sdmmc_dev(host), "cmd->error = %d\n", cmd->error);
  672. mutex_lock(&host->host_mutex);
  673. host->mrq = NULL;
  674. mutex_unlock(&host->host_mutex);
  675. mmc_request_done(mmc, mrq);
  676. }
  677. static void sdmmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  678. {
  679. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  680. struct mmc_data *data = mrq->data;
  681. mutex_lock(&host->host_mutex);
  682. host->mrq = mrq;
  683. mutex_unlock(&host->host_mutex);
  684. if (sd_rw_cmd(mrq->cmd))
  685. host->using_cookie = sd_pre_dma_transfer(host, data, false);
  686. queue_work(host->workq, &host->work);
  687. }
  688. static int sd_set_bus_width(struct realtek_pci_sdmmc *host,
  689. unsigned char bus_width)
  690. {
  691. int err = 0;
  692. u8 width[] = {
  693. [MMC_BUS_WIDTH_1] = SD_BUS_WIDTH_1BIT,
  694. [MMC_BUS_WIDTH_4] = SD_BUS_WIDTH_4BIT,
  695. [MMC_BUS_WIDTH_8] = SD_BUS_WIDTH_8BIT,
  696. };
  697. if (bus_width <= MMC_BUS_WIDTH_8)
  698. err = rtsx_pci_write_register(host->pcr, SD_CFG1,
  699. 0x03, width[bus_width]);
  700. return err;
  701. }
  702. static int sd_power_on(struct realtek_pci_sdmmc *host)
  703. {
  704. struct rtsx_pcr *pcr = host->pcr;
  705. int err;
  706. if (host->power_state == SDMMC_POWER_ON)
  707. return 0;
  708. rtsx_pci_init_cmd(pcr);
  709. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SELECT, 0x07, SD_MOD_SEL);
  710. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SHARE_MODE,
  711. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  712. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN,
  713. SD_CLK_EN, SD_CLK_EN);
  714. err = rtsx_pci_send_cmd(pcr, 100);
  715. if (err < 0)
  716. return err;
  717. err = rtsx_pci_card_pull_ctl_enable(pcr, RTSX_SD_CARD);
  718. if (err < 0)
  719. return err;
  720. err = rtsx_pci_card_power_on(pcr, RTSX_SD_CARD);
  721. if (err < 0)
  722. return err;
  723. err = rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, SD_OUTPUT_EN);
  724. if (err < 0)
  725. return err;
  726. host->power_state = SDMMC_POWER_ON;
  727. return 0;
  728. }
  729. static int sd_power_off(struct realtek_pci_sdmmc *host)
  730. {
  731. struct rtsx_pcr *pcr = host->pcr;
  732. int err;
  733. host->power_state = SDMMC_POWER_OFF;
  734. rtsx_pci_init_cmd(pcr);
  735. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, SD_CLK_EN, 0);
  736. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE, SD_OUTPUT_EN, 0);
  737. err = rtsx_pci_send_cmd(pcr, 100);
  738. if (err < 0)
  739. return err;
  740. err = rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
  741. if (err < 0)
  742. return err;
  743. return rtsx_pci_card_pull_ctl_disable(pcr, RTSX_SD_CARD);
  744. }
  745. static int sd_set_power_mode(struct realtek_pci_sdmmc *host,
  746. unsigned char power_mode)
  747. {
  748. int err;
  749. if (power_mode == MMC_POWER_OFF)
  750. err = sd_power_off(host);
  751. else
  752. err = sd_power_on(host);
  753. return err;
  754. }
  755. static int sd_set_timing(struct realtek_pci_sdmmc *host, unsigned char timing)
  756. {
  757. struct rtsx_pcr *pcr = host->pcr;
  758. int err = 0;
  759. rtsx_pci_init_cmd(pcr);
  760. switch (timing) {
  761. case MMC_TIMING_UHS_SDR104:
  762. case MMC_TIMING_UHS_SDR50:
  763. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  764. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  765. SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
  766. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  767. CLK_LOW_FREQ, CLK_LOW_FREQ);
  768. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  769. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  770. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  771. break;
  772. case MMC_TIMING_MMC_DDR52:
  773. case MMC_TIMING_UHS_DDR50:
  774. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  775. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  776. SD_DDR_MODE | SD_ASYNC_FIFO_NOT_RST);
  777. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  778. CLK_LOW_FREQ, CLK_LOW_FREQ);
  779. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  780. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  781. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  782. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  783. DDR_VAR_TX_CMD_DAT, DDR_VAR_TX_CMD_DAT);
  784. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  785. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD,
  786. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD);
  787. break;
  788. case MMC_TIMING_MMC_HS:
  789. case MMC_TIMING_SD_HS:
  790. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  791. 0x0C, SD_20_MODE);
  792. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  793. CLK_LOW_FREQ, CLK_LOW_FREQ);
  794. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  795. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  796. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  797. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  798. SD20_TX_SEL_MASK, SD20_TX_14_AHEAD);
  799. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  800. SD20_RX_SEL_MASK, SD20_RX_14_DELAY);
  801. break;
  802. default:
  803. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  804. SD_CFG1, 0x0C, SD_20_MODE);
  805. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  806. CLK_LOW_FREQ, CLK_LOW_FREQ);
  807. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  808. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  809. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  810. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  811. SD_PUSH_POINT_CTL, 0xFF, 0);
  812. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  813. SD20_RX_SEL_MASK, SD20_RX_POS_EDGE);
  814. break;
  815. }
  816. err = rtsx_pci_send_cmd(pcr, 100);
  817. return err;
  818. }
  819. static void sdmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  820. {
  821. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  822. struct rtsx_pcr *pcr = host->pcr;
  823. if (host->eject)
  824. return;
  825. if (rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD))
  826. return;
  827. mutex_lock(&pcr->pcr_mutex);
  828. rtsx_pci_start_run(pcr);
  829. sd_set_bus_width(host, ios->bus_width);
  830. sd_set_power_mode(host, ios->power_mode);
  831. sd_set_timing(host, ios->timing);
  832. host->vpclk = false;
  833. host->double_clk = true;
  834. switch (ios->timing) {
  835. case MMC_TIMING_UHS_SDR104:
  836. case MMC_TIMING_UHS_SDR50:
  837. host->ssc_depth = RTSX_SSC_DEPTH_2M;
  838. host->vpclk = true;
  839. host->double_clk = false;
  840. break;
  841. case MMC_TIMING_MMC_DDR52:
  842. case MMC_TIMING_UHS_DDR50:
  843. case MMC_TIMING_UHS_SDR25:
  844. host->ssc_depth = RTSX_SSC_DEPTH_1M;
  845. break;
  846. default:
  847. host->ssc_depth = RTSX_SSC_DEPTH_500K;
  848. break;
  849. }
  850. host->initial_mode = (ios->clock <= 1000000) ? true : false;
  851. host->clock = ios->clock;
  852. rtsx_pci_switch_clock(pcr, ios->clock, host->ssc_depth,
  853. host->initial_mode, host->double_clk, host->vpclk);
  854. mutex_unlock(&pcr->pcr_mutex);
  855. }
  856. static int sdmmc_get_ro(struct mmc_host *mmc)
  857. {
  858. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  859. struct rtsx_pcr *pcr = host->pcr;
  860. int ro = 0;
  861. u32 val;
  862. if (host->eject)
  863. return -ENOMEDIUM;
  864. mutex_lock(&pcr->pcr_mutex);
  865. rtsx_pci_start_run(pcr);
  866. /* Check SD mechanical write-protect switch */
  867. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  868. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  869. if (val & SD_WRITE_PROTECT)
  870. ro = 1;
  871. mutex_unlock(&pcr->pcr_mutex);
  872. return ro;
  873. }
  874. static int sdmmc_get_cd(struct mmc_host *mmc)
  875. {
  876. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  877. struct rtsx_pcr *pcr = host->pcr;
  878. int cd = 0;
  879. u32 val;
  880. if (host->eject)
  881. return -ENOMEDIUM;
  882. mutex_lock(&pcr->pcr_mutex);
  883. rtsx_pci_start_run(pcr);
  884. /* Check SD card detect */
  885. val = rtsx_pci_card_exist(pcr);
  886. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  887. if (val & SD_EXIST)
  888. cd = 1;
  889. mutex_unlock(&pcr->pcr_mutex);
  890. return cd;
  891. }
  892. static int sd_wait_voltage_stable_1(struct realtek_pci_sdmmc *host)
  893. {
  894. struct rtsx_pcr *pcr = host->pcr;
  895. int err;
  896. u8 stat;
  897. /* Reference to Signal Voltage Switch Sequence in SD spec.
  898. * Wait for a period of time so that the card can drive SD_CMD and
  899. * SD_DAT[3:0] to low after sending back CMD11 response.
  900. */
  901. mdelay(1);
  902. /* SD_CMD, SD_DAT[3:0] should be driven to low by card;
  903. * If either one of SD_CMD,SD_DAT[3:0] is not low,
  904. * abort the voltage switch sequence;
  905. */
  906. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  907. if (err < 0)
  908. return err;
  909. if (stat & (SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  910. SD_DAT1_STATUS | SD_DAT0_STATUS))
  911. return -EINVAL;
  912. /* Stop toggle SD clock */
  913. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  914. 0xFF, SD_CLK_FORCE_STOP);
  915. if (err < 0)
  916. return err;
  917. return 0;
  918. }
  919. static int sd_wait_voltage_stable_2(struct realtek_pci_sdmmc *host)
  920. {
  921. struct rtsx_pcr *pcr = host->pcr;
  922. int err;
  923. u8 stat, mask, val;
  924. /* Wait 1.8V output of voltage regulator in card stable */
  925. msleep(50);
  926. /* Toggle SD clock again */
  927. err = rtsx_pci_write_register(pcr, SD_BUS_STAT, 0xFF, SD_CLK_TOGGLE_EN);
  928. if (err < 0)
  929. return err;
  930. /* Wait for a period of time so that the card can drive
  931. * SD_DAT[3:0] to high at 1.8V
  932. */
  933. msleep(20);
  934. /* SD_CMD, SD_DAT[3:0] should be pulled high by host */
  935. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  936. if (err < 0)
  937. return err;
  938. mask = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  939. SD_DAT1_STATUS | SD_DAT0_STATUS;
  940. val = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  941. SD_DAT1_STATUS | SD_DAT0_STATUS;
  942. if ((stat & mask) != val) {
  943. dev_dbg(sdmmc_dev(host),
  944. "%s: SD_BUS_STAT = 0x%x\n", __func__, stat);
  945. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  946. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  947. rtsx_pci_write_register(pcr, CARD_CLK_EN, 0xFF, 0);
  948. return -EINVAL;
  949. }
  950. return 0;
  951. }
  952. static int sdmmc_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
  953. {
  954. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  955. struct rtsx_pcr *pcr = host->pcr;
  956. int err = 0;
  957. u8 voltage;
  958. dev_dbg(sdmmc_dev(host), "%s: signal_voltage = %d\n",
  959. __func__, ios->signal_voltage);
  960. if (host->eject)
  961. return -ENOMEDIUM;
  962. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  963. if (err)
  964. return err;
  965. mutex_lock(&pcr->pcr_mutex);
  966. rtsx_pci_start_run(pcr);
  967. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
  968. voltage = OUTPUT_3V3;
  969. else
  970. voltage = OUTPUT_1V8;
  971. if (voltage == OUTPUT_1V8) {
  972. err = sd_wait_voltage_stable_1(host);
  973. if (err < 0)
  974. goto out;
  975. }
  976. err = rtsx_pci_switch_output_voltage(pcr, voltage);
  977. if (err < 0)
  978. goto out;
  979. if (voltage == OUTPUT_1V8) {
  980. err = sd_wait_voltage_stable_2(host);
  981. if (err < 0)
  982. goto out;
  983. }
  984. out:
  985. /* Stop toggle SD clock in idle */
  986. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  987. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  988. mutex_unlock(&pcr->pcr_mutex);
  989. return err;
  990. }
  991. static int sdmmc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  992. {
  993. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  994. struct rtsx_pcr *pcr = host->pcr;
  995. int err = 0;
  996. if (host->eject)
  997. return -ENOMEDIUM;
  998. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  999. if (err)
  1000. return err;
  1001. mutex_lock(&pcr->pcr_mutex);
  1002. rtsx_pci_start_run(pcr);
  1003. /* Set initial TX phase */
  1004. switch (mmc->ios.timing) {
  1005. case MMC_TIMING_UHS_SDR104:
  1006. err = sd_change_phase(host, SDR104_TX_PHASE(pcr), false);
  1007. break;
  1008. case MMC_TIMING_UHS_SDR50:
  1009. err = sd_change_phase(host, SDR50_TX_PHASE(pcr), false);
  1010. break;
  1011. case MMC_TIMING_UHS_DDR50:
  1012. err = sd_change_phase(host, DDR50_TX_PHASE(pcr), false);
  1013. break;
  1014. default:
  1015. err = 0;
  1016. }
  1017. if (err)
  1018. goto out;
  1019. /* Tuning RX phase */
  1020. if ((mmc->ios.timing == MMC_TIMING_UHS_SDR104) ||
  1021. (mmc->ios.timing == MMC_TIMING_UHS_SDR50))
  1022. err = sd_tuning_rx(host, opcode);
  1023. else if (mmc->ios.timing == MMC_TIMING_UHS_DDR50)
  1024. err = sd_change_phase(host, DDR50_RX_PHASE(pcr), true);
  1025. out:
  1026. mutex_unlock(&pcr->pcr_mutex);
  1027. return err;
  1028. }
  1029. static const struct mmc_host_ops realtek_pci_sdmmc_ops = {
  1030. .pre_req = sdmmc_pre_req,
  1031. .post_req = sdmmc_post_req,
  1032. .request = sdmmc_request,
  1033. .set_ios = sdmmc_set_ios,
  1034. .get_ro = sdmmc_get_ro,
  1035. .get_cd = sdmmc_get_cd,
  1036. .start_signal_voltage_switch = sdmmc_switch_voltage,
  1037. .execute_tuning = sdmmc_execute_tuning,
  1038. };
  1039. static void init_extra_caps(struct realtek_pci_sdmmc *host)
  1040. {
  1041. struct mmc_host *mmc = host->mmc;
  1042. struct rtsx_pcr *pcr = host->pcr;
  1043. dev_dbg(sdmmc_dev(host), "pcr->extra_caps = 0x%x\n", pcr->extra_caps);
  1044. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50)
  1045. mmc->caps |= MMC_CAP_UHS_SDR50;
  1046. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
  1047. mmc->caps |= MMC_CAP_UHS_SDR104;
  1048. if (pcr->extra_caps & EXTRA_CAPS_SD_DDR50)
  1049. mmc->caps |= MMC_CAP_UHS_DDR50;
  1050. if (pcr->extra_caps & EXTRA_CAPS_MMC_HSDDR)
  1051. mmc->caps |= MMC_CAP_1_8V_DDR;
  1052. if (pcr->extra_caps & EXTRA_CAPS_MMC_8BIT)
  1053. mmc->caps |= MMC_CAP_8_BIT_DATA;
  1054. }
  1055. static void realtek_init_host(struct realtek_pci_sdmmc *host)
  1056. {
  1057. struct mmc_host *mmc = host->mmc;
  1058. mmc->f_min = 250000;
  1059. mmc->f_max = 208000000;
  1060. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  1061. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SD_HIGHSPEED |
  1062. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_BUS_WIDTH_TEST |
  1063. MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
  1064. mmc->caps2 = MMC_CAP2_NO_PRESCAN_POWERUP | MMC_CAP2_FULL_PWR_CYCLE;
  1065. mmc->max_current_330 = 400;
  1066. mmc->max_current_180 = 800;
  1067. mmc->ops = &realtek_pci_sdmmc_ops;
  1068. init_extra_caps(host);
  1069. mmc->max_segs = 256;
  1070. mmc->max_seg_size = 65536;
  1071. mmc->max_blk_size = 512;
  1072. mmc->max_blk_count = 65535;
  1073. mmc->max_req_size = 524288;
  1074. }
  1075. static void rtsx_pci_sdmmc_card_event(struct platform_device *pdev)
  1076. {
  1077. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1078. mmc_detect_change(host->mmc, 0);
  1079. }
  1080. static int rtsx_pci_sdmmc_drv_probe(struct platform_device *pdev)
  1081. {
  1082. struct mmc_host *mmc;
  1083. struct realtek_pci_sdmmc *host;
  1084. struct rtsx_pcr *pcr;
  1085. struct pcr_handle *handle = pdev->dev.platform_data;
  1086. if (!handle)
  1087. return -ENXIO;
  1088. pcr = handle->pcr;
  1089. if (!pcr)
  1090. return -ENXIO;
  1091. dev_dbg(&(pdev->dev), ": Realtek PCI-E SDMMC controller found\n");
  1092. mmc = mmc_alloc_host(sizeof(*host), &pdev->dev);
  1093. if (!mmc)
  1094. return -ENOMEM;
  1095. host = mmc_priv(mmc);
  1096. host->workq = create_singlethread_workqueue(SDMMC_WORKQ_NAME);
  1097. if (!host->workq) {
  1098. mmc_free_host(mmc);
  1099. return -ENOMEM;
  1100. }
  1101. host->pcr = pcr;
  1102. host->mmc = mmc;
  1103. host->pdev = pdev;
  1104. host->power_state = SDMMC_POWER_OFF;
  1105. INIT_WORK(&host->work, sd_request);
  1106. platform_set_drvdata(pdev, host);
  1107. pcr->slots[RTSX_SD_CARD].p_dev = pdev;
  1108. pcr->slots[RTSX_SD_CARD].card_event = rtsx_pci_sdmmc_card_event;
  1109. mutex_init(&host->host_mutex);
  1110. realtek_init_host(host);
  1111. mmc_add_host(mmc);
  1112. return 0;
  1113. }
  1114. static int rtsx_pci_sdmmc_drv_remove(struct platform_device *pdev)
  1115. {
  1116. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1117. struct rtsx_pcr *pcr;
  1118. struct mmc_host *mmc;
  1119. if (!host)
  1120. return 0;
  1121. pcr = host->pcr;
  1122. pcr->slots[RTSX_SD_CARD].p_dev = NULL;
  1123. pcr->slots[RTSX_SD_CARD].card_event = NULL;
  1124. mmc = host->mmc;
  1125. cancel_work_sync(&host->work);
  1126. mutex_lock(&host->host_mutex);
  1127. if (host->mrq) {
  1128. dev_dbg(&(pdev->dev),
  1129. "%s: Controller removed during transfer\n",
  1130. mmc_hostname(mmc));
  1131. rtsx_pci_complete_unfinished_transfer(pcr);
  1132. host->mrq->cmd->error = -ENOMEDIUM;
  1133. if (host->mrq->stop)
  1134. host->mrq->stop->error = -ENOMEDIUM;
  1135. mmc_request_done(mmc, host->mrq);
  1136. }
  1137. mutex_unlock(&host->host_mutex);
  1138. mmc_remove_host(mmc);
  1139. host->eject = true;
  1140. flush_workqueue(host->workq);
  1141. destroy_workqueue(host->workq);
  1142. host->workq = NULL;
  1143. mmc_free_host(mmc);
  1144. dev_dbg(&(pdev->dev),
  1145. ": Realtek PCI-E SDMMC controller has been removed\n");
  1146. return 0;
  1147. }
  1148. static struct platform_device_id rtsx_pci_sdmmc_ids[] = {
  1149. {
  1150. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1151. }, {
  1152. /* sentinel */
  1153. }
  1154. };
  1155. MODULE_DEVICE_TABLE(platform, rtsx_pci_sdmmc_ids);
  1156. static struct platform_driver rtsx_pci_sdmmc_driver = {
  1157. .probe = rtsx_pci_sdmmc_drv_probe,
  1158. .remove = rtsx_pci_sdmmc_drv_remove,
  1159. .id_table = rtsx_pci_sdmmc_ids,
  1160. .driver = {
  1161. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1162. },
  1163. };
  1164. module_platform_driver(rtsx_pci_sdmmc_driver);
  1165. MODULE_LICENSE("GPL");
  1166. MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
  1167. MODULE_DESCRIPTION("Realtek PCI-E SD/MMC Card Host Driver");