coretemp.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859
  1. /*
  2. * coretemp.c - Linux kernel module for hardware monitoring
  3. *
  4. * Copyright (C) 2007 Rudolf Marek <r.marek@assembler.cz>
  5. *
  6. * Inspired from many hwmon drivers
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; version 2 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  20. * 02110-1301 USA.
  21. */
  22. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  23. #include <linux/module.h>
  24. #include <linux/init.h>
  25. #include <linux/slab.h>
  26. #include <linux/jiffies.h>
  27. #include <linux/hwmon.h>
  28. #include <linux/sysfs.h>
  29. #include <linux/hwmon-sysfs.h>
  30. #include <linux/err.h>
  31. #include <linux/mutex.h>
  32. #include <linux/list.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/cpu.h>
  35. #include <linux/smp.h>
  36. #include <linux/moduleparam.h>
  37. #include <linux/pci.h>
  38. #include <asm/msr.h>
  39. #include <asm/processor.h>
  40. #include <asm/cpu_device_id.h>
  41. #define DRVNAME "coretemp"
  42. /*
  43. * force_tjmax only matters when TjMax can't be read from the CPU itself.
  44. * When set, it replaces the driver's suboptimal heuristic.
  45. */
  46. static int force_tjmax;
  47. module_param_named(tjmax, force_tjmax, int, 0444);
  48. MODULE_PARM_DESC(tjmax, "TjMax value in degrees Celsius");
  49. #define BASE_SYSFS_ATTR_NO 2 /* Sysfs Base attr no for coretemp */
  50. #define NUM_REAL_CORES 32 /* Number of Real cores per cpu */
  51. #define CORETEMP_NAME_LENGTH 19 /* String Length of attrs */
  52. #define MAX_CORE_ATTRS 4 /* Maximum no of basic attrs */
  53. #define TOTAL_ATTRS (MAX_CORE_ATTRS + 1)
  54. #define MAX_CORE_DATA (NUM_REAL_CORES + BASE_SYSFS_ATTR_NO)
  55. #define TO_PHYS_ID(cpu) (cpu_data(cpu).phys_proc_id)
  56. #define TO_CORE_ID(cpu) (cpu_data(cpu).cpu_core_id)
  57. #define TO_ATTR_NO(cpu) (TO_CORE_ID(cpu) + BASE_SYSFS_ATTR_NO)
  58. #ifdef CONFIG_SMP
  59. #define for_each_sibling(i, cpu) for_each_cpu(i, cpu_sibling_mask(cpu))
  60. #else
  61. #define for_each_sibling(i, cpu) for (i = 0; false; )
  62. #endif
  63. /*
  64. * Per-Core Temperature Data
  65. * @last_updated: The time when the current temperature value was updated
  66. * earlier (in jiffies).
  67. * @cpu_core_id: The CPU Core from which temperature values should be read
  68. * This value is passed as "id" field to rdmsr/wrmsr functions.
  69. * @status_reg: One of IA32_THERM_STATUS or IA32_PACKAGE_THERM_STATUS,
  70. * from where the temperature values should be read.
  71. * @attr_size: Total number of pre-core attrs displayed in the sysfs.
  72. * @is_pkg_data: If this is 1, the temp_data holds pkgtemp data.
  73. * Otherwise, temp_data holds coretemp data.
  74. * @valid: If this is 1, the current temperature is valid.
  75. */
  76. struct temp_data {
  77. int temp;
  78. int ttarget;
  79. int tjmax;
  80. unsigned long last_updated;
  81. unsigned int cpu;
  82. u32 cpu_core_id;
  83. u32 status_reg;
  84. int attr_size;
  85. bool is_pkg_data;
  86. bool valid;
  87. struct sensor_device_attribute sd_attrs[TOTAL_ATTRS];
  88. char attr_name[TOTAL_ATTRS][CORETEMP_NAME_LENGTH];
  89. struct attribute *attrs[TOTAL_ATTRS + 1];
  90. struct attribute_group attr_group;
  91. struct mutex update_lock;
  92. };
  93. /* Platform Data per Physical CPU */
  94. struct platform_data {
  95. struct device *hwmon_dev;
  96. u16 phys_proc_id;
  97. struct temp_data *core_data[MAX_CORE_DATA];
  98. struct device_attribute name_attr;
  99. };
  100. struct pdev_entry {
  101. struct list_head list;
  102. struct platform_device *pdev;
  103. u16 phys_proc_id;
  104. };
  105. static LIST_HEAD(pdev_list);
  106. static DEFINE_MUTEX(pdev_list_mutex);
  107. static ssize_t show_label(struct device *dev,
  108. struct device_attribute *devattr, char *buf)
  109. {
  110. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  111. struct platform_data *pdata = dev_get_drvdata(dev);
  112. struct temp_data *tdata = pdata->core_data[attr->index];
  113. if (tdata->is_pkg_data)
  114. return sprintf(buf, "Physical id %u\n", pdata->phys_proc_id);
  115. return sprintf(buf, "Core %u\n", tdata->cpu_core_id);
  116. }
  117. static ssize_t show_crit_alarm(struct device *dev,
  118. struct device_attribute *devattr, char *buf)
  119. {
  120. u32 eax, edx;
  121. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  122. struct platform_data *pdata = dev_get_drvdata(dev);
  123. struct temp_data *tdata = pdata->core_data[attr->index];
  124. rdmsr_on_cpu(tdata->cpu, tdata->status_reg, &eax, &edx);
  125. return sprintf(buf, "%d\n", (eax >> 5) & 1);
  126. }
  127. static ssize_t show_tjmax(struct device *dev,
  128. struct device_attribute *devattr, char *buf)
  129. {
  130. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  131. struct platform_data *pdata = dev_get_drvdata(dev);
  132. return sprintf(buf, "%d\n", pdata->core_data[attr->index]->tjmax);
  133. }
  134. static ssize_t show_ttarget(struct device *dev,
  135. struct device_attribute *devattr, char *buf)
  136. {
  137. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  138. struct platform_data *pdata = dev_get_drvdata(dev);
  139. return sprintf(buf, "%d\n", pdata->core_data[attr->index]->ttarget);
  140. }
  141. static ssize_t show_temp(struct device *dev,
  142. struct device_attribute *devattr, char *buf)
  143. {
  144. u32 eax, edx;
  145. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  146. struct platform_data *pdata = dev_get_drvdata(dev);
  147. struct temp_data *tdata = pdata->core_data[attr->index];
  148. mutex_lock(&tdata->update_lock);
  149. /* Check whether the time interval has elapsed */
  150. if (!tdata->valid || time_after(jiffies, tdata->last_updated + HZ)) {
  151. rdmsr_on_cpu(tdata->cpu, tdata->status_reg, &eax, &edx);
  152. /*
  153. * Ignore the valid bit. In all observed cases the register
  154. * value is either low or zero if the valid bit is 0.
  155. * Return it instead of reporting an error which doesn't
  156. * really help at all.
  157. */
  158. tdata->temp = tdata->tjmax - ((eax >> 16) & 0x7f) * 1000;
  159. tdata->valid = 1;
  160. tdata->last_updated = jiffies;
  161. }
  162. mutex_unlock(&tdata->update_lock);
  163. return sprintf(buf, "%d\n", tdata->temp);
  164. }
  165. struct tjmax_pci {
  166. unsigned int device;
  167. int tjmax;
  168. };
  169. static const struct tjmax_pci tjmax_pci_table[] = {
  170. { 0x0708, 110000 }, /* CE41x0 (Sodaville ) */
  171. { 0x0c72, 102000 }, /* Atom S1240 (Centerton) */
  172. { 0x0c73, 95000 }, /* Atom S1220 (Centerton) */
  173. { 0x0c75, 95000 }, /* Atom S1260 (Centerton) */
  174. };
  175. struct tjmax {
  176. char const *id;
  177. int tjmax;
  178. };
  179. static const struct tjmax tjmax_table[] = {
  180. { "CPU 230", 100000 }, /* Model 0x1c, stepping 2 */
  181. { "CPU 330", 125000 }, /* Model 0x1c, stepping 2 */
  182. };
  183. struct tjmax_model {
  184. u8 model;
  185. u8 mask;
  186. int tjmax;
  187. };
  188. #define ANY 0xff
  189. static const struct tjmax_model tjmax_model_table[] = {
  190. { 0x1c, 10, 100000 }, /* D4xx, K4xx, N4xx, D5xx, K5xx, N5xx */
  191. { 0x1c, ANY, 90000 }, /* Z5xx, N2xx, possibly others
  192. * Note: Also matches 230 and 330,
  193. * which are covered by tjmax_table
  194. */
  195. { 0x26, ANY, 90000 }, /* Atom Tunnel Creek (Exx), Lincroft (Z6xx)
  196. * Note: TjMax for E6xxT is 110C, but CPU type
  197. * is undetectable by software
  198. */
  199. { 0x27, ANY, 90000 }, /* Atom Medfield (Z2460) */
  200. { 0x35, ANY, 90000 }, /* Atom Clover Trail/Cloverview (Z27x0) */
  201. { 0x36, ANY, 100000 }, /* Atom Cedar Trail/Cedarview (N2xxx, D2xxx)
  202. * Also matches S12x0 (stepping 9), covered by
  203. * PCI table
  204. */
  205. };
  206. static int adjust_tjmax(struct cpuinfo_x86 *c, u32 id, struct device *dev)
  207. {
  208. /* The 100C is default for both mobile and non mobile CPUs */
  209. int tjmax = 100000;
  210. int tjmax_ee = 85000;
  211. int usemsr_ee = 1;
  212. int err;
  213. u32 eax, edx;
  214. int i;
  215. struct pci_dev *host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  216. /*
  217. * Explicit tjmax table entries override heuristics.
  218. * First try PCI host bridge IDs, followed by model ID strings
  219. * and model/stepping information.
  220. */
  221. if (host_bridge && host_bridge->vendor == PCI_VENDOR_ID_INTEL) {
  222. for (i = 0; i < ARRAY_SIZE(tjmax_pci_table); i++) {
  223. if (host_bridge->device == tjmax_pci_table[i].device)
  224. return tjmax_pci_table[i].tjmax;
  225. }
  226. }
  227. for (i = 0; i < ARRAY_SIZE(tjmax_table); i++) {
  228. if (strstr(c->x86_model_id, tjmax_table[i].id))
  229. return tjmax_table[i].tjmax;
  230. }
  231. for (i = 0; i < ARRAY_SIZE(tjmax_model_table); i++) {
  232. const struct tjmax_model *tm = &tjmax_model_table[i];
  233. if (c->x86_model == tm->model &&
  234. (tm->mask == ANY || c->x86_mask == tm->mask))
  235. return tm->tjmax;
  236. }
  237. /* Early chips have no MSR for TjMax */
  238. if (c->x86_model == 0xf && c->x86_mask < 4)
  239. usemsr_ee = 0;
  240. if (c->x86_model > 0xe && usemsr_ee) {
  241. u8 platform_id;
  242. /*
  243. * Now we can detect the mobile CPU using Intel provided table
  244. * http://softwarecommunity.intel.com/Wiki/Mobility/720.htm
  245. * For Core2 cores, check MSR 0x17, bit 28 1 = Mobile CPU
  246. */
  247. err = rdmsr_safe_on_cpu(id, 0x17, &eax, &edx);
  248. if (err) {
  249. dev_warn(dev,
  250. "Unable to access MSR 0x17, assuming desktop"
  251. " CPU\n");
  252. usemsr_ee = 0;
  253. } else if (c->x86_model < 0x17 && !(eax & 0x10000000)) {
  254. /*
  255. * Trust bit 28 up to Penryn, I could not find any
  256. * documentation on that; if you happen to know
  257. * someone at Intel please ask
  258. */
  259. usemsr_ee = 0;
  260. } else {
  261. /* Platform ID bits 52:50 (EDX starts at bit 32) */
  262. platform_id = (edx >> 18) & 0x7;
  263. /*
  264. * Mobile Penryn CPU seems to be platform ID 7 or 5
  265. * (guesswork)
  266. */
  267. if (c->x86_model == 0x17 &&
  268. (platform_id == 5 || platform_id == 7)) {
  269. /*
  270. * If MSR EE bit is set, set it to 90 degrees C,
  271. * otherwise 105 degrees C
  272. */
  273. tjmax_ee = 90000;
  274. tjmax = 105000;
  275. }
  276. }
  277. }
  278. if (usemsr_ee) {
  279. err = rdmsr_safe_on_cpu(id, 0xee, &eax, &edx);
  280. if (err) {
  281. dev_warn(dev,
  282. "Unable to access MSR 0xEE, for Tjmax, left"
  283. " at default\n");
  284. } else if (eax & 0x40000000) {
  285. tjmax = tjmax_ee;
  286. }
  287. } else if (tjmax == 100000) {
  288. /*
  289. * If we don't use msr EE it means we are desktop CPU
  290. * (with exeception of Atom)
  291. */
  292. dev_warn(dev, "Using relative temperature scale!\n");
  293. }
  294. return tjmax;
  295. }
  296. static bool cpu_has_tjmax(struct cpuinfo_x86 *c)
  297. {
  298. u8 model = c->x86_model;
  299. return model > 0xe &&
  300. model != 0x1c &&
  301. model != 0x26 &&
  302. model != 0x27 &&
  303. model != 0x35 &&
  304. model != 0x36;
  305. }
  306. static int get_tjmax(struct cpuinfo_x86 *c, u32 id, struct device *dev)
  307. {
  308. int err;
  309. u32 eax, edx;
  310. u32 val;
  311. /*
  312. * A new feature of current Intel(R) processors, the
  313. * IA32_TEMPERATURE_TARGET contains the TjMax value
  314. */
  315. err = rdmsr_safe_on_cpu(id, MSR_IA32_TEMPERATURE_TARGET, &eax, &edx);
  316. if (err) {
  317. if (cpu_has_tjmax(c))
  318. dev_warn(dev, "Unable to read TjMax from CPU %u\n", id);
  319. } else {
  320. val = (eax >> 16) & 0xff;
  321. /*
  322. * If the TjMax is not plausible, an assumption
  323. * will be used
  324. */
  325. if (val) {
  326. dev_dbg(dev, "TjMax is %d degrees C\n", val);
  327. return val * 1000;
  328. }
  329. }
  330. if (force_tjmax) {
  331. dev_notice(dev, "TjMax forced to %d degrees C by user\n",
  332. force_tjmax);
  333. return force_tjmax * 1000;
  334. }
  335. /*
  336. * An assumption is made for early CPUs and unreadable MSR.
  337. * NOTE: the calculated value may not be correct.
  338. */
  339. return adjust_tjmax(c, id, dev);
  340. }
  341. static int create_core_attrs(struct temp_data *tdata, struct device *dev,
  342. int attr_no)
  343. {
  344. int i;
  345. static ssize_t (*const rd_ptr[TOTAL_ATTRS]) (struct device *dev,
  346. struct device_attribute *devattr, char *buf) = {
  347. show_label, show_crit_alarm, show_temp, show_tjmax,
  348. show_ttarget };
  349. static const char *const names[TOTAL_ATTRS] = {
  350. "temp%d_label", "temp%d_crit_alarm",
  351. "temp%d_input", "temp%d_crit",
  352. "temp%d_max" };
  353. for (i = 0; i < tdata->attr_size; i++) {
  354. snprintf(tdata->attr_name[i], CORETEMP_NAME_LENGTH, names[i],
  355. attr_no);
  356. sysfs_attr_init(&tdata->sd_attrs[i].dev_attr.attr);
  357. tdata->sd_attrs[i].dev_attr.attr.name = tdata->attr_name[i];
  358. tdata->sd_attrs[i].dev_attr.attr.mode = S_IRUGO;
  359. tdata->sd_attrs[i].dev_attr.show = rd_ptr[i];
  360. tdata->sd_attrs[i].index = attr_no;
  361. tdata->attrs[i] = &tdata->sd_attrs[i].dev_attr.attr;
  362. }
  363. tdata->attr_group.attrs = tdata->attrs;
  364. return sysfs_create_group(&dev->kobj, &tdata->attr_group);
  365. }
  366. static int chk_ucode_version(unsigned int cpu)
  367. {
  368. struct cpuinfo_x86 *c = &cpu_data(cpu);
  369. /*
  370. * Check if we have problem with errata AE18 of Core processors:
  371. * Readings might stop update when processor visited too deep sleep,
  372. * fixed for stepping D0 (6EC).
  373. */
  374. if (c->x86_model == 0xe && c->x86_mask < 0xc && c->microcode < 0x39) {
  375. pr_err("Errata AE18 not fixed, update BIOS or microcode of the CPU!\n");
  376. return -ENODEV;
  377. }
  378. return 0;
  379. }
  380. static struct platform_device *coretemp_get_pdev(unsigned int cpu)
  381. {
  382. u16 phys_proc_id = TO_PHYS_ID(cpu);
  383. struct pdev_entry *p;
  384. mutex_lock(&pdev_list_mutex);
  385. list_for_each_entry(p, &pdev_list, list)
  386. if (p->phys_proc_id == phys_proc_id) {
  387. mutex_unlock(&pdev_list_mutex);
  388. return p->pdev;
  389. }
  390. mutex_unlock(&pdev_list_mutex);
  391. return NULL;
  392. }
  393. static struct temp_data *init_temp_data(unsigned int cpu, int pkg_flag)
  394. {
  395. struct temp_data *tdata;
  396. tdata = kzalloc(sizeof(struct temp_data), GFP_KERNEL);
  397. if (!tdata)
  398. return NULL;
  399. tdata->status_reg = pkg_flag ? MSR_IA32_PACKAGE_THERM_STATUS :
  400. MSR_IA32_THERM_STATUS;
  401. tdata->is_pkg_data = pkg_flag;
  402. tdata->cpu = cpu;
  403. tdata->cpu_core_id = TO_CORE_ID(cpu);
  404. tdata->attr_size = MAX_CORE_ATTRS;
  405. mutex_init(&tdata->update_lock);
  406. return tdata;
  407. }
  408. static int create_core_data(struct platform_device *pdev, unsigned int cpu,
  409. int pkg_flag)
  410. {
  411. struct temp_data *tdata;
  412. struct platform_data *pdata = platform_get_drvdata(pdev);
  413. struct cpuinfo_x86 *c = &cpu_data(cpu);
  414. u32 eax, edx;
  415. int err, attr_no;
  416. /*
  417. * Find attr number for sysfs:
  418. * We map the attr number to core id of the CPU
  419. * The attr number is always core id + 2
  420. * The Pkgtemp will always show up as temp1_*, if available
  421. */
  422. attr_no = pkg_flag ? 1 : TO_ATTR_NO(cpu);
  423. if (attr_no > MAX_CORE_DATA - 1)
  424. return -ERANGE;
  425. /*
  426. * Provide a single set of attributes for all HT siblings of a core
  427. * to avoid duplicate sensors (the processor ID and core ID of all
  428. * HT siblings of a core are the same).
  429. * Skip if a HT sibling of this core is already registered.
  430. * This is not an error.
  431. */
  432. if (pdata->core_data[attr_no] != NULL)
  433. return 0;
  434. tdata = init_temp_data(cpu, pkg_flag);
  435. if (!tdata)
  436. return -ENOMEM;
  437. /* Test if we can access the status register */
  438. err = rdmsr_safe_on_cpu(cpu, tdata->status_reg, &eax, &edx);
  439. if (err)
  440. goto exit_free;
  441. /* We can access status register. Get Critical Temperature */
  442. tdata->tjmax = get_tjmax(c, cpu, &pdev->dev);
  443. /*
  444. * Read the still undocumented bits 8:15 of IA32_TEMPERATURE_TARGET.
  445. * The target temperature is available on older CPUs but not in this
  446. * register. Atoms don't have the register at all.
  447. */
  448. if (c->x86_model > 0xe && c->x86_model != 0x1c) {
  449. err = rdmsr_safe_on_cpu(cpu, MSR_IA32_TEMPERATURE_TARGET,
  450. &eax, &edx);
  451. if (!err) {
  452. tdata->ttarget
  453. = tdata->tjmax - ((eax >> 8) & 0xff) * 1000;
  454. tdata->attr_size++;
  455. }
  456. }
  457. pdata->core_data[attr_no] = tdata;
  458. /* Create sysfs interfaces */
  459. err = create_core_attrs(tdata, pdata->hwmon_dev, attr_no);
  460. if (err)
  461. goto exit_free;
  462. return 0;
  463. exit_free:
  464. pdata->core_data[attr_no] = NULL;
  465. kfree(tdata);
  466. return err;
  467. }
  468. static void coretemp_add_core(unsigned int cpu, int pkg_flag)
  469. {
  470. struct platform_device *pdev = coretemp_get_pdev(cpu);
  471. int err;
  472. if (!pdev)
  473. return;
  474. err = create_core_data(pdev, cpu, pkg_flag);
  475. if (err)
  476. dev_err(&pdev->dev, "Adding Core %u failed\n", cpu);
  477. }
  478. static void coretemp_remove_core(struct platform_data *pdata,
  479. int indx)
  480. {
  481. struct temp_data *tdata = pdata->core_data[indx];
  482. /* Remove the sysfs attributes */
  483. sysfs_remove_group(&pdata->hwmon_dev->kobj, &tdata->attr_group);
  484. kfree(pdata->core_data[indx]);
  485. pdata->core_data[indx] = NULL;
  486. }
  487. static int coretemp_probe(struct platform_device *pdev)
  488. {
  489. struct device *dev = &pdev->dev;
  490. struct platform_data *pdata;
  491. /* Initialize the per-package data structures */
  492. pdata = devm_kzalloc(dev, sizeof(struct platform_data), GFP_KERNEL);
  493. if (!pdata)
  494. return -ENOMEM;
  495. pdata->phys_proc_id = pdev->id;
  496. platform_set_drvdata(pdev, pdata);
  497. pdata->hwmon_dev = devm_hwmon_device_register_with_groups(dev, DRVNAME,
  498. pdata, NULL);
  499. return PTR_ERR_OR_ZERO(pdata->hwmon_dev);
  500. }
  501. static int coretemp_remove(struct platform_device *pdev)
  502. {
  503. struct platform_data *pdata = platform_get_drvdata(pdev);
  504. int i;
  505. for (i = MAX_CORE_DATA - 1; i >= 0; --i)
  506. if (pdata->core_data[i])
  507. coretemp_remove_core(pdata, i);
  508. return 0;
  509. }
  510. static struct platform_driver coretemp_driver = {
  511. .driver = {
  512. .owner = THIS_MODULE,
  513. .name = DRVNAME,
  514. },
  515. .probe = coretemp_probe,
  516. .remove = coretemp_remove,
  517. };
  518. static int coretemp_device_add(unsigned int cpu)
  519. {
  520. int err;
  521. struct platform_device *pdev;
  522. struct pdev_entry *pdev_entry;
  523. mutex_lock(&pdev_list_mutex);
  524. pdev = platform_device_alloc(DRVNAME, TO_PHYS_ID(cpu));
  525. if (!pdev) {
  526. err = -ENOMEM;
  527. pr_err("Device allocation failed\n");
  528. goto exit;
  529. }
  530. pdev_entry = kzalloc(sizeof(struct pdev_entry), GFP_KERNEL);
  531. if (!pdev_entry) {
  532. err = -ENOMEM;
  533. goto exit_device_put;
  534. }
  535. err = platform_device_add(pdev);
  536. if (err) {
  537. pr_err("Device addition failed (%d)\n", err);
  538. goto exit_device_free;
  539. }
  540. pdev_entry->pdev = pdev;
  541. pdev_entry->phys_proc_id = pdev->id;
  542. list_add_tail(&pdev_entry->list, &pdev_list);
  543. mutex_unlock(&pdev_list_mutex);
  544. return 0;
  545. exit_device_free:
  546. kfree(pdev_entry);
  547. exit_device_put:
  548. platform_device_put(pdev);
  549. exit:
  550. mutex_unlock(&pdev_list_mutex);
  551. return err;
  552. }
  553. static void coretemp_device_remove(unsigned int cpu)
  554. {
  555. struct pdev_entry *p, *n;
  556. u16 phys_proc_id = TO_PHYS_ID(cpu);
  557. mutex_lock(&pdev_list_mutex);
  558. list_for_each_entry_safe(p, n, &pdev_list, list) {
  559. if (p->phys_proc_id != phys_proc_id)
  560. continue;
  561. platform_device_unregister(p->pdev);
  562. list_del(&p->list);
  563. kfree(p);
  564. }
  565. mutex_unlock(&pdev_list_mutex);
  566. }
  567. static bool is_any_core_online(struct platform_data *pdata)
  568. {
  569. int i;
  570. /* Find online cores, except pkgtemp data */
  571. for (i = MAX_CORE_DATA - 1; i >= 0; --i) {
  572. if (pdata->core_data[i] &&
  573. !pdata->core_data[i]->is_pkg_data) {
  574. return true;
  575. }
  576. }
  577. return false;
  578. }
  579. static void get_core_online(unsigned int cpu)
  580. {
  581. struct cpuinfo_x86 *c = &cpu_data(cpu);
  582. struct platform_device *pdev = coretemp_get_pdev(cpu);
  583. int err;
  584. /*
  585. * CPUID.06H.EAX[0] indicates whether the CPU has thermal
  586. * sensors. We check this bit only, all the early CPUs
  587. * without thermal sensors will be filtered out.
  588. */
  589. if (!cpu_has(c, X86_FEATURE_DTHERM))
  590. return;
  591. if (!pdev) {
  592. /* Check the microcode version of the CPU */
  593. if (chk_ucode_version(cpu))
  594. return;
  595. /*
  596. * Alright, we have DTS support.
  597. * We are bringing the _first_ core in this pkg
  598. * online. So, initialize per-pkg data structures and
  599. * then bring this core online.
  600. */
  601. err = coretemp_device_add(cpu);
  602. if (err)
  603. return;
  604. /*
  605. * Check whether pkgtemp support is available.
  606. * If so, add interfaces for pkgtemp.
  607. */
  608. if (cpu_has(c, X86_FEATURE_PTS))
  609. coretemp_add_core(cpu, 1);
  610. }
  611. /*
  612. * Physical CPU device already exists.
  613. * So, just add interfaces for this core.
  614. */
  615. coretemp_add_core(cpu, 0);
  616. }
  617. static void put_core_offline(unsigned int cpu)
  618. {
  619. int i, indx;
  620. struct platform_data *pdata;
  621. struct platform_device *pdev = coretemp_get_pdev(cpu);
  622. /* If the physical CPU device does not exist, just return */
  623. if (!pdev)
  624. return;
  625. pdata = platform_get_drvdata(pdev);
  626. indx = TO_ATTR_NO(cpu);
  627. /* The core id is too big, just return */
  628. if (indx > MAX_CORE_DATA - 1)
  629. return;
  630. if (pdata->core_data[indx] && pdata->core_data[indx]->cpu == cpu)
  631. coretemp_remove_core(pdata, indx);
  632. /*
  633. * If a HT sibling of a core is taken offline, but another HT sibling
  634. * of the same core is still online, register the alternate sibling.
  635. * This ensures that exactly one set of attributes is provided as long
  636. * as at least one HT sibling of a core is online.
  637. */
  638. for_each_sibling(i, cpu) {
  639. if (i != cpu) {
  640. get_core_online(i);
  641. /*
  642. * Display temperature sensor data for one HT sibling
  643. * per core only, so abort the loop after one such
  644. * sibling has been found.
  645. */
  646. break;
  647. }
  648. }
  649. /*
  650. * If all cores in this pkg are offline, remove the device.
  651. * coretemp_device_remove calls unregister_platform_device,
  652. * which in turn calls coretemp_remove. This removes the
  653. * pkgtemp entry and does other clean ups.
  654. */
  655. if (!is_any_core_online(pdata))
  656. coretemp_device_remove(cpu);
  657. }
  658. static int coretemp_cpu_callback(struct notifier_block *nfb,
  659. unsigned long action, void *hcpu)
  660. {
  661. unsigned int cpu = (unsigned long) hcpu;
  662. switch (action) {
  663. case CPU_ONLINE:
  664. case CPU_DOWN_FAILED:
  665. get_core_online(cpu);
  666. break;
  667. case CPU_DOWN_PREPARE:
  668. put_core_offline(cpu);
  669. break;
  670. }
  671. return NOTIFY_OK;
  672. }
  673. static struct notifier_block coretemp_cpu_notifier __refdata = {
  674. .notifier_call = coretemp_cpu_callback,
  675. };
  676. static const struct x86_cpu_id __initconst coretemp_ids[] = {
  677. { X86_VENDOR_INTEL, X86_FAMILY_ANY, X86_MODEL_ANY, X86_FEATURE_DTHERM },
  678. {}
  679. };
  680. MODULE_DEVICE_TABLE(x86cpu, coretemp_ids);
  681. static int __init coretemp_init(void)
  682. {
  683. int i, err;
  684. /*
  685. * CPUID.06H.EAX[0] indicates whether the CPU has thermal
  686. * sensors. We check this bit only, all the early CPUs
  687. * without thermal sensors will be filtered out.
  688. */
  689. if (!x86_match_cpu(coretemp_ids))
  690. return -ENODEV;
  691. err = platform_driver_register(&coretemp_driver);
  692. if (err)
  693. goto exit;
  694. cpu_notifier_register_begin();
  695. for_each_online_cpu(i)
  696. get_core_online(i);
  697. #ifndef CONFIG_HOTPLUG_CPU
  698. if (list_empty(&pdev_list)) {
  699. cpu_notifier_register_done();
  700. err = -ENODEV;
  701. goto exit_driver_unreg;
  702. }
  703. #endif
  704. __register_hotcpu_notifier(&coretemp_cpu_notifier);
  705. cpu_notifier_register_done();
  706. return 0;
  707. #ifndef CONFIG_HOTPLUG_CPU
  708. exit_driver_unreg:
  709. platform_driver_unregister(&coretemp_driver);
  710. #endif
  711. exit:
  712. return err;
  713. }
  714. static void __exit coretemp_exit(void)
  715. {
  716. struct pdev_entry *p, *n;
  717. cpu_notifier_register_begin();
  718. __unregister_hotcpu_notifier(&coretemp_cpu_notifier);
  719. mutex_lock(&pdev_list_mutex);
  720. list_for_each_entry_safe(p, n, &pdev_list, list) {
  721. platform_device_unregister(p->pdev);
  722. list_del(&p->list);
  723. kfree(p);
  724. }
  725. mutex_unlock(&pdev_list_mutex);
  726. cpu_notifier_register_done();
  727. platform_driver_unregister(&coretemp_driver);
  728. }
  729. MODULE_AUTHOR("Rudolf Marek <r.marek@assembler.cz>");
  730. MODULE_DESCRIPTION("Intel Core temperature monitor");
  731. MODULE_LICENSE("GPL");
  732. module_init(coretemp_init)
  733. module_exit(coretemp_exit)