intel_ringbuffer.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447
  1. #ifndef _INTEL_RINGBUFFER_H_
  2. #define _INTEL_RINGBUFFER_H_
  3. #include <linux/hashtable.h>
  4. #define I915_CMD_HASH_ORDER 9
  5. /* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
  6. * but keeps the logic simple. Indeed, the whole purpose of this macro is just
  7. * to give some inclination as to some of the magic values used in the various
  8. * workarounds!
  9. */
  10. #define CACHELINE_BYTES 64
  11. /*
  12. * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
  13. * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
  14. * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
  15. *
  16. * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
  17. * cacheline, the Head Pointer must not be greater than the Tail
  18. * Pointer."
  19. */
  20. #define I915_RING_FREE_SPACE 64
  21. struct intel_hw_status_page {
  22. u32 *page_addr;
  23. unsigned int gfx_addr;
  24. struct drm_i915_gem_object *obj;
  25. };
  26. #define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
  27. #define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
  28. #define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
  29. #define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
  30. #define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
  31. #define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
  32. #define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
  33. #define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
  34. #define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
  35. #define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
  36. #define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base))
  37. #define I915_WRITE_MODE(ring, val) I915_WRITE(RING_MI_MODE((ring)->mmio_base), val)
  38. /* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
  39. * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
  40. */
  41. #define i915_semaphore_seqno_size sizeof(uint64_t)
  42. #define GEN8_SIGNAL_OFFSET(__ring, to) \
  43. (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
  44. ((__ring)->id * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
  45. (i915_semaphore_seqno_size * (to)))
  46. #define GEN8_WAIT_OFFSET(__ring, from) \
  47. (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
  48. ((from) * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
  49. (i915_semaphore_seqno_size * (__ring)->id))
  50. #define GEN8_RING_SEMAPHORE_INIT do { \
  51. if (!dev_priv->semaphore_obj) { \
  52. break; \
  53. } \
  54. ring->semaphore.signal_ggtt[RCS] = GEN8_SIGNAL_OFFSET(ring, RCS); \
  55. ring->semaphore.signal_ggtt[VCS] = GEN8_SIGNAL_OFFSET(ring, VCS); \
  56. ring->semaphore.signal_ggtt[BCS] = GEN8_SIGNAL_OFFSET(ring, BCS); \
  57. ring->semaphore.signal_ggtt[VECS] = GEN8_SIGNAL_OFFSET(ring, VECS); \
  58. ring->semaphore.signal_ggtt[VCS2] = GEN8_SIGNAL_OFFSET(ring, VCS2); \
  59. ring->semaphore.signal_ggtt[ring->id] = MI_SEMAPHORE_SYNC_INVALID; \
  60. } while(0)
  61. enum intel_ring_hangcheck_action {
  62. HANGCHECK_IDLE = 0,
  63. HANGCHECK_WAIT,
  64. HANGCHECK_ACTIVE,
  65. HANGCHECK_ACTIVE_LOOP,
  66. HANGCHECK_KICK,
  67. HANGCHECK_HUNG,
  68. };
  69. #define HANGCHECK_SCORE_RING_HUNG 31
  70. struct intel_ring_hangcheck {
  71. u64 acthd;
  72. u64 max_acthd;
  73. u32 seqno;
  74. int score;
  75. enum intel_ring_hangcheck_action action;
  76. int deadlock;
  77. };
  78. struct intel_ringbuffer {
  79. struct drm_i915_gem_object *obj;
  80. void __iomem *virtual_start;
  81. struct intel_engine_cs *ring;
  82. /*
  83. * FIXME: This backpointer is an artifact of the history of how the
  84. * execlist patches came into being. It will get removed once the basic
  85. * code has landed.
  86. */
  87. struct intel_context *FIXME_lrc_ctx;
  88. u32 head;
  89. u32 tail;
  90. int space;
  91. int size;
  92. int effective_size;
  93. /** We track the position of the requests in the ring buffer, and
  94. * when each is retired we increment last_retired_head as the GPU
  95. * must have finished processing the request and so we know we
  96. * can advance the ringbuffer up to that position.
  97. *
  98. * last_retired_head is set to -1 after the value is consumed so
  99. * we can detect new retirements.
  100. */
  101. u32 last_retired_head;
  102. };
  103. struct intel_engine_cs {
  104. const char *name;
  105. enum intel_ring_id {
  106. RCS = 0x0,
  107. VCS,
  108. BCS,
  109. VECS,
  110. VCS2
  111. } id;
  112. #define I915_NUM_RINGS 5
  113. #define LAST_USER_RING (VECS + 1)
  114. u32 mmio_base;
  115. struct drm_device *dev;
  116. struct intel_ringbuffer *buffer;
  117. struct intel_hw_status_page status_page;
  118. unsigned irq_refcount; /* protected by dev_priv->irq_lock */
  119. u32 irq_enable_mask; /* bitmask to enable ring interrupt */
  120. u32 trace_irq_seqno;
  121. bool __must_check (*irq_get)(struct intel_engine_cs *ring);
  122. void (*irq_put)(struct intel_engine_cs *ring);
  123. int (*init)(struct intel_engine_cs *ring);
  124. int (*init_context)(struct intel_engine_cs *ring);
  125. void (*write_tail)(struct intel_engine_cs *ring,
  126. u32 value);
  127. int __must_check (*flush)(struct intel_engine_cs *ring,
  128. u32 invalidate_domains,
  129. u32 flush_domains);
  130. int (*add_request)(struct intel_engine_cs *ring);
  131. /* Some chipsets are not quite as coherent as advertised and need
  132. * an expensive kick to force a true read of the up-to-date seqno.
  133. * However, the up-to-date seqno is not always required and the last
  134. * seen value is good enough. Note that the seqno will always be
  135. * monotonic, even if not coherent.
  136. */
  137. u32 (*get_seqno)(struct intel_engine_cs *ring,
  138. bool lazy_coherency);
  139. void (*set_seqno)(struct intel_engine_cs *ring,
  140. u32 seqno);
  141. int (*dispatch_execbuffer)(struct intel_engine_cs *ring,
  142. u64 offset, u32 length,
  143. unsigned flags);
  144. #define I915_DISPATCH_SECURE 0x1
  145. #define I915_DISPATCH_PINNED 0x2
  146. void (*cleanup)(struct intel_engine_cs *ring);
  147. /* GEN8 signal/wait table - never trust comments!
  148. * signal to signal to signal to signal to signal to
  149. * RCS VCS BCS VECS VCS2
  150. * --------------------------------------------------------------------
  151. * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
  152. * |-------------------------------------------------------------------
  153. * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
  154. * |-------------------------------------------------------------------
  155. * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
  156. * |-------------------------------------------------------------------
  157. * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
  158. * |-------------------------------------------------------------------
  159. * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
  160. * |-------------------------------------------------------------------
  161. *
  162. * Generalization:
  163. * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
  164. * ie. transpose of g(x, y)
  165. *
  166. * sync from sync from sync from sync from sync from
  167. * RCS VCS BCS VECS VCS2
  168. * --------------------------------------------------------------------
  169. * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
  170. * |-------------------------------------------------------------------
  171. * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
  172. * |-------------------------------------------------------------------
  173. * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
  174. * |-------------------------------------------------------------------
  175. * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
  176. * |-------------------------------------------------------------------
  177. * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
  178. * |-------------------------------------------------------------------
  179. *
  180. * Generalization:
  181. * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
  182. * ie. transpose of f(x, y)
  183. */
  184. struct {
  185. u32 sync_seqno[I915_NUM_RINGS-1];
  186. union {
  187. struct {
  188. /* our mbox written by others */
  189. u32 wait[I915_NUM_RINGS];
  190. /* mboxes this ring signals to */
  191. u32 signal[I915_NUM_RINGS];
  192. } mbox;
  193. u64 signal_ggtt[I915_NUM_RINGS];
  194. };
  195. /* AKA wait() */
  196. int (*sync_to)(struct intel_engine_cs *ring,
  197. struct intel_engine_cs *to,
  198. u32 seqno);
  199. int (*signal)(struct intel_engine_cs *signaller,
  200. /* num_dwords needed by caller */
  201. unsigned int num_dwords);
  202. } semaphore;
  203. /* Execlists */
  204. spinlock_t execlist_lock;
  205. struct list_head execlist_queue;
  206. u8 next_context_status_buffer;
  207. u32 irq_keep_mask; /* bitmask for interrupts that should not be masked */
  208. int (*emit_request)(struct intel_ringbuffer *ringbuf);
  209. int (*emit_flush)(struct intel_ringbuffer *ringbuf,
  210. u32 invalidate_domains,
  211. u32 flush_domains);
  212. int (*emit_bb_start)(struct intel_ringbuffer *ringbuf,
  213. u64 offset, unsigned flags);
  214. /**
  215. * List of objects currently involved in rendering from the
  216. * ringbuffer.
  217. *
  218. * Includes buffers having the contents of their GPU caches
  219. * flushed, not necessarily primitives. last_rendering_seqno
  220. * represents when the rendering involved will be completed.
  221. *
  222. * A reference is held on the buffer while on this list.
  223. */
  224. struct list_head active_list;
  225. /**
  226. * List of breadcrumbs associated with GPU requests currently
  227. * outstanding.
  228. */
  229. struct list_head request_list;
  230. /**
  231. * Do we have some not yet emitted requests outstanding?
  232. */
  233. struct drm_i915_gem_request *preallocated_lazy_request;
  234. u32 outstanding_lazy_seqno;
  235. bool gpu_caches_dirty;
  236. bool fbc_dirty;
  237. wait_queue_head_t irq_queue;
  238. struct intel_context *default_context;
  239. struct intel_context *last_context;
  240. struct intel_ring_hangcheck hangcheck;
  241. struct {
  242. struct drm_i915_gem_object *obj;
  243. u32 gtt_offset;
  244. volatile u32 *cpu_page;
  245. } scratch;
  246. bool needs_cmd_parser;
  247. /*
  248. * Table of commands the command parser needs to know about
  249. * for this ring.
  250. */
  251. DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
  252. /*
  253. * Table of registers allowed in commands that read/write registers.
  254. */
  255. const u32 *reg_table;
  256. int reg_count;
  257. /*
  258. * Table of registers allowed in commands that read/write registers, but
  259. * only from the DRM master.
  260. */
  261. const u32 *master_reg_table;
  262. int master_reg_count;
  263. /*
  264. * Returns the bitmask for the length field of the specified command.
  265. * Return 0 for an unrecognized/invalid command.
  266. *
  267. * If the command parser finds an entry for a command in the ring's
  268. * cmd_tables, it gets the command's length based on the table entry.
  269. * If not, it calls this function to determine the per-ring length field
  270. * encoding for the command (i.e. certain opcode ranges use certain bits
  271. * to encode the command length in the header).
  272. */
  273. u32 (*get_cmd_length_mask)(u32 cmd_header);
  274. };
  275. bool intel_ring_initialized(struct intel_engine_cs *ring);
  276. static inline unsigned
  277. intel_ring_flag(struct intel_engine_cs *ring)
  278. {
  279. return 1 << ring->id;
  280. }
  281. static inline u32
  282. intel_ring_sync_index(struct intel_engine_cs *ring,
  283. struct intel_engine_cs *other)
  284. {
  285. int idx;
  286. /*
  287. * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2;
  288. * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs;
  289. * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs;
  290. * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs;
  291. * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs;
  292. */
  293. idx = (other - ring) - 1;
  294. if (idx < 0)
  295. idx += I915_NUM_RINGS;
  296. return idx;
  297. }
  298. static inline u32
  299. intel_read_status_page(struct intel_engine_cs *ring,
  300. int reg)
  301. {
  302. /* Ensure that the compiler doesn't optimize away the load. */
  303. barrier();
  304. return ring->status_page.page_addr[reg];
  305. }
  306. static inline void
  307. intel_write_status_page(struct intel_engine_cs *ring,
  308. int reg, u32 value)
  309. {
  310. ring->status_page.page_addr[reg] = value;
  311. }
  312. /**
  313. * Reads a dword out of the status page, which is written to from the command
  314. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  315. * MI_STORE_DATA_IMM.
  316. *
  317. * The following dwords have a reserved meaning:
  318. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  319. * 0x04: ring 0 head pointer
  320. * 0x05: ring 1 head pointer (915-class)
  321. * 0x06: ring 2 head pointer (915-class)
  322. * 0x10-0x1b: Context status DWords (GM45)
  323. * 0x1f: Last written status offset. (GM45)
  324. *
  325. * The area from dword 0x20 to 0x3ff is available for driver usage.
  326. */
  327. #define I915_GEM_HWS_INDEX 0x20
  328. #define I915_GEM_HWS_SCRATCH_INDEX 0x30
  329. #define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
  330. void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf);
  331. int intel_alloc_ringbuffer_obj(struct drm_device *dev,
  332. struct intel_ringbuffer *ringbuf);
  333. void intel_stop_ring_buffer(struct intel_engine_cs *ring);
  334. void intel_cleanup_ring_buffer(struct intel_engine_cs *ring);
  335. int __must_check intel_ring_begin(struct intel_engine_cs *ring, int n);
  336. int __must_check intel_ring_cacheline_align(struct intel_engine_cs *ring);
  337. static inline void intel_ring_emit(struct intel_engine_cs *ring,
  338. u32 data)
  339. {
  340. struct intel_ringbuffer *ringbuf = ring->buffer;
  341. iowrite32(data, ringbuf->virtual_start + ringbuf->tail);
  342. ringbuf->tail += 4;
  343. }
  344. static inline void intel_ring_advance(struct intel_engine_cs *ring)
  345. {
  346. struct intel_ringbuffer *ringbuf = ring->buffer;
  347. ringbuf->tail &= ringbuf->size - 1;
  348. }
  349. int __intel_ring_space(int head, int tail, int size);
  350. int intel_ring_space(struct intel_ringbuffer *ringbuf);
  351. bool intel_ring_stopped(struct intel_engine_cs *ring);
  352. void __intel_ring_advance(struct intel_engine_cs *ring);
  353. int __must_check intel_ring_idle(struct intel_engine_cs *ring);
  354. void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno);
  355. int intel_ring_flush_all_caches(struct intel_engine_cs *ring);
  356. int intel_ring_invalidate_all_caches(struct intel_engine_cs *ring);
  357. void intel_fini_pipe_control(struct intel_engine_cs *ring);
  358. int intel_init_pipe_control(struct intel_engine_cs *ring);
  359. int intel_init_render_ring_buffer(struct drm_device *dev);
  360. int intel_init_bsd_ring_buffer(struct drm_device *dev);
  361. int intel_init_bsd2_ring_buffer(struct drm_device *dev);
  362. int intel_init_blt_ring_buffer(struct drm_device *dev);
  363. int intel_init_vebox_ring_buffer(struct drm_device *dev);
  364. u64 intel_ring_get_active_head(struct intel_engine_cs *ring);
  365. void intel_ring_setup_status_page(struct intel_engine_cs *ring);
  366. static inline u32 intel_ring_get_tail(struct intel_ringbuffer *ringbuf)
  367. {
  368. return ringbuf->tail;
  369. }
  370. static inline u32 intel_ring_get_seqno(struct intel_engine_cs *ring)
  371. {
  372. BUG_ON(ring->outstanding_lazy_seqno == 0);
  373. return ring->outstanding_lazy_seqno;
  374. }
  375. static inline void i915_trace_irq_get(struct intel_engine_cs *ring, u32 seqno)
  376. {
  377. if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
  378. ring->trace_irq_seqno = seqno;
  379. }
  380. /* DRI warts */
  381. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
  382. #endif /* _INTEL_RINGBUFFER_H_ */