intel_ringbuffer.c 74 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. bool
  35. intel_ring_initialized(struct intel_engine_cs *ring)
  36. {
  37. struct drm_device *dev = ring->dev;
  38. if (!dev)
  39. return false;
  40. if (i915.enable_execlists) {
  41. struct intel_context *dctx = ring->default_context;
  42. struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
  43. return ringbuf->obj;
  44. } else
  45. return ring->buffer && ring->buffer->obj;
  46. }
  47. int __intel_ring_space(int head, int tail, int size)
  48. {
  49. int space = head - (tail + I915_RING_FREE_SPACE);
  50. if (space < 0)
  51. space += size;
  52. return space;
  53. }
  54. int intel_ring_space(struct intel_ringbuffer *ringbuf)
  55. {
  56. return __intel_ring_space(ringbuf->head & HEAD_ADDR,
  57. ringbuf->tail, ringbuf->size);
  58. }
  59. bool intel_ring_stopped(struct intel_engine_cs *ring)
  60. {
  61. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  62. return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
  63. }
  64. void __intel_ring_advance(struct intel_engine_cs *ring)
  65. {
  66. struct intel_ringbuffer *ringbuf = ring->buffer;
  67. ringbuf->tail &= ringbuf->size - 1;
  68. if (intel_ring_stopped(ring))
  69. return;
  70. ring->write_tail(ring, ringbuf->tail);
  71. }
  72. static int
  73. gen2_render_ring_flush(struct intel_engine_cs *ring,
  74. u32 invalidate_domains,
  75. u32 flush_domains)
  76. {
  77. u32 cmd;
  78. int ret;
  79. cmd = MI_FLUSH;
  80. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  81. cmd |= MI_NO_WRITE_FLUSH;
  82. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  83. cmd |= MI_READ_FLUSH;
  84. ret = intel_ring_begin(ring, 2);
  85. if (ret)
  86. return ret;
  87. intel_ring_emit(ring, cmd);
  88. intel_ring_emit(ring, MI_NOOP);
  89. intel_ring_advance(ring);
  90. return 0;
  91. }
  92. static int
  93. gen4_render_ring_flush(struct intel_engine_cs *ring,
  94. u32 invalidate_domains,
  95. u32 flush_domains)
  96. {
  97. struct drm_device *dev = ring->dev;
  98. u32 cmd;
  99. int ret;
  100. /*
  101. * read/write caches:
  102. *
  103. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  104. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  105. * also flushed at 2d versus 3d pipeline switches.
  106. *
  107. * read-only caches:
  108. *
  109. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  110. * MI_READ_FLUSH is set, and is always flushed on 965.
  111. *
  112. * I915_GEM_DOMAIN_COMMAND may not exist?
  113. *
  114. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  115. * invalidated when MI_EXE_FLUSH is set.
  116. *
  117. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  118. * invalidated with every MI_FLUSH.
  119. *
  120. * TLBs:
  121. *
  122. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  123. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  124. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  125. * are flushed at any MI_FLUSH.
  126. */
  127. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  128. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  129. cmd &= ~MI_NO_WRITE_FLUSH;
  130. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  131. cmd |= MI_EXE_FLUSH;
  132. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  133. (IS_G4X(dev) || IS_GEN5(dev)))
  134. cmd |= MI_INVALIDATE_ISP;
  135. ret = intel_ring_begin(ring, 2);
  136. if (ret)
  137. return ret;
  138. intel_ring_emit(ring, cmd);
  139. intel_ring_emit(ring, MI_NOOP);
  140. intel_ring_advance(ring);
  141. return 0;
  142. }
  143. /**
  144. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  145. * implementing two workarounds on gen6. From section 1.4.7.1
  146. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  147. *
  148. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  149. * produced by non-pipelined state commands), software needs to first
  150. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  151. * 0.
  152. *
  153. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  154. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  155. *
  156. * And the workaround for these two requires this workaround first:
  157. *
  158. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  159. * BEFORE the pipe-control with a post-sync op and no write-cache
  160. * flushes.
  161. *
  162. * And this last workaround is tricky because of the requirements on
  163. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  164. * volume 2 part 1:
  165. *
  166. * "1 of the following must also be set:
  167. * - Render Target Cache Flush Enable ([12] of DW1)
  168. * - Depth Cache Flush Enable ([0] of DW1)
  169. * - Stall at Pixel Scoreboard ([1] of DW1)
  170. * - Depth Stall ([13] of DW1)
  171. * - Post-Sync Operation ([13] of DW1)
  172. * - Notify Enable ([8] of DW1)"
  173. *
  174. * The cache flushes require the workaround flush that triggered this
  175. * one, so we can't use it. Depth stall would trigger the same.
  176. * Post-sync nonzero is what triggered this second workaround, so we
  177. * can't use that one either. Notify enable is IRQs, which aren't
  178. * really our business. That leaves only stall at scoreboard.
  179. */
  180. static int
  181. intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
  182. {
  183. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  184. int ret;
  185. ret = intel_ring_begin(ring, 6);
  186. if (ret)
  187. return ret;
  188. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  189. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  190. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  191. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  192. intel_ring_emit(ring, 0); /* low dword */
  193. intel_ring_emit(ring, 0); /* high dword */
  194. intel_ring_emit(ring, MI_NOOP);
  195. intel_ring_advance(ring);
  196. ret = intel_ring_begin(ring, 6);
  197. if (ret)
  198. return ret;
  199. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  200. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  201. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  202. intel_ring_emit(ring, 0);
  203. intel_ring_emit(ring, 0);
  204. intel_ring_emit(ring, MI_NOOP);
  205. intel_ring_advance(ring);
  206. return 0;
  207. }
  208. static int
  209. gen6_render_ring_flush(struct intel_engine_cs *ring,
  210. u32 invalidate_domains, u32 flush_domains)
  211. {
  212. u32 flags = 0;
  213. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  214. int ret;
  215. /* Force SNB workarounds for PIPE_CONTROL flushes */
  216. ret = intel_emit_post_sync_nonzero_flush(ring);
  217. if (ret)
  218. return ret;
  219. /* Just flush everything. Experiments have shown that reducing the
  220. * number of bits based on the write domains has little performance
  221. * impact.
  222. */
  223. if (flush_domains) {
  224. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  225. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  226. /*
  227. * Ensure that any following seqno writes only happen
  228. * when the render cache is indeed flushed.
  229. */
  230. flags |= PIPE_CONTROL_CS_STALL;
  231. }
  232. if (invalidate_domains) {
  233. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  234. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  235. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  236. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  237. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  238. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  239. /*
  240. * TLB invalidate requires a post-sync write.
  241. */
  242. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  243. }
  244. ret = intel_ring_begin(ring, 4);
  245. if (ret)
  246. return ret;
  247. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  248. intel_ring_emit(ring, flags);
  249. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  250. intel_ring_emit(ring, 0);
  251. intel_ring_advance(ring);
  252. return 0;
  253. }
  254. static int
  255. gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
  256. {
  257. int ret;
  258. ret = intel_ring_begin(ring, 4);
  259. if (ret)
  260. return ret;
  261. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  262. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  263. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  264. intel_ring_emit(ring, 0);
  265. intel_ring_emit(ring, 0);
  266. intel_ring_advance(ring);
  267. return 0;
  268. }
  269. static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
  270. {
  271. int ret;
  272. if (!ring->fbc_dirty)
  273. return 0;
  274. ret = intel_ring_begin(ring, 6);
  275. if (ret)
  276. return ret;
  277. /* WaFbcNukeOn3DBlt:ivb/hsw */
  278. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  279. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  280. intel_ring_emit(ring, value);
  281. intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
  282. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  283. intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
  284. intel_ring_advance(ring);
  285. ring->fbc_dirty = false;
  286. return 0;
  287. }
  288. static int
  289. gen7_render_ring_flush(struct intel_engine_cs *ring,
  290. u32 invalidate_domains, u32 flush_domains)
  291. {
  292. u32 flags = 0;
  293. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  294. int ret;
  295. /*
  296. * Ensure that any following seqno writes only happen when the render
  297. * cache is indeed flushed.
  298. *
  299. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  300. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  301. * don't try to be clever and just set it unconditionally.
  302. */
  303. flags |= PIPE_CONTROL_CS_STALL;
  304. /* Just flush everything. Experiments have shown that reducing the
  305. * number of bits based on the write domains has little performance
  306. * impact.
  307. */
  308. if (flush_domains) {
  309. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  310. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  311. }
  312. if (invalidate_domains) {
  313. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  314. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  315. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  316. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  317. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  318. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  319. /*
  320. * TLB invalidate requires a post-sync write.
  321. */
  322. flags |= PIPE_CONTROL_QW_WRITE;
  323. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  324. /* Workaround: we must issue a pipe_control with CS-stall bit
  325. * set before a pipe_control command that has the state cache
  326. * invalidate bit set. */
  327. gen7_render_ring_cs_stall_wa(ring);
  328. }
  329. ret = intel_ring_begin(ring, 4);
  330. if (ret)
  331. return ret;
  332. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  333. intel_ring_emit(ring, flags);
  334. intel_ring_emit(ring, scratch_addr);
  335. intel_ring_emit(ring, 0);
  336. intel_ring_advance(ring);
  337. if (!invalidate_domains && flush_domains)
  338. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  339. return 0;
  340. }
  341. static int
  342. gen8_emit_pipe_control(struct intel_engine_cs *ring,
  343. u32 flags, u32 scratch_addr)
  344. {
  345. int ret;
  346. ret = intel_ring_begin(ring, 6);
  347. if (ret)
  348. return ret;
  349. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  350. intel_ring_emit(ring, flags);
  351. intel_ring_emit(ring, scratch_addr);
  352. intel_ring_emit(ring, 0);
  353. intel_ring_emit(ring, 0);
  354. intel_ring_emit(ring, 0);
  355. intel_ring_advance(ring);
  356. return 0;
  357. }
  358. static int
  359. gen8_render_ring_flush(struct intel_engine_cs *ring,
  360. u32 invalidate_domains, u32 flush_domains)
  361. {
  362. u32 flags = 0;
  363. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  364. int ret;
  365. flags |= PIPE_CONTROL_CS_STALL;
  366. if (flush_domains) {
  367. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  368. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  369. }
  370. if (invalidate_domains) {
  371. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  372. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  373. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  374. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  375. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  376. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  377. flags |= PIPE_CONTROL_QW_WRITE;
  378. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  379. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  380. ret = gen8_emit_pipe_control(ring,
  381. PIPE_CONTROL_CS_STALL |
  382. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  383. 0);
  384. if (ret)
  385. return ret;
  386. }
  387. ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
  388. if (ret)
  389. return ret;
  390. if (!invalidate_domains && flush_domains)
  391. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  392. return 0;
  393. }
  394. static void ring_write_tail(struct intel_engine_cs *ring,
  395. u32 value)
  396. {
  397. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  398. I915_WRITE_TAIL(ring, value);
  399. }
  400. u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
  401. {
  402. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  403. u64 acthd;
  404. if (INTEL_INFO(ring->dev)->gen >= 8)
  405. acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
  406. RING_ACTHD_UDW(ring->mmio_base));
  407. else if (INTEL_INFO(ring->dev)->gen >= 4)
  408. acthd = I915_READ(RING_ACTHD(ring->mmio_base));
  409. else
  410. acthd = I915_READ(ACTHD);
  411. return acthd;
  412. }
  413. static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
  414. {
  415. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  416. u32 addr;
  417. addr = dev_priv->status_page_dmah->busaddr;
  418. if (INTEL_INFO(ring->dev)->gen >= 4)
  419. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  420. I915_WRITE(HWS_PGA, addr);
  421. }
  422. static bool stop_ring(struct intel_engine_cs *ring)
  423. {
  424. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  425. if (!IS_GEN2(ring->dev)) {
  426. I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
  427. if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
  428. DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
  429. /* Sometimes we observe that the idle flag is not
  430. * set even though the ring is empty. So double
  431. * check before giving up.
  432. */
  433. if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
  434. return false;
  435. }
  436. }
  437. I915_WRITE_CTL(ring, 0);
  438. I915_WRITE_HEAD(ring, 0);
  439. ring->write_tail(ring, 0);
  440. if (!IS_GEN2(ring->dev)) {
  441. (void)I915_READ_CTL(ring);
  442. I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
  443. }
  444. return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
  445. }
  446. static int init_ring_common(struct intel_engine_cs *ring)
  447. {
  448. struct drm_device *dev = ring->dev;
  449. struct drm_i915_private *dev_priv = dev->dev_private;
  450. struct intel_ringbuffer *ringbuf = ring->buffer;
  451. struct drm_i915_gem_object *obj = ringbuf->obj;
  452. int ret = 0;
  453. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  454. if (!stop_ring(ring)) {
  455. /* G45 ring initialization often fails to reset head to zero */
  456. DRM_DEBUG_KMS("%s head not reset to zero "
  457. "ctl %08x head %08x tail %08x start %08x\n",
  458. ring->name,
  459. I915_READ_CTL(ring),
  460. I915_READ_HEAD(ring),
  461. I915_READ_TAIL(ring),
  462. I915_READ_START(ring));
  463. if (!stop_ring(ring)) {
  464. DRM_ERROR("failed to set %s head to zero "
  465. "ctl %08x head %08x tail %08x start %08x\n",
  466. ring->name,
  467. I915_READ_CTL(ring),
  468. I915_READ_HEAD(ring),
  469. I915_READ_TAIL(ring),
  470. I915_READ_START(ring));
  471. ret = -EIO;
  472. goto out;
  473. }
  474. }
  475. if (I915_NEED_GFX_HWS(dev))
  476. intel_ring_setup_status_page(ring);
  477. else
  478. ring_setup_phys_status_page(ring);
  479. /* Enforce ordering by reading HEAD register back */
  480. I915_READ_HEAD(ring);
  481. /* Initialize the ring. This must happen _after_ we've cleared the ring
  482. * registers with the above sequence (the readback of the HEAD registers
  483. * also enforces ordering), otherwise the hw might lose the new ring
  484. * register values. */
  485. I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
  486. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  487. if (I915_READ_HEAD(ring))
  488. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  489. ring->name, I915_READ_HEAD(ring));
  490. I915_WRITE_HEAD(ring, 0);
  491. (void)I915_READ_HEAD(ring);
  492. I915_WRITE_CTL(ring,
  493. ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
  494. | RING_VALID);
  495. /* If the head is still not zero, the ring is dead */
  496. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  497. I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
  498. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  499. DRM_ERROR("%s initialization failed "
  500. "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
  501. ring->name,
  502. I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
  503. I915_READ_HEAD(ring), I915_READ_TAIL(ring),
  504. I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
  505. ret = -EIO;
  506. goto out;
  507. }
  508. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  509. i915_kernel_lost_context(ring->dev);
  510. else {
  511. ringbuf->head = I915_READ_HEAD(ring);
  512. ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  513. ringbuf->space = intel_ring_space(ringbuf);
  514. ringbuf->last_retired_head = -1;
  515. }
  516. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  517. out:
  518. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  519. return ret;
  520. }
  521. void
  522. intel_fini_pipe_control(struct intel_engine_cs *ring)
  523. {
  524. struct drm_device *dev = ring->dev;
  525. if (ring->scratch.obj == NULL)
  526. return;
  527. if (INTEL_INFO(dev)->gen >= 5) {
  528. kunmap(sg_page(ring->scratch.obj->pages->sgl));
  529. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  530. }
  531. drm_gem_object_unreference(&ring->scratch.obj->base);
  532. ring->scratch.obj = NULL;
  533. }
  534. int
  535. intel_init_pipe_control(struct intel_engine_cs *ring)
  536. {
  537. int ret;
  538. if (ring->scratch.obj)
  539. return 0;
  540. ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
  541. if (ring->scratch.obj == NULL) {
  542. DRM_ERROR("Failed to allocate seqno page\n");
  543. ret = -ENOMEM;
  544. goto err;
  545. }
  546. ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
  547. if (ret)
  548. goto err_unref;
  549. ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
  550. if (ret)
  551. goto err_unref;
  552. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
  553. ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
  554. if (ring->scratch.cpu_page == NULL) {
  555. ret = -ENOMEM;
  556. goto err_unpin;
  557. }
  558. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  559. ring->name, ring->scratch.gtt_offset);
  560. return 0;
  561. err_unpin:
  562. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  563. err_unref:
  564. drm_gem_object_unreference(&ring->scratch.obj->base);
  565. err:
  566. return ret;
  567. }
  568. static inline void intel_ring_emit_wa(struct intel_engine_cs *ring,
  569. u32 addr, u32 value)
  570. {
  571. struct drm_device *dev = ring->dev;
  572. struct drm_i915_private *dev_priv = dev->dev_private;
  573. if (WARN_ON(dev_priv->num_wa_regs >= I915_MAX_WA_REGS))
  574. return;
  575. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  576. intel_ring_emit(ring, addr);
  577. intel_ring_emit(ring, value);
  578. dev_priv->intel_wa_regs[dev_priv->num_wa_regs].addr = addr;
  579. dev_priv->intel_wa_regs[dev_priv->num_wa_regs].mask = value & 0xFFFF;
  580. /* value is updated with the status of remaining bits of this
  581. * register when it is read from debugfs file
  582. */
  583. dev_priv->intel_wa_regs[dev_priv->num_wa_regs].value = value;
  584. dev_priv->num_wa_regs++;
  585. return;
  586. }
  587. static int bdw_init_workarounds(struct intel_engine_cs *ring)
  588. {
  589. int ret;
  590. struct drm_device *dev = ring->dev;
  591. struct drm_i915_private *dev_priv = dev->dev_private;
  592. /*
  593. * workarounds applied in this fn are part of register state context,
  594. * they need to be re-initialized followed by gpu reset, suspend/resume,
  595. * module reload.
  596. */
  597. dev_priv->num_wa_regs = 0;
  598. memset(dev_priv->intel_wa_regs, 0, sizeof(dev_priv->intel_wa_regs));
  599. /*
  600. * update the number of dwords required based on the
  601. * actual number of workarounds applied
  602. */
  603. ret = intel_ring_begin(ring, 18);
  604. if (ret)
  605. return ret;
  606. /* WaDisablePartialInstShootdown:bdw */
  607. /* WaDisableThreadStallDopClockGating:bdw */
  608. /* FIXME: Unclear whether we really need this on production bdw. */
  609. intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN,
  610. _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE
  611. | STALL_DOP_GATING_DISABLE));
  612. /* WaDisableDopClockGating:bdw May not be needed for production */
  613. intel_ring_emit_wa(ring, GEN7_ROW_CHICKEN2,
  614. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  615. intel_ring_emit_wa(ring, HALF_SLICE_CHICKEN3,
  616. _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
  617. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  618. * workaround for for a possible hang in the unlikely event a TLB
  619. * invalidation occurs during a PSD flush.
  620. */
  621. intel_ring_emit_wa(ring, HDC_CHICKEN0,
  622. _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT));
  623. /* Wa4x4STCOptimizationDisable:bdw */
  624. intel_ring_emit_wa(ring, CACHE_MODE_1,
  625. _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
  626. /*
  627. * BSpec recommends 8x4 when MSAA is used,
  628. * however in practice 16x4 seems fastest.
  629. *
  630. * Note that PS/WM thread counts depend on the WIZ hashing
  631. * disable bit, which we don't touch here, but it's good
  632. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  633. */
  634. intel_ring_emit_wa(ring, GEN7_GT_MODE,
  635. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  636. intel_ring_advance(ring);
  637. DRM_DEBUG_DRIVER("Number of Workarounds applied: %d\n",
  638. dev_priv->num_wa_regs);
  639. return 0;
  640. }
  641. static int chv_init_workarounds(struct intel_engine_cs *ring)
  642. {
  643. int ret;
  644. struct drm_device *dev = ring->dev;
  645. struct drm_i915_private *dev_priv = dev->dev_private;
  646. /*
  647. * workarounds applied in this fn are part of register state context,
  648. * they need to be re-initialized followed by gpu reset, suspend/resume,
  649. * module reload.
  650. */
  651. dev_priv->num_wa_regs = 0;
  652. memset(dev_priv->intel_wa_regs, 0, sizeof(dev_priv->intel_wa_regs));
  653. ret = intel_ring_begin(ring, 12);
  654. if (ret)
  655. return ret;
  656. /* WaDisablePartialInstShootdown:chv */
  657. intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN,
  658. _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
  659. /* WaDisableThreadStallDopClockGating:chv */
  660. intel_ring_emit_wa(ring, GEN8_ROW_CHICKEN,
  661. _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
  662. /* WaDisableDopClockGating:chv (pre-production hw) */
  663. intel_ring_emit_wa(ring, GEN7_ROW_CHICKEN2,
  664. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  665. /* WaDisableSamplerPowerBypass:chv (pre-production hw) */
  666. intel_ring_emit_wa(ring, HALF_SLICE_CHICKEN3,
  667. _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
  668. intel_ring_advance(ring);
  669. return 0;
  670. }
  671. static int init_render_ring(struct intel_engine_cs *ring)
  672. {
  673. struct drm_device *dev = ring->dev;
  674. struct drm_i915_private *dev_priv = dev->dev_private;
  675. int ret = init_ring_common(ring);
  676. if (ret)
  677. return ret;
  678. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  679. if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
  680. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  681. /* We need to disable the AsyncFlip performance optimisations in order
  682. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  683. * programmed to '1' on all products.
  684. *
  685. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
  686. */
  687. if (INTEL_INFO(dev)->gen >= 6)
  688. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  689. /* Required for the hardware to program scanline values for waiting */
  690. /* WaEnableFlushTlbInvalidationMode:snb */
  691. if (INTEL_INFO(dev)->gen == 6)
  692. I915_WRITE(GFX_MODE,
  693. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  694. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  695. if (IS_GEN7(dev))
  696. I915_WRITE(GFX_MODE_GEN7,
  697. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  698. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  699. if (INTEL_INFO(dev)->gen >= 5) {
  700. ret = intel_init_pipe_control(ring);
  701. if (ret)
  702. return ret;
  703. }
  704. if (IS_GEN6(dev)) {
  705. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  706. * "If this bit is set, STCunit will have LRA as replacement
  707. * policy. [...] This bit must be reset. LRA replacement
  708. * policy is not supported."
  709. */
  710. I915_WRITE(CACHE_MODE_0,
  711. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  712. }
  713. if (INTEL_INFO(dev)->gen >= 6)
  714. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  715. if (HAS_L3_DPF(dev))
  716. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  717. return ret;
  718. }
  719. static void render_ring_cleanup(struct intel_engine_cs *ring)
  720. {
  721. struct drm_device *dev = ring->dev;
  722. struct drm_i915_private *dev_priv = dev->dev_private;
  723. if (dev_priv->semaphore_obj) {
  724. i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
  725. drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
  726. dev_priv->semaphore_obj = NULL;
  727. }
  728. intel_fini_pipe_control(ring);
  729. }
  730. static int gen8_rcs_signal(struct intel_engine_cs *signaller,
  731. unsigned int num_dwords)
  732. {
  733. #define MBOX_UPDATE_DWORDS 8
  734. struct drm_device *dev = signaller->dev;
  735. struct drm_i915_private *dev_priv = dev->dev_private;
  736. struct intel_engine_cs *waiter;
  737. int i, ret, num_rings;
  738. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  739. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  740. #undef MBOX_UPDATE_DWORDS
  741. ret = intel_ring_begin(signaller, num_dwords);
  742. if (ret)
  743. return ret;
  744. for_each_ring(waiter, dev_priv, i) {
  745. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  746. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  747. continue;
  748. intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
  749. intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
  750. PIPE_CONTROL_QW_WRITE |
  751. PIPE_CONTROL_FLUSH_ENABLE);
  752. intel_ring_emit(signaller, lower_32_bits(gtt_offset));
  753. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  754. intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
  755. intel_ring_emit(signaller, 0);
  756. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  757. MI_SEMAPHORE_TARGET(waiter->id));
  758. intel_ring_emit(signaller, 0);
  759. }
  760. return 0;
  761. }
  762. static int gen8_xcs_signal(struct intel_engine_cs *signaller,
  763. unsigned int num_dwords)
  764. {
  765. #define MBOX_UPDATE_DWORDS 6
  766. struct drm_device *dev = signaller->dev;
  767. struct drm_i915_private *dev_priv = dev->dev_private;
  768. struct intel_engine_cs *waiter;
  769. int i, ret, num_rings;
  770. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  771. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  772. #undef MBOX_UPDATE_DWORDS
  773. ret = intel_ring_begin(signaller, num_dwords);
  774. if (ret)
  775. return ret;
  776. for_each_ring(waiter, dev_priv, i) {
  777. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  778. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  779. continue;
  780. intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
  781. MI_FLUSH_DW_OP_STOREDW);
  782. intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
  783. MI_FLUSH_DW_USE_GTT);
  784. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  785. intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
  786. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  787. MI_SEMAPHORE_TARGET(waiter->id));
  788. intel_ring_emit(signaller, 0);
  789. }
  790. return 0;
  791. }
  792. static int gen6_signal(struct intel_engine_cs *signaller,
  793. unsigned int num_dwords)
  794. {
  795. struct drm_device *dev = signaller->dev;
  796. struct drm_i915_private *dev_priv = dev->dev_private;
  797. struct intel_engine_cs *useless;
  798. int i, ret, num_rings;
  799. #define MBOX_UPDATE_DWORDS 3
  800. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  801. num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
  802. #undef MBOX_UPDATE_DWORDS
  803. ret = intel_ring_begin(signaller, num_dwords);
  804. if (ret)
  805. return ret;
  806. for_each_ring(useless, dev_priv, i) {
  807. u32 mbox_reg = signaller->semaphore.mbox.signal[i];
  808. if (mbox_reg != GEN6_NOSYNC) {
  809. intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
  810. intel_ring_emit(signaller, mbox_reg);
  811. intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
  812. }
  813. }
  814. /* If num_dwords was rounded, make sure the tail pointer is correct */
  815. if (num_rings % 2 == 0)
  816. intel_ring_emit(signaller, MI_NOOP);
  817. return 0;
  818. }
  819. /**
  820. * gen6_add_request - Update the semaphore mailbox registers
  821. *
  822. * @ring - ring that is adding a request
  823. * @seqno - return seqno stuck into the ring
  824. *
  825. * Update the mailbox registers in the *other* rings with the current seqno.
  826. * This acts like a signal in the canonical semaphore.
  827. */
  828. static int
  829. gen6_add_request(struct intel_engine_cs *ring)
  830. {
  831. int ret;
  832. if (ring->semaphore.signal)
  833. ret = ring->semaphore.signal(ring, 4);
  834. else
  835. ret = intel_ring_begin(ring, 4);
  836. if (ret)
  837. return ret;
  838. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  839. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  840. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  841. intel_ring_emit(ring, MI_USER_INTERRUPT);
  842. __intel_ring_advance(ring);
  843. return 0;
  844. }
  845. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  846. u32 seqno)
  847. {
  848. struct drm_i915_private *dev_priv = dev->dev_private;
  849. return dev_priv->last_seqno < seqno;
  850. }
  851. /**
  852. * intel_ring_sync - sync the waiter to the signaller on seqno
  853. *
  854. * @waiter - ring that is waiting
  855. * @signaller - ring which has, or will signal
  856. * @seqno - seqno which the waiter will block on
  857. */
  858. static int
  859. gen8_ring_sync(struct intel_engine_cs *waiter,
  860. struct intel_engine_cs *signaller,
  861. u32 seqno)
  862. {
  863. struct drm_i915_private *dev_priv = waiter->dev->dev_private;
  864. int ret;
  865. ret = intel_ring_begin(waiter, 4);
  866. if (ret)
  867. return ret;
  868. intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
  869. MI_SEMAPHORE_GLOBAL_GTT |
  870. MI_SEMAPHORE_POLL |
  871. MI_SEMAPHORE_SAD_GTE_SDD);
  872. intel_ring_emit(waiter, seqno);
  873. intel_ring_emit(waiter,
  874. lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  875. intel_ring_emit(waiter,
  876. upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  877. intel_ring_advance(waiter);
  878. return 0;
  879. }
  880. static int
  881. gen6_ring_sync(struct intel_engine_cs *waiter,
  882. struct intel_engine_cs *signaller,
  883. u32 seqno)
  884. {
  885. u32 dw1 = MI_SEMAPHORE_MBOX |
  886. MI_SEMAPHORE_COMPARE |
  887. MI_SEMAPHORE_REGISTER;
  888. u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
  889. int ret;
  890. /* Throughout all of the GEM code, seqno passed implies our current
  891. * seqno is >= the last seqno executed. However for hardware the
  892. * comparison is strictly greater than.
  893. */
  894. seqno -= 1;
  895. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  896. ret = intel_ring_begin(waiter, 4);
  897. if (ret)
  898. return ret;
  899. /* If seqno wrap happened, omit the wait with no-ops */
  900. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  901. intel_ring_emit(waiter, dw1 | wait_mbox);
  902. intel_ring_emit(waiter, seqno);
  903. intel_ring_emit(waiter, 0);
  904. intel_ring_emit(waiter, MI_NOOP);
  905. } else {
  906. intel_ring_emit(waiter, MI_NOOP);
  907. intel_ring_emit(waiter, MI_NOOP);
  908. intel_ring_emit(waiter, MI_NOOP);
  909. intel_ring_emit(waiter, MI_NOOP);
  910. }
  911. intel_ring_advance(waiter);
  912. return 0;
  913. }
  914. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  915. do { \
  916. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  917. PIPE_CONTROL_DEPTH_STALL); \
  918. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  919. intel_ring_emit(ring__, 0); \
  920. intel_ring_emit(ring__, 0); \
  921. } while (0)
  922. static int
  923. pc_render_add_request(struct intel_engine_cs *ring)
  924. {
  925. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  926. int ret;
  927. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  928. * incoherent with writes to memory, i.e. completely fubar,
  929. * so we need to use PIPE_NOTIFY instead.
  930. *
  931. * However, we also need to workaround the qword write
  932. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  933. * memory before requesting an interrupt.
  934. */
  935. ret = intel_ring_begin(ring, 32);
  936. if (ret)
  937. return ret;
  938. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  939. PIPE_CONTROL_WRITE_FLUSH |
  940. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  941. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  942. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  943. intel_ring_emit(ring, 0);
  944. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  945. scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
  946. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  947. scratch_addr += 2 * CACHELINE_BYTES;
  948. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  949. scratch_addr += 2 * CACHELINE_BYTES;
  950. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  951. scratch_addr += 2 * CACHELINE_BYTES;
  952. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  953. scratch_addr += 2 * CACHELINE_BYTES;
  954. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  955. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  956. PIPE_CONTROL_WRITE_FLUSH |
  957. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  958. PIPE_CONTROL_NOTIFY);
  959. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  960. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  961. intel_ring_emit(ring, 0);
  962. __intel_ring_advance(ring);
  963. return 0;
  964. }
  965. static u32
  966. gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  967. {
  968. /* Workaround to force correct ordering between irq and seqno writes on
  969. * ivb (and maybe also on snb) by reading from a CS register (like
  970. * ACTHD) before reading the status page. */
  971. if (!lazy_coherency) {
  972. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  973. POSTING_READ(RING_ACTHD(ring->mmio_base));
  974. }
  975. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  976. }
  977. static u32
  978. ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  979. {
  980. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  981. }
  982. static void
  983. ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  984. {
  985. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  986. }
  987. static u32
  988. pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  989. {
  990. return ring->scratch.cpu_page[0];
  991. }
  992. static void
  993. pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  994. {
  995. ring->scratch.cpu_page[0] = seqno;
  996. }
  997. static bool
  998. gen5_ring_get_irq(struct intel_engine_cs *ring)
  999. {
  1000. struct drm_device *dev = ring->dev;
  1001. struct drm_i915_private *dev_priv = dev->dev_private;
  1002. unsigned long flags;
  1003. if (!dev->irq_enabled)
  1004. return false;
  1005. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1006. if (ring->irq_refcount++ == 0)
  1007. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1008. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1009. return true;
  1010. }
  1011. static void
  1012. gen5_ring_put_irq(struct intel_engine_cs *ring)
  1013. {
  1014. struct drm_device *dev = ring->dev;
  1015. struct drm_i915_private *dev_priv = dev->dev_private;
  1016. unsigned long flags;
  1017. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1018. if (--ring->irq_refcount == 0)
  1019. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1020. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1021. }
  1022. static bool
  1023. i9xx_ring_get_irq(struct intel_engine_cs *ring)
  1024. {
  1025. struct drm_device *dev = ring->dev;
  1026. struct drm_i915_private *dev_priv = dev->dev_private;
  1027. unsigned long flags;
  1028. if (!dev->irq_enabled)
  1029. return false;
  1030. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1031. if (ring->irq_refcount++ == 0) {
  1032. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1033. I915_WRITE(IMR, dev_priv->irq_mask);
  1034. POSTING_READ(IMR);
  1035. }
  1036. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1037. return true;
  1038. }
  1039. static void
  1040. i9xx_ring_put_irq(struct intel_engine_cs *ring)
  1041. {
  1042. struct drm_device *dev = ring->dev;
  1043. struct drm_i915_private *dev_priv = dev->dev_private;
  1044. unsigned long flags;
  1045. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1046. if (--ring->irq_refcount == 0) {
  1047. dev_priv->irq_mask |= ring->irq_enable_mask;
  1048. I915_WRITE(IMR, dev_priv->irq_mask);
  1049. POSTING_READ(IMR);
  1050. }
  1051. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1052. }
  1053. static bool
  1054. i8xx_ring_get_irq(struct intel_engine_cs *ring)
  1055. {
  1056. struct drm_device *dev = ring->dev;
  1057. struct drm_i915_private *dev_priv = dev->dev_private;
  1058. unsigned long flags;
  1059. if (!dev->irq_enabled)
  1060. return false;
  1061. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1062. if (ring->irq_refcount++ == 0) {
  1063. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1064. I915_WRITE16(IMR, dev_priv->irq_mask);
  1065. POSTING_READ16(IMR);
  1066. }
  1067. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1068. return true;
  1069. }
  1070. static void
  1071. i8xx_ring_put_irq(struct intel_engine_cs *ring)
  1072. {
  1073. struct drm_device *dev = ring->dev;
  1074. struct drm_i915_private *dev_priv = dev->dev_private;
  1075. unsigned long flags;
  1076. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1077. if (--ring->irq_refcount == 0) {
  1078. dev_priv->irq_mask |= ring->irq_enable_mask;
  1079. I915_WRITE16(IMR, dev_priv->irq_mask);
  1080. POSTING_READ16(IMR);
  1081. }
  1082. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1083. }
  1084. void intel_ring_setup_status_page(struct intel_engine_cs *ring)
  1085. {
  1086. struct drm_device *dev = ring->dev;
  1087. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1088. u32 mmio = 0;
  1089. /* The ring status page addresses are no longer next to the rest of
  1090. * the ring registers as of gen7.
  1091. */
  1092. if (IS_GEN7(dev)) {
  1093. switch (ring->id) {
  1094. case RCS:
  1095. mmio = RENDER_HWS_PGA_GEN7;
  1096. break;
  1097. case BCS:
  1098. mmio = BLT_HWS_PGA_GEN7;
  1099. break;
  1100. /*
  1101. * VCS2 actually doesn't exist on Gen7. Only shut up
  1102. * gcc switch check warning
  1103. */
  1104. case VCS2:
  1105. case VCS:
  1106. mmio = BSD_HWS_PGA_GEN7;
  1107. break;
  1108. case VECS:
  1109. mmio = VEBOX_HWS_PGA_GEN7;
  1110. break;
  1111. }
  1112. } else if (IS_GEN6(ring->dev)) {
  1113. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  1114. } else {
  1115. /* XXX: gen8 returns to sanity */
  1116. mmio = RING_HWS_PGA(ring->mmio_base);
  1117. }
  1118. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  1119. POSTING_READ(mmio);
  1120. /*
  1121. * Flush the TLB for this page
  1122. *
  1123. * FIXME: These two bits have disappeared on gen8, so a question
  1124. * arises: do we still need this and if so how should we go about
  1125. * invalidating the TLB?
  1126. */
  1127. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
  1128. u32 reg = RING_INSTPM(ring->mmio_base);
  1129. /* ring should be idle before issuing a sync flush*/
  1130. WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1131. I915_WRITE(reg,
  1132. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  1133. INSTPM_SYNC_FLUSH));
  1134. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  1135. 1000))
  1136. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  1137. ring->name);
  1138. }
  1139. }
  1140. static int
  1141. bsd_ring_flush(struct intel_engine_cs *ring,
  1142. u32 invalidate_domains,
  1143. u32 flush_domains)
  1144. {
  1145. int ret;
  1146. ret = intel_ring_begin(ring, 2);
  1147. if (ret)
  1148. return ret;
  1149. intel_ring_emit(ring, MI_FLUSH);
  1150. intel_ring_emit(ring, MI_NOOP);
  1151. intel_ring_advance(ring);
  1152. return 0;
  1153. }
  1154. static int
  1155. i9xx_add_request(struct intel_engine_cs *ring)
  1156. {
  1157. int ret;
  1158. ret = intel_ring_begin(ring, 4);
  1159. if (ret)
  1160. return ret;
  1161. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1162. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1163. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  1164. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1165. __intel_ring_advance(ring);
  1166. return 0;
  1167. }
  1168. static bool
  1169. gen6_ring_get_irq(struct intel_engine_cs *ring)
  1170. {
  1171. struct drm_device *dev = ring->dev;
  1172. struct drm_i915_private *dev_priv = dev->dev_private;
  1173. unsigned long flags;
  1174. if (!dev->irq_enabled)
  1175. return false;
  1176. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1177. if (ring->irq_refcount++ == 0) {
  1178. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1179. I915_WRITE_IMR(ring,
  1180. ~(ring->irq_enable_mask |
  1181. GT_PARITY_ERROR(dev)));
  1182. else
  1183. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1184. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1185. }
  1186. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1187. return true;
  1188. }
  1189. static void
  1190. gen6_ring_put_irq(struct intel_engine_cs *ring)
  1191. {
  1192. struct drm_device *dev = ring->dev;
  1193. struct drm_i915_private *dev_priv = dev->dev_private;
  1194. unsigned long flags;
  1195. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1196. if (--ring->irq_refcount == 0) {
  1197. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1198. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  1199. else
  1200. I915_WRITE_IMR(ring, ~0);
  1201. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1202. }
  1203. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1204. }
  1205. static bool
  1206. hsw_vebox_get_irq(struct intel_engine_cs *ring)
  1207. {
  1208. struct drm_device *dev = ring->dev;
  1209. struct drm_i915_private *dev_priv = dev->dev_private;
  1210. unsigned long flags;
  1211. if (!dev->irq_enabled)
  1212. return false;
  1213. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1214. if (ring->irq_refcount++ == 0) {
  1215. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1216. gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
  1217. }
  1218. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1219. return true;
  1220. }
  1221. static void
  1222. hsw_vebox_put_irq(struct intel_engine_cs *ring)
  1223. {
  1224. struct drm_device *dev = ring->dev;
  1225. struct drm_i915_private *dev_priv = dev->dev_private;
  1226. unsigned long flags;
  1227. if (!dev->irq_enabled)
  1228. return;
  1229. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1230. if (--ring->irq_refcount == 0) {
  1231. I915_WRITE_IMR(ring, ~0);
  1232. gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
  1233. }
  1234. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1235. }
  1236. static bool
  1237. gen8_ring_get_irq(struct intel_engine_cs *ring)
  1238. {
  1239. struct drm_device *dev = ring->dev;
  1240. struct drm_i915_private *dev_priv = dev->dev_private;
  1241. unsigned long flags;
  1242. if (!dev->irq_enabled)
  1243. return false;
  1244. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1245. if (ring->irq_refcount++ == 0) {
  1246. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1247. I915_WRITE_IMR(ring,
  1248. ~(ring->irq_enable_mask |
  1249. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  1250. } else {
  1251. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1252. }
  1253. POSTING_READ(RING_IMR(ring->mmio_base));
  1254. }
  1255. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1256. return true;
  1257. }
  1258. static void
  1259. gen8_ring_put_irq(struct intel_engine_cs *ring)
  1260. {
  1261. struct drm_device *dev = ring->dev;
  1262. struct drm_i915_private *dev_priv = dev->dev_private;
  1263. unsigned long flags;
  1264. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1265. if (--ring->irq_refcount == 0) {
  1266. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1267. I915_WRITE_IMR(ring,
  1268. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  1269. } else {
  1270. I915_WRITE_IMR(ring, ~0);
  1271. }
  1272. POSTING_READ(RING_IMR(ring->mmio_base));
  1273. }
  1274. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1275. }
  1276. static int
  1277. i965_dispatch_execbuffer(struct intel_engine_cs *ring,
  1278. u64 offset, u32 length,
  1279. unsigned flags)
  1280. {
  1281. int ret;
  1282. ret = intel_ring_begin(ring, 2);
  1283. if (ret)
  1284. return ret;
  1285. intel_ring_emit(ring,
  1286. MI_BATCH_BUFFER_START |
  1287. MI_BATCH_GTT |
  1288. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1289. intel_ring_emit(ring, offset);
  1290. intel_ring_advance(ring);
  1291. return 0;
  1292. }
  1293. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1294. #define I830_BATCH_LIMIT (256*1024)
  1295. #define I830_TLB_ENTRIES (2)
  1296. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1297. static int
  1298. i830_dispatch_execbuffer(struct intel_engine_cs *ring,
  1299. u64 offset, u32 len,
  1300. unsigned flags)
  1301. {
  1302. u32 cs_offset = ring->scratch.gtt_offset;
  1303. int ret;
  1304. ret = intel_ring_begin(ring, 6);
  1305. if (ret)
  1306. return ret;
  1307. /* Evict the invalid PTE TLBs */
  1308. intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1309. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1310. intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1311. intel_ring_emit(ring, cs_offset);
  1312. intel_ring_emit(ring, 0xdeadbeef);
  1313. intel_ring_emit(ring, MI_NOOP);
  1314. intel_ring_advance(ring);
  1315. if ((flags & I915_DISPATCH_PINNED) == 0) {
  1316. if (len > I830_BATCH_LIMIT)
  1317. return -ENOSPC;
  1318. ret = intel_ring_begin(ring, 6 + 2);
  1319. if (ret)
  1320. return ret;
  1321. /* Blit the batch (which has now all relocs applied) to the
  1322. * stable batch scratch bo area (so that the CS never
  1323. * stumbles over its tlb invalidation bug) ...
  1324. */
  1325. intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1326. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1327. intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1328. intel_ring_emit(ring, cs_offset);
  1329. intel_ring_emit(ring, 4096);
  1330. intel_ring_emit(ring, offset);
  1331. intel_ring_emit(ring, MI_FLUSH);
  1332. intel_ring_emit(ring, MI_NOOP);
  1333. intel_ring_advance(ring);
  1334. /* ... and execute it. */
  1335. offset = cs_offset;
  1336. }
  1337. ret = intel_ring_begin(ring, 4);
  1338. if (ret)
  1339. return ret;
  1340. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1341. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1342. intel_ring_emit(ring, offset + len - 8);
  1343. intel_ring_emit(ring, MI_NOOP);
  1344. intel_ring_advance(ring);
  1345. return 0;
  1346. }
  1347. static int
  1348. i915_dispatch_execbuffer(struct intel_engine_cs *ring,
  1349. u64 offset, u32 len,
  1350. unsigned flags)
  1351. {
  1352. int ret;
  1353. ret = intel_ring_begin(ring, 2);
  1354. if (ret)
  1355. return ret;
  1356. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1357. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1358. intel_ring_advance(ring);
  1359. return 0;
  1360. }
  1361. static void cleanup_status_page(struct intel_engine_cs *ring)
  1362. {
  1363. struct drm_i915_gem_object *obj;
  1364. obj = ring->status_page.obj;
  1365. if (obj == NULL)
  1366. return;
  1367. kunmap(sg_page(obj->pages->sgl));
  1368. i915_gem_object_ggtt_unpin(obj);
  1369. drm_gem_object_unreference(&obj->base);
  1370. ring->status_page.obj = NULL;
  1371. }
  1372. static int init_status_page(struct intel_engine_cs *ring)
  1373. {
  1374. struct drm_i915_gem_object *obj;
  1375. if ((obj = ring->status_page.obj) == NULL) {
  1376. unsigned flags;
  1377. int ret;
  1378. obj = i915_gem_alloc_object(ring->dev, 4096);
  1379. if (obj == NULL) {
  1380. DRM_ERROR("Failed to allocate status page\n");
  1381. return -ENOMEM;
  1382. }
  1383. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1384. if (ret)
  1385. goto err_unref;
  1386. flags = 0;
  1387. if (!HAS_LLC(ring->dev))
  1388. /* On g33, we cannot place HWS above 256MiB, so
  1389. * restrict its pinning to the low mappable arena.
  1390. * Though this restriction is not documented for
  1391. * gen4, gen5, or byt, they also behave similarly
  1392. * and hang if the HWS is placed at the top of the
  1393. * GTT. To generalise, it appears that all !llc
  1394. * platforms have issues with us placing the HWS
  1395. * above the mappable region (even though we never
  1396. * actualy map it).
  1397. */
  1398. flags |= PIN_MAPPABLE;
  1399. ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
  1400. if (ret) {
  1401. err_unref:
  1402. drm_gem_object_unreference(&obj->base);
  1403. return ret;
  1404. }
  1405. ring->status_page.obj = obj;
  1406. }
  1407. ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1408. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1409. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1410. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1411. ring->name, ring->status_page.gfx_addr);
  1412. return 0;
  1413. }
  1414. static int init_phys_status_page(struct intel_engine_cs *ring)
  1415. {
  1416. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1417. if (!dev_priv->status_page_dmah) {
  1418. dev_priv->status_page_dmah =
  1419. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1420. if (!dev_priv->status_page_dmah)
  1421. return -ENOMEM;
  1422. }
  1423. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1424. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1425. return 0;
  1426. }
  1427. void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1428. {
  1429. if (!ringbuf->obj)
  1430. return;
  1431. iounmap(ringbuf->virtual_start);
  1432. i915_gem_object_ggtt_unpin(ringbuf->obj);
  1433. drm_gem_object_unreference(&ringbuf->obj->base);
  1434. ringbuf->obj = NULL;
  1435. }
  1436. int intel_alloc_ringbuffer_obj(struct drm_device *dev,
  1437. struct intel_ringbuffer *ringbuf)
  1438. {
  1439. struct drm_i915_private *dev_priv = to_i915(dev);
  1440. struct drm_i915_gem_object *obj;
  1441. int ret;
  1442. if (ringbuf->obj)
  1443. return 0;
  1444. obj = NULL;
  1445. if (!HAS_LLC(dev))
  1446. obj = i915_gem_object_create_stolen(dev, ringbuf->size);
  1447. if (obj == NULL)
  1448. obj = i915_gem_alloc_object(dev, ringbuf->size);
  1449. if (obj == NULL)
  1450. return -ENOMEM;
  1451. /* mark ring buffers as read-only from GPU side by default */
  1452. obj->gt_ro = 1;
  1453. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
  1454. if (ret)
  1455. goto err_unref;
  1456. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1457. if (ret)
  1458. goto err_unpin;
  1459. ringbuf->virtual_start =
  1460. ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
  1461. ringbuf->size);
  1462. if (ringbuf->virtual_start == NULL) {
  1463. ret = -EINVAL;
  1464. goto err_unpin;
  1465. }
  1466. ringbuf->obj = obj;
  1467. return 0;
  1468. err_unpin:
  1469. i915_gem_object_ggtt_unpin(obj);
  1470. err_unref:
  1471. drm_gem_object_unreference(&obj->base);
  1472. return ret;
  1473. }
  1474. static int intel_init_ring_buffer(struct drm_device *dev,
  1475. struct intel_engine_cs *ring)
  1476. {
  1477. struct intel_ringbuffer *ringbuf = ring->buffer;
  1478. int ret;
  1479. if (ringbuf == NULL) {
  1480. ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
  1481. if (!ringbuf)
  1482. return -ENOMEM;
  1483. ring->buffer = ringbuf;
  1484. }
  1485. ring->dev = dev;
  1486. INIT_LIST_HEAD(&ring->active_list);
  1487. INIT_LIST_HEAD(&ring->request_list);
  1488. INIT_LIST_HEAD(&ring->execlist_queue);
  1489. ringbuf->size = 32 * PAGE_SIZE;
  1490. ringbuf->ring = ring;
  1491. memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
  1492. init_waitqueue_head(&ring->irq_queue);
  1493. if (I915_NEED_GFX_HWS(dev)) {
  1494. ret = init_status_page(ring);
  1495. if (ret)
  1496. goto error;
  1497. } else {
  1498. BUG_ON(ring->id != RCS);
  1499. ret = init_phys_status_page(ring);
  1500. if (ret)
  1501. goto error;
  1502. }
  1503. ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
  1504. if (ret) {
  1505. DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
  1506. goto error;
  1507. }
  1508. /* Workaround an erratum on the i830 which causes a hang if
  1509. * the TAIL pointer points to within the last 2 cachelines
  1510. * of the buffer.
  1511. */
  1512. ringbuf->effective_size = ringbuf->size;
  1513. if (IS_I830(dev) || IS_845G(dev))
  1514. ringbuf->effective_size -= 2 * CACHELINE_BYTES;
  1515. ret = i915_cmd_parser_init_ring(ring);
  1516. if (ret)
  1517. goto error;
  1518. ret = ring->init(ring);
  1519. if (ret)
  1520. goto error;
  1521. return 0;
  1522. error:
  1523. kfree(ringbuf);
  1524. ring->buffer = NULL;
  1525. return ret;
  1526. }
  1527. void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
  1528. {
  1529. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  1530. struct intel_ringbuffer *ringbuf = ring->buffer;
  1531. if (!intel_ring_initialized(ring))
  1532. return;
  1533. intel_stop_ring_buffer(ring);
  1534. WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1535. intel_destroy_ringbuffer_obj(ringbuf);
  1536. ring->preallocated_lazy_request = NULL;
  1537. ring->outstanding_lazy_seqno = 0;
  1538. if (ring->cleanup)
  1539. ring->cleanup(ring);
  1540. cleanup_status_page(ring);
  1541. i915_cmd_parser_fini_ring(ring);
  1542. kfree(ringbuf);
  1543. ring->buffer = NULL;
  1544. }
  1545. static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
  1546. {
  1547. struct intel_ringbuffer *ringbuf = ring->buffer;
  1548. struct drm_i915_gem_request *request;
  1549. u32 seqno = 0;
  1550. int ret;
  1551. if (ringbuf->last_retired_head != -1) {
  1552. ringbuf->head = ringbuf->last_retired_head;
  1553. ringbuf->last_retired_head = -1;
  1554. ringbuf->space = intel_ring_space(ringbuf);
  1555. if (ringbuf->space >= n)
  1556. return 0;
  1557. }
  1558. list_for_each_entry(request, &ring->request_list, list) {
  1559. if (__intel_ring_space(request->tail, ringbuf->tail,
  1560. ringbuf->size) >= n) {
  1561. seqno = request->seqno;
  1562. break;
  1563. }
  1564. }
  1565. if (seqno == 0)
  1566. return -ENOSPC;
  1567. ret = i915_wait_seqno(ring, seqno);
  1568. if (ret)
  1569. return ret;
  1570. i915_gem_retire_requests_ring(ring);
  1571. ringbuf->head = ringbuf->last_retired_head;
  1572. ringbuf->last_retired_head = -1;
  1573. ringbuf->space = intel_ring_space(ringbuf);
  1574. return 0;
  1575. }
  1576. static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
  1577. {
  1578. struct drm_device *dev = ring->dev;
  1579. struct drm_i915_private *dev_priv = dev->dev_private;
  1580. struct intel_ringbuffer *ringbuf = ring->buffer;
  1581. unsigned long end;
  1582. int ret;
  1583. ret = intel_ring_wait_request(ring, n);
  1584. if (ret != -ENOSPC)
  1585. return ret;
  1586. /* force the tail write in case we have been skipping them */
  1587. __intel_ring_advance(ring);
  1588. /* With GEM the hangcheck timer should kick us out of the loop,
  1589. * leaving it early runs the risk of corrupting GEM state (due
  1590. * to running on almost untested codepaths). But on resume
  1591. * timers don't work yet, so prevent a complete hang in that
  1592. * case by choosing an insanely large timeout. */
  1593. end = jiffies + 60 * HZ;
  1594. trace_i915_ring_wait_begin(ring);
  1595. do {
  1596. ringbuf->head = I915_READ_HEAD(ring);
  1597. ringbuf->space = intel_ring_space(ringbuf);
  1598. if (ringbuf->space >= n) {
  1599. ret = 0;
  1600. break;
  1601. }
  1602. if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
  1603. dev->primary->master) {
  1604. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1605. if (master_priv->sarea_priv)
  1606. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1607. }
  1608. msleep(1);
  1609. if (dev_priv->mm.interruptible && signal_pending(current)) {
  1610. ret = -ERESTARTSYS;
  1611. break;
  1612. }
  1613. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1614. dev_priv->mm.interruptible);
  1615. if (ret)
  1616. break;
  1617. if (time_after(jiffies, end)) {
  1618. ret = -EBUSY;
  1619. break;
  1620. }
  1621. } while (1);
  1622. trace_i915_ring_wait_end(ring);
  1623. return ret;
  1624. }
  1625. static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
  1626. {
  1627. uint32_t __iomem *virt;
  1628. struct intel_ringbuffer *ringbuf = ring->buffer;
  1629. int rem = ringbuf->size - ringbuf->tail;
  1630. if (ringbuf->space < rem) {
  1631. int ret = ring_wait_for_space(ring, rem);
  1632. if (ret)
  1633. return ret;
  1634. }
  1635. virt = ringbuf->virtual_start + ringbuf->tail;
  1636. rem /= 4;
  1637. while (rem--)
  1638. iowrite32(MI_NOOP, virt++);
  1639. ringbuf->tail = 0;
  1640. ringbuf->space = intel_ring_space(ringbuf);
  1641. return 0;
  1642. }
  1643. int intel_ring_idle(struct intel_engine_cs *ring)
  1644. {
  1645. u32 seqno;
  1646. int ret;
  1647. /* We need to add any requests required to flush the objects and ring */
  1648. if (ring->outstanding_lazy_seqno) {
  1649. ret = i915_add_request(ring, NULL);
  1650. if (ret)
  1651. return ret;
  1652. }
  1653. /* Wait upon the last request to be completed */
  1654. if (list_empty(&ring->request_list))
  1655. return 0;
  1656. seqno = list_entry(ring->request_list.prev,
  1657. struct drm_i915_gem_request,
  1658. list)->seqno;
  1659. return i915_wait_seqno(ring, seqno);
  1660. }
  1661. static int
  1662. intel_ring_alloc_seqno(struct intel_engine_cs *ring)
  1663. {
  1664. if (ring->outstanding_lazy_seqno)
  1665. return 0;
  1666. if (ring->preallocated_lazy_request == NULL) {
  1667. struct drm_i915_gem_request *request;
  1668. request = kmalloc(sizeof(*request), GFP_KERNEL);
  1669. if (request == NULL)
  1670. return -ENOMEM;
  1671. ring->preallocated_lazy_request = request;
  1672. }
  1673. return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
  1674. }
  1675. static int __intel_ring_prepare(struct intel_engine_cs *ring,
  1676. int bytes)
  1677. {
  1678. struct intel_ringbuffer *ringbuf = ring->buffer;
  1679. int ret;
  1680. if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
  1681. ret = intel_wrap_ring_buffer(ring);
  1682. if (unlikely(ret))
  1683. return ret;
  1684. }
  1685. if (unlikely(ringbuf->space < bytes)) {
  1686. ret = ring_wait_for_space(ring, bytes);
  1687. if (unlikely(ret))
  1688. return ret;
  1689. }
  1690. return 0;
  1691. }
  1692. int intel_ring_begin(struct intel_engine_cs *ring,
  1693. int num_dwords)
  1694. {
  1695. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1696. int ret;
  1697. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1698. dev_priv->mm.interruptible);
  1699. if (ret)
  1700. return ret;
  1701. ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
  1702. if (ret)
  1703. return ret;
  1704. /* Preallocate the olr before touching the ring */
  1705. ret = intel_ring_alloc_seqno(ring);
  1706. if (ret)
  1707. return ret;
  1708. ring->buffer->space -= num_dwords * sizeof(uint32_t);
  1709. return 0;
  1710. }
  1711. /* Align the ring tail to a cacheline boundary */
  1712. int intel_ring_cacheline_align(struct intel_engine_cs *ring)
  1713. {
  1714. int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1715. int ret;
  1716. if (num_dwords == 0)
  1717. return 0;
  1718. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1719. ret = intel_ring_begin(ring, num_dwords);
  1720. if (ret)
  1721. return ret;
  1722. while (num_dwords--)
  1723. intel_ring_emit(ring, MI_NOOP);
  1724. intel_ring_advance(ring);
  1725. return 0;
  1726. }
  1727. void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
  1728. {
  1729. struct drm_device *dev = ring->dev;
  1730. struct drm_i915_private *dev_priv = dev->dev_private;
  1731. BUG_ON(ring->outstanding_lazy_seqno);
  1732. if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
  1733. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1734. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1735. if (HAS_VEBOX(dev))
  1736. I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
  1737. }
  1738. ring->set_seqno(ring, seqno);
  1739. ring->hangcheck.seqno = seqno;
  1740. }
  1741. static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
  1742. u32 value)
  1743. {
  1744. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1745. /* Every tail move must follow the sequence below */
  1746. /* Disable notification that the ring is IDLE. The GT
  1747. * will then assume that it is busy and bring it out of rc6.
  1748. */
  1749. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1750. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1751. /* Clear the context id. Here be magic! */
  1752. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1753. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1754. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1755. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1756. 50))
  1757. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1758. /* Now that the ring is fully powered up, update the tail */
  1759. I915_WRITE_TAIL(ring, value);
  1760. POSTING_READ(RING_TAIL(ring->mmio_base));
  1761. /* Let the ring send IDLE messages to the GT again,
  1762. * and so let it sleep to conserve power when idle.
  1763. */
  1764. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1765. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1766. }
  1767. static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
  1768. u32 invalidate, u32 flush)
  1769. {
  1770. uint32_t cmd;
  1771. int ret;
  1772. ret = intel_ring_begin(ring, 4);
  1773. if (ret)
  1774. return ret;
  1775. cmd = MI_FLUSH_DW;
  1776. if (INTEL_INFO(ring->dev)->gen >= 8)
  1777. cmd += 1;
  1778. /*
  1779. * Bspec vol 1c.5 - video engine command streamer:
  1780. * "If ENABLED, all TLBs will be invalidated once the flush
  1781. * operation is complete. This bit is only valid when the
  1782. * Post-Sync Operation field is a value of 1h or 3h."
  1783. */
  1784. if (invalidate & I915_GEM_GPU_DOMAINS)
  1785. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1786. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1787. intel_ring_emit(ring, cmd);
  1788. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1789. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1790. intel_ring_emit(ring, 0); /* upper addr */
  1791. intel_ring_emit(ring, 0); /* value */
  1792. } else {
  1793. intel_ring_emit(ring, 0);
  1794. intel_ring_emit(ring, MI_NOOP);
  1795. }
  1796. intel_ring_advance(ring);
  1797. return 0;
  1798. }
  1799. static int
  1800. gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1801. u64 offset, u32 len,
  1802. unsigned flags)
  1803. {
  1804. bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
  1805. int ret;
  1806. ret = intel_ring_begin(ring, 4);
  1807. if (ret)
  1808. return ret;
  1809. /* FIXME(BDW): Address space and security selectors. */
  1810. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
  1811. intel_ring_emit(ring, lower_32_bits(offset));
  1812. intel_ring_emit(ring, upper_32_bits(offset));
  1813. intel_ring_emit(ring, MI_NOOP);
  1814. intel_ring_advance(ring);
  1815. return 0;
  1816. }
  1817. static int
  1818. hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1819. u64 offset, u32 len,
  1820. unsigned flags)
  1821. {
  1822. int ret;
  1823. ret = intel_ring_begin(ring, 2);
  1824. if (ret)
  1825. return ret;
  1826. intel_ring_emit(ring,
  1827. MI_BATCH_BUFFER_START |
  1828. (flags & I915_DISPATCH_SECURE ?
  1829. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
  1830. /* bit0-7 is the length on GEN6+ */
  1831. intel_ring_emit(ring, offset);
  1832. intel_ring_advance(ring);
  1833. return 0;
  1834. }
  1835. static int
  1836. gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1837. u64 offset, u32 len,
  1838. unsigned flags)
  1839. {
  1840. int ret;
  1841. ret = intel_ring_begin(ring, 2);
  1842. if (ret)
  1843. return ret;
  1844. intel_ring_emit(ring,
  1845. MI_BATCH_BUFFER_START |
  1846. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1847. /* bit0-7 is the length on GEN6+ */
  1848. intel_ring_emit(ring, offset);
  1849. intel_ring_advance(ring);
  1850. return 0;
  1851. }
  1852. /* Blitter support (SandyBridge+) */
  1853. static int gen6_ring_flush(struct intel_engine_cs *ring,
  1854. u32 invalidate, u32 flush)
  1855. {
  1856. struct drm_device *dev = ring->dev;
  1857. uint32_t cmd;
  1858. int ret;
  1859. ret = intel_ring_begin(ring, 4);
  1860. if (ret)
  1861. return ret;
  1862. cmd = MI_FLUSH_DW;
  1863. if (INTEL_INFO(ring->dev)->gen >= 8)
  1864. cmd += 1;
  1865. /*
  1866. * Bspec vol 1c.3 - blitter engine command streamer:
  1867. * "If ENABLED, all TLBs will be invalidated once the flush
  1868. * operation is complete. This bit is only valid when the
  1869. * Post-Sync Operation field is a value of 1h or 3h."
  1870. */
  1871. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1872. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1873. MI_FLUSH_DW_OP_STOREDW;
  1874. intel_ring_emit(ring, cmd);
  1875. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1876. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1877. intel_ring_emit(ring, 0); /* upper addr */
  1878. intel_ring_emit(ring, 0); /* value */
  1879. } else {
  1880. intel_ring_emit(ring, 0);
  1881. intel_ring_emit(ring, MI_NOOP);
  1882. }
  1883. intel_ring_advance(ring);
  1884. if (IS_GEN7(dev) && !invalidate && flush)
  1885. return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
  1886. return 0;
  1887. }
  1888. int intel_init_render_ring_buffer(struct drm_device *dev)
  1889. {
  1890. struct drm_i915_private *dev_priv = dev->dev_private;
  1891. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  1892. struct drm_i915_gem_object *obj;
  1893. int ret;
  1894. ring->name = "render ring";
  1895. ring->id = RCS;
  1896. ring->mmio_base = RENDER_RING_BASE;
  1897. if (INTEL_INFO(dev)->gen >= 8) {
  1898. if (i915_semaphore_is_enabled(dev)) {
  1899. obj = i915_gem_alloc_object(dev, 4096);
  1900. if (obj == NULL) {
  1901. DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
  1902. i915.semaphores = 0;
  1903. } else {
  1904. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1905. ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
  1906. if (ret != 0) {
  1907. drm_gem_object_unreference(&obj->base);
  1908. DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
  1909. i915.semaphores = 0;
  1910. } else
  1911. dev_priv->semaphore_obj = obj;
  1912. }
  1913. }
  1914. if (IS_CHERRYVIEW(dev))
  1915. ring->init_context = chv_init_workarounds;
  1916. else
  1917. ring->init_context = bdw_init_workarounds;
  1918. ring->add_request = gen6_add_request;
  1919. ring->flush = gen8_render_ring_flush;
  1920. ring->irq_get = gen8_ring_get_irq;
  1921. ring->irq_put = gen8_ring_put_irq;
  1922. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  1923. ring->get_seqno = gen6_ring_get_seqno;
  1924. ring->set_seqno = ring_set_seqno;
  1925. if (i915_semaphore_is_enabled(dev)) {
  1926. WARN_ON(!dev_priv->semaphore_obj);
  1927. ring->semaphore.sync_to = gen8_ring_sync;
  1928. ring->semaphore.signal = gen8_rcs_signal;
  1929. GEN8_RING_SEMAPHORE_INIT;
  1930. }
  1931. } else if (INTEL_INFO(dev)->gen >= 6) {
  1932. ring->add_request = gen6_add_request;
  1933. ring->flush = gen7_render_ring_flush;
  1934. if (INTEL_INFO(dev)->gen == 6)
  1935. ring->flush = gen6_render_ring_flush;
  1936. ring->irq_get = gen6_ring_get_irq;
  1937. ring->irq_put = gen6_ring_put_irq;
  1938. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  1939. ring->get_seqno = gen6_ring_get_seqno;
  1940. ring->set_seqno = ring_set_seqno;
  1941. if (i915_semaphore_is_enabled(dev)) {
  1942. ring->semaphore.sync_to = gen6_ring_sync;
  1943. ring->semaphore.signal = gen6_signal;
  1944. /*
  1945. * The current semaphore is only applied on pre-gen8
  1946. * platform. And there is no VCS2 ring on the pre-gen8
  1947. * platform. So the semaphore between RCS and VCS2 is
  1948. * initialized as INVALID. Gen8 will initialize the
  1949. * sema between VCS2 and RCS later.
  1950. */
  1951. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  1952. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
  1953. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
  1954. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
  1955. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  1956. ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
  1957. ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
  1958. ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
  1959. ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
  1960. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  1961. }
  1962. } else if (IS_GEN5(dev)) {
  1963. ring->add_request = pc_render_add_request;
  1964. ring->flush = gen4_render_ring_flush;
  1965. ring->get_seqno = pc_render_get_seqno;
  1966. ring->set_seqno = pc_render_set_seqno;
  1967. ring->irq_get = gen5_ring_get_irq;
  1968. ring->irq_put = gen5_ring_put_irq;
  1969. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  1970. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  1971. } else {
  1972. ring->add_request = i9xx_add_request;
  1973. if (INTEL_INFO(dev)->gen < 4)
  1974. ring->flush = gen2_render_ring_flush;
  1975. else
  1976. ring->flush = gen4_render_ring_flush;
  1977. ring->get_seqno = ring_get_seqno;
  1978. ring->set_seqno = ring_set_seqno;
  1979. if (IS_GEN2(dev)) {
  1980. ring->irq_get = i8xx_ring_get_irq;
  1981. ring->irq_put = i8xx_ring_put_irq;
  1982. } else {
  1983. ring->irq_get = i9xx_ring_get_irq;
  1984. ring->irq_put = i9xx_ring_put_irq;
  1985. }
  1986. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1987. }
  1988. ring->write_tail = ring_write_tail;
  1989. if (IS_HASWELL(dev))
  1990. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  1991. else if (IS_GEN8(dev))
  1992. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  1993. else if (INTEL_INFO(dev)->gen >= 6)
  1994. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1995. else if (INTEL_INFO(dev)->gen >= 4)
  1996. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1997. else if (IS_I830(dev) || IS_845G(dev))
  1998. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1999. else
  2000. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  2001. ring->init = init_render_ring;
  2002. ring->cleanup = render_ring_cleanup;
  2003. /* Workaround batchbuffer to combat CS tlb bug. */
  2004. if (HAS_BROKEN_CS_TLB(dev)) {
  2005. obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
  2006. if (obj == NULL) {
  2007. DRM_ERROR("Failed to allocate batch bo\n");
  2008. return -ENOMEM;
  2009. }
  2010. ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
  2011. if (ret != 0) {
  2012. drm_gem_object_unreference(&obj->base);
  2013. DRM_ERROR("Failed to ping batch bo\n");
  2014. return ret;
  2015. }
  2016. ring->scratch.obj = obj;
  2017. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  2018. }
  2019. return intel_init_ring_buffer(dev, ring);
  2020. }
  2021. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  2022. {
  2023. struct drm_i915_private *dev_priv = dev->dev_private;
  2024. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  2025. struct intel_ringbuffer *ringbuf = ring->buffer;
  2026. int ret;
  2027. if (ringbuf == NULL) {
  2028. ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
  2029. if (!ringbuf)
  2030. return -ENOMEM;
  2031. ring->buffer = ringbuf;
  2032. }
  2033. ring->name = "render ring";
  2034. ring->id = RCS;
  2035. ring->mmio_base = RENDER_RING_BASE;
  2036. if (INTEL_INFO(dev)->gen >= 6) {
  2037. /* non-kms not supported on gen6+ */
  2038. ret = -ENODEV;
  2039. goto err_ringbuf;
  2040. }
  2041. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  2042. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  2043. * the special gen5 functions. */
  2044. ring->add_request = i9xx_add_request;
  2045. if (INTEL_INFO(dev)->gen < 4)
  2046. ring->flush = gen2_render_ring_flush;
  2047. else
  2048. ring->flush = gen4_render_ring_flush;
  2049. ring->get_seqno = ring_get_seqno;
  2050. ring->set_seqno = ring_set_seqno;
  2051. if (IS_GEN2(dev)) {
  2052. ring->irq_get = i8xx_ring_get_irq;
  2053. ring->irq_put = i8xx_ring_put_irq;
  2054. } else {
  2055. ring->irq_get = i9xx_ring_get_irq;
  2056. ring->irq_put = i9xx_ring_put_irq;
  2057. }
  2058. ring->irq_enable_mask = I915_USER_INTERRUPT;
  2059. ring->write_tail = ring_write_tail;
  2060. if (INTEL_INFO(dev)->gen >= 4)
  2061. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2062. else if (IS_I830(dev) || IS_845G(dev))
  2063. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  2064. else
  2065. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  2066. ring->init = init_render_ring;
  2067. ring->cleanup = render_ring_cleanup;
  2068. ring->dev = dev;
  2069. INIT_LIST_HEAD(&ring->active_list);
  2070. INIT_LIST_HEAD(&ring->request_list);
  2071. ringbuf->size = size;
  2072. ringbuf->effective_size = ringbuf->size;
  2073. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  2074. ringbuf->effective_size -= 2 * CACHELINE_BYTES;
  2075. ringbuf->virtual_start = ioremap_wc(start, size);
  2076. if (ringbuf->virtual_start == NULL) {
  2077. DRM_ERROR("can not ioremap virtual address for"
  2078. " ring buffer\n");
  2079. ret = -ENOMEM;
  2080. goto err_ringbuf;
  2081. }
  2082. if (!I915_NEED_GFX_HWS(dev)) {
  2083. ret = init_phys_status_page(ring);
  2084. if (ret)
  2085. goto err_vstart;
  2086. }
  2087. return 0;
  2088. err_vstart:
  2089. iounmap(ringbuf->virtual_start);
  2090. err_ringbuf:
  2091. kfree(ringbuf);
  2092. ring->buffer = NULL;
  2093. return ret;
  2094. }
  2095. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  2096. {
  2097. struct drm_i915_private *dev_priv = dev->dev_private;
  2098. struct intel_engine_cs *ring = &dev_priv->ring[VCS];
  2099. ring->name = "bsd ring";
  2100. ring->id = VCS;
  2101. ring->write_tail = ring_write_tail;
  2102. if (INTEL_INFO(dev)->gen >= 6) {
  2103. ring->mmio_base = GEN6_BSD_RING_BASE;
  2104. /* gen6 bsd needs a special wa for tail updates */
  2105. if (IS_GEN6(dev))
  2106. ring->write_tail = gen6_bsd_ring_write_tail;
  2107. ring->flush = gen6_bsd_ring_flush;
  2108. ring->add_request = gen6_add_request;
  2109. ring->get_seqno = gen6_ring_get_seqno;
  2110. ring->set_seqno = ring_set_seqno;
  2111. if (INTEL_INFO(dev)->gen >= 8) {
  2112. ring->irq_enable_mask =
  2113. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
  2114. ring->irq_get = gen8_ring_get_irq;
  2115. ring->irq_put = gen8_ring_put_irq;
  2116. ring->dispatch_execbuffer =
  2117. gen8_ring_dispatch_execbuffer;
  2118. if (i915_semaphore_is_enabled(dev)) {
  2119. ring->semaphore.sync_to = gen8_ring_sync;
  2120. ring->semaphore.signal = gen8_xcs_signal;
  2121. GEN8_RING_SEMAPHORE_INIT;
  2122. }
  2123. } else {
  2124. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2125. ring->irq_get = gen6_ring_get_irq;
  2126. ring->irq_put = gen6_ring_put_irq;
  2127. ring->dispatch_execbuffer =
  2128. gen6_ring_dispatch_execbuffer;
  2129. if (i915_semaphore_is_enabled(dev)) {
  2130. ring->semaphore.sync_to = gen6_ring_sync;
  2131. ring->semaphore.signal = gen6_signal;
  2132. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
  2133. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  2134. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
  2135. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
  2136. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2137. ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
  2138. ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
  2139. ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
  2140. ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
  2141. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2142. }
  2143. }
  2144. } else {
  2145. ring->mmio_base = BSD_RING_BASE;
  2146. ring->flush = bsd_ring_flush;
  2147. ring->add_request = i9xx_add_request;
  2148. ring->get_seqno = ring_get_seqno;
  2149. ring->set_seqno = ring_set_seqno;
  2150. if (IS_GEN5(dev)) {
  2151. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2152. ring->irq_get = gen5_ring_get_irq;
  2153. ring->irq_put = gen5_ring_put_irq;
  2154. } else {
  2155. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2156. ring->irq_get = i9xx_ring_get_irq;
  2157. ring->irq_put = i9xx_ring_put_irq;
  2158. }
  2159. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2160. }
  2161. ring->init = init_ring_common;
  2162. return intel_init_ring_buffer(dev, ring);
  2163. }
  2164. /**
  2165. * Initialize the second BSD ring for Broadwell GT3.
  2166. * It is noted that this only exists on Broadwell GT3.
  2167. */
  2168. int intel_init_bsd2_ring_buffer(struct drm_device *dev)
  2169. {
  2170. struct drm_i915_private *dev_priv = dev->dev_private;
  2171. struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
  2172. if ((INTEL_INFO(dev)->gen != 8)) {
  2173. DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
  2174. return -EINVAL;
  2175. }
  2176. ring->name = "bsd2 ring";
  2177. ring->id = VCS2;
  2178. ring->write_tail = ring_write_tail;
  2179. ring->mmio_base = GEN8_BSD2_RING_BASE;
  2180. ring->flush = gen6_bsd_ring_flush;
  2181. ring->add_request = gen6_add_request;
  2182. ring->get_seqno = gen6_ring_get_seqno;
  2183. ring->set_seqno = ring_set_seqno;
  2184. ring->irq_enable_mask =
  2185. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
  2186. ring->irq_get = gen8_ring_get_irq;
  2187. ring->irq_put = gen8_ring_put_irq;
  2188. ring->dispatch_execbuffer =
  2189. gen8_ring_dispatch_execbuffer;
  2190. if (i915_semaphore_is_enabled(dev)) {
  2191. ring->semaphore.sync_to = gen8_ring_sync;
  2192. ring->semaphore.signal = gen8_xcs_signal;
  2193. GEN8_RING_SEMAPHORE_INIT;
  2194. }
  2195. ring->init = init_ring_common;
  2196. return intel_init_ring_buffer(dev, ring);
  2197. }
  2198. int intel_init_blt_ring_buffer(struct drm_device *dev)
  2199. {
  2200. struct drm_i915_private *dev_priv = dev->dev_private;
  2201. struct intel_engine_cs *ring = &dev_priv->ring[BCS];
  2202. ring->name = "blitter ring";
  2203. ring->id = BCS;
  2204. ring->mmio_base = BLT_RING_BASE;
  2205. ring->write_tail = ring_write_tail;
  2206. ring->flush = gen6_ring_flush;
  2207. ring->add_request = gen6_add_request;
  2208. ring->get_seqno = gen6_ring_get_seqno;
  2209. ring->set_seqno = ring_set_seqno;
  2210. if (INTEL_INFO(dev)->gen >= 8) {
  2211. ring->irq_enable_mask =
  2212. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
  2213. ring->irq_get = gen8_ring_get_irq;
  2214. ring->irq_put = gen8_ring_put_irq;
  2215. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2216. if (i915_semaphore_is_enabled(dev)) {
  2217. ring->semaphore.sync_to = gen8_ring_sync;
  2218. ring->semaphore.signal = gen8_xcs_signal;
  2219. GEN8_RING_SEMAPHORE_INIT;
  2220. }
  2221. } else {
  2222. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2223. ring->irq_get = gen6_ring_get_irq;
  2224. ring->irq_put = gen6_ring_put_irq;
  2225. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2226. if (i915_semaphore_is_enabled(dev)) {
  2227. ring->semaphore.signal = gen6_signal;
  2228. ring->semaphore.sync_to = gen6_ring_sync;
  2229. /*
  2230. * The current semaphore is only applied on pre-gen8
  2231. * platform. And there is no VCS2 ring on the pre-gen8
  2232. * platform. So the semaphore between BCS and VCS2 is
  2233. * initialized as INVALID. Gen8 will initialize the
  2234. * sema between BCS and VCS2 later.
  2235. */
  2236. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
  2237. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
  2238. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  2239. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
  2240. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2241. ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
  2242. ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
  2243. ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
  2244. ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
  2245. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2246. }
  2247. }
  2248. ring->init = init_ring_common;
  2249. return intel_init_ring_buffer(dev, ring);
  2250. }
  2251. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  2252. {
  2253. struct drm_i915_private *dev_priv = dev->dev_private;
  2254. struct intel_engine_cs *ring = &dev_priv->ring[VECS];
  2255. ring->name = "video enhancement ring";
  2256. ring->id = VECS;
  2257. ring->mmio_base = VEBOX_RING_BASE;
  2258. ring->write_tail = ring_write_tail;
  2259. ring->flush = gen6_ring_flush;
  2260. ring->add_request = gen6_add_request;
  2261. ring->get_seqno = gen6_ring_get_seqno;
  2262. ring->set_seqno = ring_set_seqno;
  2263. if (INTEL_INFO(dev)->gen >= 8) {
  2264. ring->irq_enable_mask =
  2265. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
  2266. ring->irq_get = gen8_ring_get_irq;
  2267. ring->irq_put = gen8_ring_put_irq;
  2268. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2269. if (i915_semaphore_is_enabled(dev)) {
  2270. ring->semaphore.sync_to = gen8_ring_sync;
  2271. ring->semaphore.signal = gen8_xcs_signal;
  2272. GEN8_RING_SEMAPHORE_INIT;
  2273. }
  2274. } else {
  2275. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2276. ring->irq_get = hsw_vebox_get_irq;
  2277. ring->irq_put = hsw_vebox_put_irq;
  2278. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2279. if (i915_semaphore_is_enabled(dev)) {
  2280. ring->semaphore.sync_to = gen6_ring_sync;
  2281. ring->semaphore.signal = gen6_signal;
  2282. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
  2283. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
  2284. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
  2285. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  2286. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2287. ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
  2288. ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
  2289. ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
  2290. ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
  2291. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2292. }
  2293. }
  2294. ring->init = init_ring_common;
  2295. return intel_init_ring_buffer(dev, ring);
  2296. }
  2297. int
  2298. intel_ring_flush_all_caches(struct intel_engine_cs *ring)
  2299. {
  2300. int ret;
  2301. if (!ring->gpu_caches_dirty)
  2302. return 0;
  2303. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  2304. if (ret)
  2305. return ret;
  2306. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  2307. ring->gpu_caches_dirty = false;
  2308. return 0;
  2309. }
  2310. int
  2311. intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
  2312. {
  2313. uint32_t flush_domains;
  2314. int ret;
  2315. flush_domains = 0;
  2316. if (ring->gpu_caches_dirty)
  2317. flush_domains = I915_GEM_GPU_DOMAINS;
  2318. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  2319. if (ret)
  2320. return ret;
  2321. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  2322. ring->gpu_caches_dirty = false;
  2323. return 0;
  2324. }
  2325. void
  2326. intel_stop_ring_buffer(struct intel_engine_cs *ring)
  2327. {
  2328. int ret;
  2329. if (!intel_ring_initialized(ring))
  2330. return;
  2331. ret = intel_ring_idle(ring);
  2332. if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
  2333. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  2334. ring->name, ret);
  2335. stop_ring(ring);
  2336. }