i915_dma.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/async.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/drm_fb_helper.h>
  33. #include <drm/drm_legacy.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. #include "i915_trace.h"
  38. #include <linux/pci.h>
  39. #include <linux/console.h>
  40. #include <linux/vt.h>
  41. #include <linux/vgaarb.h>
  42. #include <linux/acpi.h>
  43. #include <linux/pnp.h>
  44. #include <linux/vga_switcheroo.h>
  45. #include <linux/slab.h>
  46. #include <acpi/video.h>
  47. #include <linux/pm.h>
  48. #include <linux/pm_runtime.h>
  49. #include <linux/oom.h>
  50. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  51. #define BEGIN_LP_RING(n) \
  52. intel_ring_begin(LP_RING(dev_priv), (n))
  53. #define OUT_RING(x) \
  54. intel_ring_emit(LP_RING(dev_priv), x)
  55. #define ADVANCE_LP_RING() \
  56. __intel_ring_advance(LP_RING(dev_priv))
  57. /**
  58. * Lock test for when it's just for synchronization of ring access.
  59. *
  60. * In that case, we don't need to do it when GEM is initialized as nobody else
  61. * has access to the ring.
  62. */
  63. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  64. if (LP_RING(dev->dev_private)->buffer->obj == NULL) \
  65. LOCK_TEST_WITH_RETURN(dev, file); \
  66. } while (0)
  67. static inline u32
  68. intel_read_legacy_status_page(struct drm_i915_private *dev_priv, int reg)
  69. {
  70. if (I915_NEED_GFX_HWS(dev_priv->dev))
  71. return ioread32(dev_priv->dri1.gfx_hws_cpu_addr + reg);
  72. else
  73. return intel_read_status_page(LP_RING(dev_priv), reg);
  74. }
  75. #define READ_HWSP(dev_priv, reg) intel_read_legacy_status_page(dev_priv, reg)
  76. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  77. #define I915_BREADCRUMB_INDEX 0x21
  78. void i915_update_dri1_breadcrumb(struct drm_device *dev)
  79. {
  80. struct drm_i915_private *dev_priv = dev->dev_private;
  81. struct drm_i915_master_private *master_priv;
  82. /*
  83. * The dri breadcrumb update races against the drm master disappearing.
  84. * Instead of trying to fix this (this is by far not the only ums issue)
  85. * just don't do the update in kms mode.
  86. */
  87. if (drm_core_check_feature(dev, DRIVER_MODESET))
  88. return;
  89. if (dev->primary->master) {
  90. master_priv = dev->primary->master->driver_priv;
  91. if (master_priv->sarea_priv)
  92. master_priv->sarea_priv->last_dispatch =
  93. READ_BREADCRUMB(dev_priv);
  94. }
  95. }
  96. static void i915_write_hws_pga(struct drm_device *dev)
  97. {
  98. struct drm_i915_private *dev_priv = dev->dev_private;
  99. u32 addr;
  100. addr = dev_priv->status_page_dmah->busaddr;
  101. if (INTEL_INFO(dev)->gen >= 4)
  102. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  103. I915_WRITE(HWS_PGA, addr);
  104. }
  105. /**
  106. * Frees the hardware status page, whether it's a physical address or a virtual
  107. * address set up by the X Server.
  108. */
  109. static void i915_free_hws(struct drm_device *dev)
  110. {
  111. struct drm_i915_private *dev_priv = dev->dev_private;
  112. struct intel_engine_cs *ring = LP_RING(dev_priv);
  113. if (dev_priv->status_page_dmah) {
  114. drm_pci_free(dev, dev_priv->status_page_dmah);
  115. dev_priv->status_page_dmah = NULL;
  116. }
  117. if (ring->status_page.gfx_addr) {
  118. ring->status_page.gfx_addr = 0;
  119. iounmap(dev_priv->dri1.gfx_hws_cpu_addr);
  120. }
  121. /* Need to rewrite hardware status page */
  122. I915_WRITE(HWS_PGA, 0x1ffff000);
  123. }
  124. void i915_kernel_lost_context(struct drm_device *dev)
  125. {
  126. struct drm_i915_private *dev_priv = dev->dev_private;
  127. struct drm_i915_master_private *master_priv;
  128. struct intel_engine_cs *ring = LP_RING(dev_priv);
  129. struct intel_ringbuffer *ringbuf = ring->buffer;
  130. /*
  131. * We should never lose context on the ring with modesetting
  132. * as we don't expose it to userspace
  133. */
  134. if (drm_core_check_feature(dev, DRIVER_MODESET))
  135. return;
  136. ringbuf->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  137. ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  138. ringbuf->space = ringbuf->head - (ringbuf->tail + I915_RING_FREE_SPACE);
  139. if (ringbuf->space < 0)
  140. ringbuf->space += ringbuf->size;
  141. if (!dev->primary->master)
  142. return;
  143. master_priv = dev->primary->master->driver_priv;
  144. if (ringbuf->head == ringbuf->tail && master_priv->sarea_priv)
  145. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  146. }
  147. static int i915_dma_cleanup(struct drm_device *dev)
  148. {
  149. struct drm_i915_private *dev_priv = dev->dev_private;
  150. int i;
  151. /* Make sure interrupts are disabled here because the uninstall ioctl
  152. * may not have been called from userspace and after dev_private
  153. * is freed, it's too late.
  154. */
  155. if (dev->irq_enabled)
  156. drm_irq_uninstall(dev);
  157. mutex_lock(&dev->struct_mutex);
  158. for (i = 0; i < I915_NUM_RINGS; i++)
  159. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  160. mutex_unlock(&dev->struct_mutex);
  161. /* Clear the HWS virtual address at teardown */
  162. if (I915_NEED_GFX_HWS(dev))
  163. i915_free_hws(dev);
  164. return 0;
  165. }
  166. static int i915_initialize(struct drm_device *dev, drm_i915_init_t *init)
  167. {
  168. struct drm_i915_private *dev_priv = dev->dev_private;
  169. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  170. int ret;
  171. master_priv->sarea = drm_legacy_getsarea(dev);
  172. if (master_priv->sarea) {
  173. master_priv->sarea_priv = (drm_i915_sarea_t *)
  174. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  175. } else {
  176. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  177. }
  178. if (init->ring_size != 0) {
  179. if (LP_RING(dev_priv)->buffer->obj != NULL) {
  180. i915_dma_cleanup(dev);
  181. DRM_ERROR("Client tried to initialize ringbuffer in "
  182. "GEM mode\n");
  183. return -EINVAL;
  184. }
  185. ret = intel_render_ring_init_dri(dev,
  186. init->ring_start,
  187. init->ring_size);
  188. if (ret) {
  189. i915_dma_cleanup(dev);
  190. return ret;
  191. }
  192. }
  193. dev_priv->dri1.cpp = init->cpp;
  194. dev_priv->dri1.back_offset = init->back_offset;
  195. dev_priv->dri1.front_offset = init->front_offset;
  196. dev_priv->dri1.current_page = 0;
  197. if (master_priv->sarea_priv)
  198. master_priv->sarea_priv->pf_current_page = 0;
  199. /* Allow hardware batchbuffers unless told otherwise.
  200. */
  201. dev_priv->dri1.allow_batchbuffer = 1;
  202. return 0;
  203. }
  204. static int i915_dma_resume(struct drm_device *dev)
  205. {
  206. struct drm_i915_private *dev_priv = dev->dev_private;
  207. struct intel_engine_cs *ring = LP_RING(dev_priv);
  208. DRM_DEBUG_DRIVER("%s\n", __func__);
  209. if (ring->buffer->virtual_start == NULL) {
  210. DRM_ERROR("can not ioremap virtual address for"
  211. " ring buffer\n");
  212. return -ENOMEM;
  213. }
  214. /* Program Hardware Status Page */
  215. if (!ring->status_page.page_addr) {
  216. DRM_ERROR("Can not find hardware status page\n");
  217. return -EINVAL;
  218. }
  219. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  220. ring->status_page.page_addr);
  221. if (ring->status_page.gfx_addr != 0)
  222. intel_ring_setup_status_page(ring);
  223. else
  224. i915_write_hws_pga(dev);
  225. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  226. return 0;
  227. }
  228. static int i915_dma_init(struct drm_device *dev, void *data,
  229. struct drm_file *file_priv)
  230. {
  231. drm_i915_init_t *init = data;
  232. int retcode = 0;
  233. if (drm_core_check_feature(dev, DRIVER_MODESET))
  234. return -ENODEV;
  235. switch (init->func) {
  236. case I915_INIT_DMA:
  237. retcode = i915_initialize(dev, init);
  238. break;
  239. case I915_CLEANUP_DMA:
  240. retcode = i915_dma_cleanup(dev);
  241. break;
  242. case I915_RESUME_DMA:
  243. retcode = i915_dma_resume(dev);
  244. break;
  245. default:
  246. retcode = -EINVAL;
  247. break;
  248. }
  249. return retcode;
  250. }
  251. /* Implement basically the same security restrictions as hardware does
  252. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  253. *
  254. * Most of the calculations below involve calculating the size of a
  255. * particular instruction. It's important to get the size right as
  256. * that tells us where the next instruction to check is. Any illegal
  257. * instruction detected will be given a size of zero, which is a
  258. * signal to abort the rest of the buffer.
  259. */
  260. static int validate_cmd(int cmd)
  261. {
  262. switch (((cmd >> 29) & 0x7)) {
  263. case 0x0:
  264. switch ((cmd >> 23) & 0x3f) {
  265. case 0x0:
  266. return 1; /* MI_NOOP */
  267. case 0x4:
  268. return 1; /* MI_FLUSH */
  269. default:
  270. return 0; /* disallow everything else */
  271. }
  272. break;
  273. case 0x1:
  274. return 0; /* reserved */
  275. case 0x2:
  276. return (cmd & 0xff) + 2; /* 2d commands */
  277. case 0x3:
  278. if (((cmd >> 24) & 0x1f) <= 0x18)
  279. return 1;
  280. switch ((cmd >> 24) & 0x1f) {
  281. case 0x1c:
  282. return 1;
  283. case 0x1d:
  284. switch ((cmd >> 16) & 0xff) {
  285. case 0x3:
  286. return (cmd & 0x1f) + 2;
  287. case 0x4:
  288. return (cmd & 0xf) + 2;
  289. default:
  290. return (cmd & 0xffff) + 2;
  291. }
  292. case 0x1e:
  293. if (cmd & (1 << 23))
  294. return (cmd & 0xffff) + 1;
  295. else
  296. return 1;
  297. case 0x1f:
  298. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  299. return (cmd & 0x1ffff) + 2;
  300. else if (cmd & (1 << 17)) /* indirect random */
  301. if ((cmd & 0xffff) == 0)
  302. return 0; /* unknown length, too hard */
  303. else
  304. return (((cmd & 0xffff) + 1) / 2) + 1;
  305. else
  306. return 2; /* indirect sequential */
  307. default:
  308. return 0;
  309. }
  310. default:
  311. return 0;
  312. }
  313. return 0;
  314. }
  315. static int i915_emit_cmds(struct drm_device *dev, int *buffer, int dwords)
  316. {
  317. struct drm_i915_private *dev_priv = dev->dev_private;
  318. int i, ret;
  319. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->buffer->size - 8)
  320. return -EINVAL;
  321. for (i = 0; i < dwords;) {
  322. int sz = validate_cmd(buffer[i]);
  323. if (sz == 0 || i + sz > dwords)
  324. return -EINVAL;
  325. i += sz;
  326. }
  327. ret = BEGIN_LP_RING((dwords+1)&~1);
  328. if (ret)
  329. return ret;
  330. for (i = 0; i < dwords; i++)
  331. OUT_RING(buffer[i]);
  332. if (dwords & 1)
  333. OUT_RING(0);
  334. ADVANCE_LP_RING();
  335. return 0;
  336. }
  337. int
  338. i915_emit_box(struct drm_device *dev,
  339. struct drm_clip_rect *box,
  340. int DR1, int DR4)
  341. {
  342. struct drm_i915_private *dev_priv = dev->dev_private;
  343. int ret;
  344. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  345. box->y2 <= 0 || box->x2 <= 0) {
  346. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  347. box->x1, box->y1, box->x2, box->y2);
  348. return -EINVAL;
  349. }
  350. if (INTEL_INFO(dev)->gen >= 4) {
  351. ret = BEGIN_LP_RING(4);
  352. if (ret)
  353. return ret;
  354. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  355. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  356. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  357. OUT_RING(DR4);
  358. } else {
  359. ret = BEGIN_LP_RING(6);
  360. if (ret)
  361. return ret;
  362. OUT_RING(GFX_OP_DRAWRECT_INFO);
  363. OUT_RING(DR1);
  364. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  365. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  366. OUT_RING(DR4);
  367. OUT_RING(0);
  368. }
  369. ADVANCE_LP_RING();
  370. return 0;
  371. }
  372. /* XXX: Emitting the counter should really be moved to part of the IRQ
  373. * emit. For now, do it in both places:
  374. */
  375. static void i915_emit_breadcrumb(struct drm_device *dev)
  376. {
  377. struct drm_i915_private *dev_priv = dev->dev_private;
  378. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  379. dev_priv->dri1.counter++;
  380. if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
  381. dev_priv->dri1.counter = 0;
  382. if (master_priv->sarea_priv)
  383. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
  384. if (BEGIN_LP_RING(4) == 0) {
  385. OUT_RING(MI_STORE_DWORD_INDEX);
  386. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  387. OUT_RING(dev_priv->dri1.counter);
  388. OUT_RING(0);
  389. ADVANCE_LP_RING();
  390. }
  391. }
  392. static int i915_dispatch_cmdbuffer(struct drm_device *dev,
  393. drm_i915_cmdbuffer_t *cmd,
  394. struct drm_clip_rect *cliprects,
  395. void *cmdbuf)
  396. {
  397. int nbox = cmd->num_cliprects;
  398. int i = 0, count, ret;
  399. if (cmd->sz & 0x3) {
  400. DRM_ERROR("alignment");
  401. return -EINVAL;
  402. }
  403. i915_kernel_lost_context(dev);
  404. count = nbox ? nbox : 1;
  405. for (i = 0; i < count; i++) {
  406. if (i < nbox) {
  407. ret = i915_emit_box(dev, &cliprects[i],
  408. cmd->DR1, cmd->DR4);
  409. if (ret)
  410. return ret;
  411. }
  412. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  413. if (ret)
  414. return ret;
  415. }
  416. i915_emit_breadcrumb(dev);
  417. return 0;
  418. }
  419. static int i915_dispatch_batchbuffer(struct drm_device *dev,
  420. drm_i915_batchbuffer_t *batch,
  421. struct drm_clip_rect *cliprects)
  422. {
  423. struct drm_i915_private *dev_priv = dev->dev_private;
  424. int nbox = batch->num_cliprects;
  425. int i, count, ret;
  426. if ((batch->start | batch->used) & 0x7) {
  427. DRM_ERROR("alignment");
  428. return -EINVAL;
  429. }
  430. i915_kernel_lost_context(dev);
  431. count = nbox ? nbox : 1;
  432. for (i = 0; i < count; i++) {
  433. if (i < nbox) {
  434. ret = i915_emit_box(dev, &cliprects[i],
  435. batch->DR1, batch->DR4);
  436. if (ret)
  437. return ret;
  438. }
  439. if (!IS_I830(dev) && !IS_845G(dev)) {
  440. ret = BEGIN_LP_RING(2);
  441. if (ret)
  442. return ret;
  443. if (INTEL_INFO(dev)->gen >= 4) {
  444. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  445. OUT_RING(batch->start);
  446. } else {
  447. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  448. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  449. }
  450. } else {
  451. ret = BEGIN_LP_RING(4);
  452. if (ret)
  453. return ret;
  454. OUT_RING(MI_BATCH_BUFFER);
  455. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  456. OUT_RING(batch->start + batch->used - 4);
  457. OUT_RING(0);
  458. }
  459. ADVANCE_LP_RING();
  460. }
  461. if (IS_G4X(dev) || IS_GEN5(dev)) {
  462. if (BEGIN_LP_RING(2) == 0) {
  463. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  464. OUT_RING(MI_NOOP);
  465. ADVANCE_LP_RING();
  466. }
  467. }
  468. i915_emit_breadcrumb(dev);
  469. return 0;
  470. }
  471. static int i915_dispatch_flip(struct drm_device *dev)
  472. {
  473. struct drm_i915_private *dev_priv = dev->dev_private;
  474. struct drm_i915_master_private *master_priv =
  475. dev->primary->master->driver_priv;
  476. int ret;
  477. if (!master_priv->sarea_priv)
  478. return -EINVAL;
  479. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  480. __func__,
  481. dev_priv->dri1.current_page,
  482. master_priv->sarea_priv->pf_current_page);
  483. i915_kernel_lost_context(dev);
  484. ret = BEGIN_LP_RING(10);
  485. if (ret)
  486. return ret;
  487. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  488. OUT_RING(0);
  489. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  490. OUT_RING(0);
  491. if (dev_priv->dri1.current_page == 0) {
  492. OUT_RING(dev_priv->dri1.back_offset);
  493. dev_priv->dri1.current_page = 1;
  494. } else {
  495. OUT_RING(dev_priv->dri1.front_offset);
  496. dev_priv->dri1.current_page = 0;
  497. }
  498. OUT_RING(0);
  499. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  500. OUT_RING(0);
  501. ADVANCE_LP_RING();
  502. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter++;
  503. if (BEGIN_LP_RING(4) == 0) {
  504. OUT_RING(MI_STORE_DWORD_INDEX);
  505. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  506. OUT_RING(dev_priv->dri1.counter);
  507. OUT_RING(0);
  508. ADVANCE_LP_RING();
  509. }
  510. master_priv->sarea_priv->pf_current_page = dev_priv->dri1.current_page;
  511. return 0;
  512. }
  513. static int i915_quiescent(struct drm_device *dev)
  514. {
  515. i915_kernel_lost_context(dev);
  516. return intel_ring_idle(LP_RING(dev->dev_private));
  517. }
  518. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  519. struct drm_file *file_priv)
  520. {
  521. int ret;
  522. if (drm_core_check_feature(dev, DRIVER_MODESET))
  523. return -ENODEV;
  524. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  525. mutex_lock(&dev->struct_mutex);
  526. ret = i915_quiescent(dev);
  527. mutex_unlock(&dev->struct_mutex);
  528. return ret;
  529. }
  530. static int i915_batchbuffer(struct drm_device *dev, void *data,
  531. struct drm_file *file_priv)
  532. {
  533. struct drm_i915_private *dev_priv = dev->dev_private;
  534. struct drm_i915_master_private *master_priv;
  535. drm_i915_sarea_t *sarea_priv;
  536. drm_i915_batchbuffer_t *batch = data;
  537. int ret;
  538. struct drm_clip_rect *cliprects = NULL;
  539. if (drm_core_check_feature(dev, DRIVER_MODESET))
  540. return -ENODEV;
  541. master_priv = dev->primary->master->driver_priv;
  542. sarea_priv = (drm_i915_sarea_t *) master_priv->sarea_priv;
  543. if (!dev_priv->dri1.allow_batchbuffer) {
  544. DRM_ERROR("Batchbuffer ioctl disabled\n");
  545. return -EINVAL;
  546. }
  547. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  548. batch->start, batch->used, batch->num_cliprects);
  549. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  550. if (batch->num_cliprects < 0)
  551. return -EINVAL;
  552. if (batch->num_cliprects) {
  553. cliprects = kcalloc(batch->num_cliprects,
  554. sizeof(*cliprects),
  555. GFP_KERNEL);
  556. if (cliprects == NULL)
  557. return -ENOMEM;
  558. ret = copy_from_user(cliprects, batch->cliprects,
  559. batch->num_cliprects *
  560. sizeof(struct drm_clip_rect));
  561. if (ret != 0) {
  562. ret = -EFAULT;
  563. goto fail_free;
  564. }
  565. }
  566. mutex_lock(&dev->struct_mutex);
  567. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  568. mutex_unlock(&dev->struct_mutex);
  569. if (sarea_priv)
  570. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  571. fail_free:
  572. kfree(cliprects);
  573. return ret;
  574. }
  575. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  576. struct drm_file *file_priv)
  577. {
  578. struct drm_i915_private *dev_priv = dev->dev_private;
  579. struct drm_i915_master_private *master_priv;
  580. drm_i915_sarea_t *sarea_priv;
  581. drm_i915_cmdbuffer_t *cmdbuf = data;
  582. struct drm_clip_rect *cliprects = NULL;
  583. void *batch_data;
  584. int ret;
  585. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  586. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  587. if (drm_core_check_feature(dev, DRIVER_MODESET))
  588. return -ENODEV;
  589. master_priv = dev->primary->master->driver_priv;
  590. sarea_priv = (drm_i915_sarea_t *) master_priv->sarea_priv;
  591. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  592. if (cmdbuf->num_cliprects < 0)
  593. return -EINVAL;
  594. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  595. if (batch_data == NULL)
  596. return -ENOMEM;
  597. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  598. if (ret != 0) {
  599. ret = -EFAULT;
  600. goto fail_batch_free;
  601. }
  602. if (cmdbuf->num_cliprects) {
  603. cliprects = kcalloc(cmdbuf->num_cliprects,
  604. sizeof(*cliprects), GFP_KERNEL);
  605. if (cliprects == NULL) {
  606. ret = -ENOMEM;
  607. goto fail_batch_free;
  608. }
  609. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  610. cmdbuf->num_cliprects *
  611. sizeof(struct drm_clip_rect));
  612. if (ret != 0) {
  613. ret = -EFAULT;
  614. goto fail_clip_free;
  615. }
  616. }
  617. mutex_lock(&dev->struct_mutex);
  618. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  619. mutex_unlock(&dev->struct_mutex);
  620. if (ret) {
  621. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  622. goto fail_clip_free;
  623. }
  624. if (sarea_priv)
  625. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  626. fail_clip_free:
  627. kfree(cliprects);
  628. fail_batch_free:
  629. kfree(batch_data);
  630. return ret;
  631. }
  632. static int i915_emit_irq(struct drm_device *dev)
  633. {
  634. struct drm_i915_private *dev_priv = dev->dev_private;
  635. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  636. i915_kernel_lost_context(dev);
  637. DRM_DEBUG_DRIVER("\n");
  638. dev_priv->dri1.counter++;
  639. if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
  640. dev_priv->dri1.counter = 1;
  641. if (master_priv->sarea_priv)
  642. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
  643. if (BEGIN_LP_RING(4) == 0) {
  644. OUT_RING(MI_STORE_DWORD_INDEX);
  645. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  646. OUT_RING(dev_priv->dri1.counter);
  647. OUT_RING(MI_USER_INTERRUPT);
  648. ADVANCE_LP_RING();
  649. }
  650. return dev_priv->dri1.counter;
  651. }
  652. static int i915_wait_irq(struct drm_device *dev, int irq_nr)
  653. {
  654. struct drm_i915_private *dev_priv = dev->dev_private;
  655. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  656. int ret = 0;
  657. struct intel_engine_cs *ring = LP_RING(dev_priv);
  658. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  659. READ_BREADCRUMB(dev_priv));
  660. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  661. if (master_priv->sarea_priv)
  662. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  663. return 0;
  664. }
  665. if (master_priv->sarea_priv)
  666. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  667. if (ring->irq_get(ring)) {
  668. DRM_WAIT_ON(ret, ring->irq_queue, 3 * HZ,
  669. READ_BREADCRUMB(dev_priv) >= irq_nr);
  670. ring->irq_put(ring);
  671. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  672. ret = -EBUSY;
  673. if (ret == -EBUSY) {
  674. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  675. READ_BREADCRUMB(dev_priv), (int)dev_priv->dri1.counter);
  676. }
  677. return ret;
  678. }
  679. /* Needs the lock as it touches the ring.
  680. */
  681. static int i915_irq_emit(struct drm_device *dev, void *data,
  682. struct drm_file *file_priv)
  683. {
  684. struct drm_i915_private *dev_priv = dev->dev_private;
  685. drm_i915_irq_emit_t *emit = data;
  686. int result;
  687. if (drm_core_check_feature(dev, DRIVER_MODESET))
  688. return -ENODEV;
  689. if (!dev_priv || !LP_RING(dev_priv)->buffer->virtual_start) {
  690. DRM_ERROR("called with no initialization\n");
  691. return -EINVAL;
  692. }
  693. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  694. mutex_lock(&dev->struct_mutex);
  695. result = i915_emit_irq(dev);
  696. mutex_unlock(&dev->struct_mutex);
  697. if (copy_to_user(emit->irq_seq, &result, sizeof(int))) {
  698. DRM_ERROR("copy_to_user\n");
  699. return -EFAULT;
  700. }
  701. return 0;
  702. }
  703. /* Doesn't need the hardware lock.
  704. */
  705. static int i915_irq_wait(struct drm_device *dev, void *data,
  706. struct drm_file *file_priv)
  707. {
  708. struct drm_i915_private *dev_priv = dev->dev_private;
  709. drm_i915_irq_wait_t *irqwait = data;
  710. if (drm_core_check_feature(dev, DRIVER_MODESET))
  711. return -ENODEV;
  712. if (!dev_priv) {
  713. DRM_ERROR("called with no initialization\n");
  714. return -EINVAL;
  715. }
  716. return i915_wait_irq(dev, irqwait->irq_seq);
  717. }
  718. static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  719. struct drm_file *file_priv)
  720. {
  721. struct drm_i915_private *dev_priv = dev->dev_private;
  722. drm_i915_vblank_pipe_t *pipe = data;
  723. if (drm_core_check_feature(dev, DRIVER_MODESET))
  724. return -ENODEV;
  725. if (!dev_priv) {
  726. DRM_ERROR("called with no initialization\n");
  727. return -EINVAL;
  728. }
  729. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  730. return 0;
  731. }
  732. /**
  733. * Schedule buffer swap at given vertical blank.
  734. */
  735. static int i915_vblank_swap(struct drm_device *dev, void *data,
  736. struct drm_file *file_priv)
  737. {
  738. /* The delayed swap mechanism was fundamentally racy, and has been
  739. * removed. The model was that the client requested a delayed flip/swap
  740. * from the kernel, then waited for vblank before continuing to perform
  741. * rendering. The problem was that the kernel might wake the client
  742. * up before it dispatched the vblank swap (since the lock has to be
  743. * held while touching the ringbuffer), in which case the client would
  744. * clear and start the next frame before the swap occurred, and
  745. * flicker would occur in addition to likely missing the vblank.
  746. *
  747. * In the absence of this ioctl, userland falls back to a correct path
  748. * of waiting for a vblank, then dispatching the swap on its own.
  749. * Context switching to userland and back is plenty fast enough for
  750. * meeting the requirements of vblank swapping.
  751. */
  752. return -EINVAL;
  753. }
  754. static int i915_flip_bufs(struct drm_device *dev, void *data,
  755. struct drm_file *file_priv)
  756. {
  757. int ret;
  758. if (drm_core_check_feature(dev, DRIVER_MODESET))
  759. return -ENODEV;
  760. DRM_DEBUG_DRIVER("%s\n", __func__);
  761. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  762. mutex_lock(&dev->struct_mutex);
  763. ret = i915_dispatch_flip(dev);
  764. mutex_unlock(&dev->struct_mutex);
  765. return ret;
  766. }
  767. static int i915_getparam(struct drm_device *dev, void *data,
  768. struct drm_file *file_priv)
  769. {
  770. struct drm_i915_private *dev_priv = dev->dev_private;
  771. drm_i915_getparam_t *param = data;
  772. int value;
  773. if (!dev_priv) {
  774. DRM_ERROR("called with no initialization\n");
  775. return -EINVAL;
  776. }
  777. switch (param->param) {
  778. case I915_PARAM_IRQ_ACTIVE:
  779. value = dev->pdev->irq ? 1 : 0;
  780. break;
  781. case I915_PARAM_ALLOW_BATCHBUFFER:
  782. value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
  783. break;
  784. case I915_PARAM_LAST_DISPATCH:
  785. value = READ_BREADCRUMB(dev_priv);
  786. break;
  787. case I915_PARAM_CHIPSET_ID:
  788. value = dev->pdev->device;
  789. break;
  790. case I915_PARAM_HAS_GEM:
  791. value = 1;
  792. break;
  793. case I915_PARAM_NUM_FENCES_AVAIL:
  794. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  795. break;
  796. case I915_PARAM_HAS_OVERLAY:
  797. value = dev_priv->overlay ? 1 : 0;
  798. break;
  799. case I915_PARAM_HAS_PAGEFLIPPING:
  800. value = 1;
  801. break;
  802. case I915_PARAM_HAS_EXECBUF2:
  803. /* depends on GEM */
  804. value = 1;
  805. break;
  806. case I915_PARAM_HAS_BSD:
  807. value = intel_ring_initialized(&dev_priv->ring[VCS]);
  808. break;
  809. case I915_PARAM_HAS_BLT:
  810. value = intel_ring_initialized(&dev_priv->ring[BCS]);
  811. break;
  812. case I915_PARAM_HAS_VEBOX:
  813. value = intel_ring_initialized(&dev_priv->ring[VECS]);
  814. break;
  815. case I915_PARAM_HAS_RELAXED_FENCING:
  816. value = 1;
  817. break;
  818. case I915_PARAM_HAS_COHERENT_RINGS:
  819. value = 1;
  820. break;
  821. case I915_PARAM_HAS_EXEC_CONSTANTS:
  822. value = INTEL_INFO(dev)->gen >= 4;
  823. break;
  824. case I915_PARAM_HAS_RELAXED_DELTA:
  825. value = 1;
  826. break;
  827. case I915_PARAM_HAS_GEN7_SOL_RESET:
  828. value = 1;
  829. break;
  830. case I915_PARAM_HAS_LLC:
  831. value = HAS_LLC(dev);
  832. break;
  833. case I915_PARAM_HAS_WT:
  834. value = HAS_WT(dev);
  835. break;
  836. case I915_PARAM_HAS_ALIASING_PPGTT:
  837. value = USES_PPGTT(dev);
  838. break;
  839. case I915_PARAM_HAS_WAIT_TIMEOUT:
  840. value = 1;
  841. break;
  842. case I915_PARAM_HAS_SEMAPHORES:
  843. value = i915_semaphore_is_enabled(dev);
  844. break;
  845. case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
  846. value = 1;
  847. break;
  848. case I915_PARAM_HAS_SECURE_BATCHES:
  849. value = capable(CAP_SYS_ADMIN);
  850. break;
  851. case I915_PARAM_HAS_PINNED_BATCHES:
  852. value = 1;
  853. break;
  854. case I915_PARAM_HAS_EXEC_NO_RELOC:
  855. value = 1;
  856. break;
  857. case I915_PARAM_HAS_EXEC_HANDLE_LUT:
  858. value = 1;
  859. break;
  860. case I915_PARAM_CMD_PARSER_VERSION:
  861. value = i915_cmd_parser_get_version();
  862. break;
  863. default:
  864. DRM_DEBUG("Unknown parameter %d\n", param->param);
  865. return -EINVAL;
  866. }
  867. if (copy_to_user(param->value, &value, sizeof(int))) {
  868. DRM_ERROR("copy_to_user failed\n");
  869. return -EFAULT;
  870. }
  871. return 0;
  872. }
  873. static int i915_setparam(struct drm_device *dev, void *data,
  874. struct drm_file *file_priv)
  875. {
  876. struct drm_i915_private *dev_priv = dev->dev_private;
  877. drm_i915_setparam_t *param = data;
  878. if (!dev_priv) {
  879. DRM_ERROR("called with no initialization\n");
  880. return -EINVAL;
  881. }
  882. switch (param->param) {
  883. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  884. break;
  885. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  886. break;
  887. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  888. dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
  889. break;
  890. case I915_SETPARAM_NUM_USED_FENCES:
  891. if (param->value > dev_priv->num_fence_regs ||
  892. param->value < 0)
  893. return -EINVAL;
  894. /* Userspace can use first N regs */
  895. dev_priv->fence_reg_start = param->value;
  896. break;
  897. default:
  898. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  899. param->param);
  900. return -EINVAL;
  901. }
  902. return 0;
  903. }
  904. static int i915_set_status_page(struct drm_device *dev, void *data,
  905. struct drm_file *file_priv)
  906. {
  907. struct drm_i915_private *dev_priv = dev->dev_private;
  908. drm_i915_hws_addr_t *hws = data;
  909. struct intel_engine_cs *ring;
  910. if (drm_core_check_feature(dev, DRIVER_MODESET))
  911. return -ENODEV;
  912. if (!I915_NEED_GFX_HWS(dev))
  913. return -EINVAL;
  914. if (!dev_priv) {
  915. DRM_ERROR("called with no initialization\n");
  916. return -EINVAL;
  917. }
  918. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  919. WARN(1, "tried to set status page when mode setting active\n");
  920. return 0;
  921. }
  922. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  923. ring = LP_RING(dev_priv);
  924. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  925. dev_priv->dri1.gfx_hws_cpu_addr =
  926. ioremap_wc(dev_priv->gtt.mappable_base + hws->addr, 4096);
  927. if (dev_priv->dri1.gfx_hws_cpu_addr == NULL) {
  928. i915_dma_cleanup(dev);
  929. ring->status_page.gfx_addr = 0;
  930. DRM_ERROR("can not ioremap virtual address for"
  931. " G33 hw status page\n");
  932. return -ENOMEM;
  933. }
  934. memset_io(dev_priv->dri1.gfx_hws_cpu_addr, 0, PAGE_SIZE);
  935. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  936. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  937. ring->status_page.gfx_addr);
  938. DRM_DEBUG_DRIVER("load hws at %p\n",
  939. ring->status_page.page_addr);
  940. return 0;
  941. }
  942. static int i915_get_bridge_dev(struct drm_device *dev)
  943. {
  944. struct drm_i915_private *dev_priv = dev->dev_private;
  945. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  946. if (!dev_priv->bridge_dev) {
  947. DRM_ERROR("bridge device not found\n");
  948. return -1;
  949. }
  950. return 0;
  951. }
  952. #define MCHBAR_I915 0x44
  953. #define MCHBAR_I965 0x48
  954. #define MCHBAR_SIZE (4*4096)
  955. #define DEVEN_REG 0x54
  956. #define DEVEN_MCHBAR_EN (1 << 28)
  957. /* Allocate space for the MCH regs if needed, return nonzero on error */
  958. static int
  959. intel_alloc_mchbar_resource(struct drm_device *dev)
  960. {
  961. struct drm_i915_private *dev_priv = dev->dev_private;
  962. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  963. u32 temp_lo, temp_hi = 0;
  964. u64 mchbar_addr;
  965. int ret;
  966. if (INTEL_INFO(dev)->gen >= 4)
  967. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  968. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  969. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  970. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  971. #ifdef CONFIG_PNP
  972. if (mchbar_addr &&
  973. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  974. return 0;
  975. #endif
  976. /* Get some space for it */
  977. dev_priv->mch_res.name = "i915 MCHBAR";
  978. dev_priv->mch_res.flags = IORESOURCE_MEM;
  979. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  980. &dev_priv->mch_res,
  981. MCHBAR_SIZE, MCHBAR_SIZE,
  982. PCIBIOS_MIN_MEM,
  983. 0, pcibios_align_resource,
  984. dev_priv->bridge_dev);
  985. if (ret) {
  986. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  987. dev_priv->mch_res.start = 0;
  988. return ret;
  989. }
  990. if (INTEL_INFO(dev)->gen >= 4)
  991. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  992. upper_32_bits(dev_priv->mch_res.start));
  993. pci_write_config_dword(dev_priv->bridge_dev, reg,
  994. lower_32_bits(dev_priv->mch_res.start));
  995. return 0;
  996. }
  997. /* Setup MCHBAR if possible, return true if we should disable it again */
  998. static void
  999. intel_setup_mchbar(struct drm_device *dev)
  1000. {
  1001. struct drm_i915_private *dev_priv = dev->dev_private;
  1002. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  1003. u32 temp;
  1004. bool enabled;
  1005. if (IS_VALLEYVIEW(dev))
  1006. return;
  1007. dev_priv->mchbar_need_disable = false;
  1008. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1009. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  1010. enabled = !!(temp & DEVEN_MCHBAR_EN);
  1011. } else {
  1012. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1013. enabled = temp & 1;
  1014. }
  1015. /* If it's already enabled, don't have to do anything */
  1016. if (enabled)
  1017. return;
  1018. if (intel_alloc_mchbar_resource(dev))
  1019. return;
  1020. dev_priv->mchbar_need_disable = true;
  1021. /* Space is allocated or reserved, so enable it. */
  1022. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1023. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  1024. temp | DEVEN_MCHBAR_EN);
  1025. } else {
  1026. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1027. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  1028. }
  1029. }
  1030. static void
  1031. intel_teardown_mchbar(struct drm_device *dev)
  1032. {
  1033. struct drm_i915_private *dev_priv = dev->dev_private;
  1034. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  1035. u32 temp;
  1036. if (dev_priv->mchbar_need_disable) {
  1037. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1038. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  1039. temp &= ~DEVEN_MCHBAR_EN;
  1040. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  1041. } else {
  1042. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1043. temp &= ~1;
  1044. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  1045. }
  1046. }
  1047. if (dev_priv->mch_res.start)
  1048. release_resource(&dev_priv->mch_res);
  1049. }
  1050. /* true = enable decode, false = disable decoder */
  1051. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1052. {
  1053. struct drm_device *dev = cookie;
  1054. intel_modeset_vga_set_state(dev, state);
  1055. if (state)
  1056. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1057. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1058. else
  1059. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1060. }
  1061. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1062. {
  1063. struct drm_device *dev = pci_get_drvdata(pdev);
  1064. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1065. if (state == VGA_SWITCHEROO_ON) {
  1066. pr_info("switched on\n");
  1067. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1068. /* i915 resume handler doesn't set to D0 */
  1069. pci_set_power_state(dev->pdev, PCI_D0);
  1070. i915_resume(dev);
  1071. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1072. } else {
  1073. pr_err("switched off\n");
  1074. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1075. i915_suspend(dev, pmm);
  1076. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1077. }
  1078. }
  1079. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1080. {
  1081. struct drm_device *dev = pci_get_drvdata(pdev);
  1082. /*
  1083. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1084. * locking inversion with the driver load path. And the access here is
  1085. * completely racy anyway. So don't bother with locking for now.
  1086. */
  1087. return dev->open_count == 0;
  1088. }
  1089. static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
  1090. .set_gpu_state = i915_switcheroo_set_state,
  1091. .reprobe = NULL,
  1092. .can_switch = i915_switcheroo_can_switch,
  1093. };
  1094. static int i915_load_modeset_init(struct drm_device *dev)
  1095. {
  1096. struct drm_i915_private *dev_priv = dev->dev_private;
  1097. int ret;
  1098. ret = intel_parse_bios(dev);
  1099. if (ret)
  1100. DRM_INFO("failed to find VBIOS tables\n");
  1101. /* If we have > 1 VGA cards, then we need to arbitrate access
  1102. * to the common VGA resources.
  1103. *
  1104. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  1105. * then we do not take part in VGA arbitration and the
  1106. * vga_client_register() fails with -ENODEV.
  1107. */
  1108. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1109. if (ret && ret != -ENODEV)
  1110. goto out;
  1111. intel_register_dsm_handler();
  1112. ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
  1113. if (ret)
  1114. goto cleanup_vga_client;
  1115. /* Initialise stolen first so that we may reserve preallocated
  1116. * objects for the BIOS to KMS transition.
  1117. */
  1118. ret = i915_gem_init_stolen(dev);
  1119. if (ret)
  1120. goto cleanup_vga_switcheroo;
  1121. intel_power_domains_init_hw(dev_priv);
  1122. /*
  1123. * We enable some interrupt sources in our postinstall hooks, so mark
  1124. * interrupts as enabled _before_ actually enabling them to avoid
  1125. * special cases in our ordering checks.
  1126. */
  1127. dev_priv->pm._irqs_disabled = false;
  1128. ret = drm_irq_install(dev, dev->pdev->irq);
  1129. if (ret)
  1130. goto cleanup_gem_stolen;
  1131. /* Important: The output setup functions called by modeset_init need
  1132. * working irqs for e.g. gmbus and dp aux transfers. */
  1133. intel_modeset_init(dev);
  1134. ret = i915_gem_init(dev);
  1135. if (ret)
  1136. goto cleanup_irq;
  1137. intel_modeset_gem_init(dev);
  1138. /* Always safe in the mode setting case. */
  1139. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1140. dev->vblank_disable_allowed = true;
  1141. if (INTEL_INFO(dev)->num_pipes == 0)
  1142. return 0;
  1143. ret = intel_fbdev_init(dev);
  1144. if (ret)
  1145. goto cleanup_gem;
  1146. /* Only enable hotplug handling once the fbdev is fully set up. */
  1147. intel_hpd_init(dev);
  1148. /*
  1149. * Some ports require correctly set-up hpd registers for detection to
  1150. * work properly (leading to ghost connected connector status), e.g. VGA
  1151. * on gm45. Hence we can only set up the initial fbdev config after hpd
  1152. * irqs are fully enabled. Now we should scan for the initial config
  1153. * only once hotplug handling is enabled, but due to screwed-up locking
  1154. * around kms/fbdev init we can't protect the fdbev initial config
  1155. * scanning against hotplug events. Hence do this first and ignore the
  1156. * tiny window where we will loose hotplug notifactions.
  1157. */
  1158. async_schedule(intel_fbdev_initial_config, dev_priv);
  1159. drm_kms_helper_poll_init(dev);
  1160. return 0;
  1161. cleanup_gem:
  1162. mutex_lock(&dev->struct_mutex);
  1163. i915_gem_cleanup_ringbuffer(dev);
  1164. i915_gem_context_fini(dev);
  1165. mutex_unlock(&dev->struct_mutex);
  1166. cleanup_irq:
  1167. drm_irq_uninstall(dev);
  1168. cleanup_gem_stolen:
  1169. i915_gem_cleanup_stolen(dev);
  1170. cleanup_vga_switcheroo:
  1171. vga_switcheroo_unregister_client(dev->pdev);
  1172. cleanup_vga_client:
  1173. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1174. out:
  1175. return ret;
  1176. }
  1177. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1178. {
  1179. struct drm_i915_master_private *master_priv;
  1180. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1181. if (!master_priv)
  1182. return -ENOMEM;
  1183. master->driver_priv = master_priv;
  1184. return 0;
  1185. }
  1186. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1187. {
  1188. struct drm_i915_master_private *master_priv = master->driver_priv;
  1189. if (!master_priv)
  1190. return;
  1191. kfree(master_priv);
  1192. master->driver_priv = NULL;
  1193. }
  1194. #if IS_ENABLED(CONFIG_FB)
  1195. static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
  1196. {
  1197. struct apertures_struct *ap;
  1198. struct pci_dev *pdev = dev_priv->dev->pdev;
  1199. bool primary;
  1200. int ret;
  1201. ap = alloc_apertures(1);
  1202. if (!ap)
  1203. return -ENOMEM;
  1204. ap->ranges[0].base = dev_priv->gtt.mappable_base;
  1205. ap->ranges[0].size = dev_priv->gtt.mappable_end;
  1206. primary =
  1207. pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  1208. ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
  1209. kfree(ap);
  1210. return ret;
  1211. }
  1212. #else
  1213. static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
  1214. {
  1215. return 0;
  1216. }
  1217. #endif
  1218. #if !defined(CONFIG_VGA_CONSOLE)
  1219. static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
  1220. {
  1221. return 0;
  1222. }
  1223. #elif !defined(CONFIG_DUMMY_CONSOLE)
  1224. static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
  1225. {
  1226. return -ENODEV;
  1227. }
  1228. #else
  1229. static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
  1230. {
  1231. int ret = 0;
  1232. DRM_INFO("Replacing VGA console driver\n");
  1233. console_lock();
  1234. if (con_is_bound(&vga_con))
  1235. ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
  1236. if (ret == 0) {
  1237. ret = do_unregister_con_driver(&vga_con);
  1238. /* Ignore "already unregistered". */
  1239. if (ret == -ENODEV)
  1240. ret = 0;
  1241. }
  1242. console_unlock();
  1243. return ret;
  1244. }
  1245. #endif
  1246. static void i915_dump_device_info(struct drm_i915_private *dev_priv)
  1247. {
  1248. const struct intel_device_info *info = &dev_priv->info;
  1249. #define PRINT_S(name) "%s"
  1250. #define SEP_EMPTY
  1251. #define PRINT_FLAG(name) info->name ? #name "," : ""
  1252. #define SEP_COMMA ,
  1253. DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
  1254. DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
  1255. info->gen,
  1256. dev_priv->dev->pdev->device,
  1257. dev_priv->dev->pdev->revision,
  1258. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
  1259. #undef PRINT_S
  1260. #undef SEP_EMPTY
  1261. #undef PRINT_FLAG
  1262. #undef SEP_COMMA
  1263. }
  1264. /*
  1265. * Determine various intel_device_info fields at runtime.
  1266. *
  1267. * Use it when either:
  1268. * - it's judged too laborious to fill n static structures with the limit
  1269. * when a simple if statement does the job,
  1270. * - run-time checks (eg read fuse/strap registers) are needed.
  1271. *
  1272. * This function needs to be called:
  1273. * - after the MMIO has been setup as we are reading registers,
  1274. * - after the PCH has been detected,
  1275. * - before the first usage of the fields it can tweak.
  1276. */
  1277. static void intel_device_info_runtime_init(struct drm_device *dev)
  1278. {
  1279. struct drm_i915_private *dev_priv = dev->dev_private;
  1280. struct intel_device_info *info;
  1281. enum pipe pipe;
  1282. info = (struct intel_device_info *)&dev_priv->info;
  1283. if (IS_VALLEYVIEW(dev))
  1284. for_each_pipe(dev_priv, pipe)
  1285. info->num_sprites[pipe] = 2;
  1286. else
  1287. for_each_pipe(dev_priv, pipe)
  1288. info->num_sprites[pipe] = 1;
  1289. if (i915.disable_display) {
  1290. DRM_INFO("Display disabled (module parameter)\n");
  1291. info->num_pipes = 0;
  1292. } else if (info->num_pipes > 0 &&
  1293. (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
  1294. !IS_VALLEYVIEW(dev)) {
  1295. u32 fuse_strap = I915_READ(FUSE_STRAP);
  1296. u32 sfuse_strap = I915_READ(SFUSE_STRAP);
  1297. /*
  1298. * SFUSE_STRAP is supposed to have a bit signalling the display
  1299. * is fused off. Unfortunately it seems that, at least in
  1300. * certain cases, fused off display means that PCH display
  1301. * reads don't land anywhere. In that case, we read 0s.
  1302. *
  1303. * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
  1304. * should be set when taking over after the firmware.
  1305. */
  1306. if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
  1307. sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
  1308. (dev_priv->pch_type == PCH_CPT &&
  1309. !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
  1310. DRM_INFO("Display fused off, disabling\n");
  1311. info->num_pipes = 0;
  1312. }
  1313. }
  1314. }
  1315. /**
  1316. * i915_driver_load - setup chip and create an initial config
  1317. * @dev: DRM device
  1318. * @flags: startup flags
  1319. *
  1320. * The driver load routine has to do several things:
  1321. * - drive output discovery via intel_modeset_init()
  1322. * - initialize the memory manager
  1323. * - allocate initial config memory
  1324. * - setup the DRM framebuffer with the allocated memory
  1325. */
  1326. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1327. {
  1328. struct drm_i915_private *dev_priv;
  1329. struct intel_device_info *info, *device_info;
  1330. int ret = 0, mmio_bar, mmio_size;
  1331. uint32_t aperture_size;
  1332. info = (struct intel_device_info *) flags;
  1333. /* Refuse to load on gen6+ without kms enabled. */
  1334. if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET)) {
  1335. DRM_INFO("Your hardware requires kernel modesetting (KMS)\n");
  1336. DRM_INFO("See CONFIG_DRM_I915_KMS, nomodeset, and i915.modeset parameters\n");
  1337. return -ENODEV;
  1338. }
  1339. /* UMS needs agp support. */
  1340. if (!drm_core_check_feature(dev, DRIVER_MODESET) && !dev->agp)
  1341. return -EINVAL;
  1342. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  1343. if (dev_priv == NULL)
  1344. return -ENOMEM;
  1345. dev->dev_private = dev_priv;
  1346. dev_priv->dev = dev;
  1347. /* Setup the write-once "constant" device info */
  1348. device_info = (struct intel_device_info *)&dev_priv->info;
  1349. memcpy(device_info, info, sizeof(dev_priv->info));
  1350. device_info->device_id = dev->pdev->device;
  1351. spin_lock_init(&dev_priv->irq_lock);
  1352. spin_lock_init(&dev_priv->gpu_error.lock);
  1353. spin_lock_init(&dev_priv->backlight_lock);
  1354. spin_lock_init(&dev_priv->uncore.lock);
  1355. spin_lock_init(&dev_priv->mm.object_stat_lock);
  1356. spin_lock_init(&dev_priv->mmio_flip_lock);
  1357. mutex_init(&dev_priv->dpio_lock);
  1358. mutex_init(&dev_priv->modeset_restore_lock);
  1359. intel_pm_setup(dev);
  1360. intel_display_crc_init(dev);
  1361. i915_dump_device_info(dev_priv);
  1362. /* Not all pre-production machines fall into this category, only the
  1363. * very first ones. Almost everything should work, except for maybe
  1364. * suspend/resume. And we don't implement workarounds that affect only
  1365. * pre-production machines. */
  1366. if (IS_HSW_EARLY_SDV(dev))
  1367. DRM_INFO("This is an early pre-production Haswell machine. "
  1368. "It may not be fully functional.\n");
  1369. if (i915_get_bridge_dev(dev)) {
  1370. ret = -EIO;
  1371. goto free_priv;
  1372. }
  1373. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1374. /* Before gen4, the registers and the GTT are behind different BARs.
  1375. * However, from gen4 onwards, the registers and the GTT are shared
  1376. * in the same BAR, so we want to restrict this ioremap from
  1377. * clobbering the GTT which we want ioremap_wc instead. Fortunately,
  1378. * the register BAR remains the same size for all the earlier
  1379. * generations up to Ironlake.
  1380. */
  1381. if (info->gen < 5)
  1382. mmio_size = 512*1024;
  1383. else
  1384. mmio_size = 2*1024*1024;
  1385. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
  1386. if (!dev_priv->regs) {
  1387. DRM_ERROR("failed to map registers\n");
  1388. ret = -EIO;
  1389. goto put_bridge;
  1390. }
  1391. /* This must be called before any calls to HAS_PCH_* */
  1392. intel_detect_pch(dev);
  1393. intel_uncore_init(dev);
  1394. ret = i915_gem_gtt_init(dev);
  1395. if (ret)
  1396. goto out_regs;
  1397. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1398. ret = i915_kick_out_vgacon(dev_priv);
  1399. if (ret) {
  1400. DRM_ERROR("failed to remove conflicting VGA console\n");
  1401. goto out_gtt;
  1402. }
  1403. ret = i915_kick_out_firmware_fb(dev_priv);
  1404. if (ret) {
  1405. DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
  1406. goto out_gtt;
  1407. }
  1408. }
  1409. pci_set_master(dev->pdev);
  1410. /* overlay on gen2 is broken and can't address above 1G */
  1411. if (IS_GEN2(dev))
  1412. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1413. /* 965GM sometimes incorrectly writes to hardware status page (HWS)
  1414. * using 32bit addressing, overwriting memory if HWS is located
  1415. * above 4GB.
  1416. *
  1417. * The documentation also mentions an issue with undefined
  1418. * behaviour if any general state is accessed within a page above 4GB,
  1419. * which also needs to be handled carefully.
  1420. */
  1421. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1422. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
  1423. aperture_size = dev_priv->gtt.mappable_end;
  1424. dev_priv->gtt.mappable =
  1425. io_mapping_create_wc(dev_priv->gtt.mappable_base,
  1426. aperture_size);
  1427. if (dev_priv->gtt.mappable == NULL) {
  1428. ret = -EIO;
  1429. goto out_gtt;
  1430. }
  1431. dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
  1432. aperture_size);
  1433. /* The i915 workqueue is primarily used for batched retirement of
  1434. * requests (and thus managing bo) once the task has been completed
  1435. * by the GPU. i915_gem_retire_requests() is called directly when we
  1436. * need high-priority retirement, such as waiting for an explicit
  1437. * bo.
  1438. *
  1439. * It is also used for periodic low-priority events, such as
  1440. * idle-timers and recording error state.
  1441. *
  1442. * All tasks on the workqueue are expected to acquire the dev mutex
  1443. * so there is no point in running more than one instance of the
  1444. * workqueue at any time. Use an ordered one.
  1445. */
  1446. dev_priv->wq = alloc_ordered_workqueue("i915", 0);
  1447. if (dev_priv->wq == NULL) {
  1448. DRM_ERROR("Failed to create our workqueue.\n");
  1449. ret = -ENOMEM;
  1450. goto out_mtrrfree;
  1451. }
  1452. dev_priv->dp_wq = alloc_ordered_workqueue("i915-dp", 0);
  1453. if (dev_priv->dp_wq == NULL) {
  1454. DRM_ERROR("Failed to create our dp workqueue.\n");
  1455. ret = -ENOMEM;
  1456. goto out_freewq;
  1457. }
  1458. intel_irq_init(dev);
  1459. intel_uncore_sanitize(dev);
  1460. /* Try to make sure MCHBAR is enabled before poking at it */
  1461. intel_setup_mchbar(dev);
  1462. intel_setup_gmbus(dev);
  1463. intel_opregion_setup(dev);
  1464. intel_setup_bios(dev);
  1465. i915_gem_load(dev);
  1466. /* On the 945G/GM, the chipset reports the MSI capability on the
  1467. * integrated graphics even though the support isn't actually there
  1468. * according to the published specs. It doesn't appear to function
  1469. * correctly in testing on 945G.
  1470. * This may be a side effect of MSI having been made available for PEG
  1471. * and the registers being closely associated.
  1472. *
  1473. * According to chipset errata, on the 965GM, MSI interrupts may
  1474. * be lost or delayed, but we use them anyways to avoid
  1475. * stuck interrupts on some machines.
  1476. */
  1477. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1478. pci_enable_msi(dev->pdev);
  1479. intel_device_info_runtime_init(dev);
  1480. if (INTEL_INFO(dev)->num_pipes) {
  1481. ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
  1482. if (ret)
  1483. goto out_gem_unload;
  1484. }
  1485. intel_power_domains_init(dev_priv);
  1486. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1487. ret = i915_load_modeset_init(dev);
  1488. if (ret < 0) {
  1489. DRM_ERROR("failed to init modeset\n");
  1490. goto out_power_well;
  1491. }
  1492. } else {
  1493. /* Start out suspended in ums mode. */
  1494. dev_priv->ums.mm_suspended = 1;
  1495. }
  1496. i915_setup_sysfs(dev);
  1497. if (INTEL_INFO(dev)->num_pipes) {
  1498. /* Must be done after probing outputs */
  1499. intel_opregion_init(dev);
  1500. acpi_video_register();
  1501. }
  1502. if (IS_GEN5(dev))
  1503. intel_gpu_ips_init(dev_priv);
  1504. intel_init_runtime_pm(dev_priv);
  1505. return 0;
  1506. out_power_well:
  1507. intel_power_domains_remove(dev_priv);
  1508. drm_vblank_cleanup(dev);
  1509. out_gem_unload:
  1510. WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
  1511. unregister_shrinker(&dev_priv->mm.shrinker);
  1512. if (dev->pdev->msi_enabled)
  1513. pci_disable_msi(dev->pdev);
  1514. intel_teardown_gmbus(dev);
  1515. intel_teardown_mchbar(dev);
  1516. pm_qos_remove_request(&dev_priv->pm_qos);
  1517. destroy_workqueue(dev_priv->dp_wq);
  1518. out_freewq:
  1519. destroy_workqueue(dev_priv->wq);
  1520. out_mtrrfree:
  1521. arch_phys_wc_del(dev_priv->gtt.mtrr);
  1522. io_mapping_free(dev_priv->gtt.mappable);
  1523. out_gtt:
  1524. i915_global_gtt_cleanup(dev);
  1525. out_regs:
  1526. intel_uncore_fini(dev);
  1527. pci_iounmap(dev->pdev, dev_priv->regs);
  1528. put_bridge:
  1529. pci_dev_put(dev_priv->bridge_dev);
  1530. free_priv:
  1531. if (dev_priv->slab)
  1532. kmem_cache_destroy(dev_priv->slab);
  1533. kfree(dev_priv);
  1534. return ret;
  1535. }
  1536. int i915_driver_unload(struct drm_device *dev)
  1537. {
  1538. struct drm_i915_private *dev_priv = dev->dev_private;
  1539. int ret;
  1540. ret = i915_gem_suspend(dev);
  1541. if (ret) {
  1542. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1543. return ret;
  1544. }
  1545. intel_fini_runtime_pm(dev_priv);
  1546. intel_gpu_ips_teardown();
  1547. /* The i915.ko module is still not prepared to be loaded when
  1548. * the power well is not enabled, so just enable it in case
  1549. * we're going to unload/reload. */
  1550. intel_display_set_init_power(dev_priv, true);
  1551. intel_power_domains_remove(dev_priv);
  1552. i915_teardown_sysfs(dev);
  1553. WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
  1554. unregister_shrinker(&dev_priv->mm.shrinker);
  1555. io_mapping_free(dev_priv->gtt.mappable);
  1556. arch_phys_wc_del(dev_priv->gtt.mtrr);
  1557. acpi_video_unregister();
  1558. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1559. intel_fbdev_fini(dev);
  1560. intel_modeset_cleanup(dev);
  1561. /*
  1562. * free the memory space allocated for the child device
  1563. * config parsed from VBT
  1564. */
  1565. if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
  1566. kfree(dev_priv->vbt.child_dev);
  1567. dev_priv->vbt.child_dev = NULL;
  1568. dev_priv->vbt.child_dev_num = 0;
  1569. }
  1570. vga_switcheroo_unregister_client(dev->pdev);
  1571. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1572. }
  1573. /* Free error state after interrupts are fully disabled. */
  1574. del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
  1575. cancel_work_sync(&dev_priv->gpu_error.work);
  1576. i915_destroy_error_state(dev);
  1577. if (dev->pdev->msi_enabled)
  1578. pci_disable_msi(dev->pdev);
  1579. intel_opregion_fini(dev);
  1580. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1581. /* Flush any outstanding unpin_work. */
  1582. flush_workqueue(dev_priv->wq);
  1583. mutex_lock(&dev->struct_mutex);
  1584. i915_gem_cleanup_ringbuffer(dev);
  1585. i915_gem_context_fini(dev);
  1586. mutex_unlock(&dev->struct_mutex);
  1587. i915_gem_cleanup_stolen(dev);
  1588. if (!I915_NEED_GFX_HWS(dev))
  1589. i915_free_hws(dev);
  1590. }
  1591. drm_vblank_cleanup(dev);
  1592. intel_teardown_gmbus(dev);
  1593. intel_teardown_mchbar(dev);
  1594. destroy_workqueue(dev_priv->dp_wq);
  1595. destroy_workqueue(dev_priv->wq);
  1596. pm_qos_remove_request(&dev_priv->pm_qos);
  1597. i915_global_gtt_cleanup(dev);
  1598. intel_uncore_fini(dev);
  1599. if (dev_priv->regs != NULL)
  1600. pci_iounmap(dev->pdev, dev_priv->regs);
  1601. if (dev_priv->slab)
  1602. kmem_cache_destroy(dev_priv->slab);
  1603. pci_dev_put(dev_priv->bridge_dev);
  1604. kfree(dev_priv);
  1605. return 0;
  1606. }
  1607. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1608. {
  1609. int ret;
  1610. ret = i915_gem_open(dev, file);
  1611. if (ret)
  1612. return ret;
  1613. return 0;
  1614. }
  1615. /**
  1616. * i915_driver_lastclose - clean up after all DRM clients have exited
  1617. * @dev: DRM device
  1618. *
  1619. * Take care of cleaning up after all DRM clients have exited. In the
  1620. * mode setting case, we want to restore the kernel's initial mode (just
  1621. * in case the last client left us in a bad state).
  1622. *
  1623. * Additionally, in the non-mode setting case, we'll tear down the GTT
  1624. * and DMA structures, since the kernel won't be using them, and clea
  1625. * up any GEM state.
  1626. */
  1627. void i915_driver_lastclose(struct drm_device *dev)
  1628. {
  1629. struct drm_i915_private *dev_priv = dev->dev_private;
  1630. /* On gen6+ we refuse to init without kms enabled, but then the drm core
  1631. * goes right around and calls lastclose. Check for this and don't clean
  1632. * up anything. */
  1633. if (!dev_priv)
  1634. return;
  1635. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1636. intel_fbdev_restore_mode(dev);
  1637. vga_switcheroo_process_delayed_switch();
  1638. return;
  1639. }
  1640. i915_gem_lastclose(dev);
  1641. i915_dma_cleanup(dev);
  1642. }
  1643. void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
  1644. {
  1645. mutex_lock(&dev->struct_mutex);
  1646. i915_gem_context_close(dev, file);
  1647. i915_gem_release(dev, file);
  1648. mutex_unlock(&dev->struct_mutex);
  1649. if (drm_core_check_feature(dev, DRIVER_MODESET))
  1650. intel_modeset_preclose(dev, file);
  1651. }
  1652. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1653. {
  1654. struct drm_i915_file_private *file_priv = file->driver_priv;
  1655. if (file_priv && file_priv->bsd_ring)
  1656. file_priv->bsd_ring = NULL;
  1657. kfree(file_priv);
  1658. }
  1659. const struct drm_ioctl_desc i915_ioctls[] = {
  1660. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1661. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1662. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1663. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1664. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1665. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1666. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
  1667. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1668. DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
  1669. DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
  1670. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1671. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1672. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1673. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1674. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1675. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1676. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1677. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1678. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1679. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1680. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1681. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1682. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1683. DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1684. DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1685. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1686. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1687. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1688. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1689. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1690. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1691. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1692. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1693. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1694. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1695. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1696. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1697. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1698. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1699. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1700. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1701. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1702. DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1703. DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1704. DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1705. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1706. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1707. DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1708. DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1709. DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1710. };
  1711. int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);
  1712. /*
  1713. * This is really ugly: Because old userspace abused the linux agp interface to
  1714. * manage the gtt, we need to claim that all intel devices are agp. For
  1715. * otherwise the drm core refuses to initialize the agp support code.
  1716. */
  1717. int i915_driver_device_is_agp(struct drm_device *dev)
  1718. {
  1719. return 1;
  1720. }