exynos_drm_fimd.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/component.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/regmap.h>
  24. #include <video/of_display_timing.h>
  25. #include <video/of_videomode.h>
  26. #include <video/samsung_fimd.h>
  27. #include <drm/exynos_drm.h>
  28. #include "exynos_drm_drv.h"
  29. #include "exynos_drm_fbdev.h"
  30. #include "exynos_drm_crtc.h"
  31. #include "exynos_drm_iommu.h"
  32. /*
  33. * FIMD stands for Fully Interactive Mobile Display and
  34. * as a display controller, it transfers contents drawn on memory
  35. * to a LCD Panel through Display Interfaces such as RGB or
  36. * CPU Interface.
  37. */
  38. #define FIMD_DEFAULT_FRAMERATE 60
  39. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  40. /* position control register for hardware window 0, 2 ~ 4.*/
  41. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  42. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  43. /*
  44. * size control register for hardware windows 0 and alpha control register
  45. * for hardware windows 1 ~ 4
  46. */
  47. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  48. /* size control register for hardware windows 1 ~ 2. */
  49. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  50. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  51. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  52. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  53. /* color key control register for hardware window 1 ~ 4. */
  54. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  55. /* color key value register for hardware window 1 ~ 4. */
  56. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  57. /* I80 / RGB trigger control register */
  58. #define TRIGCON 0x1A4
  59. #define TRGMODE_I80_RGB_ENABLE_I80 (1 << 0)
  60. #define SWTRGCMD_I80_RGB_ENABLE (1 << 1)
  61. /* display mode change control register except exynos4 */
  62. #define VIDOUT_CON 0x000
  63. #define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
  64. /* I80 interface control for main LDI register */
  65. #define I80IFCONFAx(x) (0x1B0 + (x) * 4)
  66. #define I80IFCONFBx(x) (0x1B8 + (x) * 4)
  67. #define LCD_CS_SETUP(x) ((x) << 16)
  68. #define LCD_WR_SETUP(x) ((x) << 12)
  69. #define LCD_WR_ACTIVE(x) ((x) << 8)
  70. #define LCD_WR_HOLD(x) ((x) << 4)
  71. #define I80IFEN_ENABLE (1 << 0)
  72. /* FIMD has totally five hardware windows. */
  73. #define WINDOWS_NR 5
  74. #define get_fimd_manager(mgr) platform_get_drvdata(to_platform_device(dev))
  75. struct fimd_driver_data {
  76. unsigned int timing_base;
  77. unsigned int lcdblk_offset;
  78. unsigned int lcdblk_vt_shift;
  79. unsigned int lcdblk_bypass_shift;
  80. unsigned int has_shadowcon:1;
  81. unsigned int has_clksel:1;
  82. unsigned int has_limited_fmt:1;
  83. unsigned int has_vidoutcon:1;
  84. };
  85. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  86. .timing_base = 0x0,
  87. .has_clksel = 1,
  88. .has_limited_fmt = 1,
  89. };
  90. static struct fimd_driver_data exynos3_fimd_driver_data = {
  91. .timing_base = 0x20000,
  92. .lcdblk_offset = 0x210,
  93. .lcdblk_bypass_shift = 1,
  94. .has_shadowcon = 1,
  95. .has_vidoutcon = 1,
  96. };
  97. static struct fimd_driver_data exynos4_fimd_driver_data = {
  98. .timing_base = 0x0,
  99. .lcdblk_offset = 0x210,
  100. .lcdblk_vt_shift = 10,
  101. .lcdblk_bypass_shift = 1,
  102. .has_shadowcon = 1,
  103. };
  104. static struct fimd_driver_data exynos5_fimd_driver_data = {
  105. .timing_base = 0x20000,
  106. .lcdblk_offset = 0x214,
  107. .lcdblk_vt_shift = 24,
  108. .lcdblk_bypass_shift = 15,
  109. .has_shadowcon = 1,
  110. .has_vidoutcon = 1,
  111. };
  112. struct fimd_win_data {
  113. unsigned int offset_x;
  114. unsigned int offset_y;
  115. unsigned int ovl_width;
  116. unsigned int ovl_height;
  117. unsigned int fb_width;
  118. unsigned int fb_height;
  119. unsigned int bpp;
  120. unsigned int pixel_format;
  121. dma_addr_t dma_addr;
  122. unsigned int buf_offsize;
  123. unsigned int line_size; /* bytes */
  124. bool enabled;
  125. bool resume;
  126. };
  127. struct fimd_context {
  128. struct device *dev;
  129. struct drm_device *drm_dev;
  130. struct clk *bus_clk;
  131. struct clk *lcd_clk;
  132. void __iomem *regs;
  133. struct regmap *sysreg;
  134. struct drm_display_mode mode;
  135. struct fimd_win_data win_data[WINDOWS_NR];
  136. unsigned int default_win;
  137. unsigned long irq_flags;
  138. u32 vidcon0;
  139. u32 vidcon1;
  140. u32 vidout_con;
  141. u32 i80ifcon;
  142. bool i80_if;
  143. bool suspended;
  144. int pipe;
  145. wait_queue_head_t wait_vsync_queue;
  146. atomic_t wait_vsync_event;
  147. atomic_t win_updated;
  148. atomic_t triggering;
  149. struct exynos_drm_panel_info panel;
  150. struct fimd_driver_data *driver_data;
  151. struct exynos_drm_display *display;
  152. };
  153. static const struct of_device_id fimd_driver_dt_match[] = {
  154. { .compatible = "samsung,s3c6400-fimd",
  155. .data = &s3c64xx_fimd_driver_data },
  156. { .compatible = "samsung,exynos3250-fimd",
  157. .data = &exynos3_fimd_driver_data },
  158. { .compatible = "samsung,exynos4210-fimd",
  159. .data = &exynos4_fimd_driver_data },
  160. { .compatible = "samsung,exynos5250-fimd",
  161. .data = &exynos5_fimd_driver_data },
  162. {},
  163. };
  164. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  165. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  166. struct platform_device *pdev)
  167. {
  168. const struct of_device_id *of_id =
  169. of_match_device(fimd_driver_dt_match, &pdev->dev);
  170. return (struct fimd_driver_data *)of_id->data;
  171. }
  172. static void fimd_wait_for_vblank(struct exynos_drm_manager *mgr)
  173. {
  174. struct fimd_context *ctx = mgr->ctx;
  175. if (ctx->suspended)
  176. return;
  177. atomic_set(&ctx->wait_vsync_event, 1);
  178. /*
  179. * wait for FIMD to signal VSYNC interrupt or return after
  180. * timeout which is set to 50ms (refresh rate of 20).
  181. */
  182. if (!wait_event_timeout(ctx->wait_vsync_queue,
  183. !atomic_read(&ctx->wait_vsync_event),
  184. HZ/20))
  185. DRM_DEBUG_KMS("vblank wait timed out.\n");
  186. }
  187. static void fimd_clear_channel(struct exynos_drm_manager *mgr)
  188. {
  189. struct fimd_context *ctx = mgr->ctx;
  190. int win, ch_enabled = 0;
  191. DRM_DEBUG_KMS("%s\n", __FILE__);
  192. /* Check if any channel is enabled. */
  193. for (win = 0; win < WINDOWS_NR; win++) {
  194. u32 val = readl(ctx->regs + WINCON(win));
  195. if (val & WINCONx_ENWIN) {
  196. /* wincon */
  197. val &= ~WINCONx_ENWIN;
  198. writel(val, ctx->regs + WINCON(win));
  199. /* unprotect windows */
  200. if (ctx->driver_data->has_shadowcon) {
  201. val = readl(ctx->regs + SHADOWCON);
  202. val &= ~SHADOWCON_CHx_ENABLE(win);
  203. writel(val, ctx->regs + SHADOWCON);
  204. }
  205. ch_enabled = 1;
  206. }
  207. }
  208. /* Wait for vsync, as disable channel takes effect at next vsync */
  209. if (ch_enabled) {
  210. unsigned int state = ctx->suspended;
  211. ctx->suspended = 0;
  212. fimd_wait_for_vblank(mgr);
  213. ctx->suspended = state;
  214. }
  215. }
  216. static int fimd_mgr_initialize(struct exynos_drm_manager *mgr,
  217. struct drm_device *drm_dev)
  218. {
  219. struct fimd_context *ctx = mgr->ctx;
  220. struct exynos_drm_private *priv;
  221. priv = drm_dev->dev_private;
  222. mgr->drm_dev = ctx->drm_dev = drm_dev;
  223. mgr->pipe = ctx->pipe = priv->pipe++;
  224. /* attach this sub driver to iommu mapping if supported. */
  225. if (is_drm_iommu_supported(ctx->drm_dev)) {
  226. /*
  227. * If any channel is already active, iommu will throw
  228. * a PAGE FAULT when enabled. So clear any channel if enabled.
  229. */
  230. fimd_clear_channel(mgr);
  231. drm_iommu_attach_device(ctx->drm_dev, ctx->dev);
  232. }
  233. return 0;
  234. }
  235. static void fimd_mgr_remove(struct exynos_drm_manager *mgr)
  236. {
  237. struct fimd_context *ctx = mgr->ctx;
  238. /* detach this sub driver from iommu mapping if supported. */
  239. if (is_drm_iommu_supported(ctx->drm_dev))
  240. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  241. }
  242. static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
  243. const struct drm_display_mode *mode)
  244. {
  245. unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
  246. u32 clkdiv;
  247. if (ctx->i80_if) {
  248. /*
  249. * The frame done interrupt should be occurred prior to the
  250. * next TE signal.
  251. */
  252. ideal_clk *= 2;
  253. }
  254. /* Find the clock divider value that gets us closest to ideal_clk */
  255. clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->lcd_clk), ideal_clk);
  256. return (clkdiv < 0x100) ? clkdiv : 0xff;
  257. }
  258. static bool fimd_mode_fixup(struct exynos_drm_manager *mgr,
  259. const struct drm_display_mode *mode,
  260. struct drm_display_mode *adjusted_mode)
  261. {
  262. if (adjusted_mode->vrefresh == 0)
  263. adjusted_mode->vrefresh = FIMD_DEFAULT_FRAMERATE;
  264. return true;
  265. }
  266. static void fimd_mode_set(struct exynos_drm_manager *mgr,
  267. const struct drm_display_mode *in_mode)
  268. {
  269. struct fimd_context *ctx = mgr->ctx;
  270. drm_mode_copy(&ctx->mode, in_mode);
  271. }
  272. static void fimd_commit(struct exynos_drm_manager *mgr)
  273. {
  274. struct fimd_context *ctx = mgr->ctx;
  275. struct drm_display_mode *mode = &ctx->mode;
  276. struct fimd_driver_data *driver_data = ctx->driver_data;
  277. void *timing_base = ctx->regs + driver_data->timing_base;
  278. u32 val, clkdiv;
  279. if (ctx->suspended)
  280. return;
  281. /* nothing to do if we haven't set the mode yet */
  282. if (mode->htotal == 0 || mode->vtotal == 0)
  283. return;
  284. if (ctx->i80_if) {
  285. val = ctx->i80ifcon | I80IFEN_ENABLE;
  286. writel(val, timing_base + I80IFCONFAx(0));
  287. /* disable auto frame rate */
  288. writel(0, timing_base + I80IFCONFBx(0));
  289. /* set video type selection to I80 interface */
  290. if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
  291. driver_data->lcdblk_offset,
  292. 0x3 << driver_data->lcdblk_vt_shift,
  293. 0x1 << driver_data->lcdblk_vt_shift)) {
  294. DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
  295. return;
  296. }
  297. } else {
  298. int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
  299. u32 vidcon1;
  300. /* setup polarity values */
  301. vidcon1 = ctx->vidcon1;
  302. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  303. vidcon1 |= VIDCON1_INV_VSYNC;
  304. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  305. vidcon1 |= VIDCON1_INV_HSYNC;
  306. writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  307. /* setup vertical timing values. */
  308. vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  309. vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
  310. vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
  311. val = VIDTCON0_VBPD(vbpd - 1) |
  312. VIDTCON0_VFPD(vfpd - 1) |
  313. VIDTCON0_VSPW(vsync_len - 1);
  314. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  315. /* setup horizontal timing values. */
  316. hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  317. hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
  318. hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
  319. val = VIDTCON1_HBPD(hbpd - 1) |
  320. VIDTCON1_HFPD(hfpd - 1) |
  321. VIDTCON1_HSPW(hsync_len - 1);
  322. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  323. }
  324. if (driver_data->has_vidoutcon)
  325. writel(ctx->vidout_con, timing_base + VIDOUT_CON);
  326. /* set bypass selection */
  327. if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
  328. driver_data->lcdblk_offset,
  329. 0x1 << driver_data->lcdblk_bypass_shift,
  330. 0x1 << driver_data->lcdblk_bypass_shift)) {
  331. DRM_ERROR("Failed to update sysreg for bypass setting.\n");
  332. return;
  333. }
  334. /* setup horizontal and vertical display size. */
  335. val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
  336. VIDTCON2_HOZVAL(mode->hdisplay - 1) |
  337. VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
  338. VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
  339. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  340. /*
  341. * fields of register with prefix '_F' would be updated
  342. * at vsync(same as dma start)
  343. */
  344. val = ctx->vidcon0;
  345. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  346. if (ctx->driver_data->has_clksel)
  347. val |= VIDCON0_CLKSEL_LCD;
  348. clkdiv = fimd_calc_clkdiv(ctx, mode);
  349. if (clkdiv > 1)
  350. val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
  351. writel(val, ctx->regs + VIDCON0);
  352. }
  353. static int fimd_enable_vblank(struct exynos_drm_manager *mgr)
  354. {
  355. struct fimd_context *ctx = mgr->ctx;
  356. u32 val;
  357. if (ctx->suspended)
  358. return -EPERM;
  359. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  360. val = readl(ctx->regs + VIDINTCON0);
  361. val |= VIDINTCON0_INT_ENABLE;
  362. val |= VIDINTCON0_INT_FRAME;
  363. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  364. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  365. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  366. val |= VIDINTCON0_FRAMESEL1_NONE;
  367. writel(val, ctx->regs + VIDINTCON0);
  368. }
  369. return 0;
  370. }
  371. static void fimd_disable_vblank(struct exynos_drm_manager *mgr)
  372. {
  373. struct fimd_context *ctx = mgr->ctx;
  374. u32 val;
  375. if (ctx->suspended)
  376. return;
  377. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  378. val = readl(ctx->regs + VIDINTCON0);
  379. val &= ~VIDINTCON0_INT_FRAME;
  380. val &= ~VIDINTCON0_INT_ENABLE;
  381. writel(val, ctx->regs + VIDINTCON0);
  382. }
  383. }
  384. static void fimd_win_mode_set(struct exynos_drm_manager *mgr,
  385. struct exynos_drm_overlay *overlay)
  386. {
  387. struct fimd_context *ctx = mgr->ctx;
  388. struct fimd_win_data *win_data;
  389. int win;
  390. unsigned long offset;
  391. if (!overlay) {
  392. DRM_ERROR("overlay is NULL\n");
  393. return;
  394. }
  395. win = overlay->zpos;
  396. if (win == DEFAULT_ZPOS)
  397. win = ctx->default_win;
  398. if (win < 0 || win >= WINDOWS_NR)
  399. return;
  400. offset = overlay->fb_x * (overlay->bpp >> 3);
  401. offset += overlay->fb_y * overlay->pitch;
  402. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  403. win_data = &ctx->win_data[win];
  404. win_data->offset_x = overlay->crtc_x;
  405. win_data->offset_y = overlay->crtc_y;
  406. win_data->ovl_width = overlay->crtc_width;
  407. win_data->ovl_height = overlay->crtc_height;
  408. win_data->fb_width = overlay->fb_width;
  409. win_data->fb_height = overlay->fb_height;
  410. win_data->dma_addr = overlay->dma_addr[0] + offset;
  411. win_data->bpp = overlay->bpp;
  412. win_data->pixel_format = overlay->pixel_format;
  413. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  414. (overlay->bpp >> 3);
  415. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  416. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  417. win_data->offset_x, win_data->offset_y);
  418. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  419. win_data->ovl_width, win_data->ovl_height);
  420. DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
  421. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  422. overlay->fb_width, overlay->crtc_width);
  423. }
  424. static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win)
  425. {
  426. struct fimd_win_data *win_data = &ctx->win_data[win];
  427. unsigned long val;
  428. val = WINCONx_ENWIN;
  429. /*
  430. * In case of s3c64xx, window 0 doesn't support alpha channel.
  431. * So the request format is ARGB8888 then change it to XRGB8888.
  432. */
  433. if (ctx->driver_data->has_limited_fmt && !win) {
  434. if (win_data->pixel_format == DRM_FORMAT_ARGB8888)
  435. win_data->pixel_format = DRM_FORMAT_XRGB8888;
  436. }
  437. switch (win_data->pixel_format) {
  438. case DRM_FORMAT_C8:
  439. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  440. val |= WINCONx_BURSTLEN_8WORD;
  441. val |= WINCONx_BYTSWP;
  442. break;
  443. case DRM_FORMAT_XRGB1555:
  444. val |= WINCON0_BPPMODE_16BPP_1555;
  445. val |= WINCONx_HAWSWP;
  446. val |= WINCONx_BURSTLEN_16WORD;
  447. break;
  448. case DRM_FORMAT_RGB565:
  449. val |= WINCON0_BPPMODE_16BPP_565;
  450. val |= WINCONx_HAWSWP;
  451. val |= WINCONx_BURSTLEN_16WORD;
  452. break;
  453. case DRM_FORMAT_XRGB8888:
  454. val |= WINCON0_BPPMODE_24BPP_888;
  455. val |= WINCONx_WSWP;
  456. val |= WINCONx_BURSTLEN_16WORD;
  457. break;
  458. case DRM_FORMAT_ARGB8888:
  459. val |= WINCON1_BPPMODE_25BPP_A1888
  460. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  461. val |= WINCONx_WSWP;
  462. val |= WINCONx_BURSTLEN_16WORD;
  463. break;
  464. default:
  465. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  466. val |= WINCON0_BPPMODE_24BPP_888;
  467. val |= WINCONx_WSWP;
  468. val |= WINCONx_BURSTLEN_16WORD;
  469. break;
  470. }
  471. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  472. /*
  473. * In case of exynos, setting dma-burst to 16Word causes permanent
  474. * tearing for very small buffers, e.g. cursor buffer. Burst Mode
  475. * switching which is based on overlay size is not recommended as
  476. * overlay size varies alot towards the end of the screen and rapid
  477. * movement causes unstable DMA which results into iommu crash/tear.
  478. */
  479. if (win_data->fb_width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  480. val &= ~WINCONx_BURSTLEN_MASK;
  481. val |= WINCONx_BURSTLEN_4WORD;
  482. }
  483. writel(val, ctx->regs + WINCON(win));
  484. }
  485. static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
  486. {
  487. unsigned int keycon0 = 0, keycon1 = 0;
  488. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  489. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  490. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  491. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  492. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  493. }
  494. /**
  495. * shadow_protect_win() - disable updating values from shadow registers at vsync
  496. *
  497. * @win: window to protect registers for
  498. * @protect: 1 to protect (disable updates)
  499. */
  500. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  501. int win, bool protect)
  502. {
  503. u32 reg, bits, val;
  504. if (ctx->driver_data->has_shadowcon) {
  505. reg = SHADOWCON;
  506. bits = SHADOWCON_WINx_PROTECT(win);
  507. } else {
  508. reg = PRTCON;
  509. bits = PRTCON_PROTECT;
  510. }
  511. val = readl(ctx->regs + reg);
  512. if (protect)
  513. val |= bits;
  514. else
  515. val &= ~bits;
  516. writel(val, ctx->regs + reg);
  517. }
  518. static void fimd_win_commit(struct exynos_drm_manager *mgr, int zpos)
  519. {
  520. struct fimd_context *ctx = mgr->ctx;
  521. struct fimd_win_data *win_data;
  522. int win = zpos;
  523. unsigned long val, alpha, size;
  524. unsigned int last_x;
  525. unsigned int last_y;
  526. if (ctx->suspended)
  527. return;
  528. if (win == DEFAULT_ZPOS)
  529. win = ctx->default_win;
  530. if (win < 0 || win >= WINDOWS_NR)
  531. return;
  532. win_data = &ctx->win_data[win];
  533. /* If suspended, enable this on resume */
  534. if (ctx->suspended) {
  535. win_data->resume = true;
  536. return;
  537. }
  538. /*
  539. * SHADOWCON/PRTCON register is used for enabling timing.
  540. *
  541. * for example, once only width value of a register is set,
  542. * if the dma is started then fimd hardware could malfunction so
  543. * with protect window setting, the register fields with prefix '_F'
  544. * wouldn't be updated at vsync also but updated once unprotect window
  545. * is set.
  546. */
  547. /* protect windows */
  548. fimd_shadow_protect_win(ctx, win, true);
  549. /* buffer start address */
  550. val = (unsigned long)win_data->dma_addr;
  551. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  552. /* buffer end address */
  553. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  554. val = (unsigned long)(win_data->dma_addr + size);
  555. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  556. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  557. (unsigned long)win_data->dma_addr, val, size);
  558. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  559. win_data->ovl_width, win_data->ovl_height);
  560. /* buffer size */
  561. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  562. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
  563. VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
  564. VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
  565. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  566. /* OSD position */
  567. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  568. VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
  569. VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
  570. VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
  571. writel(val, ctx->regs + VIDOSD_A(win));
  572. last_x = win_data->offset_x + win_data->ovl_width;
  573. if (last_x)
  574. last_x--;
  575. last_y = win_data->offset_y + win_data->ovl_height;
  576. if (last_y)
  577. last_y--;
  578. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  579. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  580. writel(val, ctx->regs + VIDOSD_B(win));
  581. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  582. win_data->offset_x, win_data->offset_y, last_x, last_y);
  583. /* hardware window 0 doesn't support alpha channel. */
  584. if (win != 0) {
  585. /* OSD alpha */
  586. alpha = VIDISD14C_ALPHA1_R(0xf) |
  587. VIDISD14C_ALPHA1_G(0xf) |
  588. VIDISD14C_ALPHA1_B(0xf);
  589. writel(alpha, ctx->regs + VIDOSD_C(win));
  590. }
  591. /* OSD size */
  592. if (win != 3 && win != 4) {
  593. u32 offset = VIDOSD_D(win);
  594. if (win == 0)
  595. offset = VIDOSD_C(win);
  596. val = win_data->ovl_width * win_data->ovl_height;
  597. writel(val, ctx->regs + offset);
  598. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  599. }
  600. fimd_win_set_pixfmt(ctx, win);
  601. /* hardware window 0 doesn't support color key. */
  602. if (win != 0)
  603. fimd_win_set_colkey(ctx, win);
  604. /* wincon */
  605. val = readl(ctx->regs + WINCON(win));
  606. val |= WINCONx_ENWIN;
  607. writel(val, ctx->regs + WINCON(win));
  608. /* Enable DMA channel and unprotect windows */
  609. fimd_shadow_protect_win(ctx, win, false);
  610. if (ctx->driver_data->has_shadowcon) {
  611. val = readl(ctx->regs + SHADOWCON);
  612. val |= SHADOWCON_CHx_ENABLE(win);
  613. writel(val, ctx->regs + SHADOWCON);
  614. }
  615. win_data->enabled = true;
  616. if (ctx->i80_if)
  617. atomic_set(&ctx->win_updated, 1);
  618. }
  619. static void fimd_win_disable(struct exynos_drm_manager *mgr, int zpos)
  620. {
  621. struct fimd_context *ctx = mgr->ctx;
  622. struct fimd_win_data *win_data;
  623. int win = zpos;
  624. u32 val;
  625. if (win == DEFAULT_ZPOS)
  626. win = ctx->default_win;
  627. if (win < 0 || win >= WINDOWS_NR)
  628. return;
  629. win_data = &ctx->win_data[win];
  630. if (ctx->suspended) {
  631. /* do not resume this window*/
  632. win_data->resume = false;
  633. return;
  634. }
  635. /* protect windows */
  636. fimd_shadow_protect_win(ctx, win, true);
  637. /* wincon */
  638. val = readl(ctx->regs + WINCON(win));
  639. val &= ~WINCONx_ENWIN;
  640. writel(val, ctx->regs + WINCON(win));
  641. /* unprotect windows */
  642. if (ctx->driver_data->has_shadowcon) {
  643. val = readl(ctx->regs + SHADOWCON);
  644. val &= ~SHADOWCON_CHx_ENABLE(win);
  645. writel(val, ctx->regs + SHADOWCON);
  646. }
  647. fimd_shadow_protect_win(ctx, win, false);
  648. win_data->enabled = false;
  649. }
  650. static void fimd_window_suspend(struct exynos_drm_manager *mgr)
  651. {
  652. struct fimd_context *ctx = mgr->ctx;
  653. struct fimd_win_data *win_data;
  654. int i;
  655. for (i = 0; i < WINDOWS_NR; i++) {
  656. win_data = &ctx->win_data[i];
  657. win_data->resume = win_data->enabled;
  658. if (win_data->enabled)
  659. fimd_win_disable(mgr, i);
  660. }
  661. fimd_wait_for_vblank(mgr);
  662. }
  663. static void fimd_window_resume(struct exynos_drm_manager *mgr)
  664. {
  665. struct fimd_context *ctx = mgr->ctx;
  666. struct fimd_win_data *win_data;
  667. int i;
  668. for (i = 0; i < WINDOWS_NR; i++) {
  669. win_data = &ctx->win_data[i];
  670. win_data->enabled = win_data->resume;
  671. win_data->resume = false;
  672. }
  673. }
  674. static void fimd_apply(struct exynos_drm_manager *mgr)
  675. {
  676. struct fimd_context *ctx = mgr->ctx;
  677. struct fimd_win_data *win_data;
  678. int i;
  679. for (i = 0; i < WINDOWS_NR; i++) {
  680. win_data = &ctx->win_data[i];
  681. if (win_data->enabled)
  682. fimd_win_commit(mgr, i);
  683. else
  684. fimd_win_disable(mgr, i);
  685. }
  686. fimd_commit(mgr);
  687. }
  688. static int fimd_poweron(struct exynos_drm_manager *mgr)
  689. {
  690. struct fimd_context *ctx = mgr->ctx;
  691. int ret;
  692. if (!ctx->suspended)
  693. return 0;
  694. ctx->suspended = false;
  695. pm_runtime_get_sync(ctx->dev);
  696. ret = clk_prepare_enable(ctx->bus_clk);
  697. if (ret < 0) {
  698. DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
  699. goto bus_clk_err;
  700. }
  701. ret = clk_prepare_enable(ctx->lcd_clk);
  702. if (ret < 0) {
  703. DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
  704. goto lcd_clk_err;
  705. }
  706. /* if vblank was enabled status, enable it again. */
  707. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  708. ret = fimd_enable_vblank(mgr);
  709. if (ret) {
  710. DRM_ERROR("Failed to re-enable vblank [%d]\n", ret);
  711. goto enable_vblank_err;
  712. }
  713. }
  714. fimd_window_resume(mgr);
  715. fimd_apply(mgr);
  716. return 0;
  717. enable_vblank_err:
  718. clk_disable_unprepare(ctx->lcd_clk);
  719. lcd_clk_err:
  720. clk_disable_unprepare(ctx->bus_clk);
  721. bus_clk_err:
  722. ctx->suspended = true;
  723. return ret;
  724. }
  725. static int fimd_poweroff(struct exynos_drm_manager *mgr)
  726. {
  727. struct fimd_context *ctx = mgr->ctx;
  728. if (ctx->suspended)
  729. return 0;
  730. /*
  731. * We need to make sure that all windows are disabled before we
  732. * suspend that connector. Otherwise we might try to scan from
  733. * a destroyed buffer later.
  734. */
  735. fimd_window_suspend(mgr);
  736. clk_disable_unprepare(ctx->lcd_clk);
  737. clk_disable_unprepare(ctx->bus_clk);
  738. pm_runtime_put_sync(ctx->dev);
  739. ctx->suspended = true;
  740. return 0;
  741. }
  742. static void fimd_dpms(struct exynos_drm_manager *mgr, int mode)
  743. {
  744. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  745. switch (mode) {
  746. case DRM_MODE_DPMS_ON:
  747. fimd_poweron(mgr);
  748. break;
  749. case DRM_MODE_DPMS_STANDBY:
  750. case DRM_MODE_DPMS_SUSPEND:
  751. case DRM_MODE_DPMS_OFF:
  752. fimd_poweroff(mgr);
  753. break;
  754. default:
  755. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  756. break;
  757. }
  758. }
  759. static void fimd_trigger(struct device *dev)
  760. {
  761. struct exynos_drm_manager *mgr = get_fimd_manager(dev);
  762. struct fimd_context *ctx = mgr->ctx;
  763. struct fimd_driver_data *driver_data = ctx->driver_data;
  764. void *timing_base = ctx->regs + driver_data->timing_base;
  765. u32 reg;
  766. atomic_set(&ctx->triggering, 1);
  767. reg = readl(ctx->regs + VIDINTCON0);
  768. reg |= (VIDINTCON0_INT_ENABLE | VIDINTCON0_INT_I80IFDONE |
  769. VIDINTCON0_INT_SYSMAINCON);
  770. writel(reg, ctx->regs + VIDINTCON0);
  771. reg = readl(timing_base + TRIGCON);
  772. reg |= (TRGMODE_I80_RGB_ENABLE_I80 | SWTRGCMD_I80_RGB_ENABLE);
  773. writel(reg, timing_base + TRIGCON);
  774. }
  775. static void fimd_te_handler(struct exynos_drm_manager *mgr)
  776. {
  777. struct fimd_context *ctx = mgr->ctx;
  778. /* Checks the crtc is detached already from encoder */
  779. if (ctx->pipe < 0 || !ctx->drm_dev)
  780. return;
  781. /*
  782. * Skips to trigger if in triggering state, because multiple triggering
  783. * requests can cause panel reset.
  784. */
  785. if (atomic_read(&ctx->triggering))
  786. return;
  787. /*
  788. * If there is a page flip request, triggers and handles the page flip
  789. * event so that current fb can be updated into panel GRAM.
  790. */
  791. if (atomic_add_unless(&ctx->win_updated, -1, 0))
  792. fimd_trigger(ctx->dev);
  793. /* Wakes up vsync event queue */
  794. if (atomic_read(&ctx->wait_vsync_event)) {
  795. atomic_set(&ctx->wait_vsync_event, 0);
  796. wake_up(&ctx->wait_vsync_queue);
  797. if (!atomic_read(&ctx->triggering))
  798. drm_handle_vblank(ctx->drm_dev, ctx->pipe);
  799. }
  800. }
  801. static struct exynos_drm_manager_ops fimd_manager_ops = {
  802. .dpms = fimd_dpms,
  803. .mode_fixup = fimd_mode_fixup,
  804. .mode_set = fimd_mode_set,
  805. .commit = fimd_commit,
  806. .enable_vblank = fimd_enable_vblank,
  807. .disable_vblank = fimd_disable_vblank,
  808. .wait_for_vblank = fimd_wait_for_vblank,
  809. .win_mode_set = fimd_win_mode_set,
  810. .win_commit = fimd_win_commit,
  811. .win_disable = fimd_win_disable,
  812. .te_handler = fimd_te_handler,
  813. };
  814. static struct exynos_drm_manager fimd_manager = {
  815. .type = EXYNOS_DISPLAY_TYPE_LCD,
  816. .ops = &fimd_manager_ops,
  817. };
  818. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  819. {
  820. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  821. u32 val, clear_bit;
  822. val = readl(ctx->regs + VIDINTCON1);
  823. clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
  824. if (val & clear_bit)
  825. writel(clear_bit, ctx->regs + VIDINTCON1);
  826. /* check the crtc is detached already from encoder */
  827. if (ctx->pipe < 0 || !ctx->drm_dev)
  828. goto out;
  829. if (ctx->i80_if) {
  830. /* unset I80 frame done interrupt */
  831. val = readl(ctx->regs + VIDINTCON0);
  832. val &= ~(VIDINTCON0_INT_I80IFDONE | VIDINTCON0_INT_SYSMAINCON);
  833. writel(val, ctx->regs + VIDINTCON0);
  834. /* exit triggering mode */
  835. atomic_set(&ctx->triggering, 0);
  836. drm_handle_vblank(ctx->drm_dev, ctx->pipe);
  837. exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
  838. } else {
  839. drm_handle_vblank(ctx->drm_dev, ctx->pipe);
  840. exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
  841. /* set wait vsync event to zero and wake up queue. */
  842. if (atomic_read(&ctx->wait_vsync_event)) {
  843. atomic_set(&ctx->wait_vsync_event, 0);
  844. wake_up(&ctx->wait_vsync_queue);
  845. }
  846. }
  847. out:
  848. return IRQ_HANDLED;
  849. }
  850. static int fimd_bind(struct device *dev, struct device *master, void *data)
  851. {
  852. struct fimd_context *ctx = fimd_manager.ctx;
  853. struct drm_device *drm_dev = data;
  854. fimd_mgr_initialize(&fimd_manager, drm_dev);
  855. exynos_drm_crtc_create(&fimd_manager);
  856. if (ctx->display)
  857. exynos_drm_create_enc_conn(drm_dev, ctx->display);
  858. return 0;
  859. }
  860. static void fimd_unbind(struct device *dev, struct device *master,
  861. void *data)
  862. {
  863. struct exynos_drm_manager *mgr = dev_get_drvdata(dev);
  864. struct fimd_context *ctx = fimd_manager.ctx;
  865. fimd_dpms(mgr, DRM_MODE_DPMS_OFF);
  866. if (ctx->display)
  867. exynos_dpi_remove(dev);
  868. fimd_mgr_remove(mgr);
  869. }
  870. static const struct component_ops fimd_component_ops = {
  871. .bind = fimd_bind,
  872. .unbind = fimd_unbind,
  873. };
  874. static int fimd_probe(struct platform_device *pdev)
  875. {
  876. struct device *dev = &pdev->dev;
  877. struct fimd_context *ctx;
  878. struct device_node *i80_if_timings;
  879. struct resource *res;
  880. int ret = -EINVAL;
  881. ret = exynos_drm_component_add(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC,
  882. fimd_manager.type);
  883. if (ret)
  884. return ret;
  885. if (!dev->of_node) {
  886. ret = -ENODEV;
  887. goto err_del_component;
  888. }
  889. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  890. if (!ctx) {
  891. ret = -ENOMEM;
  892. goto err_del_component;
  893. }
  894. ctx->dev = dev;
  895. ctx->suspended = true;
  896. ctx->driver_data = drm_fimd_get_driver_data(pdev);
  897. if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
  898. ctx->vidcon1 |= VIDCON1_INV_VDEN;
  899. if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
  900. ctx->vidcon1 |= VIDCON1_INV_VCLK;
  901. i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
  902. if (i80_if_timings) {
  903. u32 val;
  904. ctx->i80_if = true;
  905. if (ctx->driver_data->has_vidoutcon)
  906. ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
  907. else
  908. ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
  909. /*
  910. * The user manual describes that this "DSI_EN" bit is required
  911. * to enable I80 24-bit data interface.
  912. */
  913. ctx->vidcon0 |= VIDCON0_DSI_EN;
  914. if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
  915. val = 0;
  916. ctx->i80ifcon = LCD_CS_SETUP(val);
  917. if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
  918. val = 0;
  919. ctx->i80ifcon |= LCD_WR_SETUP(val);
  920. if (of_property_read_u32(i80_if_timings, "wr-active", &val))
  921. val = 1;
  922. ctx->i80ifcon |= LCD_WR_ACTIVE(val);
  923. if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
  924. val = 0;
  925. ctx->i80ifcon |= LCD_WR_HOLD(val);
  926. }
  927. of_node_put(i80_if_timings);
  928. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  929. "samsung,sysreg");
  930. if (IS_ERR(ctx->sysreg)) {
  931. dev_warn(dev, "failed to get system register.\n");
  932. ctx->sysreg = NULL;
  933. }
  934. ctx->bus_clk = devm_clk_get(dev, "fimd");
  935. if (IS_ERR(ctx->bus_clk)) {
  936. dev_err(dev, "failed to get bus clock\n");
  937. ret = PTR_ERR(ctx->bus_clk);
  938. goto err_del_component;
  939. }
  940. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  941. if (IS_ERR(ctx->lcd_clk)) {
  942. dev_err(dev, "failed to get lcd clock\n");
  943. ret = PTR_ERR(ctx->lcd_clk);
  944. goto err_del_component;
  945. }
  946. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  947. ctx->regs = devm_ioremap_resource(dev, res);
  948. if (IS_ERR(ctx->regs)) {
  949. ret = PTR_ERR(ctx->regs);
  950. goto err_del_component;
  951. }
  952. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  953. ctx->i80_if ? "lcd_sys" : "vsync");
  954. if (!res) {
  955. dev_err(dev, "irq request failed.\n");
  956. ret = -ENXIO;
  957. goto err_del_component;
  958. }
  959. ret = devm_request_irq(dev, res->start, fimd_irq_handler,
  960. 0, "drm_fimd", ctx);
  961. if (ret) {
  962. dev_err(dev, "irq request failed.\n");
  963. goto err_del_component;
  964. }
  965. init_waitqueue_head(&ctx->wait_vsync_queue);
  966. atomic_set(&ctx->wait_vsync_event, 0);
  967. platform_set_drvdata(pdev, &fimd_manager);
  968. fimd_manager.ctx = ctx;
  969. ctx->display = exynos_dpi_probe(dev);
  970. if (IS_ERR(ctx->display))
  971. return PTR_ERR(ctx->display);
  972. pm_runtime_enable(&pdev->dev);
  973. ret = component_add(&pdev->dev, &fimd_component_ops);
  974. if (ret)
  975. goto err_disable_pm_runtime;
  976. return ret;
  977. err_disable_pm_runtime:
  978. pm_runtime_disable(&pdev->dev);
  979. err_del_component:
  980. exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC);
  981. return ret;
  982. }
  983. static int fimd_remove(struct platform_device *pdev)
  984. {
  985. pm_runtime_disable(&pdev->dev);
  986. component_del(&pdev->dev, &fimd_component_ops);
  987. exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC);
  988. return 0;
  989. }
  990. struct platform_driver fimd_driver = {
  991. .probe = fimd_probe,
  992. .remove = fimd_remove,
  993. .driver = {
  994. .name = "exynos4-fb",
  995. .owner = THIS_MODULE,
  996. .of_match_table = fimd_driver_dt_match,
  997. },
  998. };