amd64_edac.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548
  1. /*
  2. * AMD64 class Memory Controller kernel module
  3. *
  4. * Copyright (c) 2009 SoftwareBitMaker.
  5. * Copyright (c) 2009 Advanced Micro Devices, Inc.
  6. *
  7. * This file may be distributed under the terms of the
  8. * GNU General Public License.
  9. *
  10. * Originally Written by Thayne Harbaugh
  11. *
  12. * Changes by Douglas "norsk" Thompson <dougthompson@xmission.com>:
  13. * - K8 CPU Revision D and greater support
  14. *
  15. * Changes by Dave Peterson <dsp@llnl.gov> <dave_peterson@pobox.com>:
  16. * - Module largely rewritten, with new (and hopefully correct)
  17. * code for dealing with node and chip select interleaving,
  18. * various code cleanup, and bug fixes
  19. * - Added support for memory hoisting using DRAM hole address
  20. * register
  21. *
  22. * Changes by Douglas "norsk" Thompson <dougthompson@xmission.com>:
  23. * -K8 Rev (1207) revision support added, required Revision
  24. * specific mini-driver code to support Rev F as well as
  25. * prior revisions
  26. *
  27. * Changes by Douglas "norsk" Thompson <dougthompson@xmission.com>:
  28. * -Family 10h revision support added. New PCI Device IDs,
  29. * indicating new changes. Actual registers modified
  30. * were slight, less than the Rev E to Rev F transition
  31. * but changing the PCI Device ID was the proper thing to
  32. * do, as it provides for almost automactic family
  33. * detection. The mods to Rev F required more family
  34. * information detection.
  35. *
  36. * Changes/Fixes by Borislav Petkov <bp@alien8.de>:
  37. * - misc fixes and code cleanups
  38. *
  39. * This module is based on the following documents
  40. * (available from http://www.amd.com/):
  41. *
  42. * Title: BIOS and Kernel Developer's Guide for AMD Athlon 64 and AMD
  43. * Opteron Processors
  44. * AMD publication #: 26094
  45. *` Revision: 3.26
  46. *
  47. * Title: BIOS and Kernel Developer's Guide for AMD NPT Family 0Fh
  48. * Processors
  49. * AMD publication #: 32559
  50. * Revision: 3.00
  51. * Issue Date: May 2006
  52. *
  53. * Title: BIOS and Kernel Developer's Guide (BKDG) For AMD Family 10h
  54. * Processors
  55. * AMD publication #: 31116
  56. * Revision: 3.00
  57. * Issue Date: September 07, 2007
  58. *
  59. * Sections in the first 2 documents are no longer in sync with each other.
  60. * The Family 10h BKDG was totally re-written from scratch with a new
  61. * presentation model.
  62. * Therefore, comments that refer to a Document section might be off.
  63. */
  64. #include <linux/module.h>
  65. #include <linux/ctype.h>
  66. #include <linux/init.h>
  67. #include <linux/pci.h>
  68. #include <linux/pci_ids.h>
  69. #include <linux/slab.h>
  70. #include <linux/mmzone.h>
  71. #include <linux/edac.h>
  72. #include <asm/msr.h>
  73. #include "edac_core.h"
  74. #include "mce_amd.h"
  75. #define amd64_debug(fmt, arg...) \
  76. edac_printk(KERN_DEBUG, "amd64", fmt, ##arg)
  77. #define amd64_info(fmt, arg...) \
  78. edac_printk(KERN_INFO, "amd64", fmt, ##arg)
  79. #define amd64_notice(fmt, arg...) \
  80. edac_printk(KERN_NOTICE, "amd64", fmt, ##arg)
  81. #define amd64_warn(fmt, arg...) \
  82. edac_printk(KERN_WARNING, "amd64", fmt, ##arg)
  83. #define amd64_err(fmt, arg...) \
  84. edac_printk(KERN_ERR, "amd64", fmt, ##arg)
  85. #define amd64_mc_warn(mci, fmt, arg...) \
  86. edac_mc_chipset_printk(mci, KERN_WARNING, "amd64", fmt, ##arg)
  87. #define amd64_mc_err(mci, fmt, arg...) \
  88. edac_mc_chipset_printk(mci, KERN_ERR, "amd64", fmt, ##arg)
  89. /*
  90. * Throughout the comments in this code, the following terms are used:
  91. *
  92. * SysAddr, DramAddr, and InputAddr
  93. *
  94. * These terms come directly from the amd64 documentation
  95. * (AMD publication #26094). They are defined as follows:
  96. *
  97. * SysAddr:
  98. * This is a physical address generated by a CPU core or a device
  99. * doing DMA. If generated by a CPU core, a SysAddr is the result of
  100. * a virtual to physical address translation by the CPU core's address
  101. * translation mechanism (MMU).
  102. *
  103. * DramAddr:
  104. * A DramAddr is derived from a SysAddr by subtracting an offset that
  105. * depends on which node the SysAddr maps to and whether the SysAddr
  106. * is within a range affected by memory hoisting. The DRAM Base
  107. * (section 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers
  108. * determine which node a SysAddr maps to.
  109. *
  110. * If the DRAM Hole Address Register (DHAR) is enabled and the SysAddr
  111. * is within the range of addresses specified by this register, then
  112. * a value x from the DHAR is subtracted from the SysAddr to produce a
  113. * DramAddr. Here, x represents the base address for the node that
  114. * the SysAddr maps to plus an offset due to memory hoisting. See
  115. * section 3.4.8 and the comments in amd64_get_dram_hole_info() and
  116. * sys_addr_to_dram_addr() below for more information.
  117. *
  118. * If the SysAddr is not affected by the DHAR then a value y is
  119. * subtracted from the SysAddr to produce a DramAddr. Here, y is the
  120. * base address for the node that the SysAddr maps to. See section
  121. * 3.4.4 and the comments in sys_addr_to_dram_addr() below for more
  122. * information.
  123. *
  124. * InputAddr:
  125. * A DramAddr is translated to an InputAddr before being passed to the
  126. * memory controller for the node that the DramAddr is associated
  127. * with. The memory controller then maps the InputAddr to a csrow.
  128. * If node interleaving is not in use, then the InputAddr has the same
  129. * value as the DramAddr. Otherwise, the InputAddr is produced by
  130. * discarding the bits used for node interleaving from the DramAddr.
  131. * See section 3.4.4 for more information.
  132. *
  133. * The memory controller for a given node uses its DRAM CS Base and
  134. * DRAM CS Mask registers to map an InputAddr to a csrow. See
  135. * sections 3.5.4 and 3.5.5 for more information.
  136. */
  137. #define EDAC_AMD64_VERSION "3.4.0"
  138. #define EDAC_MOD_STR "amd64_edac"
  139. /* Extended Model from CPUID, for CPU Revision numbers */
  140. #define K8_REV_D 1
  141. #define K8_REV_E 2
  142. #define K8_REV_F 4
  143. /* Hardware limit on ChipSelect rows per MC and processors per system */
  144. #define NUM_CHIPSELECTS 8
  145. #define DRAM_RANGES 8
  146. #define ON true
  147. #define OFF false
  148. /*
  149. * PCI-defined configuration space registers
  150. */
  151. #define PCI_DEVICE_ID_AMD_15H_M30H_NB_F1 0x141b
  152. #define PCI_DEVICE_ID_AMD_15H_M30H_NB_F2 0x141c
  153. #define PCI_DEVICE_ID_AMD_15H_NB_F1 0x1601
  154. #define PCI_DEVICE_ID_AMD_15H_NB_F2 0x1602
  155. #define PCI_DEVICE_ID_AMD_16H_NB_F1 0x1531
  156. #define PCI_DEVICE_ID_AMD_16H_NB_F2 0x1532
  157. #define PCI_DEVICE_ID_AMD_16H_M30H_NB_F1 0x1581
  158. #define PCI_DEVICE_ID_AMD_16H_M30H_NB_F2 0x1582
  159. /*
  160. * Function 1 - Address Map
  161. */
  162. #define DRAM_BASE_LO 0x40
  163. #define DRAM_LIMIT_LO 0x44
  164. /*
  165. * F15 M30h D18F1x2[1C:00]
  166. */
  167. #define DRAM_CONT_BASE 0x200
  168. #define DRAM_CONT_LIMIT 0x204
  169. /*
  170. * F15 M30h D18F1x2[4C:40]
  171. */
  172. #define DRAM_CONT_HIGH_OFF 0x240
  173. #define dram_rw(pvt, i) ((u8)(pvt->ranges[i].base.lo & 0x3))
  174. #define dram_intlv_sel(pvt, i) ((u8)((pvt->ranges[i].lim.lo >> 8) & 0x7))
  175. #define dram_dst_node(pvt, i) ((u8)(pvt->ranges[i].lim.lo & 0x7))
  176. #define DHAR 0xf0
  177. #define dhar_mem_hoist_valid(pvt) ((pvt)->dhar & BIT(1))
  178. #define dhar_base(pvt) ((pvt)->dhar & 0xff000000)
  179. #define k8_dhar_offset(pvt) (((pvt)->dhar & 0x0000ff00) << 16)
  180. /* NOTE: Extra mask bit vs K8 */
  181. #define f10_dhar_offset(pvt) (((pvt)->dhar & 0x0000ff80) << 16)
  182. #define DCT_CFG_SEL 0x10C
  183. #define DRAM_LOCAL_NODE_BASE 0x120
  184. #define DRAM_LOCAL_NODE_LIM 0x124
  185. #define DRAM_BASE_HI 0x140
  186. #define DRAM_LIMIT_HI 0x144
  187. /*
  188. * Function 2 - DRAM controller
  189. */
  190. #define DCSB0 0x40
  191. #define DCSB1 0x140
  192. #define DCSB_CS_ENABLE BIT(0)
  193. #define DCSM0 0x60
  194. #define DCSM1 0x160
  195. #define csrow_enabled(i, dct, pvt) ((pvt)->csels[(dct)].csbases[(i)] & DCSB_CS_ENABLE)
  196. #define DBAM0 0x80
  197. #define DBAM1 0x180
  198. /* Extract the DIMM 'type' on the i'th DIMM from the DBAM reg value passed */
  199. #define DBAM_DIMM(i, reg) ((((reg) >> (4*(i)))) & 0xF)
  200. #define DBAM_MAX_VALUE 11
  201. #define DCLR0 0x90
  202. #define DCLR1 0x190
  203. #define REVE_WIDTH_128 BIT(16)
  204. #define WIDTH_128 BIT(11)
  205. #define DCHR0 0x94
  206. #define DCHR1 0x194
  207. #define DDR3_MODE BIT(8)
  208. #define DCT_SEL_LO 0x110
  209. #define dct_high_range_enabled(pvt) ((pvt)->dct_sel_lo & BIT(0))
  210. #define dct_interleave_enabled(pvt) ((pvt)->dct_sel_lo & BIT(2))
  211. #define dct_ganging_enabled(pvt) ((boot_cpu_data.x86 == 0x10) && ((pvt)->dct_sel_lo & BIT(4)))
  212. #define dct_data_intlv_enabled(pvt) ((pvt)->dct_sel_lo & BIT(5))
  213. #define dct_memory_cleared(pvt) ((pvt)->dct_sel_lo & BIT(10))
  214. #define SWAP_INTLV_REG 0x10c
  215. #define DCT_SEL_HI 0x114
  216. /*
  217. * Function 3 - Misc Control
  218. */
  219. #define NBCTL 0x40
  220. #define NBCFG 0x44
  221. #define NBCFG_CHIPKILL BIT(23)
  222. #define NBCFG_ECC_ENABLE BIT(22)
  223. /* F3x48: NBSL */
  224. #define F10_NBSL_EXT_ERR_ECC 0x8
  225. #define NBSL_PP_OBS 0x2
  226. #define SCRCTRL 0x58
  227. #define F10_ONLINE_SPARE 0xB0
  228. #define online_spare_swap_done(pvt, c) (((pvt)->online_spare >> (1 + 2 * (c))) & 0x1)
  229. #define online_spare_bad_dramcs(pvt, c) (((pvt)->online_spare >> (4 + 4 * (c))) & 0x7)
  230. #define F10_NB_ARRAY_ADDR 0xB8
  231. #define F10_NB_ARRAY_DRAM BIT(31)
  232. /* Bits [2:1] are used to select 16-byte section within a 64-byte cacheline */
  233. #define SET_NB_ARRAY_ADDR(section) (((section) & 0x3) << 1)
  234. #define F10_NB_ARRAY_DATA 0xBC
  235. #define F10_NB_ARR_ECC_WR_REQ BIT(17)
  236. #define SET_NB_DRAM_INJECTION_WRITE(inj) \
  237. (BIT(((inj.word) & 0xF) + 20) | \
  238. F10_NB_ARR_ECC_WR_REQ | inj.bit_map)
  239. #define SET_NB_DRAM_INJECTION_READ(inj) \
  240. (BIT(((inj.word) & 0xF) + 20) | \
  241. BIT(16) | inj.bit_map)
  242. #define NBCAP 0xE8
  243. #define NBCAP_CHIPKILL BIT(4)
  244. #define NBCAP_SECDED BIT(3)
  245. #define NBCAP_DCT_DUAL BIT(0)
  246. #define EXT_NB_MCA_CFG 0x180
  247. /* MSRs */
  248. #define MSR_MCGCTL_NBE BIT(4)
  249. enum amd_families {
  250. K8_CPUS = 0,
  251. F10_CPUS,
  252. F15_CPUS,
  253. F15_M30H_CPUS,
  254. F16_CPUS,
  255. F16_M30H_CPUS,
  256. NUM_FAMILIES,
  257. };
  258. /* Error injection control structure */
  259. struct error_injection {
  260. u32 section;
  261. u32 word;
  262. u32 bit_map;
  263. };
  264. /* low and high part of PCI config space regs */
  265. struct reg_pair {
  266. u32 lo, hi;
  267. };
  268. /*
  269. * See F1x[1, 0][7C:40] DRAM Base/Limit Registers
  270. */
  271. struct dram_range {
  272. struct reg_pair base;
  273. struct reg_pair lim;
  274. };
  275. /* A DCT chip selects collection */
  276. struct chip_select {
  277. u32 csbases[NUM_CHIPSELECTS];
  278. u8 b_cnt;
  279. u32 csmasks[NUM_CHIPSELECTS];
  280. u8 m_cnt;
  281. };
  282. struct amd64_pvt {
  283. struct low_ops *ops;
  284. /* pci_device handles which we utilize */
  285. struct pci_dev *F1, *F2, *F3;
  286. u16 mc_node_id; /* MC index of this MC node */
  287. u8 fam; /* CPU family */
  288. u8 model; /* ... model */
  289. u8 stepping; /* ... stepping */
  290. int ext_model; /* extended model value of this node */
  291. int channel_count;
  292. /* Raw registers */
  293. u32 dclr0; /* DRAM Configuration Low DCT0 reg */
  294. u32 dclr1; /* DRAM Configuration Low DCT1 reg */
  295. u32 dchr0; /* DRAM Configuration High DCT0 reg */
  296. u32 dchr1; /* DRAM Configuration High DCT1 reg */
  297. u32 nbcap; /* North Bridge Capabilities */
  298. u32 nbcfg; /* F10 North Bridge Configuration */
  299. u32 ext_nbcfg; /* Extended F10 North Bridge Configuration */
  300. u32 dhar; /* DRAM Hoist reg */
  301. u32 dbam0; /* DRAM Base Address Mapping reg for DCT0 */
  302. u32 dbam1; /* DRAM Base Address Mapping reg for DCT1 */
  303. /* one for each DCT */
  304. struct chip_select csels[2];
  305. /* DRAM base and limit pairs F1x[78,70,68,60,58,50,48,40] */
  306. struct dram_range ranges[DRAM_RANGES];
  307. u64 top_mem; /* top of memory below 4GB */
  308. u64 top_mem2; /* top of memory above 4GB */
  309. u32 dct_sel_lo; /* DRAM Controller Select Low */
  310. u32 dct_sel_hi; /* DRAM Controller Select High */
  311. u32 online_spare; /* On-Line spare Reg */
  312. /* x4 or x8 syndromes in use */
  313. u8 ecc_sym_sz;
  314. /* place to store error injection parameters prior to issue */
  315. struct error_injection injection;
  316. };
  317. enum err_codes {
  318. DECODE_OK = 0,
  319. ERR_NODE = -1,
  320. ERR_CSROW = -2,
  321. ERR_CHANNEL = -3,
  322. };
  323. struct err_info {
  324. int err_code;
  325. struct mem_ctl_info *src_mci;
  326. int csrow;
  327. int channel;
  328. u16 syndrome;
  329. u32 page;
  330. u32 offset;
  331. };
  332. static inline u64 get_dram_base(struct amd64_pvt *pvt, u8 i)
  333. {
  334. u64 addr = ((u64)pvt->ranges[i].base.lo & 0xffff0000) << 8;
  335. if (boot_cpu_data.x86 == 0xf)
  336. return addr;
  337. return (((u64)pvt->ranges[i].base.hi & 0x000000ff) << 40) | addr;
  338. }
  339. static inline u64 get_dram_limit(struct amd64_pvt *pvt, u8 i)
  340. {
  341. u64 lim = (((u64)pvt->ranges[i].lim.lo & 0xffff0000) << 8) | 0x00ffffff;
  342. if (boot_cpu_data.x86 == 0xf)
  343. return lim;
  344. return (((u64)pvt->ranges[i].lim.hi & 0x000000ff) << 40) | lim;
  345. }
  346. static inline u16 extract_syndrome(u64 status)
  347. {
  348. return ((status >> 47) & 0xff) | ((status >> 16) & 0xff00);
  349. }
  350. static inline u8 dct_sel_interleave_addr(struct amd64_pvt *pvt)
  351. {
  352. if (pvt->fam == 0x15 && pvt->model >= 0x30)
  353. return (((pvt->dct_sel_hi >> 9) & 0x1) << 2) |
  354. ((pvt->dct_sel_lo >> 6) & 0x3);
  355. return ((pvt)->dct_sel_lo >> 6) & 0x3;
  356. }
  357. /*
  358. * per-node ECC settings descriptor
  359. */
  360. struct ecc_settings {
  361. u32 old_nbctl;
  362. bool nbctl_valid;
  363. struct flags {
  364. unsigned long nb_mce_enable:1;
  365. unsigned long nb_ecc_prev:1;
  366. } flags;
  367. };
  368. #ifdef CONFIG_EDAC_DEBUG
  369. int amd64_create_sysfs_dbg_files(struct mem_ctl_info *mci);
  370. void amd64_remove_sysfs_dbg_files(struct mem_ctl_info *mci);
  371. #else
  372. static inline int amd64_create_sysfs_dbg_files(struct mem_ctl_info *mci)
  373. {
  374. return 0;
  375. }
  376. static void inline amd64_remove_sysfs_dbg_files(struct mem_ctl_info *mci)
  377. {
  378. }
  379. #endif
  380. #ifdef CONFIG_EDAC_AMD64_ERROR_INJECTION
  381. int amd64_create_sysfs_inject_files(struct mem_ctl_info *mci);
  382. void amd64_remove_sysfs_inject_files(struct mem_ctl_info *mci);
  383. #else
  384. static inline int amd64_create_sysfs_inject_files(struct mem_ctl_info *mci)
  385. {
  386. return 0;
  387. }
  388. static inline void amd64_remove_sysfs_inject_files(struct mem_ctl_info *mci)
  389. {
  390. }
  391. #endif
  392. /*
  393. * Each of the PCI Device IDs types have their own set of hardware accessor
  394. * functions and per device encoding/decoding logic.
  395. */
  396. struct low_ops {
  397. int (*early_channel_count) (struct amd64_pvt *pvt);
  398. void (*map_sysaddr_to_csrow) (struct mem_ctl_info *mci, u64 sys_addr,
  399. struct err_info *);
  400. int (*dbam_to_cs) (struct amd64_pvt *pvt, u8 dct, unsigned cs_mode);
  401. };
  402. struct amd64_family_type {
  403. const char *ctl_name;
  404. u16 f1_id, f3_id;
  405. struct low_ops ops;
  406. };
  407. int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
  408. u32 *val, const char *func);
  409. int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
  410. u32 val, const char *func);
  411. #define amd64_read_pci_cfg(pdev, offset, val) \
  412. __amd64_read_pci_cfg_dword(pdev, offset, val, __func__)
  413. #define amd64_write_pci_cfg(pdev, offset, val) \
  414. __amd64_write_pci_cfg_dword(pdev, offset, val, __func__)
  415. int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
  416. u64 *hole_offset, u64 *hole_size);
  417. #define to_mci(k) container_of(k, struct mem_ctl_info, dev)
  418. /* Injection helpers */
  419. static inline void disable_caches(void *dummy)
  420. {
  421. write_cr0(read_cr0() | X86_CR0_CD);
  422. wbinvd();
  423. }
  424. static inline void enable_caches(void *dummy)
  425. {
  426. write_cr0(read_cr0() & ~X86_CR0_CD);
  427. }
  428. static inline u8 dram_intlv_en(struct amd64_pvt *pvt, unsigned int i)
  429. {
  430. if (pvt->fam == 0x15 && pvt->model >= 0x30) {
  431. u32 tmp;
  432. amd64_read_pci_cfg(pvt->F1, DRAM_CONT_LIMIT, &tmp);
  433. return (u8) tmp & 0xF;
  434. }
  435. return (u8) (pvt->ranges[i].base.lo >> 8) & 0x7;
  436. }
  437. static inline u8 dhar_valid(struct amd64_pvt *pvt)
  438. {
  439. if (pvt->fam == 0x15 && pvt->model >= 0x30) {
  440. u32 tmp;
  441. amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &tmp);
  442. return (tmp >> 1) & BIT(0);
  443. }
  444. return (pvt)->dhar & BIT(0);
  445. }
  446. static inline u32 dct_sel_baseaddr(struct amd64_pvt *pvt)
  447. {
  448. if (pvt->fam == 0x15 && pvt->model >= 0x30) {
  449. u32 tmp;
  450. amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &tmp);
  451. return (tmp >> 11) & 0x1FFF;
  452. }
  453. return (pvt)->dct_sel_lo & 0xFFFFF800;
  454. }