omap-sham.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP SHA1/MD5 HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. * Some ideas are from old omap-sha1-md5.c driver.
  15. */
  16. #define pr_fmt(fmt) "%s: " fmt, __func__
  17. #include <linux/err.h>
  18. #include <linux/device.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/kernel.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/dmaengine.h>
  30. #include <linux/omap-dma.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/of.h>
  33. #include <linux/of_device.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/delay.h>
  37. #include <linux/crypto.h>
  38. #include <linux/cryptohash.h>
  39. #include <crypto/scatterwalk.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/sha.h>
  42. #include <crypto/hash.h>
  43. #include <crypto/internal/hash.h>
  44. #define MD5_DIGEST_SIZE 16
  45. #define SHA_REG_IDIGEST(dd, x) ((dd)->pdata->idigest_ofs + ((x)*0x04))
  46. #define SHA_REG_DIN(dd, x) ((dd)->pdata->din_ofs + ((x) * 0x04))
  47. #define SHA_REG_DIGCNT(dd) ((dd)->pdata->digcnt_ofs)
  48. #define SHA_REG_ODIGEST(dd, x) ((dd)->pdata->odigest_ofs + (x * 0x04))
  49. #define SHA_REG_CTRL 0x18
  50. #define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
  51. #define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
  52. #define SHA_REG_CTRL_ALGO_CONST (1 << 3)
  53. #define SHA_REG_CTRL_ALGO (1 << 2)
  54. #define SHA_REG_CTRL_INPUT_READY (1 << 1)
  55. #define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
  56. #define SHA_REG_REV(dd) ((dd)->pdata->rev_ofs)
  57. #define SHA_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  58. #define SHA_REG_MASK_DMA_EN (1 << 3)
  59. #define SHA_REG_MASK_IT_EN (1 << 2)
  60. #define SHA_REG_MASK_SOFTRESET (1 << 1)
  61. #define SHA_REG_AUTOIDLE (1 << 0)
  62. #define SHA_REG_SYSSTATUS(dd) ((dd)->pdata->sysstatus_ofs)
  63. #define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
  64. #define SHA_REG_MODE(dd) ((dd)->pdata->mode_ofs)
  65. #define SHA_REG_MODE_HMAC_OUTER_HASH (1 << 7)
  66. #define SHA_REG_MODE_HMAC_KEY_PROC (1 << 5)
  67. #define SHA_REG_MODE_CLOSE_HASH (1 << 4)
  68. #define SHA_REG_MODE_ALGO_CONSTANT (1 << 3)
  69. #define SHA_REG_MODE_ALGO_MASK (7 << 0)
  70. #define SHA_REG_MODE_ALGO_MD5_128 (0 << 1)
  71. #define SHA_REG_MODE_ALGO_SHA1_160 (1 << 1)
  72. #define SHA_REG_MODE_ALGO_SHA2_224 (2 << 1)
  73. #define SHA_REG_MODE_ALGO_SHA2_256 (3 << 1)
  74. #define SHA_REG_MODE_ALGO_SHA2_384 (1 << 0)
  75. #define SHA_REG_MODE_ALGO_SHA2_512 (3 << 0)
  76. #define SHA_REG_LENGTH(dd) ((dd)->pdata->length_ofs)
  77. #define SHA_REG_IRQSTATUS 0x118
  78. #define SHA_REG_IRQSTATUS_CTX_RDY (1 << 3)
  79. #define SHA_REG_IRQSTATUS_PARTHASH_RDY (1 << 2)
  80. #define SHA_REG_IRQSTATUS_INPUT_RDY (1 << 1)
  81. #define SHA_REG_IRQSTATUS_OUTPUT_RDY (1 << 0)
  82. #define SHA_REG_IRQENA 0x11C
  83. #define SHA_REG_IRQENA_CTX_RDY (1 << 3)
  84. #define SHA_REG_IRQENA_PARTHASH_RDY (1 << 2)
  85. #define SHA_REG_IRQENA_INPUT_RDY (1 << 1)
  86. #define SHA_REG_IRQENA_OUTPUT_RDY (1 << 0)
  87. #define DEFAULT_TIMEOUT_INTERVAL HZ
  88. /* mostly device flags */
  89. #define FLAGS_BUSY 0
  90. #define FLAGS_FINAL 1
  91. #define FLAGS_DMA_ACTIVE 2
  92. #define FLAGS_OUTPUT_READY 3
  93. #define FLAGS_INIT 4
  94. #define FLAGS_CPU 5
  95. #define FLAGS_DMA_READY 6
  96. #define FLAGS_AUTO_XOR 7
  97. #define FLAGS_BE32_SHA1 8
  98. /* context flags */
  99. #define FLAGS_FINUP 16
  100. #define FLAGS_SG 17
  101. #define FLAGS_MODE_SHIFT 18
  102. #define FLAGS_MODE_MASK (SHA_REG_MODE_ALGO_MASK << FLAGS_MODE_SHIFT)
  103. #define FLAGS_MODE_MD5 (SHA_REG_MODE_ALGO_MD5_128 << FLAGS_MODE_SHIFT)
  104. #define FLAGS_MODE_SHA1 (SHA_REG_MODE_ALGO_SHA1_160 << FLAGS_MODE_SHIFT)
  105. #define FLAGS_MODE_SHA224 (SHA_REG_MODE_ALGO_SHA2_224 << FLAGS_MODE_SHIFT)
  106. #define FLAGS_MODE_SHA256 (SHA_REG_MODE_ALGO_SHA2_256 << FLAGS_MODE_SHIFT)
  107. #define FLAGS_MODE_SHA384 (SHA_REG_MODE_ALGO_SHA2_384 << FLAGS_MODE_SHIFT)
  108. #define FLAGS_MODE_SHA512 (SHA_REG_MODE_ALGO_SHA2_512 << FLAGS_MODE_SHIFT)
  109. #define FLAGS_HMAC 21
  110. #define FLAGS_ERROR 22
  111. #define OP_UPDATE 1
  112. #define OP_FINAL 2
  113. #define OMAP_ALIGN_MASK (sizeof(u32)-1)
  114. #define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
  115. #define BUFLEN PAGE_SIZE
  116. struct omap_sham_dev;
  117. struct omap_sham_reqctx {
  118. struct omap_sham_dev *dd;
  119. unsigned long flags;
  120. unsigned long op;
  121. u8 digest[SHA512_DIGEST_SIZE] OMAP_ALIGNED;
  122. size_t digcnt;
  123. size_t bufcnt;
  124. size_t buflen;
  125. dma_addr_t dma_addr;
  126. /* walk state */
  127. struct scatterlist *sg;
  128. struct scatterlist sgl;
  129. unsigned int offset; /* offset in current sg */
  130. unsigned int total; /* total request */
  131. u8 buffer[0] OMAP_ALIGNED;
  132. };
  133. struct omap_sham_hmac_ctx {
  134. struct crypto_shash *shash;
  135. u8 ipad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  136. u8 opad[SHA512_BLOCK_SIZE] OMAP_ALIGNED;
  137. };
  138. struct omap_sham_ctx {
  139. struct omap_sham_dev *dd;
  140. unsigned long flags;
  141. /* fallback stuff */
  142. struct crypto_shash *fallback;
  143. struct omap_sham_hmac_ctx base[0];
  144. };
  145. #define OMAP_SHAM_QUEUE_LENGTH 1
  146. struct omap_sham_algs_info {
  147. struct ahash_alg *algs_list;
  148. unsigned int size;
  149. unsigned int registered;
  150. };
  151. struct omap_sham_pdata {
  152. struct omap_sham_algs_info *algs_info;
  153. unsigned int algs_info_size;
  154. unsigned long flags;
  155. int digest_size;
  156. void (*copy_hash)(struct ahash_request *req, int out);
  157. void (*write_ctrl)(struct omap_sham_dev *dd, size_t length,
  158. int final, int dma);
  159. void (*trigger)(struct omap_sham_dev *dd, size_t length);
  160. int (*poll_irq)(struct omap_sham_dev *dd);
  161. irqreturn_t (*intr_hdlr)(int irq, void *dev_id);
  162. u32 odigest_ofs;
  163. u32 idigest_ofs;
  164. u32 din_ofs;
  165. u32 digcnt_ofs;
  166. u32 rev_ofs;
  167. u32 mask_ofs;
  168. u32 sysstatus_ofs;
  169. u32 mode_ofs;
  170. u32 length_ofs;
  171. u32 major_mask;
  172. u32 major_shift;
  173. u32 minor_mask;
  174. u32 minor_shift;
  175. };
  176. struct omap_sham_dev {
  177. struct list_head list;
  178. unsigned long phys_base;
  179. struct device *dev;
  180. void __iomem *io_base;
  181. int irq;
  182. spinlock_t lock;
  183. int err;
  184. unsigned int dma;
  185. struct dma_chan *dma_lch;
  186. struct tasklet_struct done_task;
  187. u8 polling_mode;
  188. unsigned long flags;
  189. struct crypto_queue queue;
  190. struct ahash_request *req;
  191. const struct omap_sham_pdata *pdata;
  192. };
  193. struct omap_sham_drv {
  194. struct list_head dev_list;
  195. spinlock_t lock;
  196. unsigned long flags;
  197. };
  198. static struct omap_sham_drv sham = {
  199. .dev_list = LIST_HEAD_INIT(sham.dev_list),
  200. .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
  201. };
  202. static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
  203. {
  204. return __raw_readl(dd->io_base + offset);
  205. }
  206. static inline void omap_sham_write(struct omap_sham_dev *dd,
  207. u32 offset, u32 value)
  208. {
  209. __raw_writel(value, dd->io_base + offset);
  210. }
  211. static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
  212. u32 value, u32 mask)
  213. {
  214. u32 val;
  215. val = omap_sham_read(dd, address);
  216. val &= ~mask;
  217. val |= value;
  218. omap_sham_write(dd, address, val);
  219. }
  220. static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
  221. {
  222. unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
  223. while (!(omap_sham_read(dd, offset) & bit)) {
  224. if (time_is_before_jiffies(timeout))
  225. return -ETIMEDOUT;
  226. }
  227. return 0;
  228. }
  229. static void omap_sham_copy_hash_omap2(struct ahash_request *req, int out)
  230. {
  231. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  232. struct omap_sham_dev *dd = ctx->dd;
  233. u32 *hash = (u32 *)ctx->digest;
  234. int i;
  235. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  236. if (out)
  237. hash[i] = omap_sham_read(dd, SHA_REG_IDIGEST(dd, i));
  238. else
  239. omap_sham_write(dd, SHA_REG_IDIGEST(dd, i), hash[i]);
  240. }
  241. }
  242. static void omap_sham_copy_hash_omap4(struct ahash_request *req, int out)
  243. {
  244. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  245. struct omap_sham_dev *dd = ctx->dd;
  246. int i;
  247. if (ctx->flags & BIT(FLAGS_HMAC)) {
  248. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  249. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  250. struct omap_sham_hmac_ctx *bctx = tctx->base;
  251. u32 *opad = (u32 *)bctx->opad;
  252. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  253. if (out)
  254. opad[i] = omap_sham_read(dd,
  255. SHA_REG_ODIGEST(dd, i));
  256. else
  257. omap_sham_write(dd, SHA_REG_ODIGEST(dd, i),
  258. opad[i]);
  259. }
  260. }
  261. omap_sham_copy_hash_omap2(req, out);
  262. }
  263. static void omap_sham_copy_ready_hash(struct ahash_request *req)
  264. {
  265. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  266. u32 *in = (u32 *)ctx->digest;
  267. u32 *hash = (u32 *)req->result;
  268. int i, d, big_endian = 0;
  269. if (!hash)
  270. return;
  271. switch (ctx->flags & FLAGS_MODE_MASK) {
  272. case FLAGS_MODE_MD5:
  273. d = MD5_DIGEST_SIZE / sizeof(u32);
  274. break;
  275. case FLAGS_MODE_SHA1:
  276. /* OMAP2 SHA1 is big endian */
  277. if (test_bit(FLAGS_BE32_SHA1, &ctx->dd->flags))
  278. big_endian = 1;
  279. d = SHA1_DIGEST_SIZE / sizeof(u32);
  280. break;
  281. case FLAGS_MODE_SHA224:
  282. d = SHA224_DIGEST_SIZE / sizeof(u32);
  283. break;
  284. case FLAGS_MODE_SHA256:
  285. d = SHA256_DIGEST_SIZE / sizeof(u32);
  286. break;
  287. case FLAGS_MODE_SHA384:
  288. d = SHA384_DIGEST_SIZE / sizeof(u32);
  289. break;
  290. case FLAGS_MODE_SHA512:
  291. d = SHA512_DIGEST_SIZE / sizeof(u32);
  292. break;
  293. default:
  294. d = 0;
  295. }
  296. if (big_endian)
  297. for (i = 0; i < d; i++)
  298. hash[i] = be32_to_cpu(in[i]);
  299. else
  300. for (i = 0; i < d; i++)
  301. hash[i] = le32_to_cpu(in[i]);
  302. }
  303. static int omap_sham_hw_init(struct omap_sham_dev *dd)
  304. {
  305. pm_runtime_get_sync(dd->dev);
  306. if (!test_bit(FLAGS_INIT, &dd->flags)) {
  307. set_bit(FLAGS_INIT, &dd->flags);
  308. dd->err = 0;
  309. }
  310. return 0;
  311. }
  312. static void omap_sham_write_ctrl_omap2(struct omap_sham_dev *dd, size_t length,
  313. int final, int dma)
  314. {
  315. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  316. u32 val = length << 5, mask;
  317. if (likely(ctx->digcnt))
  318. omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
  319. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  320. SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
  321. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  322. /*
  323. * Setting ALGO_CONST only for the first iteration
  324. * and CLOSE_HASH only for the last one.
  325. */
  326. if ((ctx->flags & FLAGS_MODE_MASK) == FLAGS_MODE_SHA1)
  327. val |= SHA_REG_CTRL_ALGO;
  328. if (!ctx->digcnt)
  329. val |= SHA_REG_CTRL_ALGO_CONST;
  330. if (final)
  331. val |= SHA_REG_CTRL_CLOSE_HASH;
  332. mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
  333. SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
  334. omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
  335. }
  336. static void omap_sham_trigger_omap2(struct omap_sham_dev *dd, size_t length)
  337. {
  338. }
  339. static int omap_sham_poll_irq_omap2(struct omap_sham_dev *dd)
  340. {
  341. return omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY);
  342. }
  343. static int get_block_size(struct omap_sham_reqctx *ctx)
  344. {
  345. int d;
  346. switch (ctx->flags & FLAGS_MODE_MASK) {
  347. case FLAGS_MODE_MD5:
  348. case FLAGS_MODE_SHA1:
  349. d = SHA1_BLOCK_SIZE;
  350. break;
  351. case FLAGS_MODE_SHA224:
  352. case FLAGS_MODE_SHA256:
  353. d = SHA256_BLOCK_SIZE;
  354. break;
  355. case FLAGS_MODE_SHA384:
  356. case FLAGS_MODE_SHA512:
  357. d = SHA512_BLOCK_SIZE;
  358. break;
  359. default:
  360. d = 0;
  361. }
  362. return d;
  363. }
  364. static void omap_sham_write_n(struct omap_sham_dev *dd, u32 offset,
  365. u32 *value, int count)
  366. {
  367. for (; count--; value++, offset += 4)
  368. omap_sham_write(dd, offset, *value);
  369. }
  370. static void omap_sham_write_ctrl_omap4(struct omap_sham_dev *dd, size_t length,
  371. int final, int dma)
  372. {
  373. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  374. u32 val, mask;
  375. /*
  376. * Setting ALGO_CONST only for the first iteration and
  377. * CLOSE_HASH only for the last one. Note that flags mode bits
  378. * correspond to algorithm encoding in mode register.
  379. */
  380. val = (ctx->flags & FLAGS_MODE_MASK) >> (FLAGS_MODE_SHIFT);
  381. if (!ctx->digcnt) {
  382. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  383. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  384. struct omap_sham_hmac_ctx *bctx = tctx->base;
  385. int bs, nr_dr;
  386. val |= SHA_REG_MODE_ALGO_CONSTANT;
  387. if (ctx->flags & BIT(FLAGS_HMAC)) {
  388. bs = get_block_size(ctx);
  389. nr_dr = bs / (2 * sizeof(u32));
  390. val |= SHA_REG_MODE_HMAC_KEY_PROC;
  391. omap_sham_write_n(dd, SHA_REG_ODIGEST(dd, 0),
  392. (u32 *)bctx->ipad, nr_dr);
  393. omap_sham_write_n(dd, SHA_REG_IDIGEST(dd, 0),
  394. (u32 *)bctx->ipad + nr_dr, nr_dr);
  395. ctx->digcnt += bs;
  396. }
  397. }
  398. if (final) {
  399. val |= SHA_REG_MODE_CLOSE_HASH;
  400. if (ctx->flags & BIT(FLAGS_HMAC))
  401. val |= SHA_REG_MODE_HMAC_OUTER_HASH;
  402. }
  403. mask = SHA_REG_MODE_ALGO_CONSTANT | SHA_REG_MODE_CLOSE_HASH |
  404. SHA_REG_MODE_ALGO_MASK | SHA_REG_MODE_HMAC_OUTER_HASH |
  405. SHA_REG_MODE_HMAC_KEY_PROC;
  406. dev_dbg(dd->dev, "ctrl: %08x, flags: %08lx\n", val, ctx->flags);
  407. omap_sham_write_mask(dd, SHA_REG_MODE(dd), val, mask);
  408. omap_sham_write(dd, SHA_REG_IRQENA, SHA_REG_IRQENA_OUTPUT_RDY);
  409. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  410. SHA_REG_MASK_IT_EN |
  411. (dma ? SHA_REG_MASK_DMA_EN : 0),
  412. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  413. }
  414. static void omap_sham_trigger_omap4(struct omap_sham_dev *dd, size_t length)
  415. {
  416. omap_sham_write(dd, SHA_REG_LENGTH(dd), length);
  417. }
  418. static int omap_sham_poll_irq_omap4(struct omap_sham_dev *dd)
  419. {
  420. return omap_sham_wait(dd, SHA_REG_IRQSTATUS,
  421. SHA_REG_IRQSTATUS_INPUT_RDY);
  422. }
  423. static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, const u8 *buf,
  424. size_t length, int final)
  425. {
  426. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  427. int count, len32, bs32, offset = 0;
  428. const u32 *buffer = (const u32 *)buf;
  429. dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
  430. ctx->digcnt, length, final);
  431. dd->pdata->write_ctrl(dd, length, final, 0);
  432. dd->pdata->trigger(dd, length);
  433. /* should be non-zero before next lines to disable clocks later */
  434. ctx->digcnt += length;
  435. if (final)
  436. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  437. set_bit(FLAGS_CPU, &dd->flags);
  438. len32 = DIV_ROUND_UP(length, sizeof(u32));
  439. bs32 = get_block_size(ctx) / sizeof(u32);
  440. while (len32) {
  441. if (dd->pdata->poll_irq(dd))
  442. return -ETIMEDOUT;
  443. for (count = 0; count < min(len32, bs32); count++, offset++)
  444. omap_sham_write(dd, SHA_REG_DIN(dd, count),
  445. buffer[offset]);
  446. len32 -= min(len32, bs32);
  447. }
  448. return -EINPROGRESS;
  449. }
  450. static void omap_sham_dma_callback(void *param)
  451. {
  452. struct omap_sham_dev *dd = param;
  453. set_bit(FLAGS_DMA_READY, &dd->flags);
  454. tasklet_schedule(&dd->done_task);
  455. }
  456. static int omap_sham_xmit_dma(struct omap_sham_dev *dd, dma_addr_t dma_addr,
  457. size_t length, int final, int is_sg)
  458. {
  459. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  460. struct dma_async_tx_descriptor *tx;
  461. struct dma_slave_config cfg;
  462. int len32, ret, dma_min = get_block_size(ctx);
  463. dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
  464. ctx->digcnt, length, final);
  465. memset(&cfg, 0, sizeof(cfg));
  466. cfg.dst_addr = dd->phys_base + SHA_REG_DIN(dd, 0);
  467. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  468. cfg.dst_maxburst = dma_min / DMA_SLAVE_BUSWIDTH_4_BYTES;
  469. ret = dmaengine_slave_config(dd->dma_lch, &cfg);
  470. if (ret) {
  471. pr_err("omap-sham: can't configure dmaengine slave: %d\n", ret);
  472. return ret;
  473. }
  474. len32 = DIV_ROUND_UP(length, dma_min) * dma_min;
  475. if (is_sg) {
  476. /*
  477. * The SG entry passed in may not have the 'length' member
  478. * set correctly so use a local SG entry (sgl) with the
  479. * proper value for 'length' instead. If this is not done,
  480. * the dmaengine may try to DMA the incorrect amount of data.
  481. */
  482. sg_init_table(&ctx->sgl, 1);
  483. ctx->sgl.page_link = ctx->sg->page_link;
  484. ctx->sgl.offset = ctx->sg->offset;
  485. sg_dma_len(&ctx->sgl) = len32;
  486. sg_dma_address(&ctx->sgl) = sg_dma_address(ctx->sg);
  487. tx = dmaengine_prep_slave_sg(dd->dma_lch, &ctx->sgl, 1,
  488. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  489. } else {
  490. tx = dmaengine_prep_slave_single(dd->dma_lch, dma_addr, len32,
  491. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  492. }
  493. if (!tx) {
  494. dev_err(dd->dev, "prep_slave_sg/single() failed\n");
  495. return -EINVAL;
  496. }
  497. tx->callback = omap_sham_dma_callback;
  498. tx->callback_param = dd;
  499. dd->pdata->write_ctrl(dd, length, final, 1);
  500. ctx->digcnt += length;
  501. if (final)
  502. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  503. set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  504. dmaengine_submit(tx);
  505. dma_async_issue_pending(dd->dma_lch);
  506. dd->pdata->trigger(dd, length);
  507. return -EINPROGRESS;
  508. }
  509. static size_t omap_sham_append_buffer(struct omap_sham_reqctx *ctx,
  510. const u8 *data, size_t length)
  511. {
  512. size_t count = min(length, ctx->buflen - ctx->bufcnt);
  513. count = min(count, ctx->total);
  514. if (count <= 0)
  515. return 0;
  516. memcpy(ctx->buffer + ctx->bufcnt, data, count);
  517. ctx->bufcnt += count;
  518. return count;
  519. }
  520. static size_t omap_sham_append_sg(struct omap_sham_reqctx *ctx)
  521. {
  522. size_t count;
  523. const u8 *vaddr;
  524. while (ctx->sg) {
  525. vaddr = kmap_atomic(sg_page(ctx->sg));
  526. count = omap_sham_append_buffer(ctx,
  527. vaddr + ctx->offset,
  528. ctx->sg->length - ctx->offset);
  529. kunmap_atomic((void *)vaddr);
  530. if (!count)
  531. break;
  532. ctx->offset += count;
  533. ctx->total -= count;
  534. if (ctx->offset == ctx->sg->length) {
  535. ctx->sg = sg_next(ctx->sg);
  536. if (ctx->sg)
  537. ctx->offset = 0;
  538. else
  539. ctx->total = 0;
  540. }
  541. }
  542. return 0;
  543. }
  544. static int omap_sham_xmit_dma_map(struct omap_sham_dev *dd,
  545. struct omap_sham_reqctx *ctx,
  546. size_t length, int final)
  547. {
  548. int ret;
  549. ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer, ctx->buflen,
  550. DMA_TO_DEVICE);
  551. if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
  552. dev_err(dd->dev, "dma %u bytes error\n", ctx->buflen);
  553. return -EINVAL;
  554. }
  555. ctx->flags &= ~BIT(FLAGS_SG);
  556. ret = omap_sham_xmit_dma(dd, ctx->dma_addr, length, final, 0);
  557. if (ret != -EINPROGRESS)
  558. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  559. DMA_TO_DEVICE);
  560. return ret;
  561. }
  562. static int omap_sham_update_dma_slow(struct omap_sham_dev *dd)
  563. {
  564. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  565. unsigned int final;
  566. size_t count;
  567. omap_sham_append_sg(ctx);
  568. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  569. dev_dbg(dd->dev, "slow: bufcnt: %u, digcnt: %d, final: %d\n",
  570. ctx->bufcnt, ctx->digcnt, final);
  571. if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
  572. count = ctx->bufcnt;
  573. ctx->bufcnt = 0;
  574. return omap_sham_xmit_dma_map(dd, ctx, count, final);
  575. }
  576. return 0;
  577. }
  578. /* Start address alignment */
  579. #define SG_AA(sg) (IS_ALIGNED(sg->offset, sizeof(u32)))
  580. /* SHA1 block size alignment */
  581. #define SG_SA(sg, bs) (IS_ALIGNED(sg->length, bs))
  582. static int omap_sham_update_dma_start(struct omap_sham_dev *dd)
  583. {
  584. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  585. unsigned int length, final, tail;
  586. struct scatterlist *sg;
  587. int ret, bs;
  588. if (!ctx->total)
  589. return 0;
  590. if (ctx->bufcnt || ctx->offset)
  591. return omap_sham_update_dma_slow(dd);
  592. /*
  593. * Don't use the sg interface when the transfer size is less
  594. * than the number of elements in a DMA frame. Otherwise,
  595. * the dmaengine infrastructure will calculate that it needs
  596. * to transfer 0 frames which ultimately fails.
  597. */
  598. if (ctx->total < get_block_size(ctx))
  599. return omap_sham_update_dma_slow(dd);
  600. dev_dbg(dd->dev, "fast: digcnt: %d, bufcnt: %u, total: %u\n",
  601. ctx->digcnt, ctx->bufcnt, ctx->total);
  602. sg = ctx->sg;
  603. bs = get_block_size(ctx);
  604. if (!SG_AA(sg))
  605. return omap_sham_update_dma_slow(dd);
  606. if (!sg_is_last(sg) && !SG_SA(sg, bs))
  607. /* size is not BLOCK_SIZE aligned */
  608. return omap_sham_update_dma_slow(dd);
  609. length = min(ctx->total, sg->length);
  610. if (sg_is_last(sg)) {
  611. if (!(ctx->flags & BIT(FLAGS_FINUP))) {
  612. /* not last sg must be BLOCK_SIZE aligned */
  613. tail = length & (bs - 1);
  614. /* without finup() we need one block to close hash */
  615. if (!tail)
  616. tail = bs;
  617. length -= tail;
  618. }
  619. }
  620. if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
  621. dev_err(dd->dev, "dma_map_sg error\n");
  622. return -EINVAL;
  623. }
  624. ctx->flags |= BIT(FLAGS_SG);
  625. ctx->total -= length;
  626. ctx->offset = length; /* offset where to start slow */
  627. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  628. ret = omap_sham_xmit_dma(dd, sg_dma_address(ctx->sg), length, final, 1);
  629. if (ret != -EINPROGRESS)
  630. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  631. return ret;
  632. }
  633. static int omap_sham_update_cpu(struct omap_sham_dev *dd)
  634. {
  635. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  636. int bufcnt, final;
  637. if (!ctx->total)
  638. return 0;
  639. omap_sham_append_sg(ctx);
  640. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  641. dev_dbg(dd->dev, "cpu: bufcnt: %u, digcnt: %d, final: %d\n",
  642. ctx->bufcnt, ctx->digcnt, final);
  643. if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
  644. bufcnt = ctx->bufcnt;
  645. ctx->bufcnt = 0;
  646. return omap_sham_xmit_cpu(dd, ctx->buffer, bufcnt, final);
  647. }
  648. return 0;
  649. }
  650. static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
  651. {
  652. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  653. dmaengine_terminate_all(dd->dma_lch);
  654. if (ctx->flags & BIT(FLAGS_SG)) {
  655. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  656. if (ctx->sg->length == ctx->offset) {
  657. ctx->sg = sg_next(ctx->sg);
  658. if (ctx->sg)
  659. ctx->offset = 0;
  660. }
  661. } else {
  662. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  663. DMA_TO_DEVICE);
  664. }
  665. return 0;
  666. }
  667. static int omap_sham_init(struct ahash_request *req)
  668. {
  669. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  670. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  671. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  672. struct omap_sham_dev *dd = NULL, *tmp;
  673. int bs = 0;
  674. spin_lock_bh(&sham.lock);
  675. if (!tctx->dd) {
  676. list_for_each_entry(tmp, &sham.dev_list, list) {
  677. dd = tmp;
  678. break;
  679. }
  680. tctx->dd = dd;
  681. } else {
  682. dd = tctx->dd;
  683. }
  684. spin_unlock_bh(&sham.lock);
  685. ctx->dd = dd;
  686. ctx->flags = 0;
  687. dev_dbg(dd->dev, "init: digest size: %d\n",
  688. crypto_ahash_digestsize(tfm));
  689. switch (crypto_ahash_digestsize(tfm)) {
  690. case MD5_DIGEST_SIZE:
  691. ctx->flags |= FLAGS_MODE_MD5;
  692. bs = SHA1_BLOCK_SIZE;
  693. break;
  694. case SHA1_DIGEST_SIZE:
  695. ctx->flags |= FLAGS_MODE_SHA1;
  696. bs = SHA1_BLOCK_SIZE;
  697. break;
  698. case SHA224_DIGEST_SIZE:
  699. ctx->flags |= FLAGS_MODE_SHA224;
  700. bs = SHA224_BLOCK_SIZE;
  701. break;
  702. case SHA256_DIGEST_SIZE:
  703. ctx->flags |= FLAGS_MODE_SHA256;
  704. bs = SHA256_BLOCK_SIZE;
  705. break;
  706. case SHA384_DIGEST_SIZE:
  707. ctx->flags |= FLAGS_MODE_SHA384;
  708. bs = SHA384_BLOCK_SIZE;
  709. break;
  710. case SHA512_DIGEST_SIZE:
  711. ctx->flags |= FLAGS_MODE_SHA512;
  712. bs = SHA512_BLOCK_SIZE;
  713. break;
  714. }
  715. ctx->bufcnt = 0;
  716. ctx->digcnt = 0;
  717. ctx->buflen = BUFLEN;
  718. if (tctx->flags & BIT(FLAGS_HMAC)) {
  719. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  720. struct omap_sham_hmac_ctx *bctx = tctx->base;
  721. memcpy(ctx->buffer, bctx->ipad, bs);
  722. ctx->bufcnt = bs;
  723. }
  724. ctx->flags |= BIT(FLAGS_HMAC);
  725. }
  726. return 0;
  727. }
  728. static int omap_sham_update_req(struct omap_sham_dev *dd)
  729. {
  730. struct ahash_request *req = dd->req;
  731. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  732. int err;
  733. dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
  734. ctx->total, ctx->digcnt, (ctx->flags & BIT(FLAGS_FINUP)) != 0);
  735. if (ctx->flags & BIT(FLAGS_CPU))
  736. err = omap_sham_update_cpu(dd);
  737. else
  738. err = omap_sham_update_dma_start(dd);
  739. /* wait for dma completion before can take more data */
  740. dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
  741. return err;
  742. }
  743. static int omap_sham_final_req(struct omap_sham_dev *dd)
  744. {
  745. struct ahash_request *req = dd->req;
  746. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  747. int err = 0, use_dma = 1;
  748. if ((ctx->bufcnt <= get_block_size(ctx)) || dd->polling_mode)
  749. /*
  750. * faster to handle last block with cpu or
  751. * use cpu when dma is not present.
  752. */
  753. use_dma = 0;
  754. if (use_dma)
  755. err = omap_sham_xmit_dma_map(dd, ctx, ctx->bufcnt, 1);
  756. else
  757. err = omap_sham_xmit_cpu(dd, ctx->buffer, ctx->bufcnt, 1);
  758. ctx->bufcnt = 0;
  759. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  760. return err;
  761. }
  762. static int omap_sham_finish_hmac(struct ahash_request *req)
  763. {
  764. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  765. struct omap_sham_hmac_ctx *bctx = tctx->base;
  766. int bs = crypto_shash_blocksize(bctx->shash);
  767. int ds = crypto_shash_digestsize(bctx->shash);
  768. SHASH_DESC_ON_STACK(shash, bctx->shash);
  769. shash->tfm = bctx->shash;
  770. shash->flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
  771. return crypto_shash_init(shash) ?:
  772. crypto_shash_update(shash, bctx->opad, bs) ?:
  773. crypto_shash_finup(shash, req->result, ds, req->result);
  774. }
  775. static int omap_sham_finish(struct ahash_request *req)
  776. {
  777. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  778. struct omap_sham_dev *dd = ctx->dd;
  779. int err = 0;
  780. if (ctx->digcnt) {
  781. omap_sham_copy_ready_hash(req);
  782. if ((ctx->flags & BIT(FLAGS_HMAC)) &&
  783. !test_bit(FLAGS_AUTO_XOR, &dd->flags))
  784. err = omap_sham_finish_hmac(req);
  785. }
  786. dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
  787. return err;
  788. }
  789. static void omap_sham_finish_req(struct ahash_request *req, int err)
  790. {
  791. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  792. struct omap_sham_dev *dd = ctx->dd;
  793. if (!err) {
  794. dd->pdata->copy_hash(req, 1);
  795. if (test_bit(FLAGS_FINAL, &dd->flags))
  796. err = omap_sham_finish(req);
  797. } else {
  798. ctx->flags |= BIT(FLAGS_ERROR);
  799. }
  800. /* atomic operation is not needed here */
  801. dd->flags &= ~(BIT(FLAGS_BUSY) | BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
  802. BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
  803. pm_runtime_put(dd->dev);
  804. if (req->base.complete)
  805. req->base.complete(&req->base, err);
  806. /* handle new request */
  807. tasklet_schedule(&dd->done_task);
  808. }
  809. static int omap_sham_handle_queue(struct omap_sham_dev *dd,
  810. struct ahash_request *req)
  811. {
  812. struct crypto_async_request *async_req, *backlog;
  813. struct omap_sham_reqctx *ctx;
  814. unsigned long flags;
  815. int err = 0, ret = 0;
  816. spin_lock_irqsave(&dd->lock, flags);
  817. if (req)
  818. ret = ahash_enqueue_request(&dd->queue, req);
  819. if (test_bit(FLAGS_BUSY, &dd->flags)) {
  820. spin_unlock_irqrestore(&dd->lock, flags);
  821. return ret;
  822. }
  823. backlog = crypto_get_backlog(&dd->queue);
  824. async_req = crypto_dequeue_request(&dd->queue);
  825. if (async_req)
  826. set_bit(FLAGS_BUSY, &dd->flags);
  827. spin_unlock_irqrestore(&dd->lock, flags);
  828. if (!async_req)
  829. return ret;
  830. if (backlog)
  831. backlog->complete(backlog, -EINPROGRESS);
  832. req = ahash_request_cast(async_req);
  833. dd->req = req;
  834. ctx = ahash_request_ctx(req);
  835. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  836. ctx->op, req->nbytes);
  837. err = omap_sham_hw_init(dd);
  838. if (err)
  839. goto err1;
  840. if (ctx->digcnt)
  841. /* request has changed - restore hash */
  842. dd->pdata->copy_hash(req, 0);
  843. if (ctx->op == OP_UPDATE) {
  844. err = omap_sham_update_req(dd);
  845. if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
  846. /* no final() after finup() */
  847. err = omap_sham_final_req(dd);
  848. } else if (ctx->op == OP_FINAL) {
  849. err = omap_sham_final_req(dd);
  850. }
  851. err1:
  852. if (err != -EINPROGRESS)
  853. /* done_task will not finish it, so do it here */
  854. omap_sham_finish_req(req, err);
  855. dev_dbg(dd->dev, "exit, err: %d\n", err);
  856. return ret;
  857. }
  858. static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
  859. {
  860. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  861. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  862. struct omap_sham_dev *dd = tctx->dd;
  863. ctx->op = op;
  864. return omap_sham_handle_queue(dd, req);
  865. }
  866. static int omap_sham_update(struct ahash_request *req)
  867. {
  868. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  869. struct omap_sham_dev *dd = ctx->dd;
  870. int bs = get_block_size(ctx);
  871. if (!req->nbytes)
  872. return 0;
  873. ctx->total = req->nbytes;
  874. ctx->sg = req->src;
  875. ctx->offset = 0;
  876. if (ctx->flags & BIT(FLAGS_FINUP)) {
  877. if ((ctx->digcnt + ctx->bufcnt + ctx->total) < 9) {
  878. /*
  879. * OMAP HW accel works only with buffers >= 9
  880. * will switch to bypass in final()
  881. * final has the same request and data
  882. */
  883. omap_sham_append_sg(ctx);
  884. return 0;
  885. } else if ((ctx->bufcnt + ctx->total <= bs) ||
  886. dd->polling_mode) {
  887. /*
  888. * faster to use CPU for short transfers or
  889. * use cpu when dma is not present.
  890. */
  891. ctx->flags |= BIT(FLAGS_CPU);
  892. }
  893. } else if (ctx->bufcnt + ctx->total < ctx->buflen) {
  894. omap_sham_append_sg(ctx);
  895. return 0;
  896. }
  897. if (dd->polling_mode)
  898. ctx->flags |= BIT(FLAGS_CPU);
  899. return omap_sham_enqueue(req, OP_UPDATE);
  900. }
  901. static int omap_sham_shash_digest(struct crypto_shash *tfm, u32 flags,
  902. const u8 *data, unsigned int len, u8 *out)
  903. {
  904. SHASH_DESC_ON_STACK(shash, tfm);
  905. shash->tfm = tfm;
  906. shash->flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
  907. return crypto_shash_digest(shash, data, len, out);
  908. }
  909. static int omap_sham_final_shash(struct ahash_request *req)
  910. {
  911. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  912. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  913. return omap_sham_shash_digest(tctx->fallback, req->base.flags,
  914. ctx->buffer, ctx->bufcnt, req->result);
  915. }
  916. static int omap_sham_final(struct ahash_request *req)
  917. {
  918. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  919. ctx->flags |= BIT(FLAGS_FINUP);
  920. if (ctx->flags & BIT(FLAGS_ERROR))
  921. return 0; /* uncompleted hash is not needed */
  922. /* OMAP HW accel works only with buffers >= 9 */
  923. /* HMAC is always >= 9 because ipad == block size */
  924. if ((ctx->digcnt + ctx->bufcnt) < 9)
  925. return omap_sham_final_shash(req);
  926. else if (ctx->bufcnt)
  927. return omap_sham_enqueue(req, OP_FINAL);
  928. /* copy ready hash (+ finalize hmac) */
  929. return omap_sham_finish(req);
  930. }
  931. static int omap_sham_finup(struct ahash_request *req)
  932. {
  933. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  934. int err1, err2;
  935. ctx->flags |= BIT(FLAGS_FINUP);
  936. err1 = omap_sham_update(req);
  937. if (err1 == -EINPROGRESS || err1 == -EBUSY)
  938. return err1;
  939. /*
  940. * final() has to be always called to cleanup resources
  941. * even if udpate() failed, except EINPROGRESS
  942. */
  943. err2 = omap_sham_final(req);
  944. return err1 ?: err2;
  945. }
  946. static int omap_sham_digest(struct ahash_request *req)
  947. {
  948. return omap_sham_init(req) ?: omap_sham_finup(req);
  949. }
  950. static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
  951. unsigned int keylen)
  952. {
  953. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  954. struct omap_sham_hmac_ctx *bctx = tctx->base;
  955. int bs = crypto_shash_blocksize(bctx->shash);
  956. int ds = crypto_shash_digestsize(bctx->shash);
  957. struct omap_sham_dev *dd = NULL, *tmp;
  958. int err, i;
  959. spin_lock_bh(&sham.lock);
  960. if (!tctx->dd) {
  961. list_for_each_entry(tmp, &sham.dev_list, list) {
  962. dd = tmp;
  963. break;
  964. }
  965. tctx->dd = dd;
  966. } else {
  967. dd = tctx->dd;
  968. }
  969. spin_unlock_bh(&sham.lock);
  970. err = crypto_shash_setkey(tctx->fallback, key, keylen);
  971. if (err)
  972. return err;
  973. if (keylen > bs) {
  974. err = omap_sham_shash_digest(bctx->shash,
  975. crypto_shash_get_flags(bctx->shash),
  976. key, keylen, bctx->ipad);
  977. if (err)
  978. return err;
  979. keylen = ds;
  980. } else {
  981. memcpy(bctx->ipad, key, keylen);
  982. }
  983. memset(bctx->ipad + keylen, 0, bs - keylen);
  984. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  985. memcpy(bctx->opad, bctx->ipad, bs);
  986. for (i = 0; i < bs; i++) {
  987. bctx->ipad[i] ^= 0x36;
  988. bctx->opad[i] ^= 0x5c;
  989. }
  990. }
  991. return err;
  992. }
  993. static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
  994. {
  995. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  996. const char *alg_name = crypto_tfm_alg_name(tfm);
  997. /* Allocate a fallback and abort if it failed. */
  998. tctx->fallback = crypto_alloc_shash(alg_name, 0,
  999. CRYPTO_ALG_NEED_FALLBACK);
  1000. if (IS_ERR(tctx->fallback)) {
  1001. pr_err("omap-sham: fallback driver '%s' "
  1002. "could not be loaded.\n", alg_name);
  1003. return PTR_ERR(tctx->fallback);
  1004. }
  1005. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  1006. sizeof(struct omap_sham_reqctx) + BUFLEN);
  1007. if (alg_base) {
  1008. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1009. tctx->flags |= BIT(FLAGS_HMAC);
  1010. bctx->shash = crypto_alloc_shash(alg_base, 0,
  1011. CRYPTO_ALG_NEED_FALLBACK);
  1012. if (IS_ERR(bctx->shash)) {
  1013. pr_err("omap-sham: base driver '%s' "
  1014. "could not be loaded.\n", alg_base);
  1015. crypto_free_shash(tctx->fallback);
  1016. return PTR_ERR(bctx->shash);
  1017. }
  1018. }
  1019. return 0;
  1020. }
  1021. static int omap_sham_cra_init(struct crypto_tfm *tfm)
  1022. {
  1023. return omap_sham_cra_init_alg(tfm, NULL);
  1024. }
  1025. static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
  1026. {
  1027. return omap_sham_cra_init_alg(tfm, "sha1");
  1028. }
  1029. static int omap_sham_cra_sha224_init(struct crypto_tfm *tfm)
  1030. {
  1031. return omap_sham_cra_init_alg(tfm, "sha224");
  1032. }
  1033. static int omap_sham_cra_sha256_init(struct crypto_tfm *tfm)
  1034. {
  1035. return omap_sham_cra_init_alg(tfm, "sha256");
  1036. }
  1037. static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
  1038. {
  1039. return omap_sham_cra_init_alg(tfm, "md5");
  1040. }
  1041. static int omap_sham_cra_sha384_init(struct crypto_tfm *tfm)
  1042. {
  1043. return omap_sham_cra_init_alg(tfm, "sha384");
  1044. }
  1045. static int omap_sham_cra_sha512_init(struct crypto_tfm *tfm)
  1046. {
  1047. return omap_sham_cra_init_alg(tfm, "sha512");
  1048. }
  1049. static void omap_sham_cra_exit(struct crypto_tfm *tfm)
  1050. {
  1051. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  1052. crypto_free_shash(tctx->fallback);
  1053. tctx->fallback = NULL;
  1054. if (tctx->flags & BIT(FLAGS_HMAC)) {
  1055. struct omap_sham_hmac_ctx *bctx = tctx->base;
  1056. crypto_free_shash(bctx->shash);
  1057. }
  1058. }
  1059. static struct ahash_alg algs_sha1_md5[] = {
  1060. {
  1061. .init = omap_sham_init,
  1062. .update = omap_sham_update,
  1063. .final = omap_sham_final,
  1064. .finup = omap_sham_finup,
  1065. .digest = omap_sham_digest,
  1066. .halg.digestsize = SHA1_DIGEST_SIZE,
  1067. .halg.base = {
  1068. .cra_name = "sha1",
  1069. .cra_driver_name = "omap-sha1",
  1070. .cra_priority = 100,
  1071. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1072. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1073. CRYPTO_ALG_ASYNC |
  1074. CRYPTO_ALG_NEED_FALLBACK,
  1075. .cra_blocksize = SHA1_BLOCK_SIZE,
  1076. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1077. .cra_alignmask = 0,
  1078. .cra_module = THIS_MODULE,
  1079. .cra_init = omap_sham_cra_init,
  1080. .cra_exit = omap_sham_cra_exit,
  1081. }
  1082. },
  1083. {
  1084. .init = omap_sham_init,
  1085. .update = omap_sham_update,
  1086. .final = omap_sham_final,
  1087. .finup = omap_sham_finup,
  1088. .digest = omap_sham_digest,
  1089. .halg.digestsize = MD5_DIGEST_SIZE,
  1090. .halg.base = {
  1091. .cra_name = "md5",
  1092. .cra_driver_name = "omap-md5",
  1093. .cra_priority = 100,
  1094. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1095. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1096. CRYPTO_ALG_ASYNC |
  1097. CRYPTO_ALG_NEED_FALLBACK,
  1098. .cra_blocksize = SHA1_BLOCK_SIZE,
  1099. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1100. .cra_alignmask = OMAP_ALIGN_MASK,
  1101. .cra_module = THIS_MODULE,
  1102. .cra_init = omap_sham_cra_init,
  1103. .cra_exit = omap_sham_cra_exit,
  1104. }
  1105. },
  1106. {
  1107. .init = omap_sham_init,
  1108. .update = omap_sham_update,
  1109. .final = omap_sham_final,
  1110. .finup = omap_sham_finup,
  1111. .digest = omap_sham_digest,
  1112. .setkey = omap_sham_setkey,
  1113. .halg.digestsize = SHA1_DIGEST_SIZE,
  1114. .halg.base = {
  1115. .cra_name = "hmac(sha1)",
  1116. .cra_driver_name = "omap-hmac-sha1",
  1117. .cra_priority = 100,
  1118. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1119. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1120. CRYPTO_ALG_ASYNC |
  1121. CRYPTO_ALG_NEED_FALLBACK,
  1122. .cra_blocksize = SHA1_BLOCK_SIZE,
  1123. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1124. sizeof(struct omap_sham_hmac_ctx),
  1125. .cra_alignmask = OMAP_ALIGN_MASK,
  1126. .cra_module = THIS_MODULE,
  1127. .cra_init = omap_sham_cra_sha1_init,
  1128. .cra_exit = omap_sham_cra_exit,
  1129. }
  1130. },
  1131. {
  1132. .init = omap_sham_init,
  1133. .update = omap_sham_update,
  1134. .final = omap_sham_final,
  1135. .finup = omap_sham_finup,
  1136. .digest = omap_sham_digest,
  1137. .setkey = omap_sham_setkey,
  1138. .halg.digestsize = MD5_DIGEST_SIZE,
  1139. .halg.base = {
  1140. .cra_name = "hmac(md5)",
  1141. .cra_driver_name = "omap-hmac-md5",
  1142. .cra_priority = 100,
  1143. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1144. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1145. CRYPTO_ALG_ASYNC |
  1146. CRYPTO_ALG_NEED_FALLBACK,
  1147. .cra_blocksize = SHA1_BLOCK_SIZE,
  1148. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1149. sizeof(struct omap_sham_hmac_ctx),
  1150. .cra_alignmask = OMAP_ALIGN_MASK,
  1151. .cra_module = THIS_MODULE,
  1152. .cra_init = omap_sham_cra_md5_init,
  1153. .cra_exit = omap_sham_cra_exit,
  1154. }
  1155. }
  1156. };
  1157. /* OMAP4 has some algs in addition to what OMAP2 has */
  1158. static struct ahash_alg algs_sha224_sha256[] = {
  1159. {
  1160. .init = omap_sham_init,
  1161. .update = omap_sham_update,
  1162. .final = omap_sham_final,
  1163. .finup = omap_sham_finup,
  1164. .digest = omap_sham_digest,
  1165. .halg.digestsize = SHA224_DIGEST_SIZE,
  1166. .halg.base = {
  1167. .cra_name = "sha224",
  1168. .cra_driver_name = "omap-sha224",
  1169. .cra_priority = 100,
  1170. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1171. CRYPTO_ALG_ASYNC |
  1172. CRYPTO_ALG_NEED_FALLBACK,
  1173. .cra_blocksize = SHA224_BLOCK_SIZE,
  1174. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1175. .cra_alignmask = 0,
  1176. .cra_module = THIS_MODULE,
  1177. .cra_init = omap_sham_cra_init,
  1178. .cra_exit = omap_sham_cra_exit,
  1179. }
  1180. },
  1181. {
  1182. .init = omap_sham_init,
  1183. .update = omap_sham_update,
  1184. .final = omap_sham_final,
  1185. .finup = omap_sham_finup,
  1186. .digest = omap_sham_digest,
  1187. .halg.digestsize = SHA256_DIGEST_SIZE,
  1188. .halg.base = {
  1189. .cra_name = "sha256",
  1190. .cra_driver_name = "omap-sha256",
  1191. .cra_priority = 100,
  1192. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1193. CRYPTO_ALG_ASYNC |
  1194. CRYPTO_ALG_NEED_FALLBACK,
  1195. .cra_blocksize = SHA256_BLOCK_SIZE,
  1196. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1197. .cra_alignmask = 0,
  1198. .cra_module = THIS_MODULE,
  1199. .cra_init = omap_sham_cra_init,
  1200. .cra_exit = omap_sham_cra_exit,
  1201. }
  1202. },
  1203. {
  1204. .init = omap_sham_init,
  1205. .update = omap_sham_update,
  1206. .final = omap_sham_final,
  1207. .finup = omap_sham_finup,
  1208. .digest = omap_sham_digest,
  1209. .setkey = omap_sham_setkey,
  1210. .halg.digestsize = SHA224_DIGEST_SIZE,
  1211. .halg.base = {
  1212. .cra_name = "hmac(sha224)",
  1213. .cra_driver_name = "omap-hmac-sha224",
  1214. .cra_priority = 100,
  1215. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1216. CRYPTO_ALG_ASYNC |
  1217. CRYPTO_ALG_NEED_FALLBACK,
  1218. .cra_blocksize = SHA224_BLOCK_SIZE,
  1219. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1220. sizeof(struct omap_sham_hmac_ctx),
  1221. .cra_alignmask = OMAP_ALIGN_MASK,
  1222. .cra_module = THIS_MODULE,
  1223. .cra_init = omap_sham_cra_sha224_init,
  1224. .cra_exit = omap_sham_cra_exit,
  1225. }
  1226. },
  1227. {
  1228. .init = omap_sham_init,
  1229. .update = omap_sham_update,
  1230. .final = omap_sham_final,
  1231. .finup = omap_sham_finup,
  1232. .digest = omap_sham_digest,
  1233. .setkey = omap_sham_setkey,
  1234. .halg.digestsize = SHA256_DIGEST_SIZE,
  1235. .halg.base = {
  1236. .cra_name = "hmac(sha256)",
  1237. .cra_driver_name = "omap-hmac-sha256",
  1238. .cra_priority = 100,
  1239. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1240. CRYPTO_ALG_ASYNC |
  1241. CRYPTO_ALG_NEED_FALLBACK,
  1242. .cra_blocksize = SHA256_BLOCK_SIZE,
  1243. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1244. sizeof(struct omap_sham_hmac_ctx),
  1245. .cra_alignmask = OMAP_ALIGN_MASK,
  1246. .cra_module = THIS_MODULE,
  1247. .cra_init = omap_sham_cra_sha256_init,
  1248. .cra_exit = omap_sham_cra_exit,
  1249. }
  1250. },
  1251. };
  1252. static struct ahash_alg algs_sha384_sha512[] = {
  1253. {
  1254. .init = omap_sham_init,
  1255. .update = omap_sham_update,
  1256. .final = omap_sham_final,
  1257. .finup = omap_sham_finup,
  1258. .digest = omap_sham_digest,
  1259. .halg.digestsize = SHA384_DIGEST_SIZE,
  1260. .halg.base = {
  1261. .cra_name = "sha384",
  1262. .cra_driver_name = "omap-sha384",
  1263. .cra_priority = 100,
  1264. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1265. CRYPTO_ALG_ASYNC |
  1266. CRYPTO_ALG_NEED_FALLBACK,
  1267. .cra_blocksize = SHA384_BLOCK_SIZE,
  1268. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1269. .cra_alignmask = 0,
  1270. .cra_module = THIS_MODULE,
  1271. .cra_init = omap_sham_cra_init,
  1272. .cra_exit = omap_sham_cra_exit,
  1273. }
  1274. },
  1275. {
  1276. .init = omap_sham_init,
  1277. .update = omap_sham_update,
  1278. .final = omap_sham_final,
  1279. .finup = omap_sham_finup,
  1280. .digest = omap_sham_digest,
  1281. .halg.digestsize = SHA512_DIGEST_SIZE,
  1282. .halg.base = {
  1283. .cra_name = "sha512",
  1284. .cra_driver_name = "omap-sha512",
  1285. .cra_priority = 100,
  1286. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1287. CRYPTO_ALG_ASYNC |
  1288. CRYPTO_ALG_NEED_FALLBACK,
  1289. .cra_blocksize = SHA512_BLOCK_SIZE,
  1290. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1291. .cra_alignmask = 0,
  1292. .cra_module = THIS_MODULE,
  1293. .cra_init = omap_sham_cra_init,
  1294. .cra_exit = omap_sham_cra_exit,
  1295. }
  1296. },
  1297. {
  1298. .init = omap_sham_init,
  1299. .update = omap_sham_update,
  1300. .final = omap_sham_final,
  1301. .finup = omap_sham_finup,
  1302. .digest = omap_sham_digest,
  1303. .setkey = omap_sham_setkey,
  1304. .halg.digestsize = SHA384_DIGEST_SIZE,
  1305. .halg.base = {
  1306. .cra_name = "hmac(sha384)",
  1307. .cra_driver_name = "omap-hmac-sha384",
  1308. .cra_priority = 100,
  1309. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1310. CRYPTO_ALG_ASYNC |
  1311. CRYPTO_ALG_NEED_FALLBACK,
  1312. .cra_blocksize = SHA384_BLOCK_SIZE,
  1313. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1314. sizeof(struct omap_sham_hmac_ctx),
  1315. .cra_alignmask = OMAP_ALIGN_MASK,
  1316. .cra_module = THIS_MODULE,
  1317. .cra_init = omap_sham_cra_sha384_init,
  1318. .cra_exit = omap_sham_cra_exit,
  1319. }
  1320. },
  1321. {
  1322. .init = omap_sham_init,
  1323. .update = omap_sham_update,
  1324. .final = omap_sham_final,
  1325. .finup = omap_sham_finup,
  1326. .digest = omap_sham_digest,
  1327. .setkey = omap_sham_setkey,
  1328. .halg.digestsize = SHA512_DIGEST_SIZE,
  1329. .halg.base = {
  1330. .cra_name = "hmac(sha512)",
  1331. .cra_driver_name = "omap-hmac-sha512",
  1332. .cra_priority = 100,
  1333. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1334. CRYPTO_ALG_ASYNC |
  1335. CRYPTO_ALG_NEED_FALLBACK,
  1336. .cra_blocksize = SHA512_BLOCK_SIZE,
  1337. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1338. sizeof(struct omap_sham_hmac_ctx),
  1339. .cra_alignmask = OMAP_ALIGN_MASK,
  1340. .cra_module = THIS_MODULE,
  1341. .cra_init = omap_sham_cra_sha512_init,
  1342. .cra_exit = omap_sham_cra_exit,
  1343. }
  1344. },
  1345. };
  1346. static void omap_sham_done_task(unsigned long data)
  1347. {
  1348. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  1349. int err = 0;
  1350. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1351. omap_sham_handle_queue(dd, NULL);
  1352. return;
  1353. }
  1354. if (test_bit(FLAGS_CPU, &dd->flags)) {
  1355. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
  1356. /* hash or semi-hash ready */
  1357. err = omap_sham_update_cpu(dd);
  1358. if (err != -EINPROGRESS)
  1359. goto finish;
  1360. }
  1361. } else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
  1362. if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
  1363. omap_sham_update_dma_stop(dd);
  1364. if (dd->err) {
  1365. err = dd->err;
  1366. goto finish;
  1367. }
  1368. }
  1369. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
  1370. /* hash or semi-hash ready */
  1371. clear_bit(FLAGS_DMA_READY, &dd->flags);
  1372. err = omap_sham_update_dma_start(dd);
  1373. if (err != -EINPROGRESS)
  1374. goto finish;
  1375. }
  1376. }
  1377. return;
  1378. finish:
  1379. dev_dbg(dd->dev, "update done: err: %d\n", err);
  1380. /* finish curent request */
  1381. omap_sham_finish_req(dd->req, err);
  1382. }
  1383. static irqreturn_t omap_sham_irq_common(struct omap_sham_dev *dd)
  1384. {
  1385. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1386. dev_warn(dd->dev, "Interrupt when no active requests.\n");
  1387. } else {
  1388. set_bit(FLAGS_OUTPUT_READY, &dd->flags);
  1389. tasklet_schedule(&dd->done_task);
  1390. }
  1391. return IRQ_HANDLED;
  1392. }
  1393. static irqreturn_t omap_sham_irq_omap2(int irq, void *dev_id)
  1394. {
  1395. struct omap_sham_dev *dd = dev_id;
  1396. if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
  1397. /* final -> allow device to go to power-saving mode */
  1398. omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
  1399. omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
  1400. SHA_REG_CTRL_OUTPUT_READY);
  1401. omap_sham_read(dd, SHA_REG_CTRL);
  1402. return omap_sham_irq_common(dd);
  1403. }
  1404. static irqreturn_t omap_sham_irq_omap4(int irq, void *dev_id)
  1405. {
  1406. struct omap_sham_dev *dd = dev_id;
  1407. omap_sham_write_mask(dd, SHA_REG_MASK(dd), 0, SHA_REG_MASK_IT_EN);
  1408. return omap_sham_irq_common(dd);
  1409. }
  1410. static struct omap_sham_algs_info omap_sham_algs_info_omap2[] = {
  1411. {
  1412. .algs_list = algs_sha1_md5,
  1413. .size = ARRAY_SIZE(algs_sha1_md5),
  1414. },
  1415. };
  1416. static const struct omap_sham_pdata omap_sham_pdata_omap2 = {
  1417. .algs_info = omap_sham_algs_info_omap2,
  1418. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap2),
  1419. .flags = BIT(FLAGS_BE32_SHA1),
  1420. .digest_size = SHA1_DIGEST_SIZE,
  1421. .copy_hash = omap_sham_copy_hash_omap2,
  1422. .write_ctrl = omap_sham_write_ctrl_omap2,
  1423. .trigger = omap_sham_trigger_omap2,
  1424. .poll_irq = omap_sham_poll_irq_omap2,
  1425. .intr_hdlr = omap_sham_irq_omap2,
  1426. .idigest_ofs = 0x00,
  1427. .din_ofs = 0x1c,
  1428. .digcnt_ofs = 0x14,
  1429. .rev_ofs = 0x5c,
  1430. .mask_ofs = 0x60,
  1431. .sysstatus_ofs = 0x64,
  1432. .major_mask = 0xf0,
  1433. .major_shift = 4,
  1434. .minor_mask = 0x0f,
  1435. .minor_shift = 0,
  1436. };
  1437. #ifdef CONFIG_OF
  1438. static struct omap_sham_algs_info omap_sham_algs_info_omap4[] = {
  1439. {
  1440. .algs_list = algs_sha1_md5,
  1441. .size = ARRAY_SIZE(algs_sha1_md5),
  1442. },
  1443. {
  1444. .algs_list = algs_sha224_sha256,
  1445. .size = ARRAY_SIZE(algs_sha224_sha256),
  1446. },
  1447. };
  1448. static const struct omap_sham_pdata omap_sham_pdata_omap4 = {
  1449. .algs_info = omap_sham_algs_info_omap4,
  1450. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap4),
  1451. .flags = BIT(FLAGS_AUTO_XOR),
  1452. .digest_size = SHA256_DIGEST_SIZE,
  1453. .copy_hash = omap_sham_copy_hash_omap4,
  1454. .write_ctrl = omap_sham_write_ctrl_omap4,
  1455. .trigger = omap_sham_trigger_omap4,
  1456. .poll_irq = omap_sham_poll_irq_omap4,
  1457. .intr_hdlr = omap_sham_irq_omap4,
  1458. .idigest_ofs = 0x020,
  1459. .odigest_ofs = 0x0,
  1460. .din_ofs = 0x080,
  1461. .digcnt_ofs = 0x040,
  1462. .rev_ofs = 0x100,
  1463. .mask_ofs = 0x110,
  1464. .sysstatus_ofs = 0x114,
  1465. .mode_ofs = 0x44,
  1466. .length_ofs = 0x48,
  1467. .major_mask = 0x0700,
  1468. .major_shift = 8,
  1469. .minor_mask = 0x003f,
  1470. .minor_shift = 0,
  1471. };
  1472. static struct omap_sham_algs_info omap_sham_algs_info_omap5[] = {
  1473. {
  1474. .algs_list = algs_sha1_md5,
  1475. .size = ARRAY_SIZE(algs_sha1_md5),
  1476. },
  1477. {
  1478. .algs_list = algs_sha224_sha256,
  1479. .size = ARRAY_SIZE(algs_sha224_sha256),
  1480. },
  1481. {
  1482. .algs_list = algs_sha384_sha512,
  1483. .size = ARRAY_SIZE(algs_sha384_sha512),
  1484. },
  1485. };
  1486. static const struct omap_sham_pdata omap_sham_pdata_omap5 = {
  1487. .algs_info = omap_sham_algs_info_omap5,
  1488. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap5),
  1489. .flags = BIT(FLAGS_AUTO_XOR),
  1490. .digest_size = SHA512_DIGEST_SIZE,
  1491. .copy_hash = omap_sham_copy_hash_omap4,
  1492. .write_ctrl = omap_sham_write_ctrl_omap4,
  1493. .trigger = omap_sham_trigger_omap4,
  1494. .poll_irq = omap_sham_poll_irq_omap4,
  1495. .intr_hdlr = omap_sham_irq_omap4,
  1496. .idigest_ofs = 0x240,
  1497. .odigest_ofs = 0x200,
  1498. .din_ofs = 0x080,
  1499. .digcnt_ofs = 0x280,
  1500. .rev_ofs = 0x100,
  1501. .mask_ofs = 0x110,
  1502. .sysstatus_ofs = 0x114,
  1503. .mode_ofs = 0x284,
  1504. .length_ofs = 0x288,
  1505. .major_mask = 0x0700,
  1506. .major_shift = 8,
  1507. .minor_mask = 0x003f,
  1508. .minor_shift = 0,
  1509. };
  1510. static const struct of_device_id omap_sham_of_match[] = {
  1511. {
  1512. .compatible = "ti,omap2-sham",
  1513. .data = &omap_sham_pdata_omap2,
  1514. },
  1515. {
  1516. .compatible = "ti,omap4-sham",
  1517. .data = &omap_sham_pdata_omap4,
  1518. },
  1519. {
  1520. .compatible = "ti,omap5-sham",
  1521. .data = &omap_sham_pdata_omap5,
  1522. },
  1523. {},
  1524. };
  1525. MODULE_DEVICE_TABLE(of, omap_sham_of_match);
  1526. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1527. struct device *dev, struct resource *res)
  1528. {
  1529. struct device_node *node = dev->of_node;
  1530. const struct of_device_id *match;
  1531. int err = 0;
  1532. match = of_match_device(of_match_ptr(omap_sham_of_match), dev);
  1533. if (!match) {
  1534. dev_err(dev, "no compatible OF match\n");
  1535. err = -EINVAL;
  1536. goto err;
  1537. }
  1538. err = of_address_to_resource(node, 0, res);
  1539. if (err < 0) {
  1540. dev_err(dev, "can't translate OF node address\n");
  1541. err = -EINVAL;
  1542. goto err;
  1543. }
  1544. dd->irq = irq_of_parse_and_map(node, 0);
  1545. if (!dd->irq) {
  1546. dev_err(dev, "can't translate OF irq value\n");
  1547. err = -EINVAL;
  1548. goto err;
  1549. }
  1550. dd->dma = -1; /* Dummy value that's unused */
  1551. dd->pdata = match->data;
  1552. err:
  1553. return err;
  1554. }
  1555. #else
  1556. static const struct of_device_id omap_sham_of_match[] = {
  1557. {},
  1558. };
  1559. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1560. struct device *dev, struct resource *res)
  1561. {
  1562. return -EINVAL;
  1563. }
  1564. #endif
  1565. static int omap_sham_get_res_pdev(struct omap_sham_dev *dd,
  1566. struct platform_device *pdev, struct resource *res)
  1567. {
  1568. struct device *dev = &pdev->dev;
  1569. struct resource *r;
  1570. int err = 0;
  1571. /* Get the base address */
  1572. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1573. if (!r) {
  1574. dev_err(dev, "no MEM resource info\n");
  1575. err = -ENODEV;
  1576. goto err;
  1577. }
  1578. memcpy(res, r, sizeof(*res));
  1579. /* Get the IRQ */
  1580. dd->irq = platform_get_irq(pdev, 0);
  1581. if (dd->irq < 0) {
  1582. dev_err(dev, "no IRQ resource info\n");
  1583. err = dd->irq;
  1584. goto err;
  1585. }
  1586. /* Get the DMA */
  1587. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  1588. if (!r) {
  1589. dev_err(dev, "no DMA resource info\n");
  1590. err = -ENODEV;
  1591. goto err;
  1592. }
  1593. dd->dma = r->start;
  1594. /* Only OMAP2/3 can be non-DT */
  1595. dd->pdata = &omap_sham_pdata_omap2;
  1596. err:
  1597. return err;
  1598. }
  1599. static int omap_sham_probe(struct platform_device *pdev)
  1600. {
  1601. struct omap_sham_dev *dd;
  1602. struct device *dev = &pdev->dev;
  1603. struct resource res;
  1604. dma_cap_mask_t mask;
  1605. int err, i, j;
  1606. u32 rev;
  1607. dd = devm_kzalloc(dev, sizeof(struct omap_sham_dev), GFP_KERNEL);
  1608. if (dd == NULL) {
  1609. dev_err(dev, "unable to alloc data struct.\n");
  1610. err = -ENOMEM;
  1611. goto data_err;
  1612. }
  1613. dd->dev = dev;
  1614. platform_set_drvdata(pdev, dd);
  1615. INIT_LIST_HEAD(&dd->list);
  1616. spin_lock_init(&dd->lock);
  1617. tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
  1618. crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
  1619. err = (dev->of_node) ? omap_sham_get_res_of(dd, dev, &res) :
  1620. omap_sham_get_res_pdev(dd, pdev, &res);
  1621. if (err)
  1622. goto data_err;
  1623. dd->io_base = devm_ioremap_resource(dev, &res);
  1624. if (IS_ERR(dd->io_base)) {
  1625. err = PTR_ERR(dd->io_base);
  1626. goto data_err;
  1627. }
  1628. dd->phys_base = res.start;
  1629. err = devm_request_irq(dev, dd->irq, dd->pdata->intr_hdlr,
  1630. IRQF_TRIGGER_NONE, dev_name(dev), dd);
  1631. if (err) {
  1632. dev_err(dev, "unable to request irq %d, err = %d\n",
  1633. dd->irq, err);
  1634. goto data_err;
  1635. }
  1636. dma_cap_zero(mask);
  1637. dma_cap_set(DMA_SLAVE, mask);
  1638. dd->dma_lch = dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
  1639. &dd->dma, dev, "rx");
  1640. if (!dd->dma_lch) {
  1641. dd->polling_mode = 1;
  1642. dev_dbg(dev, "using polling mode instead of dma\n");
  1643. }
  1644. dd->flags |= dd->pdata->flags;
  1645. pm_runtime_enable(dev);
  1646. pm_runtime_get_sync(dev);
  1647. rev = omap_sham_read(dd, SHA_REG_REV(dd));
  1648. pm_runtime_put_sync(&pdev->dev);
  1649. dev_info(dev, "hw accel on OMAP rev %u.%u\n",
  1650. (rev & dd->pdata->major_mask) >> dd->pdata->major_shift,
  1651. (rev & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  1652. spin_lock(&sham.lock);
  1653. list_add_tail(&dd->list, &sham.dev_list);
  1654. spin_unlock(&sham.lock);
  1655. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  1656. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  1657. err = crypto_register_ahash(
  1658. &dd->pdata->algs_info[i].algs_list[j]);
  1659. if (err)
  1660. goto err_algs;
  1661. dd->pdata->algs_info[i].registered++;
  1662. }
  1663. }
  1664. return 0;
  1665. err_algs:
  1666. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1667. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1668. crypto_unregister_ahash(
  1669. &dd->pdata->algs_info[i].algs_list[j]);
  1670. pm_runtime_disable(dev);
  1671. if (dd->dma_lch)
  1672. dma_release_channel(dd->dma_lch);
  1673. data_err:
  1674. dev_err(dev, "initialization failed.\n");
  1675. return err;
  1676. }
  1677. static int omap_sham_remove(struct platform_device *pdev)
  1678. {
  1679. static struct omap_sham_dev *dd;
  1680. int i, j;
  1681. dd = platform_get_drvdata(pdev);
  1682. if (!dd)
  1683. return -ENODEV;
  1684. spin_lock(&sham.lock);
  1685. list_del(&dd->list);
  1686. spin_unlock(&sham.lock);
  1687. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1688. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1689. crypto_unregister_ahash(
  1690. &dd->pdata->algs_info[i].algs_list[j]);
  1691. tasklet_kill(&dd->done_task);
  1692. pm_runtime_disable(&pdev->dev);
  1693. if (dd->dma_lch)
  1694. dma_release_channel(dd->dma_lch);
  1695. return 0;
  1696. }
  1697. #ifdef CONFIG_PM_SLEEP
  1698. static int omap_sham_suspend(struct device *dev)
  1699. {
  1700. pm_runtime_put_sync(dev);
  1701. return 0;
  1702. }
  1703. static int omap_sham_resume(struct device *dev)
  1704. {
  1705. pm_runtime_get_sync(dev);
  1706. return 0;
  1707. }
  1708. #endif
  1709. static SIMPLE_DEV_PM_OPS(omap_sham_pm_ops, omap_sham_suspend, omap_sham_resume);
  1710. static struct platform_driver omap_sham_driver = {
  1711. .probe = omap_sham_probe,
  1712. .remove = omap_sham_remove,
  1713. .driver = {
  1714. .name = "omap-sham",
  1715. .owner = THIS_MODULE,
  1716. .pm = &omap_sham_pm_ops,
  1717. .of_match_table = omap_sham_of_match,
  1718. },
  1719. };
  1720. module_platform_driver(omap_sham_driver);
  1721. MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
  1722. MODULE_LICENSE("GPL v2");
  1723. MODULE_AUTHOR("Dmitry Kasatkin");
  1724. MODULE_ALIAS("platform:omap-sham");