atmel-tdes.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for ATMEL DES/TDES HW acceleration.
  5. *
  6. * Copyright (c) 2012 Eukréa Electromatique - ATMEL
  7. * Author: Nicolas Royer <nicolas@eukrea.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. *
  13. * Some ideas are from omap-aes.c drivers.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/slab.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/hw_random.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/device.h>
  24. #include <linux/init.h>
  25. #include <linux/errno.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/irq.h>
  28. #include <linux/scatterlist.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/of_device.h>
  31. #include <linux/delay.h>
  32. #include <linux/crypto.h>
  33. #include <linux/cryptohash.h>
  34. #include <crypto/scatterwalk.h>
  35. #include <crypto/algapi.h>
  36. #include <crypto/des.h>
  37. #include <crypto/hash.h>
  38. #include <crypto/internal/hash.h>
  39. #include <linux/platform_data/crypto-atmel.h>
  40. #include "atmel-tdes-regs.h"
  41. /* TDES flags */
  42. #define TDES_FLAGS_MODE_MASK 0x00ff
  43. #define TDES_FLAGS_ENCRYPT BIT(0)
  44. #define TDES_FLAGS_CBC BIT(1)
  45. #define TDES_FLAGS_CFB BIT(2)
  46. #define TDES_FLAGS_CFB8 BIT(3)
  47. #define TDES_FLAGS_CFB16 BIT(4)
  48. #define TDES_FLAGS_CFB32 BIT(5)
  49. #define TDES_FLAGS_CFB64 BIT(6)
  50. #define TDES_FLAGS_OFB BIT(7)
  51. #define TDES_FLAGS_INIT BIT(16)
  52. #define TDES_FLAGS_FAST BIT(17)
  53. #define TDES_FLAGS_BUSY BIT(18)
  54. #define TDES_FLAGS_DMA BIT(19)
  55. #define ATMEL_TDES_QUEUE_LENGTH 50
  56. #define CFB8_BLOCK_SIZE 1
  57. #define CFB16_BLOCK_SIZE 2
  58. #define CFB32_BLOCK_SIZE 4
  59. struct atmel_tdes_caps {
  60. bool has_dma;
  61. u32 has_cfb_3keys;
  62. };
  63. struct atmel_tdes_dev;
  64. struct atmel_tdes_ctx {
  65. struct atmel_tdes_dev *dd;
  66. int keylen;
  67. u32 key[3*DES_KEY_SIZE / sizeof(u32)];
  68. unsigned long flags;
  69. u16 block_size;
  70. };
  71. struct atmel_tdes_reqctx {
  72. unsigned long mode;
  73. };
  74. struct atmel_tdes_dma {
  75. struct dma_chan *chan;
  76. struct dma_slave_config dma_conf;
  77. };
  78. struct atmel_tdes_dev {
  79. struct list_head list;
  80. unsigned long phys_base;
  81. void __iomem *io_base;
  82. struct atmel_tdes_ctx *ctx;
  83. struct device *dev;
  84. struct clk *iclk;
  85. int irq;
  86. unsigned long flags;
  87. int err;
  88. spinlock_t lock;
  89. struct crypto_queue queue;
  90. struct tasklet_struct done_task;
  91. struct tasklet_struct queue_task;
  92. struct ablkcipher_request *req;
  93. size_t total;
  94. struct scatterlist *in_sg;
  95. unsigned int nb_in_sg;
  96. size_t in_offset;
  97. struct scatterlist *out_sg;
  98. unsigned int nb_out_sg;
  99. size_t out_offset;
  100. size_t buflen;
  101. size_t dma_size;
  102. void *buf_in;
  103. int dma_in;
  104. dma_addr_t dma_addr_in;
  105. struct atmel_tdes_dma dma_lch_in;
  106. void *buf_out;
  107. int dma_out;
  108. dma_addr_t dma_addr_out;
  109. struct atmel_tdes_dma dma_lch_out;
  110. struct atmel_tdes_caps caps;
  111. u32 hw_version;
  112. };
  113. struct atmel_tdes_drv {
  114. struct list_head dev_list;
  115. spinlock_t lock;
  116. };
  117. static struct atmel_tdes_drv atmel_tdes = {
  118. .dev_list = LIST_HEAD_INIT(atmel_tdes.dev_list),
  119. .lock = __SPIN_LOCK_UNLOCKED(atmel_tdes.lock),
  120. };
  121. static int atmel_tdes_sg_copy(struct scatterlist **sg, size_t *offset,
  122. void *buf, size_t buflen, size_t total, int out)
  123. {
  124. unsigned int count, off = 0;
  125. while (buflen && total) {
  126. count = min((*sg)->length - *offset, total);
  127. count = min(count, buflen);
  128. if (!count)
  129. return off;
  130. scatterwalk_map_and_copy(buf + off, *sg, *offset, count, out);
  131. off += count;
  132. buflen -= count;
  133. *offset += count;
  134. total -= count;
  135. if (*offset == (*sg)->length) {
  136. *sg = sg_next(*sg);
  137. if (*sg)
  138. *offset = 0;
  139. else
  140. total = 0;
  141. }
  142. }
  143. return off;
  144. }
  145. static inline u32 atmel_tdes_read(struct atmel_tdes_dev *dd, u32 offset)
  146. {
  147. return readl_relaxed(dd->io_base + offset);
  148. }
  149. static inline void atmel_tdes_write(struct atmel_tdes_dev *dd,
  150. u32 offset, u32 value)
  151. {
  152. writel_relaxed(value, dd->io_base + offset);
  153. }
  154. static void atmel_tdes_write_n(struct atmel_tdes_dev *dd, u32 offset,
  155. u32 *value, int count)
  156. {
  157. for (; count--; value++, offset += 4)
  158. atmel_tdes_write(dd, offset, *value);
  159. }
  160. static struct atmel_tdes_dev *atmel_tdes_find_dev(struct atmel_tdes_ctx *ctx)
  161. {
  162. struct atmel_tdes_dev *tdes_dd = NULL;
  163. struct atmel_tdes_dev *tmp;
  164. spin_lock_bh(&atmel_tdes.lock);
  165. if (!ctx->dd) {
  166. list_for_each_entry(tmp, &atmel_tdes.dev_list, list) {
  167. tdes_dd = tmp;
  168. break;
  169. }
  170. ctx->dd = tdes_dd;
  171. } else {
  172. tdes_dd = ctx->dd;
  173. }
  174. spin_unlock_bh(&atmel_tdes.lock);
  175. return tdes_dd;
  176. }
  177. static int atmel_tdes_hw_init(struct atmel_tdes_dev *dd)
  178. {
  179. clk_prepare_enable(dd->iclk);
  180. if (!(dd->flags & TDES_FLAGS_INIT)) {
  181. atmel_tdes_write(dd, TDES_CR, TDES_CR_SWRST);
  182. dd->flags |= TDES_FLAGS_INIT;
  183. dd->err = 0;
  184. }
  185. return 0;
  186. }
  187. static inline unsigned int atmel_tdes_get_version(struct atmel_tdes_dev *dd)
  188. {
  189. return atmel_tdes_read(dd, TDES_HW_VERSION) & 0x00000fff;
  190. }
  191. static void atmel_tdes_hw_version_init(struct atmel_tdes_dev *dd)
  192. {
  193. atmel_tdes_hw_init(dd);
  194. dd->hw_version = atmel_tdes_get_version(dd);
  195. dev_info(dd->dev,
  196. "version: 0x%x\n", dd->hw_version);
  197. clk_disable_unprepare(dd->iclk);
  198. }
  199. static void atmel_tdes_dma_callback(void *data)
  200. {
  201. struct atmel_tdes_dev *dd = data;
  202. /* dma_lch_out - completed */
  203. tasklet_schedule(&dd->done_task);
  204. }
  205. static int atmel_tdes_write_ctrl(struct atmel_tdes_dev *dd)
  206. {
  207. int err;
  208. u32 valcr = 0, valmr = TDES_MR_SMOD_PDC;
  209. err = atmel_tdes_hw_init(dd);
  210. if (err)
  211. return err;
  212. if (!dd->caps.has_dma)
  213. atmel_tdes_write(dd, TDES_PTCR,
  214. TDES_PTCR_TXTDIS | TDES_PTCR_RXTDIS);
  215. /* MR register must be set before IV registers */
  216. if (dd->ctx->keylen > (DES_KEY_SIZE << 1)) {
  217. valmr |= TDES_MR_KEYMOD_3KEY;
  218. valmr |= TDES_MR_TDESMOD_TDES;
  219. } else if (dd->ctx->keylen > DES_KEY_SIZE) {
  220. valmr |= TDES_MR_KEYMOD_2KEY;
  221. valmr |= TDES_MR_TDESMOD_TDES;
  222. } else {
  223. valmr |= TDES_MR_TDESMOD_DES;
  224. }
  225. if (dd->flags & TDES_FLAGS_CBC) {
  226. valmr |= TDES_MR_OPMOD_CBC;
  227. } else if (dd->flags & TDES_FLAGS_CFB) {
  228. valmr |= TDES_MR_OPMOD_CFB;
  229. if (dd->flags & TDES_FLAGS_CFB8)
  230. valmr |= TDES_MR_CFBS_8b;
  231. else if (dd->flags & TDES_FLAGS_CFB16)
  232. valmr |= TDES_MR_CFBS_16b;
  233. else if (dd->flags & TDES_FLAGS_CFB32)
  234. valmr |= TDES_MR_CFBS_32b;
  235. else if (dd->flags & TDES_FLAGS_CFB64)
  236. valmr |= TDES_MR_CFBS_64b;
  237. } else if (dd->flags & TDES_FLAGS_OFB) {
  238. valmr |= TDES_MR_OPMOD_OFB;
  239. }
  240. if ((dd->flags & TDES_FLAGS_ENCRYPT) || (dd->flags & TDES_FLAGS_OFB))
  241. valmr |= TDES_MR_CYPHER_ENC;
  242. atmel_tdes_write(dd, TDES_CR, valcr);
  243. atmel_tdes_write(dd, TDES_MR, valmr);
  244. atmel_tdes_write_n(dd, TDES_KEY1W1R, dd->ctx->key,
  245. dd->ctx->keylen >> 2);
  246. if (((dd->flags & TDES_FLAGS_CBC) || (dd->flags & TDES_FLAGS_CFB) ||
  247. (dd->flags & TDES_FLAGS_OFB)) && dd->req->info) {
  248. atmel_tdes_write_n(dd, TDES_IV1R, dd->req->info, 2);
  249. }
  250. return 0;
  251. }
  252. static int atmel_tdes_crypt_pdc_stop(struct atmel_tdes_dev *dd)
  253. {
  254. int err = 0;
  255. size_t count;
  256. atmel_tdes_write(dd, TDES_PTCR, TDES_PTCR_TXTDIS|TDES_PTCR_RXTDIS);
  257. if (dd->flags & TDES_FLAGS_FAST) {
  258. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
  259. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  260. } else {
  261. dma_sync_single_for_device(dd->dev, dd->dma_addr_out,
  262. dd->dma_size, DMA_FROM_DEVICE);
  263. /* copy data */
  264. count = atmel_tdes_sg_copy(&dd->out_sg, &dd->out_offset,
  265. dd->buf_out, dd->buflen, dd->dma_size, 1);
  266. if (count != dd->dma_size) {
  267. err = -EINVAL;
  268. pr_err("not all data converted: %u\n", count);
  269. }
  270. }
  271. return err;
  272. }
  273. static int atmel_tdes_buff_init(struct atmel_tdes_dev *dd)
  274. {
  275. int err = -ENOMEM;
  276. dd->buf_in = (void *)__get_free_pages(GFP_KERNEL, 0);
  277. dd->buf_out = (void *)__get_free_pages(GFP_KERNEL, 0);
  278. dd->buflen = PAGE_SIZE;
  279. dd->buflen &= ~(DES_BLOCK_SIZE - 1);
  280. if (!dd->buf_in || !dd->buf_out) {
  281. dev_err(dd->dev, "unable to alloc pages.\n");
  282. goto err_alloc;
  283. }
  284. /* MAP here */
  285. dd->dma_addr_in = dma_map_single(dd->dev, dd->buf_in,
  286. dd->buflen, DMA_TO_DEVICE);
  287. if (dma_mapping_error(dd->dev, dd->dma_addr_in)) {
  288. dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
  289. err = -EINVAL;
  290. goto err_map_in;
  291. }
  292. dd->dma_addr_out = dma_map_single(dd->dev, dd->buf_out,
  293. dd->buflen, DMA_FROM_DEVICE);
  294. if (dma_mapping_error(dd->dev, dd->dma_addr_out)) {
  295. dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
  296. err = -EINVAL;
  297. goto err_map_out;
  298. }
  299. return 0;
  300. err_map_out:
  301. dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen,
  302. DMA_TO_DEVICE);
  303. err_map_in:
  304. free_page((unsigned long)dd->buf_out);
  305. free_page((unsigned long)dd->buf_in);
  306. err_alloc:
  307. if (err)
  308. pr_err("error: %d\n", err);
  309. return err;
  310. }
  311. static void atmel_tdes_buff_cleanup(struct atmel_tdes_dev *dd)
  312. {
  313. dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
  314. DMA_FROM_DEVICE);
  315. dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen,
  316. DMA_TO_DEVICE);
  317. free_page((unsigned long)dd->buf_out);
  318. free_page((unsigned long)dd->buf_in);
  319. }
  320. static int atmel_tdes_crypt_pdc(struct crypto_tfm *tfm, dma_addr_t dma_addr_in,
  321. dma_addr_t dma_addr_out, int length)
  322. {
  323. struct atmel_tdes_ctx *ctx = crypto_tfm_ctx(tfm);
  324. struct atmel_tdes_dev *dd = ctx->dd;
  325. int len32;
  326. dd->dma_size = length;
  327. if (!(dd->flags & TDES_FLAGS_FAST)) {
  328. dma_sync_single_for_device(dd->dev, dma_addr_in, length,
  329. DMA_TO_DEVICE);
  330. }
  331. if ((dd->flags & TDES_FLAGS_CFB) && (dd->flags & TDES_FLAGS_CFB8))
  332. len32 = DIV_ROUND_UP(length, sizeof(u8));
  333. else if ((dd->flags & TDES_FLAGS_CFB) && (dd->flags & TDES_FLAGS_CFB16))
  334. len32 = DIV_ROUND_UP(length, sizeof(u16));
  335. else
  336. len32 = DIV_ROUND_UP(length, sizeof(u32));
  337. atmel_tdes_write(dd, TDES_PTCR, TDES_PTCR_TXTDIS|TDES_PTCR_RXTDIS);
  338. atmel_tdes_write(dd, TDES_TPR, dma_addr_in);
  339. atmel_tdes_write(dd, TDES_TCR, len32);
  340. atmel_tdes_write(dd, TDES_RPR, dma_addr_out);
  341. atmel_tdes_write(dd, TDES_RCR, len32);
  342. /* Enable Interrupt */
  343. atmel_tdes_write(dd, TDES_IER, TDES_INT_ENDRX);
  344. /* Start DMA transfer */
  345. atmel_tdes_write(dd, TDES_PTCR, TDES_PTCR_TXTEN | TDES_PTCR_RXTEN);
  346. return 0;
  347. }
  348. static int atmel_tdes_crypt_dma(struct crypto_tfm *tfm, dma_addr_t dma_addr_in,
  349. dma_addr_t dma_addr_out, int length)
  350. {
  351. struct atmel_tdes_ctx *ctx = crypto_tfm_ctx(tfm);
  352. struct atmel_tdes_dev *dd = ctx->dd;
  353. struct scatterlist sg[2];
  354. struct dma_async_tx_descriptor *in_desc, *out_desc;
  355. dd->dma_size = length;
  356. if (!(dd->flags & TDES_FLAGS_FAST)) {
  357. dma_sync_single_for_device(dd->dev, dma_addr_in, length,
  358. DMA_TO_DEVICE);
  359. }
  360. if (dd->flags & TDES_FLAGS_CFB8) {
  361. dd->dma_lch_in.dma_conf.dst_addr_width =
  362. DMA_SLAVE_BUSWIDTH_1_BYTE;
  363. dd->dma_lch_out.dma_conf.src_addr_width =
  364. DMA_SLAVE_BUSWIDTH_1_BYTE;
  365. } else if (dd->flags & TDES_FLAGS_CFB16) {
  366. dd->dma_lch_in.dma_conf.dst_addr_width =
  367. DMA_SLAVE_BUSWIDTH_2_BYTES;
  368. dd->dma_lch_out.dma_conf.src_addr_width =
  369. DMA_SLAVE_BUSWIDTH_2_BYTES;
  370. } else {
  371. dd->dma_lch_in.dma_conf.dst_addr_width =
  372. DMA_SLAVE_BUSWIDTH_4_BYTES;
  373. dd->dma_lch_out.dma_conf.src_addr_width =
  374. DMA_SLAVE_BUSWIDTH_4_BYTES;
  375. }
  376. dmaengine_slave_config(dd->dma_lch_in.chan, &dd->dma_lch_in.dma_conf);
  377. dmaengine_slave_config(dd->dma_lch_out.chan, &dd->dma_lch_out.dma_conf);
  378. dd->flags |= TDES_FLAGS_DMA;
  379. sg_init_table(&sg[0], 1);
  380. sg_dma_address(&sg[0]) = dma_addr_in;
  381. sg_dma_len(&sg[0]) = length;
  382. sg_init_table(&sg[1], 1);
  383. sg_dma_address(&sg[1]) = dma_addr_out;
  384. sg_dma_len(&sg[1]) = length;
  385. in_desc = dmaengine_prep_slave_sg(dd->dma_lch_in.chan, &sg[0],
  386. 1, DMA_MEM_TO_DEV,
  387. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  388. if (!in_desc)
  389. return -EINVAL;
  390. out_desc = dmaengine_prep_slave_sg(dd->dma_lch_out.chan, &sg[1],
  391. 1, DMA_DEV_TO_MEM,
  392. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  393. if (!out_desc)
  394. return -EINVAL;
  395. out_desc->callback = atmel_tdes_dma_callback;
  396. out_desc->callback_param = dd;
  397. dmaengine_submit(out_desc);
  398. dma_async_issue_pending(dd->dma_lch_out.chan);
  399. dmaengine_submit(in_desc);
  400. dma_async_issue_pending(dd->dma_lch_in.chan);
  401. return 0;
  402. }
  403. static int atmel_tdes_crypt_start(struct atmel_tdes_dev *dd)
  404. {
  405. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
  406. crypto_ablkcipher_reqtfm(dd->req));
  407. int err, fast = 0, in, out;
  408. size_t count;
  409. dma_addr_t addr_in, addr_out;
  410. if ((!dd->in_offset) && (!dd->out_offset)) {
  411. /* check for alignment */
  412. in = IS_ALIGNED((u32)dd->in_sg->offset, sizeof(u32)) &&
  413. IS_ALIGNED(dd->in_sg->length, dd->ctx->block_size);
  414. out = IS_ALIGNED((u32)dd->out_sg->offset, sizeof(u32)) &&
  415. IS_ALIGNED(dd->out_sg->length, dd->ctx->block_size);
  416. fast = in && out;
  417. if (sg_dma_len(dd->in_sg) != sg_dma_len(dd->out_sg))
  418. fast = 0;
  419. }
  420. if (fast) {
  421. count = min(dd->total, sg_dma_len(dd->in_sg));
  422. count = min(count, sg_dma_len(dd->out_sg));
  423. err = dma_map_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  424. if (!err) {
  425. dev_err(dd->dev, "dma_map_sg() error\n");
  426. return -EINVAL;
  427. }
  428. err = dma_map_sg(dd->dev, dd->out_sg, 1,
  429. DMA_FROM_DEVICE);
  430. if (!err) {
  431. dev_err(dd->dev, "dma_map_sg() error\n");
  432. dma_unmap_sg(dd->dev, dd->in_sg, 1,
  433. DMA_TO_DEVICE);
  434. return -EINVAL;
  435. }
  436. addr_in = sg_dma_address(dd->in_sg);
  437. addr_out = sg_dma_address(dd->out_sg);
  438. dd->flags |= TDES_FLAGS_FAST;
  439. } else {
  440. /* use cache buffers */
  441. count = atmel_tdes_sg_copy(&dd->in_sg, &dd->in_offset,
  442. dd->buf_in, dd->buflen, dd->total, 0);
  443. addr_in = dd->dma_addr_in;
  444. addr_out = dd->dma_addr_out;
  445. dd->flags &= ~TDES_FLAGS_FAST;
  446. }
  447. dd->total -= count;
  448. if (dd->caps.has_dma)
  449. err = atmel_tdes_crypt_dma(tfm, addr_in, addr_out, count);
  450. else
  451. err = atmel_tdes_crypt_pdc(tfm, addr_in, addr_out, count);
  452. if (err && (dd->flags & TDES_FLAGS_FAST)) {
  453. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  454. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_TO_DEVICE);
  455. }
  456. return err;
  457. }
  458. static void atmel_tdes_finish_req(struct atmel_tdes_dev *dd, int err)
  459. {
  460. struct ablkcipher_request *req = dd->req;
  461. clk_disable_unprepare(dd->iclk);
  462. dd->flags &= ~TDES_FLAGS_BUSY;
  463. req->base.complete(&req->base, err);
  464. }
  465. static int atmel_tdes_handle_queue(struct atmel_tdes_dev *dd,
  466. struct ablkcipher_request *req)
  467. {
  468. struct crypto_async_request *async_req, *backlog;
  469. struct atmel_tdes_ctx *ctx;
  470. struct atmel_tdes_reqctx *rctx;
  471. unsigned long flags;
  472. int err, ret = 0;
  473. spin_lock_irqsave(&dd->lock, flags);
  474. if (req)
  475. ret = ablkcipher_enqueue_request(&dd->queue, req);
  476. if (dd->flags & TDES_FLAGS_BUSY) {
  477. spin_unlock_irqrestore(&dd->lock, flags);
  478. return ret;
  479. }
  480. backlog = crypto_get_backlog(&dd->queue);
  481. async_req = crypto_dequeue_request(&dd->queue);
  482. if (async_req)
  483. dd->flags |= TDES_FLAGS_BUSY;
  484. spin_unlock_irqrestore(&dd->lock, flags);
  485. if (!async_req)
  486. return ret;
  487. if (backlog)
  488. backlog->complete(backlog, -EINPROGRESS);
  489. req = ablkcipher_request_cast(async_req);
  490. /* assign new request to device */
  491. dd->req = req;
  492. dd->total = req->nbytes;
  493. dd->in_offset = 0;
  494. dd->in_sg = req->src;
  495. dd->out_offset = 0;
  496. dd->out_sg = req->dst;
  497. rctx = ablkcipher_request_ctx(req);
  498. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
  499. rctx->mode &= TDES_FLAGS_MODE_MASK;
  500. dd->flags = (dd->flags & ~TDES_FLAGS_MODE_MASK) | rctx->mode;
  501. dd->ctx = ctx;
  502. ctx->dd = dd;
  503. err = atmel_tdes_write_ctrl(dd);
  504. if (!err)
  505. err = atmel_tdes_crypt_start(dd);
  506. if (err) {
  507. /* des_task will not finish it, so do it here */
  508. atmel_tdes_finish_req(dd, err);
  509. tasklet_schedule(&dd->queue_task);
  510. }
  511. return ret;
  512. }
  513. static int atmel_tdes_crypt_dma_stop(struct atmel_tdes_dev *dd)
  514. {
  515. int err = -EINVAL;
  516. size_t count;
  517. if (dd->flags & TDES_FLAGS_DMA) {
  518. err = 0;
  519. if (dd->flags & TDES_FLAGS_FAST) {
  520. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
  521. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  522. } else {
  523. dma_sync_single_for_device(dd->dev, dd->dma_addr_out,
  524. dd->dma_size, DMA_FROM_DEVICE);
  525. /* copy data */
  526. count = atmel_tdes_sg_copy(&dd->out_sg, &dd->out_offset,
  527. dd->buf_out, dd->buflen, dd->dma_size, 1);
  528. if (count != dd->dma_size) {
  529. err = -EINVAL;
  530. pr_err("not all data converted: %u\n", count);
  531. }
  532. }
  533. }
  534. return err;
  535. }
  536. static int atmel_tdes_crypt(struct ablkcipher_request *req, unsigned long mode)
  537. {
  538. struct atmel_tdes_ctx *ctx = crypto_ablkcipher_ctx(
  539. crypto_ablkcipher_reqtfm(req));
  540. struct atmel_tdes_reqctx *rctx = ablkcipher_request_ctx(req);
  541. if (mode & TDES_FLAGS_CFB8) {
  542. if (!IS_ALIGNED(req->nbytes, CFB8_BLOCK_SIZE)) {
  543. pr_err("request size is not exact amount of CFB8 blocks\n");
  544. return -EINVAL;
  545. }
  546. ctx->block_size = CFB8_BLOCK_SIZE;
  547. } else if (mode & TDES_FLAGS_CFB16) {
  548. if (!IS_ALIGNED(req->nbytes, CFB16_BLOCK_SIZE)) {
  549. pr_err("request size is not exact amount of CFB16 blocks\n");
  550. return -EINVAL;
  551. }
  552. ctx->block_size = CFB16_BLOCK_SIZE;
  553. } else if (mode & TDES_FLAGS_CFB32) {
  554. if (!IS_ALIGNED(req->nbytes, CFB32_BLOCK_SIZE)) {
  555. pr_err("request size is not exact amount of CFB32 blocks\n");
  556. return -EINVAL;
  557. }
  558. ctx->block_size = CFB32_BLOCK_SIZE;
  559. } else {
  560. if (!IS_ALIGNED(req->nbytes, DES_BLOCK_SIZE)) {
  561. pr_err("request size is not exact amount of DES blocks\n");
  562. return -EINVAL;
  563. }
  564. ctx->block_size = DES_BLOCK_SIZE;
  565. }
  566. rctx->mode = mode;
  567. return atmel_tdes_handle_queue(ctx->dd, req);
  568. }
  569. static bool atmel_tdes_filter(struct dma_chan *chan, void *slave)
  570. {
  571. struct at_dma_slave *sl = slave;
  572. if (sl && sl->dma_dev == chan->device->dev) {
  573. chan->private = sl;
  574. return true;
  575. } else {
  576. return false;
  577. }
  578. }
  579. static int atmel_tdes_dma_init(struct atmel_tdes_dev *dd,
  580. struct crypto_platform_data *pdata)
  581. {
  582. int err = -ENOMEM;
  583. dma_cap_mask_t mask;
  584. dma_cap_zero(mask);
  585. dma_cap_set(DMA_SLAVE, mask);
  586. /* Try to grab 2 DMA channels */
  587. dd->dma_lch_in.chan = dma_request_slave_channel_compat(mask,
  588. atmel_tdes_filter, &pdata->dma_slave->rxdata, dd->dev, "tx");
  589. if (!dd->dma_lch_in.chan)
  590. goto err_dma_in;
  591. dd->dma_lch_in.dma_conf.direction = DMA_MEM_TO_DEV;
  592. dd->dma_lch_in.dma_conf.dst_addr = dd->phys_base +
  593. TDES_IDATA1R;
  594. dd->dma_lch_in.dma_conf.src_maxburst = 1;
  595. dd->dma_lch_in.dma_conf.src_addr_width =
  596. DMA_SLAVE_BUSWIDTH_4_BYTES;
  597. dd->dma_lch_in.dma_conf.dst_maxburst = 1;
  598. dd->dma_lch_in.dma_conf.dst_addr_width =
  599. DMA_SLAVE_BUSWIDTH_4_BYTES;
  600. dd->dma_lch_in.dma_conf.device_fc = false;
  601. dd->dma_lch_out.chan = dma_request_slave_channel_compat(mask,
  602. atmel_tdes_filter, &pdata->dma_slave->txdata, dd->dev, "rx");
  603. if (!dd->dma_lch_out.chan)
  604. goto err_dma_out;
  605. dd->dma_lch_out.dma_conf.direction = DMA_DEV_TO_MEM;
  606. dd->dma_lch_out.dma_conf.src_addr = dd->phys_base +
  607. TDES_ODATA1R;
  608. dd->dma_lch_out.dma_conf.src_maxburst = 1;
  609. dd->dma_lch_out.dma_conf.src_addr_width =
  610. DMA_SLAVE_BUSWIDTH_4_BYTES;
  611. dd->dma_lch_out.dma_conf.dst_maxburst = 1;
  612. dd->dma_lch_out.dma_conf.dst_addr_width =
  613. DMA_SLAVE_BUSWIDTH_4_BYTES;
  614. dd->dma_lch_out.dma_conf.device_fc = false;
  615. return 0;
  616. err_dma_out:
  617. dma_release_channel(dd->dma_lch_in.chan);
  618. err_dma_in:
  619. dev_warn(dd->dev, "no DMA channel available\n");
  620. return err;
  621. }
  622. static void atmel_tdes_dma_cleanup(struct atmel_tdes_dev *dd)
  623. {
  624. dma_release_channel(dd->dma_lch_in.chan);
  625. dma_release_channel(dd->dma_lch_out.chan);
  626. }
  627. static int atmel_des_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  628. unsigned int keylen)
  629. {
  630. u32 tmp[DES_EXPKEY_WORDS];
  631. int err;
  632. struct crypto_tfm *ctfm = crypto_ablkcipher_tfm(tfm);
  633. struct atmel_tdes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  634. if (keylen != DES_KEY_SIZE) {
  635. crypto_ablkcipher_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  636. return -EINVAL;
  637. }
  638. err = des_ekey(tmp, key);
  639. if (err == 0 && (ctfm->crt_flags & CRYPTO_TFM_REQ_WEAK_KEY)) {
  640. ctfm->crt_flags |= CRYPTO_TFM_RES_WEAK_KEY;
  641. return -EINVAL;
  642. }
  643. memcpy(ctx->key, key, keylen);
  644. ctx->keylen = keylen;
  645. return 0;
  646. }
  647. static int atmel_tdes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  648. unsigned int keylen)
  649. {
  650. struct atmel_tdes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  651. const char *alg_name;
  652. alg_name = crypto_tfm_alg_name(crypto_ablkcipher_tfm(tfm));
  653. /*
  654. * HW bug in cfb 3-keys mode.
  655. */
  656. if (!ctx->dd->caps.has_cfb_3keys && strstr(alg_name, "cfb")
  657. && (keylen != 2*DES_KEY_SIZE)) {
  658. crypto_ablkcipher_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  659. return -EINVAL;
  660. } else if ((keylen != 2*DES_KEY_SIZE) && (keylen != 3*DES_KEY_SIZE)) {
  661. crypto_ablkcipher_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  662. return -EINVAL;
  663. }
  664. memcpy(ctx->key, key, keylen);
  665. ctx->keylen = keylen;
  666. return 0;
  667. }
  668. static int atmel_tdes_ecb_encrypt(struct ablkcipher_request *req)
  669. {
  670. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT);
  671. }
  672. static int atmel_tdes_ecb_decrypt(struct ablkcipher_request *req)
  673. {
  674. return atmel_tdes_crypt(req, 0);
  675. }
  676. static int atmel_tdes_cbc_encrypt(struct ablkcipher_request *req)
  677. {
  678. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT | TDES_FLAGS_CBC);
  679. }
  680. static int atmel_tdes_cbc_decrypt(struct ablkcipher_request *req)
  681. {
  682. return atmel_tdes_crypt(req, TDES_FLAGS_CBC);
  683. }
  684. static int atmel_tdes_cfb_encrypt(struct ablkcipher_request *req)
  685. {
  686. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT | TDES_FLAGS_CFB);
  687. }
  688. static int atmel_tdes_cfb_decrypt(struct ablkcipher_request *req)
  689. {
  690. return atmel_tdes_crypt(req, TDES_FLAGS_CFB);
  691. }
  692. static int atmel_tdes_cfb8_encrypt(struct ablkcipher_request *req)
  693. {
  694. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT | TDES_FLAGS_CFB |
  695. TDES_FLAGS_CFB8);
  696. }
  697. static int atmel_tdes_cfb8_decrypt(struct ablkcipher_request *req)
  698. {
  699. return atmel_tdes_crypt(req, TDES_FLAGS_CFB | TDES_FLAGS_CFB8);
  700. }
  701. static int atmel_tdes_cfb16_encrypt(struct ablkcipher_request *req)
  702. {
  703. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT | TDES_FLAGS_CFB |
  704. TDES_FLAGS_CFB16);
  705. }
  706. static int atmel_tdes_cfb16_decrypt(struct ablkcipher_request *req)
  707. {
  708. return atmel_tdes_crypt(req, TDES_FLAGS_CFB | TDES_FLAGS_CFB16);
  709. }
  710. static int atmel_tdes_cfb32_encrypt(struct ablkcipher_request *req)
  711. {
  712. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT | TDES_FLAGS_CFB |
  713. TDES_FLAGS_CFB32);
  714. }
  715. static int atmel_tdes_cfb32_decrypt(struct ablkcipher_request *req)
  716. {
  717. return atmel_tdes_crypt(req, TDES_FLAGS_CFB | TDES_FLAGS_CFB32);
  718. }
  719. static int atmel_tdes_ofb_encrypt(struct ablkcipher_request *req)
  720. {
  721. return atmel_tdes_crypt(req, TDES_FLAGS_ENCRYPT | TDES_FLAGS_OFB);
  722. }
  723. static int atmel_tdes_ofb_decrypt(struct ablkcipher_request *req)
  724. {
  725. return atmel_tdes_crypt(req, TDES_FLAGS_OFB);
  726. }
  727. static int atmel_tdes_cra_init(struct crypto_tfm *tfm)
  728. {
  729. struct atmel_tdes_ctx *ctx = crypto_tfm_ctx(tfm);
  730. struct atmel_tdes_dev *dd;
  731. tfm->crt_ablkcipher.reqsize = sizeof(struct atmel_tdes_reqctx);
  732. dd = atmel_tdes_find_dev(ctx);
  733. if (!dd)
  734. return -ENODEV;
  735. return 0;
  736. }
  737. static void atmel_tdes_cra_exit(struct crypto_tfm *tfm)
  738. {
  739. }
  740. static struct crypto_alg tdes_algs[] = {
  741. {
  742. .cra_name = "ecb(des)",
  743. .cra_driver_name = "atmel-ecb-des",
  744. .cra_priority = 100,
  745. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  746. .cra_blocksize = DES_BLOCK_SIZE,
  747. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  748. .cra_alignmask = 0x7,
  749. .cra_type = &crypto_ablkcipher_type,
  750. .cra_module = THIS_MODULE,
  751. .cra_init = atmel_tdes_cra_init,
  752. .cra_exit = atmel_tdes_cra_exit,
  753. .cra_u.ablkcipher = {
  754. .min_keysize = DES_KEY_SIZE,
  755. .max_keysize = DES_KEY_SIZE,
  756. .setkey = atmel_des_setkey,
  757. .encrypt = atmel_tdes_ecb_encrypt,
  758. .decrypt = atmel_tdes_ecb_decrypt,
  759. }
  760. },
  761. {
  762. .cra_name = "cbc(des)",
  763. .cra_driver_name = "atmel-cbc-des",
  764. .cra_priority = 100,
  765. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  766. .cra_blocksize = DES_BLOCK_SIZE,
  767. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  768. .cra_alignmask = 0x7,
  769. .cra_type = &crypto_ablkcipher_type,
  770. .cra_module = THIS_MODULE,
  771. .cra_init = atmel_tdes_cra_init,
  772. .cra_exit = atmel_tdes_cra_exit,
  773. .cra_u.ablkcipher = {
  774. .min_keysize = DES_KEY_SIZE,
  775. .max_keysize = DES_KEY_SIZE,
  776. .ivsize = DES_BLOCK_SIZE,
  777. .setkey = atmel_des_setkey,
  778. .encrypt = atmel_tdes_cbc_encrypt,
  779. .decrypt = atmel_tdes_cbc_decrypt,
  780. }
  781. },
  782. {
  783. .cra_name = "cfb(des)",
  784. .cra_driver_name = "atmel-cfb-des",
  785. .cra_priority = 100,
  786. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  787. .cra_blocksize = DES_BLOCK_SIZE,
  788. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  789. .cra_alignmask = 0x7,
  790. .cra_type = &crypto_ablkcipher_type,
  791. .cra_module = THIS_MODULE,
  792. .cra_init = atmel_tdes_cra_init,
  793. .cra_exit = atmel_tdes_cra_exit,
  794. .cra_u.ablkcipher = {
  795. .min_keysize = DES_KEY_SIZE,
  796. .max_keysize = DES_KEY_SIZE,
  797. .ivsize = DES_BLOCK_SIZE,
  798. .setkey = atmel_des_setkey,
  799. .encrypt = atmel_tdes_cfb_encrypt,
  800. .decrypt = atmel_tdes_cfb_decrypt,
  801. }
  802. },
  803. {
  804. .cra_name = "cfb8(des)",
  805. .cra_driver_name = "atmel-cfb8-des",
  806. .cra_priority = 100,
  807. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  808. .cra_blocksize = CFB8_BLOCK_SIZE,
  809. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  810. .cra_alignmask = 0,
  811. .cra_type = &crypto_ablkcipher_type,
  812. .cra_module = THIS_MODULE,
  813. .cra_init = atmel_tdes_cra_init,
  814. .cra_exit = atmel_tdes_cra_exit,
  815. .cra_u.ablkcipher = {
  816. .min_keysize = DES_KEY_SIZE,
  817. .max_keysize = DES_KEY_SIZE,
  818. .ivsize = DES_BLOCK_SIZE,
  819. .setkey = atmel_des_setkey,
  820. .encrypt = atmel_tdes_cfb8_encrypt,
  821. .decrypt = atmel_tdes_cfb8_decrypt,
  822. }
  823. },
  824. {
  825. .cra_name = "cfb16(des)",
  826. .cra_driver_name = "atmel-cfb16-des",
  827. .cra_priority = 100,
  828. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  829. .cra_blocksize = CFB16_BLOCK_SIZE,
  830. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  831. .cra_alignmask = 0x1,
  832. .cra_type = &crypto_ablkcipher_type,
  833. .cra_module = THIS_MODULE,
  834. .cra_init = atmel_tdes_cra_init,
  835. .cra_exit = atmel_tdes_cra_exit,
  836. .cra_u.ablkcipher = {
  837. .min_keysize = DES_KEY_SIZE,
  838. .max_keysize = DES_KEY_SIZE,
  839. .ivsize = DES_BLOCK_SIZE,
  840. .setkey = atmel_des_setkey,
  841. .encrypt = atmel_tdes_cfb16_encrypt,
  842. .decrypt = atmel_tdes_cfb16_decrypt,
  843. }
  844. },
  845. {
  846. .cra_name = "cfb32(des)",
  847. .cra_driver_name = "atmel-cfb32-des",
  848. .cra_priority = 100,
  849. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  850. .cra_blocksize = CFB32_BLOCK_SIZE,
  851. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  852. .cra_alignmask = 0x3,
  853. .cra_type = &crypto_ablkcipher_type,
  854. .cra_module = THIS_MODULE,
  855. .cra_init = atmel_tdes_cra_init,
  856. .cra_exit = atmel_tdes_cra_exit,
  857. .cra_u.ablkcipher = {
  858. .min_keysize = DES_KEY_SIZE,
  859. .max_keysize = DES_KEY_SIZE,
  860. .ivsize = DES_BLOCK_SIZE,
  861. .setkey = atmel_des_setkey,
  862. .encrypt = atmel_tdes_cfb32_encrypt,
  863. .decrypt = atmel_tdes_cfb32_decrypt,
  864. }
  865. },
  866. {
  867. .cra_name = "ofb(des)",
  868. .cra_driver_name = "atmel-ofb-des",
  869. .cra_priority = 100,
  870. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  871. .cra_blocksize = DES_BLOCK_SIZE,
  872. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  873. .cra_alignmask = 0x7,
  874. .cra_type = &crypto_ablkcipher_type,
  875. .cra_module = THIS_MODULE,
  876. .cra_init = atmel_tdes_cra_init,
  877. .cra_exit = atmel_tdes_cra_exit,
  878. .cra_u.ablkcipher = {
  879. .min_keysize = DES_KEY_SIZE,
  880. .max_keysize = DES_KEY_SIZE,
  881. .ivsize = DES_BLOCK_SIZE,
  882. .setkey = atmel_des_setkey,
  883. .encrypt = atmel_tdes_ofb_encrypt,
  884. .decrypt = atmel_tdes_ofb_decrypt,
  885. }
  886. },
  887. {
  888. .cra_name = "ecb(des3_ede)",
  889. .cra_driver_name = "atmel-ecb-tdes",
  890. .cra_priority = 100,
  891. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  892. .cra_blocksize = DES_BLOCK_SIZE,
  893. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  894. .cra_alignmask = 0x7,
  895. .cra_type = &crypto_ablkcipher_type,
  896. .cra_module = THIS_MODULE,
  897. .cra_init = atmel_tdes_cra_init,
  898. .cra_exit = atmel_tdes_cra_exit,
  899. .cra_u.ablkcipher = {
  900. .min_keysize = 2 * DES_KEY_SIZE,
  901. .max_keysize = 3 * DES_KEY_SIZE,
  902. .setkey = atmel_tdes_setkey,
  903. .encrypt = atmel_tdes_ecb_encrypt,
  904. .decrypt = atmel_tdes_ecb_decrypt,
  905. }
  906. },
  907. {
  908. .cra_name = "cbc(des3_ede)",
  909. .cra_driver_name = "atmel-cbc-tdes",
  910. .cra_priority = 100,
  911. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  912. .cra_blocksize = DES_BLOCK_SIZE,
  913. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  914. .cra_alignmask = 0x7,
  915. .cra_type = &crypto_ablkcipher_type,
  916. .cra_module = THIS_MODULE,
  917. .cra_init = atmel_tdes_cra_init,
  918. .cra_exit = atmel_tdes_cra_exit,
  919. .cra_u.ablkcipher = {
  920. .min_keysize = 2*DES_KEY_SIZE,
  921. .max_keysize = 3*DES_KEY_SIZE,
  922. .ivsize = DES_BLOCK_SIZE,
  923. .setkey = atmel_tdes_setkey,
  924. .encrypt = atmel_tdes_cbc_encrypt,
  925. .decrypt = atmel_tdes_cbc_decrypt,
  926. }
  927. },
  928. {
  929. .cra_name = "cfb(des3_ede)",
  930. .cra_driver_name = "atmel-cfb-tdes",
  931. .cra_priority = 100,
  932. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  933. .cra_blocksize = DES_BLOCK_SIZE,
  934. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  935. .cra_alignmask = 0x7,
  936. .cra_type = &crypto_ablkcipher_type,
  937. .cra_module = THIS_MODULE,
  938. .cra_init = atmel_tdes_cra_init,
  939. .cra_exit = atmel_tdes_cra_exit,
  940. .cra_u.ablkcipher = {
  941. .min_keysize = 2*DES_KEY_SIZE,
  942. .max_keysize = 2*DES_KEY_SIZE,
  943. .ivsize = DES_BLOCK_SIZE,
  944. .setkey = atmel_tdes_setkey,
  945. .encrypt = atmel_tdes_cfb_encrypt,
  946. .decrypt = atmel_tdes_cfb_decrypt,
  947. }
  948. },
  949. {
  950. .cra_name = "cfb8(des3_ede)",
  951. .cra_driver_name = "atmel-cfb8-tdes",
  952. .cra_priority = 100,
  953. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  954. .cra_blocksize = CFB8_BLOCK_SIZE,
  955. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  956. .cra_alignmask = 0,
  957. .cra_type = &crypto_ablkcipher_type,
  958. .cra_module = THIS_MODULE,
  959. .cra_init = atmel_tdes_cra_init,
  960. .cra_exit = atmel_tdes_cra_exit,
  961. .cra_u.ablkcipher = {
  962. .min_keysize = 2*DES_KEY_SIZE,
  963. .max_keysize = 2*DES_KEY_SIZE,
  964. .ivsize = DES_BLOCK_SIZE,
  965. .setkey = atmel_tdes_setkey,
  966. .encrypt = atmel_tdes_cfb8_encrypt,
  967. .decrypt = atmel_tdes_cfb8_decrypt,
  968. }
  969. },
  970. {
  971. .cra_name = "cfb16(des3_ede)",
  972. .cra_driver_name = "atmel-cfb16-tdes",
  973. .cra_priority = 100,
  974. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  975. .cra_blocksize = CFB16_BLOCK_SIZE,
  976. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  977. .cra_alignmask = 0x1,
  978. .cra_type = &crypto_ablkcipher_type,
  979. .cra_module = THIS_MODULE,
  980. .cra_init = atmel_tdes_cra_init,
  981. .cra_exit = atmel_tdes_cra_exit,
  982. .cra_u.ablkcipher = {
  983. .min_keysize = 2*DES_KEY_SIZE,
  984. .max_keysize = 2*DES_KEY_SIZE,
  985. .ivsize = DES_BLOCK_SIZE,
  986. .setkey = atmel_tdes_setkey,
  987. .encrypt = atmel_tdes_cfb16_encrypt,
  988. .decrypt = atmel_tdes_cfb16_decrypt,
  989. }
  990. },
  991. {
  992. .cra_name = "cfb32(des3_ede)",
  993. .cra_driver_name = "atmel-cfb32-tdes",
  994. .cra_priority = 100,
  995. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  996. .cra_blocksize = CFB32_BLOCK_SIZE,
  997. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  998. .cra_alignmask = 0x3,
  999. .cra_type = &crypto_ablkcipher_type,
  1000. .cra_module = THIS_MODULE,
  1001. .cra_init = atmel_tdes_cra_init,
  1002. .cra_exit = atmel_tdes_cra_exit,
  1003. .cra_u.ablkcipher = {
  1004. .min_keysize = 2*DES_KEY_SIZE,
  1005. .max_keysize = 2*DES_KEY_SIZE,
  1006. .ivsize = DES_BLOCK_SIZE,
  1007. .setkey = atmel_tdes_setkey,
  1008. .encrypt = atmel_tdes_cfb32_encrypt,
  1009. .decrypt = atmel_tdes_cfb32_decrypt,
  1010. }
  1011. },
  1012. {
  1013. .cra_name = "ofb(des3_ede)",
  1014. .cra_driver_name = "atmel-ofb-tdes",
  1015. .cra_priority = 100,
  1016. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER | CRYPTO_ALG_ASYNC,
  1017. .cra_blocksize = DES_BLOCK_SIZE,
  1018. .cra_ctxsize = sizeof(struct atmel_tdes_ctx),
  1019. .cra_alignmask = 0x7,
  1020. .cra_type = &crypto_ablkcipher_type,
  1021. .cra_module = THIS_MODULE,
  1022. .cra_init = atmel_tdes_cra_init,
  1023. .cra_exit = atmel_tdes_cra_exit,
  1024. .cra_u.ablkcipher = {
  1025. .min_keysize = 2*DES_KEY_SIZE,
  1026. .max_keysize = 3*DES_KEY_SIZE,
  1027. .ivsize = DES_BLOCK_SIZE,
  1028. .setkey = atmel_tdes_setkey,
  1029. .encrypt = atmel_tdes_ofb_encrypt,
  1030. .decrypt = atmel_tdes_ofb_decrypt,
  1031. }
  1032. },
  1033. };
  1034. static void atmel_tdes_queue_task(unsigned long data)
  1035. {
  1036. struct atmel_tdes_dev *dd = (struct atmel_tdes_dev *)data;
  1037. atmel_tdes_handle_queue(dd, NULL);
  1038. }
  1039. static void atmel_tdes_done_task(unsigned long data)
  1040. {
  1041. struct atmel_tdes_dev *dd = (struct atmel_tdes_dev *) data;
  1042. int err;
  1043. if (!(dd->flags & TDES_FLAGS_DMA))
  1044. err = atmel_tdes_crypt_pdc_stop(dd);
  1045. else
  1046. err = atmel_tdes_crypt_dma_stop(dd);
  1047. err = dd->err ? : err;
  1048. if (dd->total && !err) {
  1049. if (dd->flags & TDES_FLAGS_FAST) {
  1050. dd->in_sg = sg_next(dd->in_sg);
  1051. dd->out_sg = sg_next(dd->out_sg);
  1052. if (!dd->in_sg || !dd->out_sg)
  1053. err = -EINVAL;
  1054. }
  1055. if (!err)
  1056. err = atmel_tdes_crypt_start(dd);
  1057. if (!err)
  1058. return; /* DMA started. Not fininishing. */
  1059. }
  1060. atmel_tdes_finish_req(dd, err);
  1061. atmel_tdes_handle_queue(dd, NULL);
  1062. }
  1063. static irqreturn_t atmel_tdes_irq(int irq, void *dev_id)
  1064. {
  1065. struct atmel_tdes_dev *tdes_dd = dev_id;
  1066. u32 reg;
  1067. reg = atmel_tdes_read(tdes_dd, TDES_ISR);
  1068. if (reg & atmel_tdes_read(tdes_dd, TDES_IMR)) {
  1069. atmel_tdes_write(tdes_dd, TDES_IDR, reg);
  1070. if (TDES_FLAGS_BUSY & tdes_dd->flags)
  1071. tasklet_schedule(&tdes_dd->done_task);
  1072. else
  1073. dev_warn(tdes_dd->dev, "TDES interrupt when no active requests.\n");
  1074. return IRQ_HANDLED;
  1075. }
  1076. return IRQ_NONE;
  1077. }
  1078. static void atmel_tdes_unregister_algs(struct atmel_tdes_dev *dd)
  1079. {
  1080. int i;
  1081. for (i = 0; i < ARRAY_SIZE(tdes_algs); i++)
  1082. crypto_unregister_alg(&tdes_algs[i]);
  1083. }
  1084. static int atmel_tdes_register_algs(struct atmel_tdes_dev *dd)
  1085. {
  1086. int err, i, j;
  1087. for (i = 0; i < ARRAY_SIZE(tdes_algs); i++) {
  1088. err = crypto_register_alg(&tdes_algs[i]);
  1089. if (err)
  1090. goto err_tdes_algs;
  1091. }
  1092. return 0;
  1093. err_tdes_algs:
  1094. for (j = 0; j < i; j++)
  1095. crypto_unregister_alg(&tdes_algs[j]);
  1096. return err;
  1097. }
  1098. static void atmel_tdes_get_cap(struct atmel_tdes_dev *dd)
  1099. {
  1100. dd->caps.has_dma = 0;
  1101. dd->caps.has_cfb_3keys = 0;
  1102. /* keep only major version number */
  1103. switch (dd->hw_version & 0xf00) {
  1104. case 0x700:
  1105. dd->caps.has_dma = 1;
  1106. dd->caps.has_cfb_3keys = 1;
  1107. break;
  1108. case 0x600:
  1109. break;
  1110. default:
  1111. dev_warn(dd->dev,
  1112. "Unmanaged tdes version, set minimum capabilities\n");
  1113. break;
  1114. }
  1115. }
  1116. #if defined(CONFIG_OF)
  1117. static const struct of_device_id atmel_tdes_dt_ids[] = {
  1118. { .compatible = "atmel,at91sam9g46-tdes" },
  1119. { /* sentinel */ }
  1120. };
  1121. MODULE_DEVICE_TABLE(of, atmel_tdes_dt_ids);
  1122. static struct crypto_platform_data *atmel_tdes_of_init(struct platform_device *pdev)
  1123. {
  1124. struct device_node *np = pdev->dev.of_node;
  1125. struct crypto_platform_data *pdata;
  1126. if (!np) {
  1127. dev_err(&pdev->dev, "device node not found\n");
  1128. return ERR_PTR(-EINVAL);
  1129. }
  1130. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  1131. if (!pdata) {
  1132. dev_err(&pdev->dev, "could not allocate memory for pdata\n");
  1133. return ERR_PTR(-ENOMEM);
  1134. }
  1135. pdata->dma_slave = devm_kzalloc(&pdev->dev,
  1136. sizeof(*(pdata->dma_slave)),
  1137. GFP_KERNEL);
  1138. if (!pdata->dma_slave) {
  1139. dev_err(&pdev->dev, "could not allocate memory for dma_slave\n");
  1140. return ERR_PTR(-ENOMEM);
  1141. }
  1142. return pdata;
  1143. }
  1144. #else /* CONFIG_OF */
  1145. static inline struct crypto_platform_data *atmel_tdes_of_init(struct platform_device *pdev)
  1146. {
  1147. return ERR_PTR(-EINVAL);
  1148. }
  1149. #endif
  1150. static int atmel_tdes_probe(struct platform_device *pdev)
  1151. {
  1152. struct atmel_tdes_dev *tdes_dd;
  1153. struct crypto_platform_data *pdata;
  1154. struct device *dev = &pdev->dev;
  1155. struct resource *tdes_res;
  1156. unsigned long tdes_phys_size;
  1157. int err;
  1158. tdes_dd = devm_kmalloc(&pdev->dev, sizeof(*tdes_dd), GFP_KERNEL);
  1159. if (tdes_dd == NULL) {
  1160. dev_err(dev, "unable to alloc data struct.\n");
  1161. err = -ENOMEM;
  1162. goto tdes_dd_err;
  1163. }
  1164. tdes_dd->dev = dev;
  1165. platform_set_drvdata(pdev, tdes_dd);
  1166. INIT_LIST_HEAD(&tdes_dd->list);
  1167. tasklet_init(&tdes_dd->done_task, atmel_tdes_done_task,
  1168. (unsigned long)tdes_dd);
  1169. tasklet_init(&tdes_dd->queue_task, atmel_tdes_queue_task,
  1170. (unsigned long)tdes_dd);
  1171. crypto_init_queue(&tdes_dd->queue, ATMEL_TDES_QUEUE_LENGTH);
  1172. tdes_dd->irq = -1;
  1173. /* Get the base address */
  1174. tdes_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1175. if (!tdes_res) {
  1176. dev_err(dev, "no MEM resource info\n");
  1177. err = -ENODEV;
  1178. goto res_err;
  1179. }
  1180. tdes_dd->phys_base = tdes_res->start;
  1181. tdes_phys_size = resource_size(tdes_res);
  1182. /* Get the IRQ */
  1183. tdes_dd->irq = platform_get_irq(pdev, 0);
  1184. if (tdes_dd->irq < 0) {
  1185. dev_err(dev, "no IRQ resource info\n");
  1186. err = tdes_dd->irq;
  1187. goto res_err;
  1188. }
  1189. err = request_irq(tdes_dd->irq, atmel_tdes_irq, IRQF_SHARED,
  1190. "atmel-tdes", tdes_dd);
  1191. if (err) {
  1192. dev_err(dev, "unable to request tdes irq.\n");
  1193. goto tdes_irq_err;
  1194. }
  1195. /* Initializing the clock */
  1196. tdes_dd->iclk = clk_get(&pdev->dev, "tdes_clk");
  1197. if (IS_ERR(tdes_dd->iclk)) {
  1198. dev_err(dev, "clock intialization failed.\n");
  1199. err = PTR_ERR(tdes_dd->iclk);
  1200. goto clk_err;
  1201. }
  1202. tdes_dd->io_base = ioremap(tdes_dd->phys_base, tdes_phys_size);
  1203. if (!tdes_dd->io_base) {
  1204. dev_err(dev, "can't ioremap\n");
  1205. err = -ENOMEM;
  1206. goto tdes_io_err;
  1207. }
  1208. atmel_tdes_hw_version_init(tdes_dd);
  1209. atmel_tdes_get_cap(tdes_dd);
  1210. err = atmel_tdes_buff_init(tdes_dd);
  1211. if (err)
  1212. goto err_tdes_buff;
  1213. if (tdes_dd->caps.has_dma) {
  1214. pdata = pdev->dev.platform_data;
  1215. if (!pdata) {
  1216. pdata = atmel_tdes_of_init(pdev);
  1217. if (IS_ERR(pdata)) {
  1218. dev_err(&pdev->dev, "platform data not available\n");
  1219. err = PTR_ERR(pdata);
  1220. goto err_pdata;
  1221. }
  1222. }
  1223. if (!pdata->dma_slave) {
  1224. err = -ENXIO;
  1225. goto err_pdata;
  1226. }
  1227. err = atmel_tdes_dma_init(tdes_dd, pdata);
  1228. if (err)
  1229. goto err_tdes_dma;
  1230. dev_info(dev, "using %s, %s for DMA transfers\n",
  1231. dma_chan_name(tdes_dd->dma_lch_in.chan),
  1232. dma_chan_name(tdes_dd->dma_lch_out.chan));
  1233. }
  1234. spin_lock(&atmel_tdes.lock);
  1235. list_add_tail(&tdes_dd->list, &atmel_tdes.dev_list);
  1236. spin_unlock(&atmel_tdes.lock);
  1237. err = atmel_tdes_register_algs(tdes_dd);
  1238. if (err)
  1239. goto err_algs;
  1240. dev_info(dev, "Atmel DES/TDES\n");
  1241. return 0;
  1242. err_algs:
  1243. spin_lock(&atmel_tdes.lock);
  1244. list_del(&tdes_dd->list);
  1245. spin_unlock(&atmel_tdes.lock);
  1246. if (tdes_dd->caps.has_dma)
  1247. atmel_tdes_dma_cleanup(tdes_dd);
  1248. err_tdes_dma:
  1249. err_pdata:
  1250. atmel_tdes_buff_cleanup(tdes_dd);
  1251. err_tdes_buff:
  1252. iounmap(tdes_dd->io_base);
  1253. tdes_io_err:
  1254. clk_put(tdes_dd->iclk);
  1255. clk_err:
  1256. free_irq(tdes_dd->irq, tdes_dd);
  1257. tdes_irq_err:
  1258. res_err:
  1259. tasklet_kill(&tdes_dd->done_task);
  1260. tasklet_kill(&tdes_dd->queue_task);
  1261. tdes_dd_err:
  1262. dev_err(dev, "initialization failed.\n");
  1263. return err;
  1264. }
  1265. static int atmel_tdes_remove(struct platform_device *pdev)
  1266. {
  1267. static struct atmel_tdes_dev *tdes_dd;
  1268. tdes_dd = platform_get_drvdata(pdev);
  1269. if (!tdes_dd)
  1270. return -ENODEV;
  1271. spin_lock(&atmel_tdes.lock);
  1272. list_del(&tdes_dd->list);
  1273. spin_unlock(&atmel_tdes.lock);
  1274. atmel_tdes_unregister_algs(tdes_dd);
  1275. tasklet_kill(&tdes_dd->done_task);
  1276. tasklet_kill(&tdes_dd->queue_task);
  1277. if (tdes_dd->caps.has_dma)
  1278. atmel_tdes_dma_cleanup(tdes_dd);
  1279. atmel_tdes_buff_cleanup(tdes_dd);
  1280. iounmap(tdes_dd->io_base);
  1281. clk_put(tdes_dd->iclk);
  1282. if (tdes_dd->irq >= 0)
  1283. free_irq(tdes_dd->irq, tdes_dd);
  1284. return 0;
  1285. }
  1286. static struct platform_driver atmel_tdes_driver = {
  1287. .probe = atmel_tdes_probe,
  1288. .remove = atmel_tdes_remove,
  1289. .driver = {
  1290. .name = "atmel_tdes",
  1291. .owner = THIS_MODULE,
  1292. .of_match_table = of_match_ptr(atmel_tdes_dt_ids),
  1293. },
  1294. };
  1295. module_platform_driver(atmel_tdes_driver);
  1296. MODULE_DESCRIPTION("Atmel DES/TDES hw acceleration support.");
  1297. MODULE_LICENSE("GPL v2");
  1298. MODULE_AUTHOR("Nicolas Royer - Eukréa Electromatique");