arm-ccn.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License version 2 as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * Copyright (C) 2014 ARM Limited
  12. */
  13. #include <linux/ctype.h>
  14. #include <linux/hrtimer.h>
  15. #include <linux/idr.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/perf_event.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/slab.h>
  22. #define CCN_NUM_XP_PORTS 2
  23. #define CCN_NUM_VCS 4
  24. #define CCN_NUM_REGIONS 256
  25. #define CCN_REGION_SIZE 0x10000
  26. #define CCN_ALL_OLY_ID 0xff00
  27. #define CCN_ALL_OLY_ID__OLY_ID__SHIFT 0
  28. #define CCN_ALL_OLY_ID__OLY_ID__MASK 0x1f
  29. #define CCN_ALL_OLY_ID__NODE_ID__SHIFT 8
  30. #define CCN_ALL_OLY_ID__NODE_ID__MASK 0x3f
  31. #define CCN_MN_ERRINT_STATUS 0x0008
  32. #define CCN_MN_ERRINT_STATUS__INTREQ__DESSERT 0x11
  33. #define CCN_MN_ERRINT_STATUS__ALL_ERRORS__ENABLE 0x02
  34. #define CCN_MN_ERRINT_STATUS__ALL_ERRORS__DISABLED 0x20
  35. #define CCN_MN_ERRINT_STATUS__ALL_ERRORS__DISABLE 0x22
  36. #define CCN_MN_ERRINT_STATUS__CORRECTED_ERRORS_ENABLE 0x04
  37. #define CCN_MN_ERRINT_STATUS__CORRECTED_ERRORS_DISABLED 0x40
  38. #define CCN_MN_ERRINT_STATUS__CORRECTED_ERRORS_DISABLE 0x44
  39. #define CCN_MN_ERRINT_STATUS__PMU_EVENTS__ENABLE 0x08
  40. #define CCN_MN_ERRINT_STATUS__PMU_EVENTS__DISABLED 0x80
  41. #define CCN_MN_ERRINT_STATUS__PMU_EVENTS__DISABLE 0x88
  42. #define CCN_MN_OLY_COMP_LIST_63_0 0x01e0
  43. #define CCN_MN_ERR_SIG_VAL_63_0 0x0300
  44. #define CCN_MN_ERR_SIG_VAL_63_0__DT (1 << 1)
  45. #define CCN_DT_ACTIVE_DSM 0x0000
  46. #define CCN_DT_ACTIVE_DSM__DSM_ID__SHIFT(n) ((n) * 8)
  47. #define CCN_DT_ACTIVE_DSM__DSM_ID__MASK 0xff
  48. #define CCN_DT_CTL 0x0028
  49. #define CCN_DT_CTL__DT_EN (1 << 0)
  50. #define CCN_DT_PMEVCNT(n) (0x0100 + (n) * 0x8)
  51. #define CCN_DT_PMCCNTR 0x0140
  52. #define CCN_DT_PMCCNTRSR 0x0190
  53. #define CCN_DT_PMOVSR 0x0198
  54. #define CCN_DT_PMOVSR_CLR 0x01a0
  55. #define CCN_DT_PMOVSR_CLR__MASK 0x1f
  56. #define CCN_DT_PMCR 0x01a8
  57. #define CCN_DT_PMCR__OVFL_INTR_EN (1 << 6)
  58. #define CCN_DT_PMCR__PMU_EN (1 << 0)
  59. #define CCN_DT_PMSR 0x01b0
  60. #define CCN_DT_PMSR_REQ 0x01b8
  61. #define CCN_DT_PMSR_CLR 0x01c0
  62. #define CCN_HNF_PMU_EVENT_SEL 0x0600
  63. #define CCN_HNF_PMU_EVENT_SEL__ID__SHIFT(n) ((n) * 4)
  64. #define CCN_HNF_PMU_EVENT_SEL__ID__MASK 0xf
  65. #define CCN_XP_DT_CONFIG 0x0300
  66. #define CCN_XP_DT_CONFIG__DT_CFG__SHIFT(n) ((n) * 4)
  67. #define CCN_XP_DT_CONFIG__DT_CFG__MASK 0xf
  68. #define CCN_XP_DT_CONFIG__DT_CFG__PASS_THROUGH 0x0
  69. #define CCN_XP_DT_CONFIG__DT_CFG__WATCHPOINT_0_OR_1 0x1
  70. #define CCN_XP_DT_CONFIG__DT_CFG__WATCHPOINT(n) (0x2 + (n))
  71. #define CCN_XP_DT_CONFIG__DT_CFG__XP_PMU_EVENT(n) (0x4 + (n))
  72. #define CCN_XP_DT_CONFIG__DT_CFG__DEVICE_PMU_EVENT(d, n) (0x8 + (d) * 4 + (n))
  73. #define CCN_XP_DT_INTERFACE_SEL 0x0308
  74. #define CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__SHIFT(n) (0 + (n) * 8)
  75. #define CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__MASK 0x1
  76. #define CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__SHIFT(n) (1 + (n) * 8)
  77. #define CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__MASK 0x1
  78. #define CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__SHIFT(n) (2 + (n) * 8)
  79. #define CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__MASK 0x3
  80. #define CCN_XP_DT_CMP_VAL_L(n) (0x0310 + (n) * 0x40)
  81. #define CCN_XP_DT_CMP_VAL_H(n) (0x0318 + (n) * 0x40)
  82. #define CCN_XP_DT_CMP_MASK_L(n) (0x0320 + (n) * 0x40)
  83. #define CCN_XP_DT_CMP_MASK_H(n) (0x0328 + (n) * 0x40)
  84. #define CCN_XP_DT_CONTROL 0x0370
  85. #define CCN_XP_DT_CONTROL__DT_ENABLE (1 << 0)
  86. #define CCN_XP_DT_CONTROL__WP_ARM_SEL__SHIFT(n) (12 + (n) * 4)
  87. #define CCN_XP_DT_CONTROL__WP_ARM_SEL__MASK 0xf
  88. #define CCN_XP_DT_CONTROL__WP_ARM_SEL__ALWAYS 0xf
  89. #define CCN_XP_PMU_EVENT_SEL 0x0600
  90. #define CCN_XP_PMU_EVENT_SEL__ID__SHIFT(n) ((n) * 7)
  91. #define CCN_XP_PMU_EVENT_SEL__ID__MASK 0x3f
  92. #define CCN_SBAS_PMU_EVENT_SEL 0x0600
  93. #define CCN_SBAS_PMU_EVENT_SEL__ID__SHIFT(n) ((n) * 4)
  94. #define CCN_SBAS_PMU_EVENT_SEL__ID__MASK 0xf
  95. #define CCN_RNI_PMU_EVENT_SEL 0x0600
  96. #define CCN_RNI_PMU_EVENT_SEL__ID__SHIFT(n) ((n) * 4)
  97. #define CCN_RNI_PMU_EVENT_SEL__ID__MASK 0xf
  98. #define CCN_TYPE_MN 0x01
  99. #define CCN_TYPE_DT 0x02
  100. #define CCN_TYPE_HNF 0x04
  101. #define CCN_TYPE_HNI 0x05
  102. #define CCN_TYPE_XP 0x08
  103. #define CCN_TYPE_SBSX 0x0c
  104. #define CCN_TYPE_SBAS 0x10
  105. #define CCN_TYPE_RNI_1P 0x14
  106. #define CCN_TYPE_RNI_2P 0x15
  107. #define CCN_TYPE_RNI_3P 0x16
  108. #define CCN_TYPE_RND_1P 0x18 /* RN-D = RN-I + DVM */
  109. #define CCN_TYPE_RND_2P 0x19
  110. #define CCN_TYPE_RND_3P 0x1a
  111. #define CCN_TYPE_CYCLES 0xff /* Pseudotype */
  112. #define CCN_EVENT_WATCHPOINT 0xfe /* Pseudoevent */
  113. #define CCN_NUM_PMU_EVENTS 4
  114. #define CCN_NUM_XP_WATCHPOINTS 2 /* See DT.dbg_id.num_watchpoints */
  115. #define CCN_NUM_PMU_EVENT_COUNTERS 8 /* See DT.dbg_id.num_pmucntr */
  116. #define CCN_IDX_PMU_CYCLE_COUNTER CCN_NUM_PMU_EVENT_COUNTERS
  117. #define CCN_NUM_PREDEFINED_MASKS 4
  118. #define CCN_IDX_MASK_ANY (CCN_NUM_PMU_EVENT_COUNTERS + 0)
  119. #define CCN_IDX_MASK_EXACT (CCN_NUM_PMU_EVENT_COUNTERS + 1)
  120. #define CCN_IDX_MASK_ORDER (CCN_NUM_PMU_EVENT_COUNTERS + 2)
  121. #define CCN_IDX_MASK_OPCODE (CCN_NUM_PMU_EVENT_COUNTERS + 3)
  122. struct arm_ccn_component {
  123. void __iomem *base;
  124. u32 type;
  125. DECLARE_BITMAP(pmu_events_mask, CCN_NUM_PMU_EVENTS);
  126. union {
  127. struct {
  128. DECLARE_BITMAP(dt_cmp_mask, CCN_NUM_XP_WATCHPOINTS);
  129. } xp;
  130. };
  131. };
  132. #define pmu_to_arm_ccn(_pmu) container_of(container_of(_pmu, \
  133. struct arm_ccn_dt, pmu), struct arm_ccn, dt)
  134. struct arm_ccn_dt {
  135. int id;
  136. void __iomem *base;
  137. spinlock_t config_lock;
  138. DECLARE_BITMAP(pmu_counters_mask, CCN_NUM_PMU_EVENT_COUNTERS + 1);
  139. struct {
  140. struct arm_ccn_component *source;
  141. struct perf_event *event;
  142. } pmu_counters[CCN_NUM_PMU_EVENT_COUNTERS + 1];
  143. struct {
  144. u64 l, h;
  145. } cmp_mask[CCN_NUM_PMU_EVENT_COUNTERS + CCN_NUM_PREDEFINED_MASKS];
  146. struct hrtimer hrtimer;
  147. struct pmu pmu;
  148. };
  149. struct arm_ccn {
  150. struct device *dev;
  151. void __iomem *base;
  152. unsigned irq_used:1;
  153. unsigned sbas_present:1;
  154. unsigned sbsx_present:1;
  155. int num_nodes;
  156. struct arm_ccn_component *node;
  157. int num_xps;
  158. struct arm_ccn_component *xp;
  159. struct arm_ccn_dt dt;
  160. };
  161. static int arm_ccn_node_to_xp(int node)
  162. {
  163. return node / CCN_NUM_XP_PORTS;
  164. }
  165. static int arm_ccn_node_to_xp_port(int node)
  166. {
  167. return node % CCN_NUM_XP_PORTS;
  168. }
  169. /*
  170. * Bit shifts and masks in these defines must be kept in sync with
  171. * arm_ccn_pmu_config_set() and CCN_FORMAT_ATTRs below!
  172. */
  173. #define CCN_CONFIG_NODE(_config) (((_config) >> 0) & 0xff)
  174. #define CCN_CONFIG_XP(_config) (((_config) >> 0) & 0xff)
  175. #define CCN_CONFIG_TYPE(_config) (((_config) >> 8) & 0xff)
  176. #define CCN_CONFIG_EVENT(_config) (((_config) >> 16) & 0xff)
  177. #define CCN_CONFIG_PORT(_config) (((_config) >> 24) & 0x3)
  178. #define CCN_CONFIG_VC(_config) (((_config) >> 26) & 0x7)
  179. #define CCN_CONFIG_DIR(_config) (((_config) >> 29) & 0x1)
  180. #define CCN_CONFIG_MASK(_config) (((_config) >> 30) & 0xf)
  181. static void arm_ccn_pmu_config_set(u64 *config, u32 node_xp, u32 type, u32 port)
  182. {
  183. *config &= ~((0xff << 0) | (0xff << 8) | (0xff << 24));
  184. *config |= (node_xp << 0) | (type << 8) | (port << 24);
  185. }
  186. static ssize_t arm_ccn_pmu_format_show(struct device *dev,
  187. struct device_attribute *attr, char *buf)
  188. {
  189. struct dev_ext_attribute *ea = container_of(attr,
  190. struct dev_ext_attribute, attr);
  191. return snprintf(buf, PAGE_SIZE, "%s\n", (char *)ea->var);
  192. }
  193. #define CCN_FORMAT_ATTR(_name, _config) \
  194. struct dev_ext_attribute arm_ccn_pmu_format_attr_##_name = \
  195. { __ATTR(_name, S_IRUGO, arm_ccn_pmu_format_show, \
  196. NULL), _config }
  197. static CCN_FORMAT_ATTR(node, "config:0-7");
  198. static CCN_FORMAT_ATTR(xp, "config:0-7");
  199. static CCN_FORMAT_ATTR(type, "config:8-15");
  200. static CCN_FORMAT_ATTR(event, "config:16-23");
  201. static CCN_FORMAT_ATTR(port, "config:24-25");
  202. static CCN_FORMAT_ATTR(vc, "config:26-28");
  203. static CCN_FORMAT_ATTR(dir, "config:29-29");
  204. static CCN_FORMAT_ATTR(mask, "config:30-33");
  205. static CCN_FORMAT_ATTR(cmp_l, "config1:0-62");
  206. static CCN_FORMAT_ATTR(cmp_h, "config2:0-59");
  207. static struct attribute *arm_ccn_pmu_format_attrs[] = {
  208. &arm_ccn_pmu_format_attr_node.attr.attr,
  209. &arm_ccn_pmu_format_attr_xp.attr.attr,
  210. &arm_ccn_pmu_format_attr_type.attr.attr,
  211. &arm_ccn_pmu_format_attr_event.attr.attr,
  212. &arm_ccn_pmu_format_attr_port.attr.attr,
  213. &arm_ccn_pmu_format_attr_vc.attr.attr,
  214. &arm_ccn_pmu_format_attr_dir.attr.attr,
  215. &arm_ccn_pmu_format_attr_mask.attr.attr,
  216. &arm_ccn_pmu_format_attr_cmp_l.attr.attr,
  217. &arm_ccn_pmu_format_attr_cmp_h.attr.attr,
  218. NULL
  219. };
  220. static struct attribute_group arm_ccn_pmu_format_attr_group = {
  221. .name = "format",
  222. .attrs = arm_ccn_pmu_format_attrs,
  223. };
  224. struct arm_ccn_pmu_event {
  225. struct device_attribute attr;
  226. u32 type;
  227. u32 event;
  228. int num_ports;
  229. int num_vcs;
  230. const char *def;
  231. int mask;
  232. };
  233. #define CCN_EVENT_ATTR(_name) \
  234. __ATTR(_name, S_IRUGO, arm_ccn_pmu_event_show, NULL)
  235. /*
  236. * Events defined in TRM for MN, HN-I and SBSX are actually watchpoints set on
  237. * their ports in XP they are connected to. For the sake of usability they are
  238. * explicitly defined here (and translated into a relevant watchpoint in
  239. * arm_ccn_pmu_event_init()) so the user can easily request them without deep
  240. * knowledge of the flit format.
  241. */
  242. #define CCN_EVENT_MN(_name, _def, _mask) { .attr = CCN_EVENT_ATTR(mn_##_name), \
  243. .type = CCN_TYPE_MN, .event = CCN_EVENT_WATCHPOINT, \
  244. .num_ports = CCN_NUM_XP_PORTS, .num_vcs = CCN_NUM_VCS, \
  245. .def = _def, .mask = _mask, }
  246. #define CCN_EVENT_HNI(_name, _def, _mask) { \
  247. .attr = CCN_EVENT_ATTR(hni_##_name), .type = CCN_TYPE_HNI, \
  248. .event = CCN_EVENT_WATCHPOINT, .num_ports = CCN_NUM_XP_PORTS, \
  249. .num_vcs = CCN_NUM_VCS, .def = _def, .mask = _mask, }
  250. #define CCN_EVENT_SBSX(_name, _def, _mask) { \
  251. .attr = CCN_EVENT_ATTR(sbsx_##_name), .type = CCN_TYPE_SBSX, \
  252. .event = CCN_EVENT_WATCHPOINT, .num_ports = CCN_NUM_XP_PORTS, \
  253. .num_vcs = CCN_NUM_VCS, .def = _def, .mask = _mask, }
  254. #define CCN_EVENT_HNF(_name, _event) { .attr = CCN_EVENT_ATTR(hnf_##_name), \
  255. .type = CCN_TYPE_HNF, .event = _event, }
  256. #define CCN_EVENT_XP(_name, _event) { .attr = CCN_EVENT_ATTR(xp_##_name), \
  257. .type = CCN_TYPE_XP, .event = _event, \
  258. .num_ports = CCN_NUM_XP_PORTS, .num_vcs = CCN_NUM_VCS, }
  259. /*
  260. * RN-I & RN-D (RN-D = RN-I + DVM) nodes have different type ID depending
  261. * on configuration. One of them is picked to represent the whole group,
  262. * as they all share the same event types.
  263. */
  264. #define CCN_EVENT_RNI(_name, _event) { .attr = CCN_EVENT_ATTR(rni_##_name), \
  265. .type = CCN_TYPE_RNI_3P, .event = _event, }
  266. #define CCN_EVENT_SBAS(_name, _event) { .attr = CCN_EVENT_ATTR(sbas_##_name), \
  267. .type = CCN_TYPE_SBAS, .event = _event, }
  268. #define CCN_EVENT_CYCLES(_name) { .attr = CCN_EVENT_ATTR(_name), \
  269. .type = CCN_TYPE_CYCLES }
  270. static ssize_t arm_ccn_pmu_event_show(struct device *dev,
  271. struct device_attribute *attr, char *buf)
  272. {
  273. struct arm_ccn_pmu_event *event = container_of(attr,
  274. struct arm_ccn_pmu_event, attr);
  275. ssize_t res;
  276. res = snprintf(buf, PAGE_SIZE, "type=0x%x", event->type);
  277. if (event->event)
  278. res += snprintf(buf + res, PAGE_SIZE - res, ",event=0x%x",
  279. event->event);
  280. if (event->def)
  281. res += snprintf(buf + res, PAGE_SIZE - res, ",%s",
  282. event->def);
  283. if (event->mask)
  284. res += snprintf(buf + res, PAGE_SIZE - res, ",mask=0x%x",
  285. event->mask);
  286. res += snprintf(buf + res, PAGE_SIZE - res, "\n");
  287. return res;
  288. }
  289. static umode_t arm_ccn_pmu_events_is_visible(struct kobject *kobj,
  290. struct attribute *attr, int index)
  291. {
  292. struct device *dev = kobj_to_dev(kobj);
  293. struct arm_ccn *ccn = pmu_to_arm_ccn(dev_get_drvdata(dev));
  294. struct device_attribute *dev_attr = container_of(attr,
  295. struct device_attribute, attr);
  296. struct arm_ccn_pmu_event *event = container_of(dev_attr,
  297. struct arm_ccn_pmu_event, attr);
  298. if (event->type == CCN_TYPE_SBAS && !ccn->sbas_present)
  299. return 0;
  300. if (event->type == CCN_TYPE_SBSX && !ccn->sbsx_present)
  301. return 0;
  302. return attr->mode;
  303. }
  304. static struct arm_ccn_pmu_event arm_ccn_pmu_events[] = {
  305. CCN_EVENT_MN(eobarrier, "dir=0,vc=0,cmp_h=0x1c00", CCN_IDX_MASK_OPCODE),
  306. CCN_EVENT_MN(ecbarrier, "dir=0,vc=0,cmp_h=0x1e00", CCN_IDX_MASK_OPCODE),
  307. CCN_EVENT_MN(dvmop, "dir=0,vc=0,cmp_h=0x2800", CCN_IDX_MASK_OPCODE),
  308. CCN_EVENT_HNI(txdatflits, "dir=1,vc=3", CCN_IDX_MASK_ANY),
  309. CCN_EVENT_HNI(rxdatflits, "dir=0,vc=3", CCN_IDX_MASK_ANY),
  310. CCN_EVENT_HNI(txreqflits, "dir=1,vc=0", CCN_IDX_MASK_ANY),
  311. CCN_EVENT_HNI(rxreqflits, "dir=0,vc=0", CCN_IDX_MASK_ANY),
  312. CCN_EVENT_HNI(rxreqflits_order, "dir=0,vc=0,cmp_h=0x8000",
  313. CCN_IDX_MASK_ORDER),
  314. CCN_EVENT_SBSX(txdatflits, "dir=1,vc=3", CCN_IDX_MASK_ANY),
  315. CCN_EVENT_SBSX(rxdatflits, "dir=0,vc=3", CCN_IDX_MASK_ANY),
  316. CCN_EVENT_SBSX(txreqflits, "dir=1,vc=0", CCN_IDX_MASK_ANY),
  317. CCN_EVENT_SBSX(rxreqflits, "dir=0,vc=0", CCN_IDX_MASK_ANY),
  318. CCN_EVENT_SBSX(rxreqflits_order, "dir=0,vc=0,cmp_h=0x8000",
  319. CCN_IDX_MASK_ORDER),
  320. CCN_EVENT_HNF(cache_miss, 0x1),
  321. CCN_EVENT_HNF(l3_sf_cache_access, 0x02),
  322. CCN_EVENT_HNF(cache_fill, 0x3),
  323. CCN_EVENT_HNF(pocq_retry, 0x4),
  324. CCN_EVENT_HNF(pocq_reqs_recvd, 0x5),
  325. CCN_EVENT_HNF(sf_hit, 0x6),
  326. CCN_EVENT_HNF(sf_evictions, 0x7),
  327. CCN_EVENT_HNF(snoops_sent, 0x8),
  328. CCN_EVENT_HNF(snoops_broadcast, 0x9),
  329. CCN_EVENT_HNF(l3_eviction, 0xa),
  330. CCN_EVENT_HNF(l3_fill_invalid_way, 0xb),
  331. CCN_EVENT_HNF(mc_retries, 0xc),
  332. CCN_EVENT_HNF(mc_reqs, 0xd),
  333. CCN_EVENT_HNF(qos_hh_retry, 0xe),
  334. CCN_EVENT_RNI(rdata_beats_p0, 0x1),
  335. CCN_EVENT_RNI(rdata_beats_p1, 0x2),
  336. CCN_EVENT_RNI(rdata_beats_p2, 0x3),
  337. CCN_EVENT_RNI(rxdat_flits, 0x4),
  338. CCN_EVENT_RNI(txdat_flits, 0x5),
  339. CCN_EVENT_RNI(txreq_flits, 0x6),
  340. CCN_EVENT_RNI(txreq_flits_retried, 0x7),
  341. CCN_EVENT_RNI(rrt_full, 0x8),
  342. CCN_EVENT_RNI(wrt_full, 0x9),
  343. CCN_EVENT_RNI(txreq_flits_replayed, 0xa),
  344. CCN_EVENT_XP(upload_starvation, 0x1),
  345. CCN_EVENT_XP(download_starvation, 0x2),
  346. CCN_EVENT_XP(respin, 0x3),
  347. CCN_EVENT_XP(valid_flit, 0x4),
  348. CCN_EVENT_XP(watchpoint, CCN_EVENT_WATCHPOINT),
  349. CCN_EVENT_SBAS(rdata_beats_p0, 0x1),
  350. CCN_EVENT_SBAS(rxdat_flits, 0x4),
  351. CCN_EVENT_SBAS(txdat_flits, 0x5),
  352. CCN_EVENT_SBAS(txreq_flits, 0x6),
  353. CCN_EVENT_SBAS(txreq_flits_retried, 0x7),
  354. CCN_EVENT_SBAS(rrt_full, 0x8),
  355. CCN_EVENT_SBAS(wrt_full, 0x9),
  356. CCN_EVENT_SBAS(txreq_flits_replayed, 0xa),
  357. CCN_EVENT_CYCLES(cycles),
  358. };
  359. /* Populated in arm_ccn_init() */
  360. static struct attribute
  361. *arm_ccn_pmu_events_attrs[ARRAY_SIZE(arm_ccn_pmu_events) + 1];
  362. static struct attribute_group arm_ccn_pmu_events_attr_group = {
  363. .name = "events",
  364. .is_visible = arm_ccn_pmu_events_is_visible,
  365. .attrs = arm_ccn_pmu_events_attrs,
  366. };
  367. static u64 *arm_ccn_pmu_get_cmp_mask(struct arm_ccn *ccn, const char *name)
  368. {
  369. unsigned long i;
  370. if (WARN_ON(!name || !name[0] || !isxdigit(name[0]) || !name[1]))
  371. return NULL;
  372. i = isdigit(name[0]) ? name[0] - '0' : 0xa + tolower(name[0]) - 'a';
  373. switch (name[1]) {
  374. case 'l':
  375. return &ccn->dt.cmp_mask[i].l;
  376. case 'h':
  377. return &ccn->dt.cmp_mask[i].h;
  378. default:
  379. return NULL;
  380. }
  381. }
  382. static ssize_t arm_ccn_pmu_cmp_mask_show(struct device *dev,
  383. struct device_attribute *attr, char *buf)
  384. {
  385. struct arm_ccn *ccn = pmu_to_arm_ccn(dev_get_drvdata(dev));
  386. u64 *mask = arm_ccn_pmu_get_cmp_mask(ccn, attr->attr.name);
  387. return mask ? snprintf(buf, PAGE_SIZE, "0x%016llx\n", *mask) : -EINVAL;
  388. }
  389. static ssize_t arm_ccn_pmu_cmp_mask_store(struct device *dev,
  390. struct device_attribute *attr, const char *buf, size_t count)
  391. {
  392. struct arm_ccn *ccn = pmu_to_arm_ccn(dev_get_drvdata(dev));
  393. u64 *mask = arm_ccn_pmu_get_cmp_mask(ccn, attr->attr.name);
  394. int err = -EINVAL;
  395. if (mask)
  396. err = kstrtoull(buf, 0, mask);
  397. return err ? err : count;
  398. }
  399. #define CCN_CMP_MASK_ATTR(_name) \
  400. struct device_attribute arm_ccn_pmu_cmp_mask_attr_##_name = \
  401. __ATTR(_name, S_IRUGO | S_IWUSR, \
  402. arm_ccn_pmu_cmp_mask_show, arm_ccn_pmu_cmp_mask_store)
  403. #define CCN_CMP_MASK_ATTR_RO(_name) \
  404. struct device_attribute arm_ccn_pmu_cmp_mask_attr_##_name = \
  405. __ATTR(_name, S_IRUGO, arm_ccn_pmu_cmp_mask_show, NULL)
  406. static CCN_CMP_MASK_ATTR(0l);
  407. static CCN_CMP_MASK_ATTR(0h);
  408. static CCN_CMP_MASK_ATTR(1l);
  409. static CCN_CMP_MASK_ATTR(1h);
  410. static CCN_CMP_MASK_ATTR(2l);
  411. static CCN_CMP_MASK_ATTR(2h);
  412. static CCN_CMP_MASK_ATTR(3l);
  413. static CCN_CMP_MASK_ATTR(3h);
  414. static CCN_CMP_MASK_ATTR(4l);
  415. static CCN_CMP_MASK_ATTR(4h);
  416. static CCN_CMP_MASK_ATTR(5l);
  417. static CCN_CMP_MASK_ATTR(5h);
  418. static CCN_CMP_MASK_ATTR(6l);
  419. static CCN_CMP_MASK_ATTR(6h);
  420. static CCN_CMP_MASK_ATTR(7l);
  421. static CCN_CMP_MASK_ATTR(7h);
  422. static CCN_CMP_MASK_ATTR_RO(8l);
  423. static CCN_CMP_MASK_ATTR_RO(8h);
  424. static CCN_CMP_MASK_ATTR_RO(9l);
  425. static CCN_CMP_MASK_ATTR_RO(9h);
  426. static CCN_CMP_MASK_ATTR_RO(al);
  427. static CCN_CMP_MASK_ATTR_RO(ah);
  428. static CCN_CMP_MASK_ATTR_RO(bl);
  429. static CCN_CMP_MASK_ATTR_RO(bh);
  430. static struct attribute *arm_ccn_pmu_cmp_mask_attrs[] = {
  431. &arm_ccn_pmu_cmp_mask_attr_0l.attr, &arm_ccn_pmu_cmp_mask_attr_0h.attr,
  432. &arm_ccn_pmu_cmp_mask_attr_1l.attr, &arm_ccn_pmu_cmp_mask_attr_1h.attr,
  433. &arm_ccn_pmu_cmp_mask_attr_2l.attr, &arm_ccn_pmu_cmp_mask_attr_2h.attr,
  434. &arm_ccn_pmu_cmp_mask_attr_3l.attr, &arm_ccn_pmu_cmp_mask_attr_3h.attr,
  435. &arm_ccn_pmu_cmp_mask_attr_4l.attr, &arm_ccn_pmu_cmp_mask_attr_4h.attr,
  436. &arm_ccn_pmu_cmp_mask_attr_5l.attr, &arm_ccn_pmu_cmp_mask_attr_5h.attr,
  437. &arm_ccn_pmu_cmp_mask_attr_6l.attr, &arm_ccn_pmu_cmp_mask_attr_6h.attr,
  438. &arm_ccn_pmu_cmp_mask_attr_7l.attr, &arm_ccn_pmu_cmp_mask_attr_7h.attr,
  439. &arm_ccn_pmu_cmp_mask_attr_8l.attr, &arm_ccn_pmu_cmp_mask_attr_8h.attr,
  440. &arm_ccn_pmu_cmp_mask_attr_9l.attr, &arm_ccn_pmu_cmp_mask_attr_9h.attr,
  441. &arm_ccn_pmu_cmp_mask_attr_al.attr, &arm_ccn_pmu_cmp_mask_attr_ah.attr,
  442. &arm_ccn_pmu_cmp_mask_attr_bl.attr, &arm_ccn_pmu_cmp_mask_attr_bh.attr,
  443. NULL
  444. };
  445. static struct attribute_group arm_ccn_pmu_cmp_mask_attr_group = {
  446. .name = "cmp_mask",
  447. .attrs = arm_ccn_pmu_cmp_mask_attrs,
  448. };
  449. /*
  450. * Default poll period is 10ms, which is way over the top anyway,
  451. * as in the worst case scenario (an event every cycle), with 1GHz
  452. * clocked bus, the smallest, 32 bit counter will overflow in
  453. * more than 4s.
  454. */
  455. static unsigned int arm_ccn_pmu_poll_period_us = 10000;
  456. module_param_named(pmu_poll_period_us, arm_ccn_pmu_poll_period_us, uint,
  457. S_IRUGO | S_IWUSR);
  458. static ktime_t arm_ccn_pmu_timer_period(void)
  459. {
  460. return ns_to_ktime((u64)arm_ccn_pmu_poll_period_us * 1000);
  461. }
  462. static const struct attribute_group *arm_ccn_pmu_attr_groups[] = {
  463. &arm_ccn_pmu_events_attr_group,
  464. &arm_ccn_pmu_format_attr_group,
  465. &arm_ccn_pmu_cmp_mask_attr_group,
  466. NULL
  467. };
  468. static int arm_ccn_pmu_alloc_bit(unsigned long *bitmap, unsigned long size)
  469. {
  470. int bit;
  471. do {
  472. bit = find_first_zero_bit(bitmap, size);
  473. if (bit >= size)
  474. return -EAGAIN;
  475. } while (test_and_set_bit(bit, bitmap));
  476. return bit;
  477. }
  478. /* All RN-I and RN-D nodes have identical PMUs */
  479. static int arm_ccn_pmu_type_eq(u32 a, u32 b)
  480. {
  481. if (a == b)
  482. return 1;
  483. switch (a) {
  484. case CCN_TYPE_RNI_1P:
  485. case CCN_TYPE_RNI_2P:
  486. case CCN_TYPE_RNI_3P:
  487. case CCN_TYPE_RND_1P:
  488. case CCN_TYPE_RND_2P:
  489. case CCN_TYPE_RND_3P:
  490. switch (b) {
  491. case CCN_TYPE_RNI_1P:
  492. case CCN_TYPE_RNI_2P:
  493. case CCN_TYPE_RNI_3P:
  494. case CCN_TYPE_RND_1P:
  495. case CCN_TYPE_RND_2P:
  496. case CCN_TYPE_RND_3P:
  497. return 1;
  498. }
  499. break;
  500. }
  501. return 0;
  502. }
  503. static void arm_ccn_pmu_event_destroy(struct perf_event *event)
  504. {
  505. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  506. struct hw_perf_event *hw = &event->hw;
  507. if (hw->idx == CCN_IDX_PMU_CYCLE_COUNTER) {
  508. clear_bit(CCN_IDX_PMU_CYCLE_COUNTER, ccn->dt.pmu_counters_mask);
  509. } else {
  510. struct arm_ccn_component *source =
  511. ccn->dt.pmu_counters[hw->idx].source;
  512. if (CCN_CONFIG_TYPE(event->attr.config) == CCN_TYPE_XP &&
  513. CCN_CONFIG_EVENT(event->attr.config) ==
  514. CCN_EVENT_WATCHPOINT)
  515. clear_bit(hw->config_base, source->xp.dt_cmp_mask);
  516. else
  517. clear_bit(hw->config_base, source->pmu_events_mask);
  518. clear_bit(hw->idx, ccn->dt.pmu_counters_mask);
  519. }
  520. ccn->dt.pmu_counters[hw->idx].source = NULL;
  521. ccn->dt.pmu_counters[hw->idx].event = NULL;
  522. }
  523. static int arm_ccn_pmu_event_init(struct perf_event *event)
  524. {
  525. struct arm_ccn *ccn;
  526. struct hw_perf_event *hw = &event->hw;
  527. u32 node_xp, type, event_id;
  528. int valid, bit;
  529. struct arm_ccn_component *source;
  530. int i;
  531. if (event->attr.type != event->pmu->type)
  532. return -ENOENT;
  533. ccn = pmu_to_arm_ccn(event->pmu);
  534. event->destroy = arm_ccn_pmu_event_destroy;
  535. if (hw->sample_period) {
  536. dev_warn(ccn->dev, "Sampling not supported!\n");
  537. return -EOPNOTSUPP;
  538. }
  539. if (has_branch_stack(event) || event->attr.exclude_user ||
  540. event->attr.exclude_kernel || event->attr.exclude_hv ||
  541. event->attr.exclude_idle) {
  542. dev_warn(ccn->dev, "Can't exclude execution levels!\n");
  543. return -EOPNOTSUPP;
  544. }
  545. if (event->cpu < 0) {
  546. dev_warn(ccn->dev, "Can't provide per-task data!\n");
  547. return -EOPNOTSUPP;
  548. }
  549. node_xp = CCN_CONFIG_NODE(event->attr.config);
  550. type = CCN_CONFIG_TYPE(event->attr.config);
  551. event_id = CCN_CONFIG_EVENT(event->attr.config);
  552. /* Validate node/xp vs topology */
  553. switch (type) {
  554. case CCN_TYPE_XP:
  555. if (node_xp >= ccn->num_xps) {
  556. dev_warn(ccn->dev, "Invalid XP ID %d!\n", node_xp);
  557. return -EINVAL;
  558. }
  559. break;
  560. case CCN_TYPE_CYCLES:
  561. break;
  562. default:
  563. if (node_xp >= ccn->num_nodes) {
  564. dev_warn(ccn->dev, "Invalid node ID %d!\n", node_xp);
  565. return -EINVAL;
  566. }
  567. if (!arm_ccn_pmu_type_eq(type, ccn->node[node_xp].type)) {
  568. dev_warn(ccn->dev, "Invalid type 0x%x for node %d!\n",
  569. type, node_xp);
  570. return -EINVAL;
  571. }
  572. break;
  573. }
  574. /* Validate event ID vs available for the type */
  575. for (i = 0, valid = 0; i < ARRAY_SIZE(arm_ccn_pmu_events) && !valid;
  576. i++) {
  577. struct arm_ccn_pmu_event *e = &arm_ccn_pmu_events[i];
  578. u32 port = CCN_CONFIG_PORT(event->attr.config);
  579. u32 vc = CCN_CONFIG_VC(event->attr.config);
  580. if (!arm_ccn_pmu_type_eq(type, e->type))
  581. continue;
  582. if (event_id != e->event)
  583. continue;
  584. if (e->num_ports && port >= e->num_ports) {
  585. dev_warn(ccn->dev, "Invalid port %d for node/XP %d!\n",
  586. port, node_xp);
  587. return -EINVAL;
  588. }
  589. if (e->num_vcs && vc >= e->num_vcs) {
  590. dev_warn(ccn->dev, "Invalid vc %d for node/XP %d!\n",
  591. vc, node_xp);
  592. return -EINVAL;
  593. }
  594. valid = 1;
  595. }
  596. if (!valid) {
  597. dev_warn(ccn->dev, "Invalid event 0x%x for node/XP %d!\n",
  598. event_id, node_xp);
  599. return -EINVAL;
  600. }
  601. /* Watchpoint-based event for a node is actually set on XP */
  602. if (event_id == CCN_EVENT_WATCHPOINT && type != CCN_TYPE_XP) {
  603. u32 port;
  604. type = CCN_TYPE_XP;
  605. port = arm_ccn_node_to_xp_port(node_xp);
  606. node_xp = arm_ccn_node_to_xp(node_xp);
  607. arm_ccn_pmu_config_set(&event->attr.config,
  608. node_xp, type, port);
  609. }
  610. /* Allocate the cycle counter */
  611. if (type == CCN_TYPE_CYCLES) {
  612. if (test_and_set_bit(CCN_IDX_PMU_CYCLE_COUNTER,
  613. ccn->dt.pmu_counters_mask))
  614. return -EAGAIN;
  615. hw->idx = CCN_IDX_PMU_CYCLE_COUNTER;
  616. ccn->dt.pmu_counters[CCN_IDX_PMU_CYCLE_COUNTER].event = event;
  617. return 0;
  618. }
  619. /* Allocate an event counter */
  620. hw->idx = arm_ccn_pmu_alloc_bit(ccn->dt.pmu_counters_mask,
  621. CCN_NUM_PMU_EVENT_COUNTERS);
  622. if (hw->idx < 0) {
  623. dev_warn(ccn->dev, "No more counters available!\n");
  624. return -EAGAIN;
  625. }
  626. if (type == CCN_TYPE_XP)
  627. source = &ccn->xp[node_xp];
  628. else
  629. source = &ccn->node[node_xp];
  630. ccn->dt.pmu_counters[hw->idx].source = source;
  631. /* Allocate an event source or a watchpoint */
  632. if (type == CCN_TYPE_XP && event_id == CCN_EVENT_WATCHPOINT)
  633. bit = arm_ccn_pmu_alloc_bit(source->xp.dt_cmp_mask,
  634. CCN_NUM_XP_WATCHPOINTS);
  635. else
  636. bit = arm_ccn_pmu_alloc_bit(source->pmu_events_mask,
  637. CCN_NUM_PMU_EVENTS);
  638. if (bit < 0) {
  639. dev_warn(ccn->dev, "No more event sources/watchpoints on node/XP %d!\n",
  640. node_xp);
  641. clear_bit(hw->idx, ccn->dt.pmu_counters_mask);
  642. return -EAGAIN;
  643. }
  644. hw->config_base = bit;
  645. ccn->dt.pmu_counters[hw->idx].event = event;
  646. return 0;
  647. }
  648. static u64 arm_ccn_pmu_read_counter(struct arm_ccn *ccn, int idx)
  649. {
  650. u64 res;
  651. if (idx == CCN_IDX_PMU_CYCLE_COUNTER) {
  652. #ifdef readq
  653. res = readq(ccn->dt.base + CCN_DT_PMCCNTR);
  654. #else
  655. /* 40 bit counter, can do snapshot and read in two parts */
  656. writel(0x1, ccn->dt.base + CCN_DT_PMSR_REQ);
  657. while (!(readl(ccn->dt.base + CCN_DT_PMSR) & 0x1))
  658. ;
  659. writel(0x1, ccn->dt.base + CCN_DT_PMSR_CLR);
  660. res = readl(ccn->dt.base + CCN_DT_PMCCNTRSR + 4) & 0xff;
  661. res <<= 32;
  662. res |= readl(ccn->dt.base + CCN_DT_PMCCNTRSR);
  663. #endif
  664. } else {
  665. res = readl(ccn->dt.base + CCN_DT_PMEVCNT(idx));
  666. }
  667. return res;
  668. }
  669. static void arm_ccn_pmu_event_update(struct perf_event *event)
  670. {
  671. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  672. struct hw_perf_event *hw = &event->hw;
  673. u64 prev_count, new_count, mask;
  674. do {
  675. prev_count = local64_read(&hw->prev_count);
  676. new_count = arm_ccn_pmu_read_counter(ccn, hw->idx);
  677. } while (local64_xchg(&hw->prev_count, new_count) != prev_count);
  678. mask = (1LLU << (hw->idx == CCN_IDX_PMU_CYCLE_COUNTER ? 40 : 32)) - 1;
  679. local64_add((new_count - prev_count) & mask, &event->count);
  680. }
  681. static void arm_ccn_pmu_xp_dt_config(struct perf_event *event, int enable)
  682. {
  683. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  684. struct hw_perf_event *hw = &event->hw;
  685. struct arm_ccn_component *xp;
  686. u32 val, dt_cfg;
  687. if (CCN_CONFIG_TYPE(event->attr.config) == CCN_TYPE_XP)
  688. xp = &ccn->xp[CCN_CONFIG_XP(event->attr.config)];
  689. else
  690. xp = &ccn->xp[arm_ccn_node_to_xp(
  691. CCN_CONFIG_NODE(event->attr.config))];
  692. if (enable)
  693. dt_cfg = hw->event_base;
  694. else
  695. dt_cfg = CCN_XP_DT_CONFIG__DT_CFG__PASS_THROUGH;
  696. spin_lock(&ccn->dt.config_lock);
  697. val = readl(xp->base + CCN_XP_DT_CONFIG);
  698. val &= ~(CCN_XP_DT_CONFIG__DT_CFG__MASK <<
  699. CCN_XP_DT_CONFIG__DT_CFG__SHIFT(hw->idx));
  700. val |= dt_cfg << CCN_XP_DT_CONFIG__DT_CFG__SHIFT(hw->idx);
  701. writel(val, xp->base + CCN_XP_DT_CONFIG);
  702. spin_unlock(&ccn->dt.config_lock);
  703. }
  704. static void arm_ccn_pmu_event_start(struct perf_event *event, int flags)
  705. {
  706. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  707. struct hw_perf_event *hw = &event->hw;
  708. local64_set(&event->hw.prev_count,
  709. arm_ccn_pmu_read_counter(ccn, hw->idx));
  710. hw->state = 0;
  711. if (!ccn->irq_used)
  712. hrtimer_start(&ccn->dt.hrtimer, arm_ccn_pmu_timer_period(),
  713. HRTIMER_MODE_REL);
  714. /* Set the DT bus input, engaging the counter */
  715. arm_ccn_pmu_xp_dt_config(event, 1);
  716. }
  717. static void arm_ccn_pmu_event_stop(struct perf_event *event, int flags)
  718. {
  719. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  720. struct hw_perf_event *hw = &event->hw;
  721. u64 timeout;
  722. /* Disable counting, setting the DT bus to pass-through mode */
  723. arm_ccn_pmu_xp_dt_config(event, 0);
  724. if (!ccn->irq_used)
  725. hrtimer_cancel(&ccn->dt.hrtimer);
  726. /* Let the DT bus drain */
  727. timeout = arm_ccn_pmu_read_counter(ccn, CCN_IDX_PMU_CYCLE_COUNTER) +
  728. ccn->num_xps;
  729. while (arm_ccn_pmu_read_counter(ccn, CCN_IDX_PMU_CYCLE_COUNTER) <
  730. timeout)
  731. cpu_relax();
  732. if (flags & PERF_EF_UPDATE)
  733. arm_ccn_pmu_event_update(event);
  734. hw->state |= PERF_HES_STOPPED;
  735. }
  736. static void arm_ccn_pmu_xp_watchpoint_config(struct perf_event *event)
  737. {
  738. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  739. struct hw_perf_event *hw = &event->hw;
  740. struct arm_ccn_component *source =
  741. ccn->dt.pmu_counters[hw->idx].source;
  742. unsigned long wp = hw->config_base;
  743. u32 val;
  744. u64 cmp_l = event->attr.config1;
  745. u64 cmp_h = event->attr.config2;
  746. u64 mask_l = ccn->dt.cmp_mask[CCN_CONFIG_MASK(event->attr.config)].l;
  747. u64 mask_h = ccn->dt.cmp_mask[CCN_CONFIG_MASK(event->attr.config)].h;
  748. hw->event_base = CCN_XP_DT_CONFIG__DT_CFG__WATCHPOINT(wp);
  749. /* Direction (RX/TX), device (port) & virtual channel */
  750. val = readl(source->base + CCN_XP_DT_INTERFACE_SEL);
  751. val &= ~(CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__MASK <<
  752. CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__SHIFT(wp));
  753. val |= CCN_CONFIG_DIR(event->attr.config) <<
  754. CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__SHIFT(wp);
  755. val &= ~(CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__MASK <<
  756. CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__SHIFT(wp));
  757. val |= CCN_CONFIG_PORT(event->attr.config) <<
  758. CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__SHIFT(wp);
  759. val &= ~(CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__MASK <<
  760. CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__SHIFT(wp));
  761. val |= CCN_CONFIG_VC(event->attr.config) <<
  762. CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__SHIFT(wp);
  763. writel(val, source->base + CCN_XP_DT_INTERFACE_SEL);
  764. /* Comparison values */
  765. writel(cmp_l & 0xffffffff, source->base + CCN_XP_DT_CMP_VAL_L(wp));
  766. writel((cmp_l >> 32) & 0xefffffff,
  767. source->base + CCN_XP_DT_CMP_VAL_L(wp) + 4);
  768. writel(cmp_h & 0xffffffff, source->base + CCN_XP_DT_CMP_VAL_H(wp));
  769. writel((cmp_h >> 32) & 0x0fffffff,
  770. source->base + CCN_XP_DT_CMP_VAL_H(wp) + 4);
  771. /* Mask */
  772. writel(mask_l & 0xffffffff, source->base + CCN_XP_DT_CMP_MASK_L(wp));
  773. writel((mask_l >> 32) & 0xefffffff,
  774. source->base + CCN_XP_DT_CMP_MASK_L(wp) + 4);
  775. writel(mask_h & 0xffffffff, source->base + CCN_XP_DT_CMP_MASK_H(wp));
  776. writel((mask_h >> 32) & 0x0fffffff,
  777. source->base + CCN_XP_DT_CMP_MASK_H(wp) + 4);
  778. }
  779. static void arm_ccn_pmu_xp_event_config(struct perf_event *event)
  780. {
  781. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  782. struct hw_perf_event *hw = &event->hw;
  783. struct arm_ccn_component *source =
  784. ccn->dt.pmu_counters[hw->idx].source;
  785. u32 val, id;
  786. hw->event_base = CCN_XP_DT_CONFIG__DT_CFG__XP_PMU_EVENT(hw->config_base);
  787. id = (CCN_CONFIG_VC(event->attr.config) << 4) |
  788. (CCN_CONFIG_PORT(event->attr.config) << 3) |
  789. (CCN_CONFIG_EVENT(event->attr.config) << 0);
  790. val = readl(source->base + CCN_XP_PMU_EVENT_SEL);
  791. val &= ~(CCN_XP_PMU_EVENT_SEL__ID__MASK <<
  792. CCN_XP_PMU_EVENT_SEL__ID__SHIFT(hw->config_base));
  793. val |= id << CCN_XP_PMU_EVENT_SEL__ID__SHIFT(hw->config_base);
  794. writel(val, source->base + CCN_XP_PMU_EVENT_SEL);
  795. }
  796. static void arm_ccn_pmu_node_event_config(struct perf_event *event)
  797. {
  798. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  799. struct hw_perf_event *hw = &event->hw;
  800. struct arm_ccn_component *source =
  801. ccn->dt.pmu_counters[hw->idx].source;
  802. u32 type = CCN_CONFIG_TYPE(event->attr.config);
  803. u32 val, port;
  804. port = arm_ccn_node_to_xp_port(CCN_CONFIG_NODE(event->attr.config));
  805. hw->event_base = CCN_XP_DT_CONFIG__DT_CFG__DEVICE_PMU_EVENT(port,
  806. hw->config_base);
  807. /* These *_event_sel regs should be identical, but let's make sure... */
  808. BUILD_BUG_ON(CCN_HNF_PMU_EVENT_SEL != CCN_SBAS_PMU_EVENT_SEL);
  809. BUILD_BUG_ON(CCN_SBAS_PMU_EVENT_SEL != CCN_RNI_PMU_EVENT_SEL);
  810. BUILD_BUG_ON(CCN_HNF_PMU_EVENT_SEL__ID__SHIFT(1) !=
  811. CCN_SBAS_PMU_EVENT_SEL__ID__SHIFT(1));
  812. BUILD_BUG_ON(CCN_SBAS_PMU_EVENT_SEL__ID__SHIFT(1) !=
  813. CCN_RNI_PMU_EVENT_SEL__ID__SHIFT(1));
  814. BUILD_BUG_ON(CCN_HNF_PMU_EVENT_SEL__ID__MASK !=
  815. CCN_SBAS_PMU_EVENT_SEL__ID__MASK);
  816. BUILD_BUG_ON(CCN_SBAS_PMU_EVENT_SEL__ID__MASK !=
  817. CCN_RNI_PMU_EVENT_SEL__ID__MASK);
  818. if (WARN_ON(type != CCN_TYPE_HNF && type != CCN_TYPE_SBAS &&
  819. !arm_ccn_pmu_type_eq(type, CCN_TYPE_RNI_3P)))
  820. return;
  821. /* Set the event id for the pre-allocated counter */
  822. val = readl(source->base + CCN_HNF_PMU_EVENT_SEL);
  823. val &= ~(CCN_HNF_PMU_EVENT_SEL__ID__MASK <<
  824. CCN_HNF_PMU_EVENT_SEL__ID__SHIFT(hw->config_base));
  825. val |= CCN_CONFIG_EVENT(event->attr.config) <<
  826. CCN_HNF_PMU_EVENT_SEL__ID__SHIFT(hw->config_base);
  827. writel(val, source->base + CCN_HNF_PMU_EVENT_SEL);
  828. }
  829. static void arm_ccn_pmu_event_config(struct perf_event *event)
  830. {
  831. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  832. struct hw_perf_event *hw = &event->hw;
  833. u32 xp, offset, val;
  834. /* Cycle counter requires no setup */
  835. if (hw->idx == CCN_IDX_PMU_CYCLE_COUNTER)
  836. return;
  837. if (CCN_CONFIG_TYPE(event->attr.config) == CCN_TYPE_XP)
  838. xp = CCN_CONFIG_XP(event->attr.config);
  839. else
  840. xp = arm_ccn_node_to_xp(CCN_CONFIG_NODE(event->attr.config));
  841. spin_lock(&ccn->dt.config_lock);
  842. /* Set the DT bus "distance" register */
  843. offset = (hw->idx / 4) * 4;
  844. val = readl(ccn->dt.base + CCN_DT_ACTIVE_DSM + offset);
  845. val &= ~(CCN_DT_ACTIVE_DSM__DSM_ID__MASK <<
  846. CCN_DT_ACTIVE_DSM__DSM_ID__SHIFT(hw->idx % 4));
  847. val |= xp << CCN_DT_ACTIVE_DSM__DSM_ID__SHIFT(hw->idx % 4);
  848. writel(val, ccn->dt.base + CCN_DT_ACTIVE_DSM + offset);
  849. if (CCN_CONFIG_TYPE(event->attr.config) == CCN_TYPE_XP) {
  850. if (CCN_CONFIG_EVENT(event->attr.config) ==
  851. CCN_EVENT_WATCHPOINT)
  852. arm_ccn_pmu_xp_watchpoint_config(event);
  853. else
  854. arm_ccn_pmu_xp_event_config(event);
  855. } else {
  856. arm_ccn_pmu_node_event_config(event);
  857. }
  858. spin_unlock(&ccn->dt.config_lock);
  859. }
  860. static int arm_ccn_pmu_event_add(struct perf_event *event, int flags)
  861. {
  862. struct hw_perf_event *hw = &event->hw;
  863. arm_ccn_pmu_event_config(event);
  864. hw->state = PERF_HES_STOPPED;
  865. if (flags & PERF_EF_START)
  866. arm_ccn_pmu_event_start(event, PERF_EF_UPDATE);
  867. return 0;
  868. }
  869. static void arm_ccn_pmu_event_del(struct perf_event *event, int flags)
  870. {
  871. arm_ccn_pmu_event_stop(event, PERF_EF_UPDATE);
  872. }
  873. static void arm_ccn_pmu_event_read(struct perf_event *event)
  874. {
  875. arm_ccn_pmu_event_update(event);
  876. }
  877. static irqreturn_t arm_ccn_pmu_overflow_handler(struct arm_ccn_dt *dt)
  878. {
  879. u32 pmovsr = readl(dt->base + CCN_DT_PMOVSR);
  880. int idx;
  881. if (!pmovsr)
  882. return IRQ_NONE;
  883. writel(pmovsr, dt->base + CCN_DT_PMOVSR_CLR);
  884. BUILD_BUG_ON(CCN_IDX_PMU_CYCLE_COUNTER != CCN_NUM_PMU_EVENT_COUNTERS);
  885. for (idx = 0; idx < CCN_NUM_PMU_EVENT_COUNTERS + 1; idx++) {
  886. struct perf_event *event = dt->pmu_counters[idx].event;
  887. int overflowed = pmovsr & BIT(idx);
  888. WARN_ON_ONCE(overflowed && !event &&
  889. idx != CCN_IDX_PMU_CYCLE_COUNTER);
  890. if (!event || !overflowed)
  891. continue;
  892. arm_ccn_pmu_event_update(event);
  893. }
  894. return IRQ_HANDLED;
  895. }
  896. static enum hrtimer_restart arm_ccn_pmu_timer_handler(struct hrtimer *hrtimer)
  897. {
  898. struct arm_ccn_dt *dt = container_of(hrtimer, struct arm_ccn_dt,
  899. hrtimer);
  900. unsigned long flags;
  901. local_irq_save(flags);
  902. arm_ccn_pmu_overflow_handler(dt);
  903. local_irq_restore(flags);
  904. hrtimer_forward_now(hrtimer, arm_ccn_pmu_timer_period());
  905. return HRTIMER_RESTART;
  906. }
  907. static DEFINE_IDA(arm_ccn_pmu_ida);
  908. static int arm_ccn_pmu_init(struct arm_ccn *ccn)
  909. {
  910. int i;
  911. char *name;
  912. /* Initialize DT subsystem */
  913. ccn->dt.base = ccn->base + CCN_REGION_SIZE;
  914. spin_lock_init(&ccn->dt.config_lock);
  915. writel(CCN_DT_PMOVSR_CLR__MASK, ccn->dt.base + CCN_DT_PMOVSR_CLR);
  916. writel(CCN_DT_CTL__DT_EN, ccn->dt.base + CCN_DT_CTL);
  917. writel(CCN_DT_PMCR__OVFL_INTR_EN | CCN_DT_PMCR__PMU_EN,
  918. ccn->dt.base + CCN_DT_PMCR);
  919. writel(0x1, ccn->dt.base + CCN_DT_PMSR_CLR);
  920. for (i = 0; i < ccn->num_xps; i++) {
  921. writel(0, ccn->xp[i].base + CCN_XP_DT_CONFIG);
  922. writel((CCN_XP_DT_CONTROL__WP_ARM_SEL__ALWAYS <<
  923. CCN_XP_DT_CONTROL__WP_ARM_SEL__SHIFT(0)) |
  924. (CCN_XP_DT_CONTROL__WP_ARM_SEL__ALWAYS <<
  925. CCN_XP_DT_CONTROL__WP_ARM_SEL__SHIFT(1)) |
  926. CCN_XP_DT_CONTROL__DT_ENABLE,
  927. ccn->xp[i].base + CCN_XP_DT_CONTROL);
  928. }
  929. ccn->dt.cmp_mask[CCN_IDX_MASK_ANY].l = ~0;
  930. ccn->dt.cmp_mask[CCN_IDX_MASK_ANY].h = ~0;
  931. ccn->dt.cmp_mask[CCN_IDX_MASK_EXACT].l = 0;
  932. ccn->dt.cmp_mask[CCN_IDX_MASK_EXACT].h = 0;
  933. ccn->dt.cmp_mask[CCN_IDX_MASK_ORDER].l = ~0;
  934. ccn->dt.cmp_mask[CCN_IDX_MASK_ORDER].h = ~(0x1 << 15);
  935. ccn->dt.cmp_mask[CCN_IDX_MASK_OPCODE].l = ~0;
  936. ccn->dt.cmp_mask[CCN_IDX_MASK_OPCODE].h = ~(0x1f << 9);
  937. /* Get a convenient /sys/event_source/devices/ name */
  938. ccn->dt.id = ida_simple_get(&arm_ccn_pmu_ida, 0, 0, GFP_KERNEL);
  939. if (ccn->dt.id == 0) {
  940. name = "ccn";
  941. } else {
  942. int len = snprintf(NULL, 0, "ccn_%d", ccn->dt.id);
  943. name = devm_kzalloc(ccn->dev, len + 1, GFP_KERNEL);
  944. snprintf(name, len + 1, "ccn_%d", ccn->dt.id);
  945. }
  946. /* Perf driver registration */
  947. ccn->dt.pmu = (struct pmu) {
  948. .attr_groups = arm_ccn_pmu_attr_groups,
  949. .task_ctx_nr = perf_invalid_context,
  950. .event_init = arm_ccn_pmu_event_init,
  951. .add = arm_ccn_pmu_event_add,
  952. .del = arm_ccn_pmu_event_del,
  953. .start = arm_ccn_pmu_event_start,
  954. .stop = arm_ccn_pmu_event_stop,
  955. .read = arm_ccn_pmu_event_read,
  956. };
  957. /* No overflow interrupt? Have to use a timer instead. */
  958. if (!ccn->irq_used) {
  959. dev_info(ccn->dev, "No access to interrupts, using timer.\n");
  960. hrtimer_init(&ccn->dt.hrtimer, CLOCK_MONOTONIC,
  961. HRTIMER_MODE_REL);
  962. ccn->dt.hrtimer.function = arm_ccn_pmu_timer_handler;
  963. }
  964. return perf_pmu_register(&ccn->dt.pmu, name, -1);
  965. }
  966. static void arm_ccn_pmu_cleanup(struct arm_ccn *ccn)
  967. {
  968. int i;
  969. for (i = 0; i < ccn->num_xps; i++)
  970. writel(0, ccn->xp[i].base + CCN_XP_DT_CONTROL);
  971. writel(0, ccn->dt.base + CCN_DT_PMCR);
  972. perf_pmu_unregister(&ccn->dt.pmu);
  973. ida_simple_remove(&arm_ccn_pmu_ida, ccn->dt.id);
  974. }
  975. static int arm_ccn_for_each_valid_region(struct arm_ccn *ccn,
  976. int (*callback)(struct arm_ccn *ccn, int region,
  977. void __iomem *base, u32 type, u32 id))
  978. {
  979. int region;
  980. for (region = 0; region < CCN_NUM_REGIONS; region++) {
  981. u32 val, type, id;
  982. void __iomem *base;
  983. int err;
  984. val = readl(ccn->base + CCN_MN_OLY_COMP_LIST_63_0 +
  985. 4 * (region / 32));
  986. if (!(val & (1 << (region % 32))))
  987. continue;
  988. base = ccn->base + region * CCN_REGION_SIZE;
  989. val = readl(base + CCN_ALL_OLY_ID);
  990. type = (val >> CCN_ALL_OLY_ID__OLY_ID__SHIFT) &
  991. CCN_ALL_OLY_ID__OLY_ID__MASK;
  992. id = (val >> CCN_ALL_OLY_ID__NODE_ID__SHIFT) &
  993. CCN_ALL_OLY_ID__NODE_ID__MASK;
  994. err = callback(ccn, region, base, type, id);
  995. if (err)
  996. return err;
  997. }
  998. return 0;
  999. }
  1000. static int arm_ccn_get_nodes_num(struct arm_ccn *ccn, int region,
  1001. void __iomem *base, u32 type, u32 id)
  1002. {
  1003. if (type == CCN_TYPE_XP && id >= ccn->num_xps)
  1004. ccn->num_xps = id + 1;
  1005. else if (id >= ccn->num_nodes)
  1006. ccn->num_nodes = id + 1;
  1007. return 0;
  1008. }
  1009. static int arm_ccn_init_nodes(struct arm_ccn *ccn, int region,
  1010. void __iomem *base, u32 type, u32 id)
  1011. {
  1012. struct arm_ccn_component *component;
  1013. dev_dbg(ccn->dev, "Region %d: id=%u, type=0x%02x\n", region, id, type);
  1014. switch (type) {
  1015. case CCN_TYPE_MN:
  1016. case CCN_TYPE_DT:
  1017. return 0;
  1018. case CCN_TYPE_XP:
  1019. component = &ccn->xp[id];
  1020. break;
  1021. case CCN_TYPE_SBSX:
  1022. ccn->sbsx_present = 1;
  1023. component = &ccn->node[id];
  1024. break;
  1025. case CCN_TYPE_SBAS:
  1026. ccn->sbas_present = 1;
  1027. /* Fall-through */
  1028. default:
  1029. component = &ccn->node[id];
  1030. break;
  1031. }
  1032. component->base = base;
  1033. component->type = type;
  1034. return 0;
  1035. }
  1036. static irqreturn_t arm_ccn_error_handler(struct arm_ccn *ccn,
  1037. const u32 *err_sig_val)
  1038. {
  1039. /* This should be really handled by firmware... */
  1040. dev_err(ccn->dev, "Error reported in %08x%08x%08x%08x%08x%08x.\n",
  1041. err_sig_val[5], err_sig_val[4], err_sig_val[3],
  1042. err_sig_val[2], err_sig_val[1], err_sig_val[0]);
  1043. dev_err(ccn->dev, "Disabling interrupt generation for all errors.\n");
  1044. writel(CCN_MN_ERRINT_STATUS__ALL_ERRORS__DISABLE,
  1045. ccn->base + CCN_MN_ERRINT_STATUS);
  1046. return IRQ_HANDLED;
  1047. }
  1048. static irqreturn_t arm_ccn_irq_handler(int irq, void *dev_id)
  1049. {
  1050. irqreturn_t res = IRQ_NONE;
  1051. struct arm_ccn *ccn = dev_id;
  1052. u32 err_sig_val[6];
  1053. u32 err_or;
  1054. int i;
  1055. /* PMU overflow is a special case */
  1056. err_or = err_sig_val[0] = readl(ccn->base + CCN_MN_ERR_SIG_VAL_63_0);
  1057. if (err_or & CCN_MN_ERR_SIG_VAL_63_0__DT) {
  1058. err_or &= ~CCN_MN_ERR_SIG_VAL_63_0__DT;
  1059. res = arm_ccn_pmu_overflow_handler(&ccn->dt);
  1060. }
  1061. /* Have to read all err_sig_vals to clear them */
  1062. for (i = 1; i < ARRAY_SIZE(err_sig_val); i++) {
  1063. err_sig_val[i] = readl(ccn->base +
  1064. CCN_MN_ERR_SIG_VAL_63_0 + i * 4);
  1065. err_or |= err_sig_val[i];
  1066. }
  1067. if (err_or)
  1068. res |= arm_ccn_error_handler(ccn, err_sig_val);
  1069. if (res != IRQ_NONE)
  1070. writel(CCN_MN_ERRINT_STATUS__INTREQ__DESSERT,
  1071. ccn->base + CCN_MN_ERRINT_STATUS);
  1072. return res;
  1073. }
  1074. static int arm_ccn_probe(struct platform_device *pdev)
  1075. {
  1076. struct arm_ccn *ccn;
  1077. struct resource *res;
  1078. int err;
  1079. ccn = devm_kzalloc(&pdev->dev, sizeof(*ccn), GFP_KERNEL);
  1080. if (!ccn)
  1081. return -ENOMEM;
  1082. ccn->dev = &pdev->dev;
  1083. platform_set_drvdata(pdev, ccn);
  1084. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1085. if (!res)
  1086. return -EINVAL;
  1087. if (!devm_request_mem_region(ccn->dev, res->start,
  1088. resource_size(res), pdev->name))
  1089. return -EBUSY;
  1090. ccn->base = devm_ioremap(ccn->dev, res->start,
  1091. resource_size(res));
  1092. if (!ccn->base)
  1093. return -EFAULT;
  1094. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1095. if (!res)
  1096. return -EINVAL;
  1097. /* Check if we can use the interrupt */
  1098. writel(CCN_MN_ERRINT_STATUS__PMU_EVENTS__DISABLE,
  1099. ccn->base + CCN_MN_ERRINT_STATUS);
  1100. if (readl(ccn->base + CCN_MN_ERRINT_STATUS) &
  1101. CCN_MN_ERRINT_STATUS__PMU_EVENTS__DISABLED) {
  1102. /* Can set 'disable' bits, so can acknowledge interrupts */
  1103. writel(CCN_MN_ERRINT_STATUS__PMU_EVENTS__ENABLE,
  1104. ccn->base + CCN_MN_ERRINT_STATUS);
  1105. err = devm_request_irq(ccn->dev, res->start,
  1106. arm_ccn_irq_handler, 0, dev_name(ccn->dev),
  1107. ccn);
  1108. if (err)
  1109. return err;
  1110. ccn->irq_used = 1;
  1111. }
  1112. /* Build topology */
  1113. err = arm_ccn_for_each_valid_region(ccn, arm_ccn_get_nodes_num);
  1114. if (err)
  1115. return err;
  1116. ccn->node = devm_kzalloc(ccn->dev, sizeof(*ccn->node) * ccn->num_nodes,
  1117. GFP_KERNEL);
  1118. ccn->xp = devm_kzalloc(ccn->dev, sizeof(*ccn->node) * ccn->num_xps,
  1119. GFP_KERNEL);
  1120. if (!ccn->node || !ccn->xp)
  1121. return -ENOMEM;
  1122. err = arm_ccn_for_each_valid_region(ccn, arm_ccn_init_nodes);
  1123. if (err)
  1124. return err;
  1125. return arm_ccn_pmu_init(ccn);
  1126. }
  1127. static int arm_ccn_remove(struct platform_device *pdev)
  1128. {
  1129. struct arm_ccn *ccn = platform_get_drvdata(pdev);
  1130. arm_ccn_pmu_cleanup(ccn);
  1131. return 0;
  1132. }
  1133. static const struct of_device_id arm_ccn_match[] = {
  1134. { .compatible = "arm,ccn-504", },
  1135. {},
  1136. };
  1137. static struct platform_driver arm_ccn_driver = {
  1138. .driver = {
  1139. .name = "arm-ccn",
  1140. .of_match_table = arm_ccn_match,
  1141. },
  1142. .probe = arm_ccn_probe,
  1143. .remove = arm_ccn_remove,
  1144. };
  1145. static int __init arm_ccn_init(void)
  1146. {
  1147. int i;
  1148. for (i = 0; i < ARRAY_SIZE(arm_ccn_pmu_events); i++)
  1149. arm_ccn_pmu_events_attrs[i] = &arm_ccn_pmu_events[i].attr.attr;
  1150. return platform_driver_register(&arm_ccn_driver);
  1151. }
  1152. static void __exit arm_ccn_exit(void)
  1153. {
  1154. platform_driver_unregister(&arm_ccn_driver);
  1155. }
  1156. module_init(arm_ccn_init);
  1157. module_exit(arm_ccn_exit);
  1158. MODULE_AUTHOR("Pawel Moll <pawel.moll@arm.com>");
  1159. MODULE_LICENSE("GPL");