kvm_emulate.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449
  1. /******************************************************************************
  2. * x86_emulate.h
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  9. */
  10. #ifndef _ASM_X86_KVM_X86_EMULATE_H
  11. #define _ASM_X86_KVM_X86_EMULATE_H
  12. #include <asm/desc_defs.h>
  13. struct x86_emulate_ctxt;
  14. enum x86_intercept;
  15. enum x86_intercept_stage;
  16. struct x86_exception {
  17. u8 vector;
  18. bool error_code_valid;
  19. u16 error_code;
  20. bool nested_page_fault;
  21. u64 address; /* cr2 or nested page fault gpa */
  22. };
  23. /*
  24. * This struct is used to carry enough information from the instruction
  25. * decoder to main KVM so that a decision can be made whether the
  26. * instruction needs to be intercepted or not.
  27. */
  28. struct x86_instruction_info {
  29. u8 intercept; /* which intercept */
  30. u8 rep_prefix; /* rep prefix? */
  31. u8 modrm_mod; /* mod part of modrm */
  32. u8 modrm_reg; /* index of register used */
  33. u8 modrm_rm; /* rm part of modrm */
  34. u64 src_val; /* value of source operand */
  35. u64 dst_val; /* value of destination operand */
  36. u8 src_bytes; /* size of source operand */
  37. u8 dst_bytes; /* size of destination operand */
  38. u8 ad_bytes; /* size of src/dst address */
  39. u64 next_rip; /* rip following the instruction */
  40. };
  41. /*
  42. * x86_emulate_ops:
  43. *
  44. * These operations represent the instruction emulator's interface to memory.
  45. * There are two categories of operation: those that act on ordinary memory
  46. * regions (*_std), and those that act on memory regions known to require
  47. * special treatment or emulation (*_emulated).
  48. *
  49. * The emulator assumes that an instruction accesses only one 'emulated memory'
  50. * location, that this location is the given linear faulting address (cr2), and
  51. * that this is one of the instruction's data operands. Instruction fetches and
  52. * stack operations are assumed never to access emulated memory. The emulator
  53. * automatically deduces which operand of a string-move operation is accessing
  54. * emulated memory, and assumes that the other operand accesses normal memory.
  55. *
  56. * NOTES:
  57. * 1. The emulator isn't very smart about emulated vs. standard memory.
  58. * 'Emulated memory' access addresses should be checked for sanity.
  59. * 'Normal memory' accesses may fault, and the caller must arrange to
  60. * detect and handle reentrancy into the emulator via recursive faults.
  61. * Accesses may be unaligned and may cross page boundaries.
  62. * 2. If the access fails (cannot emulate, or a standard access faults) then
  63. * it is up to the memop to propagate the fault to the guest VM via
  64. * some out-of-band mechanism, unknown to the emulator. The memop signals
  65. * failure by returning X86EMUL_PROPAGATE_FAULT to the emulator, which will
  66. * then immediately bail.
  67. * 3. Valid access sizes are 1, 2, 4 and 8 bytes. On x86/32 systems only
  68. * cmpxchg8b_emulated need support 8-byte accesses.
  69. * 4. The emulator cannot handle 64-bit mode emulation on an x86/32 system.
  70. */
  71. /* Access completed successfully: continue emulation as normal. */
  72. #define X86EMUL_CONTINUE 0
  73. /* Access is unhandleable: bail from emulation and return error to caller. */
  74. #define X86EMUL_UNHANDLEABLE 1
  75. /* Terminate emulation but return success to the caller. */
  76. #define X86EMUL_PROPAGATE_FAULT 2 /* propagate a generated fault to guest */
  77. #define X86EMUL_RETRY_INSTR 3 /* retry the instruction for some reason */
  78. #define X86EMUL_CMPXCHG_FAILED 4 /* cmpxchg did not see expected value */
  79. #define X86EMUL_IO_NEEDED 5 /* IO is needed to complete emulation */
  80. #define X86EMUL_INTERCEPTED 6 /* Intercepted by nested VMCB/VMCS */
  81. struct x86_emulate_ops {
  82. /*
  83. * read_gpr: read a general purpose register (rax - r15)
  84. *
  85. * @reg: gpr number.
  86. */
  87. ulong (*read_gpr)(struct x86_emulate_ctxt *ctxt, unsigned reg);
  88. /*
  89. * write_gpr: write a general purpose register (rax - r15)
  90. *
  91. * @reg: gpr number.
  92. * @val: value to write.
  93. */
  94. void (*write_gpr)(struct x86_emulate_ctxt *ctxt, unsigned reg, ulong val);
  95. /*
  96. * read_std: Read bytes of standard (non-emulated/special) memory.
  97. * Used for descriptor reading.
  98. * @addr: [IN ] Linear address from which to read.
  99. * @val: [OUT] Value read from memory, zero-extended to 'u_long'.
  100. * @bytes: [IN ] Number of bytes to read from memory.
  101. */
  102. int (*read_std)(struct x86_emulate_ctxt *ctxt,
  103. unsigned long addr, void *val,
  104. unsigned int bytes,
  105. struct x86_exception *fault);
  106. /*
  107. * read_phys: Read bytes of standard (non-emulated/special) memory.
  108. * Used for descriptor reading.
  109. * @addr: [IN ] Physical address from which to read.
  110. * @val: [OUT] Value read from memory.
  111. * @bytes: [IN ] Number of bytes to read from memory.
  112. */
  113. int (*read_phys)(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  114. void *val, unsigned int bytes);
  115. /*
  116. * write_std: Write bytes of standard (non-emulated/special) memory.
  117. * Used for descriptor writing.
  118. * @addr: [IN ] Linear address to which to write.
  119. * @val: [OUT] Value write to memory, zero-extended to 'u_long'.
  120. * @bytes: [IN ] Number of bytes to write to memory.
  121. */
  122. int (*write_std)(struct x86_emulate_ctxt *ctxt,
  123. unsigned long addr, void *val, unsigned int bytes,
  124. struct x86_exception *fault);
  125. /*
  126. * fetch: Read bytes of standard (non-emulated/special) memory.
  127. * Used for instruction fetch.
  128. * @addr: [IN ] Linear address from which to read.
  129. * @val: [OUT] Value read from memory, zero-extended to 'u_long'.
  130. * @bytes: [IN ] Number of bytes to read from memory.
  131. */
  132. int (*fetch)(struct x86_emulate_ctxt *ctxt,
  133. unsigned long addr, void *val, unsigned int bytes,
  134. struct x86_exception *fault);
  135. /*
  136. * read_emulated: Read bytes from emulated/special memory area.
  137. * @addr: [IN ] Linear address from which to read.
  138. * @val: [OUT] Value read from memory, zero-extended to 'u_long'.
  139. * @bytes: [IN ] Number of bytes to read from memory.
  140. */
  141. int (*read_emulated)(struct x86_emulate_ctxt *ctxt,
  142. unsigned long addr, void *val, unsigned int bytes,
  143. struct x86_exception *fault);
  144. /*
  145. * write_emulated: Write bytes to emulated/special memory area.
  146. * @addr: [IN ] Linear address to which to write.
  147. * @val: [IN ] Value to write to memory (low-order bytes used as
  148. * required).
  149. * @bytes: [IN ] Number of bytes to write to memory.
  150. */
  151. int (*write_emulated)(struct x86_emulate_ctxt *ctxt,
  152. unsigned long addr, const void *val,
  153. unsigned int bytes,
  154. struct x86_exception *fault);
  155. /*
  156. * cmpxchg_emulated: Emulate an atomic (LOCKed) CMPXCHG operation on an
  157. * emulated/special memory area.
  158. * @addr: [IN ] Linear address to access.
  159. * @old: [IN ] Value expected to be current at @addr.
  160. * @new: [IN ] Value to write to @addr.
  161. * @bytes: [IN ] Number of bytes to access using CMPXCHG.
  162. */
  163. int (*cmpxchg_emulated)(struct x86_emulate_ctxt *ctxt,
  164. unsigned long addr,
  165. const void *old,
  166. const void *new,
  167. unsigned int bytes,
  168. struct x86_exception *fault);
  169. void (*invlpg)(struct x86_emulate_ctxt *ctxt, ulong addr);
  170. int (*pio_in_emulated)(struct x86_emulate_ctxt *ctxt,
  171. int size, unsigned short port, void *val,
  172. unsigned int count);
  173. int (*pio_out_emulated)(struct x86_emulate_ctxt *ctxt,
  174. int size, unsigned short port, const void *val,
  175. unsigned int count);
  176. bool (*get_segment)(struct x86_emulate_ctxt *ctxt, u16 *selector,
  177. struct desc_struct *desc, u32 *base3, int seg);
  178. void (*set_segment)(struct x86_emulate_ctxt *ctxt, u16 selector,
  179. struct desc_struct *desc, u32 base3, int seg);
  180. unsigned long (*get_cached_segment_base)(struct x86_emulate_ctxt *ctxt,
  181. int seg);
  182. void (*get_gdt)(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt);
  183. void (*get_idt)(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt);
  184. void (*set_gdt)(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt);
  185. void (*set_idt)(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt);
  186. ulong (*get_cr)(struct x86_emulate_ctxt *ctxt, int cr);
  187. int (*set_cr)(struct x86_emulate_ctxt *ctxt, int cr, ulong val);
  188. int (*cpl)(struct x86_emulate_ctxt *ctxt);
  189. int (*get_dr)(struct x86_emulate_ctxt *ctxt, int dr, ulong *dest);
  190. int (*set_dr)(struct x86_emulate_ctxt *ctxt, int dr, ulong value);
  191. u64 (*get_smbase)(struct x86_emulate_ctxt *ctxt);
  192. void (*set_smbase)(struct x86_emulate_ctxt *ctxt, u64 smbase);
  193. int (*set_msr)(struct x86_emulate_ctxt *ctxt, u32 msr_index, u64 data);
  194. int (*get_msr)(struct x86_emulate_ctxt *ctxt, u32 msr_index, u64 *pdata);
  195. int (*check_pmc)(struct x86_emulate_ctxt *ctxt, u32 pmc);
  196. int (*read_pmc)(struct x86_emulate_ctxt *ctxt, u32 pmc, u64 *pdata);
  197. void (*halt)(struct x86_emulate_ctxt *ctxt);
  198. void (*wbinvd)(struct x86_emulate_ctxt *ctxt);
  199. int (*fix_hypercall)(struct x86_emulate_ctxt *ctxt);
  200. void (*get_fpu)(struct x86_emulate_ctxt *ctxt); /* disables preempt */
  201. void (*put_fpu)(struct x86_emulate_ctxt *ctxt); /* reenables preempt */
  202. int (*intercept)(struct x86_emulate_ctxt *ctxt,
  203. struct x86_instruction_info *info,
  204. enum x86_intercept_stage stage);
  205. void (*get_cpuid)(struct x86_emulate_ctxt *ctxt,
  206. u32 *eax, u32 *ebx, u32 *ecx, u32 *edx);
  207. void (*set_nmi_mask)(struct x86_emulate_ctxt *ctxt, bool masked);
  208. unsigned (*get_hflags)(struct x86_emulate_ctxt *ctxt);
  209. void (*set_hflags)(struct x86_emulate_ctxt *ctxt, unsigned hflags);
  210. };
  211. typedef u32 __attribute__((vector_size(16))) sse128_t;
  212. /* Type, address-of, and value of an instruction's operand. */
  213. struct operand {
  214. enum { OP_REG, OP_MEM, OP_MEM_STR, OP_IMM, OP_XMM, OP_MM, OP_NONE } type;
  215. unsigned int bytes;
  216. unsigned int count;
  217. union {
  218. unsigned long orig_val;
  219. u64 orig_val64;
  220. };
  221. union {
  222. unsigned long *reg;
  223. struct segmented_address {
  224. ulong ea;
  225. unsigned seg;
  226. } mem;
  227. unsigned xmm;
  228. unsigned mm;
  229. } addr;
  230. union {
  231. unsigned long val;
  232. u64 val64;
  233. char valptr[sizeof(sse128_t)];
  234. sse128_t vec_val;
  235. u64 mm_val;
  236. void *data;
  237. };
  238. };
  239. struct fetch_cache {
  240. u8 data[15];
  241. u8 *ptr;
  242. u8 *end;
  243. };
  244. struct read_cache {
  245. u8 data[1024];
  246. unsigned long pos;
  247. unsigned long end;
  248. };
  249. /* Execution mode, passed to the emulator. */
  250. enum x86emul_mode {
  251. X86EMUL_MODE_REAL, /* Real mode. */
  252. X86EMUL_MODE_VM86, /* Virtual 8086 mode. */
  253. X86EMUL_MODE_PROT16, /* 16-bit protected mode. */
  254. X86EMUL_MODE_PROT32, /* 32-bit protected mode. */
  255. X86EMUL_MODE_PROT64, /* 64-bit (long) mode. */
  256. };
  257. /* These match some of the HF_* flags defined in kvm_host.h */
  258. #define X86EMUL_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
  259. #define X86EMUL_SMM_MASK (1 << 6)
  260. #define X86EMUL_SMM_INSIDE_NMI_MASK (1 << 7)
  261. struct x86_emulate_ctxt {
  262. const struct x86_emulate_ops *ops;
  263. /* Register state before/after emulation. */
  264. unsigned long eflags;
  265. unsigned long eip; /* eip before instruction emulation */
  266. /* Emulated execution mode, represented by an X86EMUL_MODE value. */
  267. enum x86emul_mode mode;
  268. /* interruptibility state, as a result of execution of STI or MOV SS */
  269. int interruptibility;
  270. bool perm_ok; /* do not check permissions if true */
  271. bool ud; /* inject an #UD if host doesn't support insn */
  272. bool tf; /* TF value before instruction (after for syscall/sysret) */
  273. bool have_exception;
  274. struct x86_exception exception;
  275. /*
  276. * decode cache
  277. */
  278. /* current opcode length in bytes */
  279. u8 opcode_len;
  280. u8 b;
  281. u8 intercept;
  282. u8 op_bytes;
  283. u8 ad_bytes;
  284. struct operand src;
  285. struct operand src2;
  286. struct operand dst;
  287. int (*execute)(struct x86_emulate_ctxt *ctxt);
  288. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  289. /*
  290. * The following six fields are cleared together,
  291. * the rest are initialized unconditionally in x86_decode_insn
  292. * or elsewhere
  293. */
  294. bool rip_relative;
  295. u8 rex_prefix;
  296. u8 lock_prefix;
  297. u8 rep_prefix;
  298. /* bitmaps of registers in _regs[] that can be read */
  299. u32 regs_valid;
  300. /* bitmaps of registers in _regs[] that have been written */
  301. u32 regs_dirty;
  302. /* modrm */
  303. u8 modrm;
  304. u8 modrm_mod;
  305. u8 modrm_reg;
  306. u8 modrm_rm;
  307. u8 modrm_seg;
  308. u8 seg_override;
  309. u64 d;
  310. unsigned long _eip;
  311. struct operand memop;
  312. /* Fields above regs are cleared together. */
  313. unsigned long _regs[NR_VCPU_REGS];
  314. struct operand *memopp;
  315. struct fetch_cache fetch;
  316. struct read_cache io_read;
  317. struct read_cache mem_read;
  318. };
  319. /* Repeat String Operation Prefix */
  320. #define REPE_PREFIX 0xf3
  321. #define REPNE_PREFIX 0xf2
  322. /* CPUID vendors */
  323. #define X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx 0x68747541
  324. #define X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx 0x444d4163
  325. #define X86EMUL_CPUID_VENDOR_AuthenticAMD_edx 0x69746e65
  326. #define X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx 0x69444d41
  327. #define X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx 0x21726574
  328. #define X86EMUL_CPUID_VENDOR_AMDisbetterI_edx 0x74656273
  329. #define X86EMUL_CPUID_VENDOR_GenuineIntel_ebx 0x756e6547
  330. #define X86EMUL_CPUID_VENDOR_GenuineIntel_ecx 0x6c65746e
  331. #define X86EMUL_CPUID_VENDOR_GenuineIntel_edx 0x49656e69
  332. enum x86_intercept_stage {
  333. X86_ICTP_NONE = 0, /* Allow zero-init to not match anything */
  334. X86_ICPT_PRE_EXCEPT,
  335. X86_ICPT_POST_EXCEPT,
  336. X86_ICPT_POST_MEMACCESS,
  337. };
  338. enum x86_intercept {
  339. x86_intercept_none,
  340. x86_intercept_cr_read,
  341. x86_intercept_cr_write,
  342. x86_intercept_clts,
  343. x86_intercept_lmsw,
  344. x86_intercept_smsw,
  345. x86_intercept_dr_read,
  346. x86_intercept_dr_write,
  347. x86_intercept_lidt,
  348. x86_intercept_sidt,
  349. x86_intercept_lgdt,
  350. x86_intercept_sgdt,
  351. x86_intercept_lldt,
  352. x86_intercept_sldt,
  353. x86_intercept_ltr,
  354. x86_intercept_str,
  355. x86_intercept_rdtsc,
  356. x86_intercept_rdpmc,
  357. x86_intercept_pushf,
  358. x86_intercept_popf,
  359. x86_intercept_cpuid,
  360. x86_intercept_rsm,
  361. x86_intercept_iret,
  362. x86_intercept_intn,
  363. x86_intercept_invd,
  364. x86_intercept_pause,
  365. x86_intercept_hlt,
  366. x86_intercept_invlpg,
  367. x86_intercept_invlpga,
  368. x86_intercept_vmrun,
  369. x86_intercept_vmload,
  370. x86_intercept_vmsave,
  371. x86_intercept_vmmcall,
  372. x86_intercept_stgi,
  373. x86_intercept_clgi,
  374. x86_intercept_skinit,
  375. x86_intercept_rdtscp,
  376. x86_intercept_icebp,
  377. x86_intercept_wbinvd,
  378. x86_intercept_monitor,
  379. x86_intercept_mwait,
  380. x86_intercept_rdmsr,
  381. x86_intercept_wrmsr,
  382. x86_intercept_in,
  383. x86_intercept_ins,
  384. x86_intercept_out,
  385. x86_intercept_outs,
  386. nr_x86_intercepts
  387. };
  388. /* Host execution mode. */
  389. #if defined(CONFIG_X86_32)
  390. #define X86EMUL_MODE_HOST X86EMUL_MODE_PROT32
  391. #elif defined(CONFIG_X86_64)
  392. #define X86EMUL_MODE_HOST X86EMUL_MODE_PROT64
  393. #endif
  394. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len);
  395. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt);
  396. #define EMULATION_FAILED -1
  397. #define EMULATION_OK 0
  398. #define EMULATION_RESTART 1
  399. #define EMULATION_INTERCEPTED 2
  400. void init_decode_cache(struct x86_emulate_ctxt *ctxt);
  401. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt);
  402. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  403. u16 tss_selector, int idt_index, int reason,
  404. bool has_error_code, u32 error_code);
  405. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq);
  406. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt);
  407. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt);
  408. bool emulator_can_use_gpa(struct x86_emulate_ctxt *ctxt);
  409. #endif /* _ASM_X86_KVM_X86_EMULATE_H */