vi.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/slab.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_atombios.h"
  27. #include "amdgpu_ih.h"
  28. #include "amdgpu_uvd.h"
  29. #include "amdgpu_vce.h"
  30. #include "amdgpu_ucode.h"
  31. #include "atom.h"
  32. #include "amd_pcie.h"
  33. #include "gmc/gmc_8_1_d.h"
  34. #include "gmc/gmc_8_1_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "oss/oss_3_0_sh_mask.h"
  37. #include "bif/bif_5_0_d.h"
  38. #include "bif/bif_5_0_sh_mask.h"
  39. #include "gca/gfx_8_0_d.h"
  40. #include "gca/gfx_8_0_sh_mask.h"
  41. #include "smu/smu_7_1_1_d.h"
  42. #include "smu/smu_7_1_1_sh_mask.h"
  43. #include "uvd/uvd_5_0_d.h"
  44. #include "uvd/uvd_5_0_sh_mask.h"
  45. #include "vce/vce_3_0_d.h"
  46. #include "vce/vce_3_0_sh_mask.h"
  47. #include "dce/dce_10_0_d.h"
  48. #include "dce/dce_10_0_sh_mask.h"
  49. #include "vid.h"
  50. #include "vi.h"
  51. #include "vi_dpm.h"
  52. #include "gmc_v8_0.h"
  53. #include "gmc_v7_0.h"
  54. #include "gfx_v8_0.h"
  55. #include "sdma_v2_4.h"
  56. #include "sdma_v3_0.h"
  57. #include "dce_v10_0.h"
  58. #include "dce_v11_0.h"
  59. #include "iceland_ih.h"
  60. #include "tonga_ih.h"
  61. #include "cz_ih.h"
  62. #include "uvd_v5_0.h"
  63. #include "uvd_v6_0.h"
  64. #include "vce_v3_0.h"
  65. #include "amdgpu_powerplay.h"
  66. #if defined(CONFIG_DRM_AMD_ACP)
  67. #include "amdgpu_acp.h"
  68. #endif
  69. #include "dce_virtual.h"
  70. #include "mxgpu_vi.h"
  71. /*
  72. * Indirect registers accessor
  73. */
  74. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  75. {
  76. unsigned long flags;
  77. u32 r;
  78. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  79. WREG32(mmPCIE_INDEX, reg);
  80. (void)RREG32(mmPCIE_INDEX);
  81. r = RREG32(mmPCIE_DATA);
  82. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  83. return r;
  84. }
  85. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  86. {
  87. unsigned long flags;
  88. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  89. WREG32(mmPCIE_INDEX, reg);
  90. (void)RREG32(mmPCIE_INDEX);
  91. WREG32(mmPCIE_DATA, v);
  92. (void)RREG32(mmPCIE_DATA);
  93. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  94. }
  95. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  96. {
  97. unsigned long flags;
  98. u32 r;
  99. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  100. WREG32(mmSMC_IND_INDEX_11, (reg));
  101. r = RREG32(mmSMC_IND_DATA_11);
  102. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  103. return r;
  104. }
  105. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  106. {
  107. unsigned long flags;
  108. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  109. WREG32(mmSMC_IND_INDEX_11, (reg));
  110. WREG32(mmSMC_IND_DATA_11, (v));
  111. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  112. }
  113. /* smu_8_0_d.h */
  114. #define mmMP0PUB_IND_INDEX 0x180
  115. #define mmMP0PUB_IND_DATA 0x181
  116. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  117. {
  118. unsigned long flags;
  119. u32 r;
  120. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  121. WREG32(mmMP0PUB_IND_INDEX, (reg));
  122. r = RREG32(mmMP0PUB_IND_DATA);
  123. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  124. return r;
  125. }
  126. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  127. {
  128. unsigned long flags;
  129. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  130. WREG32(mmMP0PUB_IND_INDEX, (reg));
  131. WREG32(mmMP0PUB_IND_DATA, (v));
  132. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  133. }
  134. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  135. {
  136. unsigned long flags;
  137. u32 r;
  138. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  139. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  140. r = RREG32(mmUVD_CTX_DATA);
  141. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  142. return r;
  143. }
  144. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  145. {
  146. unsigned long flags;
  147. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  148. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  149. WREG32(mmUVD_CTX_DATA, (v));
  150. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  151. }
  152. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  153. {
  154. unsigned long flags;
  155. u32 r;
  156. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  157. WREG32(mmDIDT_IND_INDEX, (reg));
  158. r = RREG32(mmDIDT_IND_DATA);
  159. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  160. return r;
  161. }
  162. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  163. {
  164. unsigned long flags;
  165. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  166. WREG32(mmDIDT_IND_INDEX, (reg));
  167. WREG32(mmDIDT_IND_DATA, (v));
  168. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  169. }
  170. static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  171. {
  172. unsigned long flags;
  173. u32 r;
  174. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  175. WREG32(mmGC_CAC_IND_INDEX, (reg));
  176. r = RREG32(mmGC_CAC_IND_DATA);
  177. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  178. return r;
  179. }
  180. static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  181. {
  182. unsigned long flags;
  183. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  184. WREG32(mmGC_CAC_IND_INDEX, (reg));
  185. WREG32(mmGC_CAC_IND_DATA, (v));
  186. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  187. }
  188. static const u32 tonga_mgcg_cgcg_init[] =
  189. {
  190. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  191. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  192. mmPCIE_DATA, 0x000f0000, 0x00000000,
  193. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  194. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  195. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  196. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  197. };
  198. static const u32 fiji_mgcg_cgcg_init[] =
  199. {
  200. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  201. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  202. mmPCIE_DATA, 0x000f0000, 0x00000000,
  203. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  204. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  205. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  206. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  207. };
  208. static const u32 iceland_mgcg_cgcg_init[] =
  209. {
  210. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  211. mmPCIE_DATA, 0x000f0000, 0x00000000,
  212. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  213. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  214. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  215. };
  216. static const u32 cz_mgcg_cgcg_init[] =
  217. {
  218. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  219. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  220. mmPCIE_DATA, 0x000f0000, 0x00000000,
  221. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  222. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  223. };
  224. static const u32 stoney_mgcg_cgcg_init[] =
  225. {
  226. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  227. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  228. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  229. };
  230. static void vi_init_golden_registers(struct amdgpu_device *adev)
  231. {
  232. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  233. mutex_lock(&adev->grbm_idx_mutex);
  234. if (amdgpu_sriov_vf(adev)) {
  235. xgpu_vi_init_golden_registers(adev);
  236. mutex_unlock(&adev->grbm_idx_mutex);
  237. return;
  238. }
  239. switch (adev->asic_type) {
  240. case CHIP_TOPAZ:
  241. amdgpu_program_register_sequence(adev,
  242. iceland_mgcg_cgcg_init,
  243. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  244. break;
  245. case CHIP_FIJI:
  246. amdgpu_program_register_sequence(adev,
  247. fiji_mgcg_cgcg_init,
  248. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  249. break;
  250. case CHIP_TONGA:
  251. amdgpu_program_register_sequence(adev,
  252. tonga_mgcg_cgcg_init,
  253. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  254. break;
  255. case CHIP_CARRIZO:
  256. amdgpu_program_register_sequence(adev,
  257. cz_mgcg_cgcg_init,
  258. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  259. break;
  260. case CHIP_STONEY:
  261. amdgpu_program_register_sequence(adev,
  262. stoney_mgcg_cgcg_init,
  263. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  264. break;
  265. case CHIP_POLARIS11:
  266. case CHIP_POLARIS10:
  267. case CHIP_POLARIS12:
  268. default:
  269. break;
  270. }
  271. mutex_unlock(&adev->grbm_idx_mutex);
  272. }
  273. /**
  274. * vi_get_xclk - get the xclk
  275. *
  276. * @adev: amdgpu_device pointer
  277. *
  278. * Returns the reference clock used by the gfx engine
  279. * (VI).
  280. */
  281. static u32 vi_get_xclk(struct amdgpu_device *adev)
  282. {
  283. u32 reference_clock = adev->clock.spll.reference_freq;
  284. u32 tmp;
  285. if (adev->flags & AMD_IS_APU)
  286. return reference_clock;
  287. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  288. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  289. return 1000;
  290. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  291. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  292. return reference_clock / 4;
  293. return reference_clock;
  294. }
  295. /**
  296. * vi_srbm_select - select specific register instances
  297. *
  298. * @adev: amdgpu_device pointer
  299. * @me: selected ME (micro engine)
  300. * @pipe: pipe
  301. * @queue: queue
  302. * @vmid: VMID
  303. *
  304. * Switches the currently active registers instances. Some
  305. * registers are instanced per VMID, others are instanced per
  306. * me/pipe/queue combination.
  307. */
  308. void vi_srbm_select(struct amdgpu_device *adev,
  309. u32 me, u32 pipe, u32 queue, u32 vmid)
  310. {
  311. u32 srbm_gfx_cntl = 0;
  312. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  313. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  314. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  315. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  316. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  317. }
  318. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  319. {
  320. /* todo */
  321. }
  322. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  323. {
  324. u32 bus_cntl;
  325. u32 d1vga_control = 0;
  326. u32 d2vga_control = 0;
  327. u32 vga_render_control = 0;
  328. u32 rom_cntl;
  329. bool r;
  330. bus_cntl = RREG32(mmBUS_CNTL);
  331. if (adev->mode_info.num_crtc) {
  332. d1vga_control = RREG32(mmD1VGA_CONTROL);
  333. d2vga_control = RREG32(mmD2VGA_CONTROL);
  334. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  335. }
  336. rom_cntl = RREG32_SMC(ixROM_CNTL);
  337. /* enable the rom */
  338. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  339. if (adev->mode_info.num_crtc) {
  340. /* Disable VGA mode */
  341. WREG32(mmD1VGA_CONTROL,
  342. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  343. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  344. WREG32(mmD2VGA_CONTROL,
  345. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  346. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  347. WREG32(mmVGA_RENDER_CONTROL,
  348. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  349. }
  350. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  351. r = amdgpu_read_bios(adev);
  352. /* restore regs */
  353. WREG32(mmBUS_CNTL, bus_cntl);
  354. if (adev->mode_info.num_crtc) {
  355. WREG32(mmD1VGA_CONTROL, d1vga_control);
  356. WREG32(mmD2VGA_CONTROL, d2vga_control);
  357. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  358. }
  359. WREG32_SMC(ixROM_CNTL, rom_cntl);
  360. return r;
  361. }
  362. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  363. u8 *bios, u32 length_bytes)
  364. {
  365. u32 *dw_ptr;
  366. unsigned long flags;
  367. u32 i, length_dw;
  368. if (bios == NULL)
  369. return false;
  370. if (length_bytes == 0)
  371. return false;
  372. /* APU vbios image is part of sbios image */
  373. if (adev->flags & AMD_IS_APU)
  374. return false;
  375. dw_ptr = (u32 *)bios;
  376. length_dw = ALIGN(length_bytes, 4) / 4;
  377. /* take the smc lock since we are using the smc index */
  378. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  379. /* set rom index to 0 */
  380. WREG32(mmSMC_IND_INDEX_11, ixROM_INDEX);
  381. WREG32(mmSMC_IND_DATA_11, 0);
  382. /* set index to data for continous read */
  383. WREG32(mmSMC_IND_INDEX_11, ixROM_DATA);
  384. for (i = 0; i < length_dw; i++)
  385. dw_ptr[i] = RREG32(mmSMC_IND_DATA_11);
  386. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  387. return true;
  388. }
  389. static void vi_detect_hw_virtualization(struct amdgpu_device *adev)
  390. {
  391. uint32_t reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
  392. /* bit0: 0 means pf and 1 means vf */
  393. /* bit31: 0 means disable IOV and 1 means enable */
  394. if (reg & 1)
  395. adev->virt.caps |= AMDGPU_SRIOV_CAPS_IS_VF;
  396. if (reg & 0x80000000)
  397. adev->virt.caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
  398. if (reg == 0) {
  399. if (is_virtual_machine()) /* passthrough mode exclus sr-iov mode */
  400. adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
  401. }
  402. }
  403. static const struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  404. {mmGB_MACROTILE_MODE7, true},
  405. };
  406. static const struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  407. {mmGB_TILE_MODE7, true},
  408. {mmGB_TILE_MODE12, true},
  409. {mmGB_TILE_MODE17, true},
  410. {mmGB_TILE_MODE23, true},
  411. {mmGB_MACROTILE_MODE7, true},
  412. };
  413. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  414. {mmGRBM_STATUS, false},
  415. {mmGRBM_STATUS2, false},
  416. {mmGRBM_STATUS_SE0, false},
  417. {mmGRBM_STATUS_SE1, false},
  418. {mmGRBM_STATUS_SE2, false},
  419. {mmGRBM_STATUS_SE3, false},
  420. {mmSRBM_STATUS, false},
  421. {mmSRBM_STATUS2, false},
  422. {mmSRBM_STATUS3, false},
  423. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  424. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  425. {mmCP_STAT, false},
  426. {mmCP_STALLED_STAT1, false},
  427. {mmCP_STALLED_STAT2, false},
  428. {mmCP_STALLED_STAT3, false},
  429. {mmCP_CPF_BUSY_STAT, false},
  430. {mmCP_CPF_STALLED_STAT1, false},
  431. {mmCP_CPF_STATUS, false},
  432. {mmCP_CPC_BUSY_STAT, false},
  433. {mmCP_CPC_STALLED_STAT1, false},
  434. {mmCP_CPC_STATUS, false},
  435. {mmGB_ADDR_CONFIG, false},
  436. {mmMC_ARB_RAMCFG, false},
  437. {mmGB_TILE_MODE0, false},
  438. {mmGB_TILE_MODE1, false},
  439. {mmGB_TILE_MODE2, false},
  440. {mmGB_TILE_MODE3, false},
  441. {mmGB_TILE_MODE4, false},
  442. {mmGB_TILE_MODE5, false},
  443. {mmGB_TILE_MODE6, false},
  444. {mmGB_TILE_MODE7, false},
  445. {mmGB_TILE_MODE8, false},
  446. {mmGB_TILE_MODE9, false},
  447. {mmGB_TILE_MODE10, false},
  448. {mmGB_TILE_MODE11, false},
  449. {mmGB_TILE_MODE12, false},
  450. {mmGB_TILE_MODE13, false},
  451. {mmGB_TILE_MODE14, false},
  452. {mmGB_TILE_MODE15, false},
  453. {mmGB_TILE_MODE16, false},
  454. {mmGB_TILE_MODE17, false},
  455. {mmGB_TILE_MODE18, false},
  456. {mmGB_TILE_MODE19, false},
  457. {mmGB_TILE_MODE20, false},
  458. {mmGB_TILE_MODE21, false},
  459. {mmGB_TILE_MODE22, false},
  460. {mmGB_TILE_MODE23, false},
  461. {mmGB_TILE_MODE24, false},
  462. {mmGB_TILE_MODE25, false},
  463. {mmGB_TILE_MODE26, false},
  464. {mmGB_TILE_MODE27, false},
  465. {mmGB_TILE_MODE28, false},
  466. {mmGB_TILE_MODE29, false},
  467. {mmGB_TILE_MODE30, false},
  468. {mmGB_TILE_MODE31, false},
  469. {mmGB_MACROTILE_MODE0, false},
  470. {mmGB_MACROTILE_MODE1, false},
  471. {mmGB_MACROTILE_MODE2, false},
  472. {mmGB_MACROTILE_MODE3, false},
  473. {mmGB_MACROTILE_MODE4, false},
  474. {mmGB_MACROTILE_MODE5, false},
  475. {mmGB_MACROTILE_MODE6, false},
  476. {mmGB_MACROTILE_MODE7, false},
  477. {mmGB_MACROTILE_MODE8, false},
  478. {mmGB_MACROTILE_MODE9, false},
  479. {mmGB_MACROTILE_MODE10, false},
  480. {mmGB_MACROTILE_MODE11, false},
  481. {mmGB_MACROTILE_MODE12, false},
  482. {mmGB_MACROTILE_MODE13, false},
  483. {mmGB_MACROTILE_MODE14, false},
  484. {mmGB_MACROTILE_MODE15, false},
  485. {mmCC_RB_BACKEND_DISABLE, false, true},
  486. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  487. {mmGB_BACKEND_MAP, false, false},
  488. {mmPA_SC_RASTER_CONFIG, false, true},
  489. {mmPA_SC_RASTER_CONFIG_1, false, true},
  490. };
  491. static uint32_t vi_get_register_value(struct amdgpu_device *adev,
  492. bool indexed, u32 se_num,
  493. u32 sh_num, u32 reg_offset)
  494. {
  495. if (indexed) {
  496. uint32_t val;
  497. unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num;
  498. unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num;
  499. switch (reg_offset) {
  500. case mmCC_RB_BACKEND_DISABLE:
  501. return adev->gfx.config.rb_config[se_idx][sh_idx].rb_backend_disable;
  502. case mmGC_USER_RB_BACKEND_DISABLE:
  503. return adev->gfx.config.rb_config[se_idx][sh_idx].user_rb_backend_disable;
  504. case mmPA_SC_RASTER_CONFIG:
  505. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config;
  506. case mmPA_SC_RASTER_CONFIG_1:
  507. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config_1;
  508. }
  509. mutex_lock(&adev->grbm_idx_mutex);
  510. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  511. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  512. val = RREG32(reg_offset);
  513. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  514. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  515. mutex_unlock(&adev->grbm_idx_mutex);
  516. return val;
  517. } else {
  518. unsigned idx;
  519. switch (reg_offset) {
  520. case mmGB_ADDR_CONFIG:
  521. return adev->gfx.config.gb_addr_config;
  522. case mmMC_ARB_RAMCFG:
  523. return adev->gfx.config.mc_arb_ramcfg;
  524. case mmGB_TILE_MODE0:
  525. case mmGB_TILE_MODE1:
  526. case mmGB_TILE_MODE2:
  527. case mmGB_TILE_MODE3:
  528. case mmGB_TILE_MODE4:
  529. case mmGB_TILE_MODE5:
  530. case mmGB_TILE_MODE6:
  531. case mmGB_TILE_MODE7:
  532. case mmGB_TILE_MODE8:
  533. case mmGB_TILE_MODE9:
  534. case mmGB_TILE_MODE10:
  535. case mmGB_TILE_MODE11:
  536. case mmGB_TILE_MODE12:
  537. case mmGB_TILE_MODE13:
  538. case mmGB_TILE_MODE14:
  539. case mmGB_TILE_MODE15:
  540. case mmGB_TILE_MODE16:
  541. case mmGB_TILE_MODE17:
  542. case mmGB_TILE_MODE18:
  543. case mmGB_TILE_MODE19:
  544. case mmGB_TILE_MODE20:
  545. case mmGB_TILE_MODE21:
  546. case mmGB_TILE_MODE22:
  547. case mmGB_TILE_MODE23:
  548. case mmGB_TILE_MODE24:
  549. case mmGB_TILE_MODE25:
  550. case mmGB_TILE_MODE26:
  551. case mmGB_TILE_MODE27:
  552. case mmGB_TILE_MODE28:
  553. case mmGB_TILE_MODE29:
  554. case mmGB_TILE_MODE30:
  555. case mmGB_TILE_MODE31:
  556. idx = (reg_offset - mmGB_TILE_MODE0);
  557. return adev->gfx.config.tile_mode_array[idx];
  558. case mmGB_MACROTILE_MODE0:
  559. case mmGB_MACROTILE_MODE1:
  560. case mmGB_MACROTILE_MODE2:
  561. case mmGB_MACROTILE_MODE3:
  562. case mmGB_MACROTILE_MODE4:
  563. case mmGB_MACROTILE_MODE5:
  564. case mmGB_MACROTILE_MODE6:
  565. case mmGB_MACROTILE_MODE7:
  566. case mmGB_MACROTILE_MODE8:
  567. case mmGB_MACROTILE_MODE9:
  568. case mmGB_MACROTILE_MODE10:
  569. case mmGB_MACROTILE_MODE11:
  570. case mmGB_MACROTILE_MODE12:
  571. case mmGB_MACROTILE_MODE13:
  572. case mmGB_MACROTILE_MODE14:
  573. case mmGB_MACROTILE_MODE15:
  574. idx = (reg_offset - mmGB_MACROTILE_MODE0);
  575. return adev->gfx.config.macrotile_mode_array[idx];
  576. default:
  577. return RREG32(reg_offset);
  578. }
  579. }
  580. }
  581. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  582. u32 sh_num, u32 reg_offset, u32 *value)
  583. {
  584. const struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  585. const struct amdgpu_allowed_register_entry *asic_register_entry;
  586. uint32_t size, i;
  587. *value = 0;
  588. switch (adev->asic_type) {
  589. case CHIP_TOPAZ:
  590. asic_register_table = tonga_allowed_read_registers;
  591. size = ARRAY_SIZE(tonga_allowed_read_registers);
  592. break;
  593. case CHIP_FIJI:
  594. case CHIP_TONGA:
  595. case CHIP_POLARIS11:
  596. case CHIP_POLARIS10:
  597. case CHIP_POLARIS12:
  598. case CHIP_CARRIZO:
  599. case CHIP_STONEY:
  600. asic_register_table = cz_allowed_read_registers;
  601. size = ARRAY_SIZE(cz_allowed_read_registers);
  602. break;
  603. default:
  604. return -EINVAL;
  605. }
  606. if (asic_register_table) {
  607. for (i = 0; i < size; i++) {
  608. asic_register_entry = asic_register_table + i;
  609. if (reg_offset != asic_register_entry->reg_offset)
  610. continue;
  611. if (!asic_register_entry->untouched)
  612. *value = vi_get_register_value(adev,
  613. asic_register_entry->grbm_indexed,
  614. se_num, sh_num, reg_offset);
  615. return 0;
  616. }
  617. }
  618. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  619. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  620. continue;
  621. if (!vi_allowed_read_registers[i].untouched)
  622. *value = vi_get_register_value(adev,
  623. vi_allowed_read_registers[i].grbm_indexed,
  624. se_num, sh_num, reg_offset);
  625. return 0;
  626. }
  627. return -EINVAL;
  628. }
  629. static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  630. {
  631. u32 i;
  632. dev_info(adev->dev, "GPU pci config reset\n");
  633. /* disable BM */
  634. pci_clear_master(adev->pdev);
  635. /* reset */
  636. amdgpu_pci_config_reset(adev);
  637. udelay(100);
  638. /* wait for asic to come out of reset */
  639. for (i = 0; i < adev->usec_timeout; i++) {
  640. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
  641. /* enable BM */
  642. pci_set_master(adev->pdev);
  643. adev->has_hw_reset = true;
  644. return 0;
  645. }
  646. udelay(1);
  647. }
  648. return -EINVAL;
  649. }
  650. /**
  651. * vi_asic_reset - soft reset GPU
  652. *
  653. * @adev: amdgpu_device pointer
  654. *
  655. * Look up which blocks are hung and attempt
  656. * to reset them.
  657. * Returns 0 for success.
  658. */
  659. static int vi_asic_reset(struct amdgpu_device *adev)
  660. {
  661. int r;
  662. amdgpu_atombios_scratch_regs_engine_hung(adev, true);
  663. r = vi_gpu_pci_config_reset(adev);
  664. amdgpu_atombios_scratch_regs_engine_hung(adev, false);
  665. return r;
  666. }
  667. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  668. u32 cntl_reg, u32 status_reg)
  669. {
  670. int r, i;
  671. struct atom_clock_dividers dividers;
  672. uint32_t tmp;
  673. r = amdgpu_atombios_get_clock_dividers(adev,
  674. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  675. clock, false, &dividers);
  676. if (r)
  677. return r;
  678. tmp = RREG32_SMC(cntl_reg);
  679. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  680. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  681. tmp |= dividers.post_divider;
  682. WREG32_SMC(cntl_reg, tmp);
  683. for (i = 0; i < 100; i++) {
  684. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  685. break;
  686. mdelay(10);
  687. }
  688. if (i == 100)
  689. return -ETIMEDOUT;
  690. return 0;
  691. }
  692. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  693. {
  694. int r;
  695. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  696. if (r)
  697. return r;
  698. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  699. return 0;
  700. }
  701. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  702. {
  703. int r, i;
  704. struct atom_clock_dividers dividers;
  705. u32 tmp;
  706. r = amdgpu_atombios_get_clock_dividers(adev,
  707. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  708. ecclk, false, &dividers);
  709. if (r)
  710. return r;
  711. for (i = 0; i < 100; i++) {
  712. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  713. break;
  714. mdelay(10);
  715. }
  716. if (i == 100)
  717. return -ETIMEDOUT;
  718. tmp = RREG32_SMC(ixCG_ECLK_CNTL);
  719. tmp &= ~(CG_ECLK_CNTL__ECLK_DIR_CNTL_EN_MASK |
  720. CG_ECLK_CNTL__ECLK_DIVIDER_MASK);
  721. tmp |= dividers.post_divider;
  722. WREG32_SMC(ixCG_ECLK_CNTL, tmp);
  723. for (i = 0; i < 100; i++) {
  724. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  725. break;
  726. mdelay(10);
  727. }
  728. if (i == 100)
  729. return -ETIMEDOUT;
  730. return 0;
  731. }
  732. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  733. {
  734. if (pci_is_root_bus(adev->pdev->bus))
  735. return;
  736. if (amdgpu_pcie_gen2 == 0)
  737. return;
  738. if (adev->flags & AMD_IS_APU)
  739. return;
  740. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  741. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  742. return;
  743. /* todo */
  744. }
  745. static void vi_program_aspm(struct amdgpu_device *adev)
  746. {
  747. if (amdgpu_aspm == 0)
  748. return;
  749. /* todo */
  750. }
  751. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  752. bool enable)
  753. {
  754. u32 tmp;
  755. /* not necessary on CZ */
  756. if (adev->flags & AMD_IS_APU)
  757. return;
  758. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  759. if (enable)
  760. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  761. else
  762. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  763. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  764. }
  765. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  766. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  767. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  768. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  769. {
  770. if (adev->flags & AMD_IS_APU)
  771. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  772. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  773. else
  774. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  775. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  776. }
  777. static const struct amdgpu_asic_funcs vi_asic_funcs =
  778. {
  779. .read_disabled_bios = &vi_read_disabled_bios,
  780. .read_bios_from_rom = &vi_read_bios_from_rom,
  781. .read_register = &vi_read_register,
  782. .reset = &vi_asic_reset,
  783. .set_vga_state = &vi_vga_set_state,
  784. .get_xclk = &vi_get_xclk,
  785. .set_uvd_clocks = &vi_set_uvd_clocks,
  786. .set_vce_clocks = &vi_set_vce_clocks,
  787. };
  788. static int vi_common_early_init(void *handle)
  789. {
  790. bool smc_enabled = false;
  791. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  792. if (adev->flags & AMD_IS_APU) {
  793. adev->smc_rreg = &cz_smc_rreg;
  794. adev->smc_wreg = &cz_smc_wreg;
  795. } else {
  796. adev->smc_rreg = &vi_smc_rreg;
  797. adev->smc_wreg = &vi_smc_wreg;
  798. }
  799. adev->pcie_rreg = &vi_pcie_rreg;
  800. adev->pcie_wreg = &vi_pcie_wreg;
  801. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  802. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  803. adev->didt_rreg = &vi_didt_rreg;
  804. adev->didt_wreg = &vi_didt_wreg;
  805. adev->gc_cac_rreg = &vi_gc_cac_rreg;
  806. adev->gc_cac_wreg = &vi_gc_cac_wreg;
  807. adev->asic_funcs = &vi_asic_funcs;
  808. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  809. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  810. smc_enabled = true;
  811. if (amdgpu_sriov_vf(adev)) {
  812. amdgpu_virt_init_setting(adev);
  813. xgpu_vi_mailbox_set_irq_funcs(adev);
  814. }
  815. adev->rev_id = vi_get_rev_id(adev);
  816. adev->external_rev_id = 0xFF;
  817. switch (adev->asic_type) {
  818. case CHIP_TOPAZ:
  819. adev->cg_flags = 0;
  820. adev->pg_flags = 0;
  821. adev->external_rev_id = 0x1;
  822. break;
  823. case CHIP_FIJI:
  824. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  825. AMD_CG_SUPPORT_GFX_MGLS |
  826. AMD_CG_SUPPORT_GFX_RLC_LS |
  827. AMD_CG_SUPPORT_GFX_CP_LS |
  828. AMD_CG_SUPPORT_GFX_CGTS |
  829. AMD_CG_SUPPORT_GFX_CGTS_LS |
  830. AMD_CG_SUPPORT_GFX_CGCG |
  831. AMD_CG_SUPPORT_GFX_CGLS |
  832. AMD_CG_SUPPORT_SDMA_MGCG |
  833. AMD_CG_SUPPORT_SDMA_LS |
  834. AMD_CG_SUPPORT_BIF_LS |
  835. AMD_CG_SUPPORT_HDP_MGCG |
  836. AMD_CG_SUPPORT_HDP_LS |
  837. AMD_CG_SUPPORT_ROM_MGCG |
  838. AMD_CG_SUPPORT_MC_MGCG |
  839. AMD_CG_SUPPORT_MC_LS |
  840. AMD_CG_SUPPORT_UVD_MGCG;
  841. adev->pg_flags = 0;
  842. adev->external_rev_id = adev->rev_id + 0x3c;
  843. break;
  844. case CHIP_TONGA:
  845. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  846. AMD_CG_SUPPORT_GFX_CGCG |
  847. AMD_CG_SUPPORT_GFX_CGLS |
  848. AMD_CG_SUPPORT_SDMA_MGCG |
  849. AMD_CG_SUPPORT_SDMA_LS |
  850. AMD_CG_SUPPORT_BIF_LS |
  851. AMD_CG_SUPPORT_HDP_MGCG |
  852. AMD_CG_SUPPORT_HDP_LS |
  853. AMD_CG_SUPPORT_ROM_MGCG |
  854. AMD_CG_SUPPORT_MC_MGCG |
  855. AMD_CG_SUPPORT_MC_LS |
  856. AMD_CG_SUPPORT_DRM_LS |
  857. AMD_CG_SUPPORT_UVD_MGCG;
  858. adev->pg_flags = 0;
  859. adev->external_rev_id = adev->rev_id + 0x14;
  860. break;
  861. case CHIP_POLARIS11:
  862. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  863. AMD_CG_SUPPORT_GFX_RLC_LS |
  864. AMD_CG_SUPPORT_GFX_CP_LS |
  865. AMD_CG_SUPPORT_GFX_CGCG |
  866. AMD_CG_SUPPORT_GFX_CGLS |
  867. AMD_CG_SUPPORT_GFX_3D_CGCG |
  868. AMD_CG_SUPPORT_GFX_3D_CGLS |
  869. AMD_CG_SUPPORT_SDMA_MGCG |
  870. AMD_CG_SUPPORT_SDMA_LS |
  871. AMD_CG_SUPPORT_BIF_MGCG |
  872. AMD_CG_SUPPORT_BIF_LS |
  873. AMD_CG_SUPPORT_HDP_MGCG |
  874. AMD_CG_SUPPORT_HDP_LS |
  875. AMD_CG_SUPPORT_ROM_MGCG |
  876. AMD_CG_SUPPORT_MC_MGCG |
  877. AMD_CG_SUPPORT_MC_LS |
  878. AMD_CG_SUPPORT_DRM_LS |
  879. AMD_CG_SUPPORT_UVD_MGCG |
  880. AMD_CG_SUPPORT_VCE_MGCG;
  881. adev->pg_flags = 0;
  882. adev->external_rev_id = adev->rev_id + 0x5A;
  883. break;
  884. case CHIP_POLARIS10:
  885. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  886. AMD_CG_SUPPORT_GFX_RLC_LS |
  887. AMD_CG_SUPPORT_GFX_CP_LS |
  888. AMD_CG_SUPPORT_GFX_CGCG |
  889. AMD_CG_SUPPORT_GFX_CGLS |
  890. AMD_CG_SUPPORT_GFX_3D_CGCG |
  891. AMD_CG_SUPPORT_GFX_3D_CGLS |
  892. AMD_CG_SUPPORT_SDMA_MGCG |
  893. AMD_CG_SUPPORT_SDMA_LS |
  894. AMD_CG_SUPPORT_BIF_MGCG |
  895. AMD_CG_SUPPORT_BIF_LS |
  896. AMD_CG_SUPPORT_HDP_MGCG |
  897. AMD_CG_SUPPORT_HDP_LS |
  898. AMD_CG_SUPPORT_ROM_MGCG |
  899. AMD_CG_SUPPORT_MC_MGCG |
  900. AMD_CG_SUPPORT_MC_LS |
  901. AMD_CG_SUPPORT_DRM_LS |
  902. AMD_CG_SUPPORT_UVD_MGCG |
  903. AMD_CG_SUPPORT_VCE_MGCG;
  904. adev->pg_flags = 0;
  905. adev->external_rev_id = adev->rev_id + 0x50;
  906. break;
  907. case CHIP_POLARIS12:
  908. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG;
  909. adev->pg_flags = 0;
  910. adev->external_rev_id = adev->rev_id + 0x64;
  911. break;
  912. case CHIP_CARRIZO:
  913. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  914. AMD_CG_SUPPORT_GFX_MGCG |
  915. AMD_CG_SUPPORT_GFX_MGLS |
  916. AMD_CG_SUPPORT_GFX_RLC_LS |
  917. AMD_CG_SUPPORT_GFX_CP_LS |
  918. AMD_CG_SUPPORT_GFX_CGTS |
  919. AMD_CG_SUPPORT_GFX_MGLS |
  920. AMD_CG_SUPPORT_GFX_CGTS_LS |
  921. AMD_CG_SUPPORT_GFX_CGCG |
  922. AMD_CG_SUPPORT_GFX_CGLS |
  923. AMD_CG_SUPPORT_BIF_LS |
  924. AMD_CG_SUPPORT_HDP_MGCG |
  925. AMD_CG_SUPPORT_HDP_LS |
  926. AMD_CG_SUPPORT_SDMA_MGCG |
  927. AMD_CG_SUPPORT_SDMA_LS |
  928. AMD_CG_SUPPORT_VCE_MGCG;
  929. /* rev0 hardware requires workarounds to support PG */
  930. adev->pg_flags = 0;
  931. if (adev->rev_id != 0x00) {
  932. adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
  933. AMD_PG_SUPPORT_GFX_SMG |
  934. AMD_PG_SUPPORT_GFX_PIPELINE |
  935. AMD_PG_SUPPORT_CP |
  936. AMD_PG_SUPPORT_UVD |
  937. AMD_PG_SUPPORT_VCE;
  938. }
  939. adev->external_rev_id = adev->rev_id + 0x1;
  940. break;
  941. case CHIP_STONEY:
  942. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  943. AMD_CG_SUPPORT_GFX_MGCG |
  944. AMD_CG_SUPPORT_GFX_MGLS |
  945. AMD_CG_SUPPORT_GFX_RLC_LS |
  946. AMD_CG_SUPPORT_GFX_CP_LS |
  947. AMD_CG_SUPPORT_GFX_CGTS |
  948. AMD_CG_SUPPORT_GFX_MGLS |
  949. AMD_CG_SUPPORT_GFX_CGTS_LS |
  950. AMD_CG_SUPPORT_GFX_CGCG |
  951. AMD_CG_SUPPORT_GFX_CGLS |
  952. AMD_CG_SUPPORT_BIF_LS |
  953. AMD_CG_SUPPORT_HDP_MGCG |
  954. AMD_CG_SUPPORT_HDP_LS |
  955. AMD_CG_SUPPORT_SDMA_MGCG |
  956. AMD_CG_SUPPORT_SDMA_LS |
  957. AMD_CG_SUPPORT_VCE_MGCG;
  958. adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
  959. AMD_PG_SUPPORT_GFX_SMG |
  960. AMD_PG_SUPPORT_GFX_PIPELINE |
  961. AMD_PG_SUPPORT_CP |
  962. AMD_PG_SUPPORT_UVD |
  963. AMD_PG_SUPPORT_VCE;
  964. adev->external_rev_id = adev->rev_id + 0x61;
  965. break;
  966. default:
  967. /* FIXME: not supported yet */
  968. return -EINVAL;
  969. }
  970. if (amdgpu_smc_load_fw && smc_enabled)
  971. adev->firmware.smu_load = true;
  972. amdgpu_get_pcie_info(adev);
  973. return 0;
  974. }
  975. static int vi_common_late_init(void *handle)
  976. {
  977. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  978. if (amdgpu_sriov_vf(adev))
  979. xgpu_vi_mailbox_get_irq(adev);
  980. return 0;
  981. }
  982. static int vi_common_sw_init(void *handle)
  983. {
  984. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  985. if (amdgpu_sriov_vf(adev))
  986. xgpu_vi_mailbox_add_irq_id(adev);
  987. return 0;
  988. }
  989. static int vi_common_sw_fini(void *handle)
  990. {
  991. return 0;
  992. }
  993. static int vi_common_hw_init(void *handle)
  994. {
  995. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  996. /* move the golden regs per IP block */
  997. vi_init_golden_registers(adev);
  998. /* enable pcie gen2/3 link */
  999. vi_pcie_gen3_enable(adev);
  1000. /* enable aspm */
  1001. vi_program_aspm(adev);
  1002. /* enable the doorbell aperture */
  1003. vi_enable_doorbell_aperture(adev, true);
  1004. return 0;
  1005. }
  1006. static int vi_common_hw_fini(void *handle)
  1007. {
  1008. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1009. /* enable the doorbell aperture */
  1010. vi_enable_doorbell_aperture(adev, false);
  1011. if (amdgpu_sriov_vf(adev))
  1012. xgpu_vi_mailbox_put_irq(adev);
  1013. return 0;
  1014. }
  1015. static int vi_common_suspend(void *handle)
  1016. {
  1017. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1018. return vi_common_hw_fini(adev);
  1019. }
  1020. static int vi_common_resume(void *handle)
  1021. {
  1022. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1023. return vi_common_hw_init(adev);
  1024. }
  1025. static bool vi_common_is_idle(void *handle)
  1026. {
  1027. return true;
  1028. }
  1029. static int vi_common_wait_for_idle(void *handle)
  1030. {
  1031. return 0;
  1032. }
  1033. static int vi_common_soft_reset(void *handle)
  1034. {
  1035. return 0;
  1036. }
  1037. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1038. bool enable)
  1039. {
  1040. uint32_t temp, data;
  1041. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1042. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  1043. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1044. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1045. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1046. else
  1047. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1048. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1049. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1050. if (temp != data)
  1051. WREG32_PCIE(ixPCIE_CNTL2, data);
  1052. }
  1053. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1054. bool enable)
  1055. {
  1056. uint32_t temp, data;
  1057. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1058. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  1059. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1060. else
  1061. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1062. if (temp != data)
  1063. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1064. }
  1065. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  1066. bool enable)
  1067. {
  1068. uint32_t temp, data;
  1069. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1070. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  1071. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1072. else
  1073. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1074. if (temp != data)
  1075. WREG32(mmHDP_MEM_POWER_LS, data);
  1076. }
  1077. static void vi_update_drm_light_sleep(struct amdgpu_device *adev,
  1078. bool enable)
  1079. {
  1080. uint32_t temp, data;
  1081. temp = data = RREG32(0x157a);
  1082. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
  1083. data |= 1;
  1084. else
  1085. data &= ~1;
  1086. if (temp != data)
  1087. WREG32(0x157a, data);
  1088. }
  1089. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1090. bool enable)
  1091. {
  1092. uint32_t temp, data;
  1093. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1094. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  1095. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1096. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1097. else
  1098. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1099. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1100. if (temp != data)
  1101. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1102. }
  1103. static int vi_common_set_clockgating_state_by_smu(void *handle,
  1104. enum amd_clockgating_state state)
  1105. {
  1106. uint32_t msg_id, pp_state = 0;
  1107. uint32_t pp_support_state = 0;
  1108. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1109. void *pp_handle = adev->powerplay.pp_handle;
  1110. if (adev->cg_flags & (AMD_CG_SUPPORT_MC_LS | AMD_CG_SUPPORT_MC_MGCG)) {
  1111. if (adev->cg_flags & AMD_CG_SUPPORT_MC_LS) {
  1112. pp_support_state = AMD_CG_SUPPORT_MC_LS;
  1113. pp_state = PP_STATE_LS;
  1114. }
  1115. if (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG) {
  1116. pp_support_state |= AMD_CG_SUPPORT_MC_MGCG;
  1117. pp_state |= PP_STATE_CG;
  1118. }
  1119. if (state == AMD_CG_STATE_UNGATE)
  1120. pp_state = 0;
  1121. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1122. PP_BLOCK_SYS_MC,
  1123. pp_support_state,
  1124. pp_state);
  1125. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1126. }
  1127. if (adev->cg_flags & (AMD_CG_SUPPORT_SDMA_LS | AMD_CG_SUPPORT_SDMA_MGCG)) {
  1128. if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS) {
  1129. pp_support_state = AMD_CG_SUPPORT_SDMA_LS;
  1130. pp_state = PP_STATE_LS;
  1131. }
  1132. if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG) {
  1133. pp_support_state |= AMD_CG_SUPPORT_SDMA_MGCG;
  1134. pp_state |= PP_STATE_CG;
  1135. }
  1136. if (state == AMD_CG_STATE_UNGATE)
  1137. pp_state = 0;
  1138. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1139. PP_BLOCK_SYS_SDMA,
  1140. pp_support_state,
  1141. pp_state);
  1142. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1143. }
  1144. if (adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS | AMD_CG_SUPPORT_HDP_MGCG)) {
  1145. if (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS) {
  1146. pp_support_state = AMD_CG_SUPPORT_HDP_LS;
  1147. pp_state = PP_STATE_LS;
  1148. }
  1149. if (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG) {
  1150. pp_support_state |= AMD_CG_SUPPORT_HDP_MGCG;
  1151. pp_state |= PP_STATE_CG;
  1152. }
  1153. if (state == AMD_CG_STATE_UNGATE)
  1154. pp_state = 0;
  1155. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1156. PP_BLOCK_SYS_HDP,
  1157. pp_support_state,
  1158. pp_state);
  1159. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1160. }
  1161. if (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS) {
  1162. if (state == AMD_CG_STATE_UNGATE)
  1163. pp_state = 0;
  1164. else
  1165. pp_state = PP_STATE_LS;
  1166. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1167. PP_BLOCK_SYS_BIF,
  1168. PP_STATE_SUPPORT_LS,
  1169. pp_state);
  1170. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1171. }
  1172. if (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG) {
  1173. if (state == AMD_CG_STATE_UNGATE)
  1174. pp_state = 0;
  1175. else
  1176. pp_state = PP_STATE_CG;
  1177. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1178. PP_BLOCK_SYS_BIF,
  1179. PP_STATE_SUPPORT_CG,
  1180. pp_state);
  1181. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1182. }
  1183. if (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS) {
  1184. if (state == AMD_CG_STATE_UNGATE)
  1185. pp_state = 0;
  1186. else
  1187. pp_state = PP_STATE_LS;
  1188. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1189. PP_BLOCK_SYS_DRM,
  1190. PP_STATE_SUPPORT_LS,
  1191. pp_state);
  1192. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1193. }
  1194. if (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG) {
  1195. if (state == AMD_CG_STATE_UNGATE)
  1196. pp_state = 0;
  1197. else
  1198. pp_state = PP_STATE_CG;
  1199. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1200. PP_BLOCK_SYS_ROM,
  1201. PP_STATE_SUPPORT_CG,
  1202. pp_state);
  1203. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1204. }
  1205. return 0;
  1206. }
  1207. static int vi_common_set_clockgating_state(void *handle,
  1208. enum amd_clockgating_state state)
  1209. {
  1210. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1211. switch (adev->asic_type) {
  1212. case CHIP_FIJI:
  1213. vi_update_bif_medium_grain_light_sleep(adev,
  1214. state == AMD_CG_STATE_GATE ? true : false);
  1215. vi_update_hdp_medium_grain_clock_gating(adev,
  1216. state == AMD_CG_STATE_GATE ? true : false);
  1217. vi_update_hdp_light_sleep(adev,
  1218. state == AMD_CG_STATE_GATE ? true : false);
  1219. vi_update_rom_medium_grain_clock_gating(adev,
  1220. state == AMD_CG_STATE_GATE ? true : false);
  1221. break;
  1222. case CHIP_CARRIZO:
  1223. case CHIP_STONEY:
  1224. vi_update_bif_medium_grain_light_sleep(adev,
  1225. state == AMD_CG_STATE_GATE ? true : false);
  1226. vi_update_hdp_medium_grain_clock_gating(adev,
  1227. state == AMD_CG_STATE_GATE ? true : false);
  1228. vi_update_hdp_light_sleep(adev,
  1229. state == AMD_CG_STATE_GATE ? true : false);
  1230. vi_update_drm_light_sleep(adev,
  1231. state == AMD_CG_STATE_GATE ? true : false);
  1232. break;
  1233. case CHIP_TONGA:
  1234. case CHIP_POLARIS10:
  1235. case CHIP_POLARIS11:
  1236. case CHIP_POLARIS12:
  1237. vi_common_set_clockgating_state_by_smu(adev, state);
  1238. default:
  1239. break;
  1240. }
  1241. return 0;
  1242. }
  1243. static int vi_common_set_powergating_state(void *handle,
  1244. enum amd_powergating_state state)
  1245. {
  1246. return 0;
  1247. }
  1248. static void vi_common_get_clockgating_state(void *handle, u32 *flags)
  1249. {
  1250. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1251. int data;
  1252. /* AMD_CG_SUPPORT_BIF_LS */
  1253. data = RREG32_PCIE(ixPCIE_CNTL2);
  1254. if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK)
  1255. *flags |= AMD_CG_SUPPORT_BIF_LS;
  1256. /* AMD_CG_SUPPORT_HDP_LS */
  1257. data = RREG32(mmHDP_MEM_POWER_LS);
  1258. if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
  1259. *flags |= AMD_CG_SUPPORT_HDP_LS;
  1260. /* AMD_CG_SUPPORT_HDP_MGCG */
  1261. data = RREG32(mmHDP_HOST_PATH_CNTL);
  1262. if (!(data & HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK))
  1263. *flags |= AMD_CG_SUPPORT_HDP_MGCG;
  1264. /* AMD_CG_SUPPORT_ROM_MGCG */
  1265. data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1266. if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
  1267. *flags |= AMD_CG_SUPPORT_ROM_MGCG;
  1268. }
  1269. static const struct amd_ip_funcs vi_common_ip_funcs = {
  1270. .name = "vi_common",
  1271. .early_init = vi_common_early_init,
  1272. .late_init = vi_common_late_init,
  1273. .sw_init = vi_common_sw_init,
  1274. .sw_fini = vi_common_sw_fini,
  1275. .hw_init = vi_common_hw_init,
  1276. .hw_fini = vi_common_hw_fini,
  1277. .suspend = vi_common_suspend,
  1278. .resume = vi_common_resume,
  1279. .is_idle = vi_common_is_idle,
  1280. .wait_for_idle = vi_common_wait_for_idle,
  1281. .soft_reset = vi_common_soft_reset,
  1282. .set_clockgating_state = vi_common_set_clockgating_state,
  1283. .set_powergating_state = vi_common_set_powergating_state,
  1284. .get_clockgating_state = vi_common_get_clockgating_state,
  1285. };
  1286. static const struct amdgpu_ip_block_version vi_common_ip_block =
  1287. {
  1288. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1289. .major = 1,
  1290. .minor = 0,
  1291. .rev = 0,
  1292. .funcs = &vi_common_ip_funcs,
  1293. };
  1294. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1295. {
  1296. /* in early init stage, vbios code won't work */
  1297. vi_detect_hw_virtualization(adev);
  1298. if (amdgpu_sriov_vf(adev))
  1299. adev->virt.ops = &xgpu_vi_virt_ops;
  1300. switch (adev->asic_type) {
  1301. case CHIP_TOPAZ:
  1302. /* topaz has no DCE, UVD, VCE */
  1303. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1304. amdgpu_ip_block_add(adev, &gmc_v7_4_ip_block);
  1305. amdgpu_ip_block_add(adev, &iceland_ih_ip_block);
  1306. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1307. if (adev->enable_virtual_display)
  1308. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1309. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1310. amdgpu_ip_block_add(adev, &sdma_v2_4_ip_block);
  1311. break;
  1312. case CHIP_FIJI:
  1313. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1314. amdgpu_ip_block_add(adev, &gmc_v8_5_ip_block);
  1315. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1316. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1317. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  1318. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1319. else
  1320. amdgpu_ip_block_add(adev, &dce_v10_1_ip_block);
  1321. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1322. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1323. if (!amdgpu_sriov_vf(adev)) {
  1324. amdgpu_ip_block_add(adev, &uvd_v6_0_ip_block);
  1325. amdgpu_ip_block_add(adev, &vce_v3_0_ip_block);
  1326. }
  1327. break;
  1328. case CHIP_TONGA:
  1329. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1330. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1331. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1332. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1333. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  1334. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1335. else
  1336. amdgpu_ip_block_add(adev, &dce_v10_0_ip_block);
  1337. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1338. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1339. if (!amdgpu_sriov_vf(adev)) {
  1340. amdgpu_ip_block_add(adev, &uvd_v5_0_ip_block);
  1341. amdgpu_ip_block_add(adev, &vce_v3_0_ip_block);
  1342. }
  1343. break;
  1344. case CHIP_POLARIS11:
  1345. case CHIP_POLARIS10:
  1346. case CHIP_POLARIS12:
  1347. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1348. amdgpu_ip_block_add(adev, &gmc_v8_1_ip_block);
  1349. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1350. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1351. if (adev->enable_virtual_display)
  1352. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1353. else
  1354. amdgpu_ip_block_add(adev, &dce_v11_2_ip_block);
  1355. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1356. amdgpu_ip_block_add(adev, &sdma_v3_1_ip_block);
  1357. amdgpu_ip_block_add(adev, &uvd_v6_3_ip_block);
  1358. amdgpu_ip_block_add(adev, &vce_v3_4_ip_block);
  1359. break;
  1360. case CHIP_CARRIZO:
  1361. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1362. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1363. amdgpu_ip_block_add(adev, &cz_ih_ip_block);
  1364. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1365. if (adev->enable_virtual_display)
  1366. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1367. else
  1368. amdgpu_ip_block_add(adev, &dce_v11_0_ip_block);
  1369. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1370. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1371. amdgpu_ip_block_add(adev, &uvd_v6_0_ip_block);
  1372. amdgpu_ip_block_add(adev, &vce_v3_1_ip_block);
  1373. #if defined(CONFIG_DRM_AMD_ACP)
  1374. amdgpu_ip_block_add(adev, &acp_ip_block);
  1375. #endif
  1376. break;
  1377. case CHIP_STONEY:
  1378. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1379. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1380. amdgpu_ip_block_add(adev, &cz_ih_ip_block);
  1381. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1382. if (adev->enable_virtual_display)
  1383. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1384. else
  1385. amdgpu_ip_block_add(adev, &dce_v11_0_ip_block);
  1386. amdgpu_ip_block_add(adev, &gfx_v8_1_ip_block);
  1387. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1388. amdgpu_ip_block_add(adev, &uvd_v6_2_ip_block);
  1389. amdgpu_ip_block_add(adev, &vce_v3_4_ip_block);
  1390. #if defined(CONFIG_DRM_AMD_ACP)
  1391. amdgpu_ip_block_add(adev, &acp_ip_block);
  1392. #endif
  1393. break;
  1394. default:
  1395. /* FIXME: not supported yet */
  1396. return -EINVAL;
  1397. }
  1398. return 0;
  1399. }